dmaengine/amba-pl08x: max_bytes_per_lli is TRANSFER_SIZE * src_width (not MIN(width))
[linux-2.6-block.git] / drivers / dma / amba-pl08x.c
CommitLineData
e8689e63
LW
1/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
94ae8522
RKAL
22 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
e8689e63
LW
24 *
25 * Documentation: ARM DDI 0196G == PL080
94ae8522 26 * Documentation: ARM DDI 0218E == PL081
e8689e63 27 *
94ae8522
RKAL
28 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
e8689e63
LW
30 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
9dc2c200
RKAL
56 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
e8689e63
LW
73 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
730404ac 77#include <linux/amba/bus.h>
e8689e63
LW
78#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
0c38d701
VK
80#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
b7b6018b 87#include <linux/pm_runtime.h>
e8689e63 88#include <linux/seq_file.h>
0c38d701 89#include <linux/slab.h>
e8689e63 90#include <asm/hardware/pl080.h>
e8689e63
LW
91
92#define DRIVER_NAME "pl08xdmac"
93
94/**
94ae8522 95 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
e8689e63 96 * @channels: the number of channels available in this variant
94ae8522 97 * @dualmaster: whether this version supports dual AHB masters or not.
e8689e63
LW
98 */
99struct vendor_data {
e8689e63
LW
100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
e8b5e11d 106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
e25761d7
RKAL
107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
e8689e63 109 */
7cb72ad9 110struct pl08x_lli {
e25761d7
RKAL
111 u32 src;
112 u32 dst;
bfddfb45 113 u32 lli;
e8689e63
LW
114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
3e27ee84
VK
128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
129 * fetches
30749cb4 130 * @mem_buses: set to indicate memory transfers on AHB2.
e8689e63
LW
131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
f96ca9ec 138 const struct vendor_data *vd;
e8689e63
LW
139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
30749cb4
RKAL
143 u8 lli_buses;
144 u8 mem_buses;
e8689e63
LW
145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
e8689e63
LW
152/* Size (bytes) of each LLI buffer allocated for one transfer */
153# define PL08X_LLI_TSFR_SIZE 0x2000
154
e8b5e11d 155/* Maximum times we call dma_pool_alloc on this pool without freeing */
7cb72ad9 156#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
e8689e63
LW
157#define PL08X_ALIGN 8
158
159static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
160{
161 return container_of(chan, struct pl08x_dma_chan, chan);
162}
163
501e67e8
RKAL
164static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
165{
166 return container_of(tx, struct pl08x_txd, tx);
167}
168
e8689e63
LW
169/*
170 * Physical channel handling
171 */
172
173/* Whether a certain channel is busy or not */
174static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
175{
176 unsigned int val;
177
178 val = readl(ch->base + PL080_CH_CONFIG);
179 return val & PL080_CONFIG_ACTIVE;
180}
181
182/*
183 * Set the initial DMA register values i.e. those for the first LLI
e8b5e11d 184 * The next LLI pointer and the configuration interrupt bit have
c885bee4
RKAL
185 * been set when the LLIs were constructed. Poke them into the hardware
186 * and start the transfer.
e8689e63 187 */
c885bee4
RKAL
188static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
189 struct pl08x_txd *txd)
e8689e63 190{
c885bee4 191 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 192 struct pl08x_phy_chan *phychan = plchan->phychan;
19524d77 193 struct pl08x_lli *lli = &txd->llis_va[0];
09b3c323 194 u32 val;
c885bee4
RKAL
195
196 plchan->at = txd;
e8689e63 197
c885bee4
RKAL
198 /* Wait for channel inactive */
199 while (pl08x_phy_channel_busy(phychan))
200 cpu_relax();
e8689e63 201
c885bee4
RKAL
202 dev_vdbg(&pl08x->adev->dev,
203 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
19524d77
RKAL
204 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
205 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
09b3c323 206 txd->ccfg);
19524d77
RKAL
207
208 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
209 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
210 writel(lli->lli, phychan->base + PL080_CH_LLI);
211 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
09b3c323 212 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
c885bee4
RKAL
213
214 /* Enable the DMA channel */
215 /* Do not access config register until channel shows as disabled */
216 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
19386b32 217 cpu_relax();
e8689e63 218
c885bee4
RKAL
219 /* Do not access config register until channel shows as inactive */
220 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 221 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
c885bee4 222 val = readl(phychan->base + PL080_CH_CONFIG);
e8689e63 223
c885bee4 224 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
e8689e63
LW
225}
226
227/*
81796616 228 * Pause the channel by setting the HALT bit.
e8689e63 229 *
81796616
RKAL
230 * For M->P transfers, pause the DMAC first and then stop the peripheral -
231 * the FIFO can only drain if the peripheral is still requesting data.
232 * (note: this can still timeout if the DMAC FIFO never drains of data.)
e8689e63 233 *
81796616
RKAL
234 * For P->M transfers, disable the peripheral first to stop it filling
235 * the DMAC FIFO, and then pause the DMAC.
e8689e63
LW
236 */
237static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
238{
239 u32 val;
81796616 240 int timeout;
e8689e63
LW
241
242 /* Set the HALT bit and wait for the FIFO to drain */
243 val = readl(ch->base + PL080_CH_CONFIG);
244 val |= PL080_CONFIG_HALT;
245 writel(val, ch->base + PL080_CH_CONFIG);
246
247 /* Wait for channel inactive */
81796616
RKAL
248 for (timeout = 1000; timeout; timeout--) {
249 if (!pl08x_phy_channel_busy(ch))
250 break;
251 udelay(1);
252 }
253 if (pl08x_phy_channel_busy(ch))
254 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
e8689e63
LW
255}
256
257static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
258{
259 u32 val;
260
261 /* Clear the HALT bit */
262 val = readl(ch->base + PL080_CH_CONFIG);
263 val &= ~PL080_CONFIG_HALT;
264 writel(val, ch->base + PL080_CH_CONFIG);
265}
266
fb526210
RKAL
267/*
268 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
269 * clears any pending interrupt status. This should not be used for
270 * an on-going transfer, but as a method of shutting down a channel
271 * (eg, when it's no longer used) or terminating a transfer.
272 */
273static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
274 struct pl08x_phy_chan *ch)
e8689e63 275{
fb526210 276 u32 val = readl(ch->base + PL080_CH_CONFIG);
e8689e63 277
fb526210
RKAL
278 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
279 PL080_CONFIG_TC_IRQ_MASK);
e8689e63 280
e8689e63 281 writel(val, ch->base + PL080_CH_CONFIG);
fb526210
RKAL
282
283 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
284 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
e8689e63
LW
285}
286
287static inline u32 get_bytes_in_cctl(u32 cctl)
288{
289 /* The source width defines the number of bytes */
290 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
291
292 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
293 case PL080_WIDTH_8BIT:
294 break;
295 case PL080_WIDTH_16BIT:
296 bytes *= 2;
297 break;
298 case PL080_WIDTH_32BIT:
299 bytes *= 4;
300 break;
301 }
302 return bytes;
303}
304
305/* The channel should be paused when calling this */
306static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
307{
308 struct pl08x_phy_chan *ch;
e8689e63
LW
309 struct pl08x_txd *txd;
310 unsigned long flags;
cace6585 311 size_t bytes = 0;
e8689e63
LW
312
313 spin_lock_irqsave(&plchan->lock, flags);
e8689e63
LW
314 ch = plchan->phychan;
315 txd = plchan->at;
316
317 /*
db9f136a
RKAL
318 * Follow the LLIs to get the number of remaining
319 * bytes in the currently active transaction.
e8689e63
LW
320 */
321 if (ch && txd) {
4c0df6a3 322 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
e8689e63 323
db9f136a 324 /* First get the remaining bytes in the active transfer */
e8689e63
LW
325 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
326
327 if (clli) {
db9f136a
RKAL
328 struct pl08x_lli *llis_va = txd->llis_va;
329 dma_addr_t llis_bus = txd->llis_bus;
330 int index;
331
332 BUG_ON(clli < llis_bus || clli >= llis_bus +
333 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
e8689e63 334
db9f136a
RKAL
335 /*
336 * Locate the next LLI - as this is an array,
337 * it's simple maths to find.
338 */
339 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
340
341 for (; index < MAX_NUM_TSFR_LLIS; index++) {
342 bytes += get_bytes_in_cctl(llis_va[index].cctl);
e8689e63 343
e8689e63 344 /*
e8b5e11d 345 * A LLI pointer of 0 terminates the LLI list
e8689e63 346 */
db9f136a
RKAL
347 if (!llis_va[index].lli)
348 break;
e8689e63
LW
349 }
350 }
351 }
352
353 /* Sum up all queued transactions */
15c17232 354 if (!list_empty(&plchan->pend_list)) {
db9f136a 355 struct pl08x_txd *txdi;
15c17232 356 list_for_each_entry(txdi, &plchan->pend_list, node) {
e8689e63
LW
357 bytes += txdi->len;
358 }
e8689e63
LW
359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
94ae8522
RKAL
368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
e8689e63
LW
372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
e8689e63
LW
381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
b7b6018b 401 pm_runtime_get_sync(&pl08x->adev->dev);
e8689e63
LW
402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
fb526210
RKAL
410 spin_lock_irqsave(&ch->lock, flags);
411
e8689e63 412 /* Stop the channel and clear its interrupts */
fb526210 413 pl08x_terminate_phy_chan(pl08x, ch);
e8689e63 414
b7b6018b
VK
415 pm_runtime_put(&pl08x->adev->dev);
416
e8689e63 417 /* Mark it as free */
e8689e63
LW
418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
cace6585 443 size_t tsize)
e8689e63
LW
444{
445 u32 retbits = cctl;
446
e8b5e11d 447 /* Remove all src, dst and transfer size bits */
e8689e63
LW
448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
542361f8
RKAL
487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
542361f8
RKAL
489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
25c94f7f 492 u32 lli_bus;
542361f8
RKAL
493};
494
e8689e63 495/*
0532e6fc
VK
496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
502 * - if fixed address on one bus the other will be chosen
e8689e63 503 */
542361f8
RKAL
504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
e8689e63
LW
506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
542361f8
RKAL
508 *mbus = &bd->srcbus;
509 *sbus = &bd->dstbus;
e8689e63 510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
542361f8
RKAL
511 *mbus = &bd->dstbus;
512 *sbus = &bd->srcbus;
e8689e63 513 } else {
542361f8
RKAL
514 if (bd->dstbus.buswidth == 4) {
515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
517 } else if (bd->srcbus.buswidth == 4) {
518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
520 } else if (bd->dstbus.buswidth == 2) {
521 *mbus = &bd->dstbus;
522 *sbus = &bd->srcbus;
523 } else if (bd->srcbus.buswidth == 2) {
524 *mbus = &bd->srcbus;
525 *sbus = &bd->dstbus;
e8689e63 526 } else {
542361f8
RKAL
527 /* bd->srcbus.buswidth == 1 */
528 *mbus = &bd->dstbus;
529 *sbus = &bd->srcbus;
e8689e63
LW
530 }
531 }
532}
533
534/*
94ae8522 535 * Fills in one LLI for a certain transfer descriptor and advance the counter
e8689e63 536 */
542361f8
RKAL
537static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
538 int num_llis, int len, u32 cctl)
e8689e63 539{
542361f8
RKAL
540 struct pl08x_lli *llis_va = bd->txd->llis_va;
541 dma_addr_t llis_bus = bd->txd->llis_bus;
e8689e63
LW
542
543 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
544
30749cb4 545 llis_va[num_llis].cctl = cctl;
542361f8
RKAL
546 llis_va[num_llis].src = bd->srcbus.addr;
547 llis_va[num_llis].dst = bd->dstbus.addr;
3e27ee84
VK
548 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
549 sizeof(struct pl08x_lli);
25c94f7f 550 llis_va[num_llis].lli |= bd->lli_bus;
e8689e63
LW
551
552 if (cctl & PL080_CONTROL_SRC_INCR)
542361f8 553 bd->srcbus.addr += len;
e8689e63 554 if (cctl & PL080_CONTROL_DST_INCR)
542361f8 555 bd->dstbus.addr += len;
e8689e63 556
542361f8 557 BUG_ON(bd->remainder < len);
cace6585 558
542361f8 559 bd->remainder -= len;
e8689e63
LW
560}
561
e8689e63
LW
562/*
563 * This fills in the table of LLIs for the transfer descriptor
564 * Note that we assume we never have to change the burst sizes
565 * Return 0 for error
566 */
567static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
568 struct pl08x_txd *txd)
569{
e8689e63 570 struct pl08x_bus_data *mbus, *sbus;
542361f8 571 struct pl08x_lli_build_data bd;
e8689e63
LW
572 int num_llis = 0;
573 u32 cctl;
3e27ee84 574 size_t max_bytes_per_lli, total_bytes = 0;
7cb72ad9 575 struct pl08x_lli *llis_va;
e8689e63 576
3e27ee84 577 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
e8689e63
LW
578 if (!txd->llis_va) {
579 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
580 return 0;
581 }
582
583 pl08x->pool_ctr++;
584
70b5ed6b
RKAL
585 /* Get the default CCTL */
586 cctl = txd->cctl;
e8689e63 587
542361f8 588 bd.txd = txd;
d7244e9a
RKAL
589 bd.srcbus.addr = txd->src_addr;
590 bd.dstbus.addr = txd->dst_addr;
25c94f7f 591 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
542361f8 592
e8689e63 593 /* Find maximum width of the source bus */
542361f8 594 bd.srcbus.maxwidth =
e8689e63
LW
595 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
596 PL080_CONTROL_SWIDTH_SHIFT);
597
598 /* Find maximum width of the destination bus */
542361f8 599 bd.dstbus.maxwidth =
e8689e63
LW
600 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
601 PL080_CONTROL_DWIDTH_SHIFT);
602
603 /* Set up the bus widths to the maximum */
542361f8
RKAL
604 bd.srcbus.buswidth = bd.srcbus.maxwidth;
605 bd.dstbus.buswidth = bd.dstbus.maxwidth;
e8689e63 606
e8689e63 607 /* We need to count this down to zero */
542361f8 608 bd.remainder = txd->len;
e8689e63 609
542361f8 610 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
e8689e63 611
fa6a940b 612 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
fc74eb79
RKAL
613 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
614 bd.srcbus.buswidth,
615 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
616 bd.dstbus.buswidth,
fa6a940b 617 bd.remainder);
fc74eb79
RKAL
618 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
619 mbus == &bd.srcbus ? "src" : "dst",
620 sbus == &bd.srcbus ? "src" : "dst");
621
e8689e63 622 if (txd->len < mbus->buswidth) {
94ae8522 623 /* Less than a bus width available - send as single bytes */
542361f8 624 while (bd.remainder) {
e8689e63
LW
625 dev_vdbg(&pl08x->adev->dev,
626 "%s single byte LLIs for a transfer of "
9c132992 627 "less than a bus width (remain 0x%08x)\n",
542361f8 628 __func__, bd.remainder);
e8689e63 629 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
542361f8 630 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
e8689e63
LW
631 total_bytes++;
632 }
633 } else {
94ae8522 634 /* Make one byte LLIs until master bus is aligned */
e8689e63
LW
635 while ((mbus->addr) % (mbus->buswidth)) {
636 dev_vdbg(&pl08x->adev->dev,
637 "%s adjustment lli for less than bus width "
9c132992 638 "(remain 0x%08x)\n",
542361f8 639 __func__, bd.remainder);
e8689e63 640 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
542361f8 641 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
e8689e63
LW
642 total_bytes++;
643 }
644
645 /*
94ae8522 646 * Master now aligned
e8689e63
LW
647 * - if slave is not then we must set its width down
648 */
649 if (sbus->addr % sbus->buswidth) {
650 dev_dbg(&pl08x->adev->dev,
651 "%s set down bus width to one byte\n",
652 __func__);
653
654 sbus->buswidth = 1;
655 }
656
fa6a940b
VK
657 /* Bytes transferred = tsize * src width, not MIN(buswidths) */
658 max_bytes_per_lli = bd.srcbus.buswidth *
659 PL080_CONTROL_TRANSFER_SIZE_MASK;
660
e8689e63
LW
661 /*
662 * Make largest possible LLIs until less than one bus
663 * width left
664 */
542361f8 665 while (bd.remainder > (mbus->buswidth - 1)) {
16a2e7d3 666 size_t lli_len, tsize;
e8689e63
LW
667
668 /*
669 * If enough left try to send max possible,
670 * otherwise try to send the remainder
671 */
16a2e7d3 672 lli_len = min(bd.remainder, max_bytes_per_lli);
e8689e63 673 /*
16a2e7d3
VK
674 * Check against minimum bus alignment: Calculate actual
675 * transfer size in relation to bus width and get a
676 * maximum remainder of the smallest bus width - 1
e8689e63 677 */
16a2e7d3
VK
678 tsize = lli_len / min(mbus->buswidth, sbus->buswidth);
679 lli_len = tsize * min(mbus->buswidth, sbus->buswidth);
e8689e63 680
16a2e7d3
VK
681 dev_vdbg(&pl08x->adev->dev,
682 "%s fill lli with single lli chunk of "
683 "size 0x%08zx (remainder 0x%08zx)\n",
684 __func__, lli_len, bd.remainder);
685
686 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
687 bd.dstbus.buswidth, tsize);
688 pl08x_fill_lli_for_desc(&bd, num_llis++, lli_len, cctl);
689 total_bytes += lli_len;
e8689e63
LW
690 }
691
692 /*
693 * Send any odd bytes
694 */
542361f8 695 while (bd.remainder) {
e8689e63
LW
696 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
697 dev_vdbg(&pl08x->adev->dev,
cace6585 698 "%s align with boundary, single odd byte (remain %zu)\n",
542361f8
RKAL
699 __func__, bd.remainder);
700 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
e8689e63
LW
701 total_bytes++;
702 }
703 }
16a2e7d3 704
e8689e63
LW
705 if (total_bytes != txd->len) {
706 dev_err(&pl08x->adev->dev,
cace6585 707 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
e8689e63
LW
708 __func__, total_bytes, txd->len);
709 return 0;
710 }
711
712 if (num_llis >= MAX_NUM_TSFR_LLIS) {
713 dev_err(&pl08x->adev->dev,
714 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
715 __func__, (u32) MAX_NUM_TSFR_LLIS);
716 return 0;
717 }
b58b6b5b
RKAL
718
719 llis_va = txd->llis_va;
94ae8522 720 /* The final LLI terminates the LLI. */
bfddfb45 721 llis_va[num_llis - 1].lli = 0;
94ae8522 722 /* The final LLI element shall also fire an interrupt. */
b58b6b5b 723 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
e8689e63 724
e8689e63
LW
725#ifdef VERBOSE_DEBUG
726 {
727 int i;
728
fc74eb79
RKAL
729 dev_vdbg(&pl08x->adev->dev,
730 "%-3s %-9s %-10s %-10s %-10s %s\n",
731 "lli", "", "csrc", "cdst", "clli", "cctl");
e8689e63
LW
732 for (i = 0; i < num_llis; i++) {
733 dev_vdbg(&pl08x->adev->dev,
fc74eb79
RKAL
734 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
735 i, &llis_va[i], llis_va[i].src,
736 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
e8689e63
LW
737 );
738 }
739 }
740#endif
741
742 return num_llis;
743}
744
745/* You should call this with the struct pl08x lock held */
746static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
747 struct pl08x_txd *txd)
748{
e8689e63 749 /* Free the LLI */
56b61882 750 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
e8689e63
LW
751
752 pl08x->pool_ctr--;
753
754 kfree(txd);
755}
756
757static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
758 struct pl08x_dma_chan *plchan)
759{
760 struct pl08x_txd *txdi = NULL;
761 struct pl08x_txd *next;
762
15c17232 763 if (!list_empty(&plchan->pend_list)) {
e8689e63 764 list_for_each_entry_safe(txdi,
15c17232 765 next, &plchan->pend_list, node) {
e8689e63
LW
766 list_del(&txdi->node);
767 pl08x_free_txd(pl08x, txdi);
768 }
e8689e63
LW
769 }
770}
771
772/*
773 * The DMA ENGINE API
774 */
775static int pl08x_alloc_chan_resources(struct dma_chan *chan)
776{
777 return 0;
778}
779
780static void pl08x_free_chan_resources(struct dma_chan *chan)
781{
782}
783
784/*
785 * This should be called with the channel plchan->lock held
786 */
787static int prep_phy_channel(struct pl08x_dma_chan *plchan,
788 struct pl08x_txd *txd)
789{
790 struct pl08x_driver_data *pl08x = plchan->host;
791 struct pl08x_phy_chan *ch;
792 int ret;
793
794 /* Check if we already have a channel */
795 if (plchan->phychan)
796 return 0;
797
798 ch = pl08x_get_phy_channel(pl08x, plchan);
799 if (!ch) {
800 /* No physical channel available, cope with it */
801 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
802 return -EBUSY;
803 }
804
805 /*
806 * OK we have a physical channel: for memcpy() this is all we
807 * need, but for slaves the physical signals may be muxed!
808 * Can the platform allow us to use this channel?
809 */
16ca8105 810 if (plchan->slave && pl08x->pd->get_signal) {
e8689e63
LW
811 ret = pl08x->pd->get_signal(plchan);
812 if (ret < 0) {
813 dev_dbg(&pl08x->adev->dev,
814 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
815 ch->id, plchan->name);
816 /* Release physical channel & return */
817 pl08x_put_phy_channel(pl08x, ch);
818 return -EBUSY;
819 }
820 ch->signal = ret;
09b3c323
RKAL
821
822 /* Assign the flow control signal to this channel */
823 if (txd->direction == DMA_TO_DEVICE)
824 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
825 else if (txd->direction == DMA_FROM_DEVICE)
826 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
e8689e63
LW
827 }
828
829 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
830 ch->id,
831 ch->signal,
832 plchan->name);
833
8087aacd 834 plchan->phychan_hold++;
e8689e63
LW
835 plchan->phychan = ch;
836
837 return 0;
838}
839
8c8cc2b1
RKAL
840static void release_phy_channel(struct pl08x_dma_chan *plchan)
841{
842 struct pl08x_driver_data *pl08x = plchan->host;
843
844 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
845 pl08x->pd->put_signal(plchan);
846 plchan->phychan->signal = -1;
847 }
848 pl08x_put_phy_channel(pl08x, plchan->phychan);
849 plchan->phychan = NULL;
850}
851
e8689e63
LW
852static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
853{
854 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
501e67e8 855 struct pl08x_txd *txd = to_pl08x_txd(tx);
c370e594
RKAL
856 unsigned long flags;
857
858 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 859
91aa5fad
RKAL
860 plchan->chan.cookie += 1;
861 if (plchan->chan.cookie < 0)
862 plchan->chan.cookie = 1;
863 tx->cookie = plchan->chan.cookie;
501e67e8
RKAL
864
865 /* Put this onto the pending list */
866 list_add_tail(&txd->node, &plchan->pend_list);
867
868 /*
869 * If there was no physical channel available for this memcpy,
870 * stack the request up and indicate that the channel is waiting
871 * for a free physical channel.
872 */
873 if (!plchan->slave && !plchan->phychan) {
874 /* Do this memcpy whenever there is a channel ready */
875 plchan->state = PL08X_CHAN_WAITING;
876 plchan->waiting = txd;
8087aacd
RKAL
877 } else {
878 plchan->phychan_hold--;
501e67e8
RKAL
879 }
880
c370e594 881 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
882
883 return tx->cookie;
884}
885
886static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
887 struct dma_chan *chan, unsigned long flags)
888{
889 struct dma_async_tx_descriptor *retval = NULL;
890
891 return retval;
892}
893
894/*
94ae8522
RKAL
895 * Code accessing dma_async_is_complete() in a tight loop may give problems.
896 * If slaves are relying on interrupts to signal completion this function
897 * must not be called with interrupts disabled.
e8689e63 898 */
3e27ee84
VK
899static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
900 dma_cookie_t cookie, struct dma_tx_state *txstate)
e8689e63
LW
901{
902 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
903 dma_cookie_t last_used;
904 dma_cookie_t last_complete;
905 enum dma_status ret;
906 u32 bytesleft = 0;
907
91aa5fad 908 last_used = plchan->chan.cookie;
e8689e63
LW
909 last_complete = plchan->lc;
910
911 ret = dma_async_is_complete(cookie, last_complete, last_used);
912 if (ret == DMA_SUCCESS) {
913 dma_set_tx_state(txstate, last_complete, last_used, 0);
914 return ret;
915 }
916
e8689e63
LW
917 /*
918 * This cookie not complete yet
919 */
91aa5fad 920 last_used = plchan->chan.cookie;
e8689e63
LW
921 last_complete = plchan->lc;
922
923 /* Get number of bytes left in the active transactions and queue */
924 bytesleft = pl08x_getbytes_chan(plchan);
925
926 dma_set_tx_state(txstate, last_complete, last_used,
927 bytesleft);
928
929 if (plchan->state == PL08X_CHAN_PAUSED)
930 return DMA_PAUSED;
931
932 /* Whether waiting or running, we're in progress */
933 return DMA_IN_PROGRESS;
934}
935
936/* PrimeCell DMA extension */
937struct burst_table {
760596c6 938 u32 burstwords;
e8689e63
LW
939 u32 reg;
940};
941
942static const struct burst_table burst_sizes[] = {
943 {
944 .burstwords = 256,
760596c6 945 .reg = PL080_BSIZE_256,
e8689e63
LW
946 },
947 {
948 .burstwords = 128,
760596c6 949 .reg = PL080_BSIZE_128,
e8689e63
LW
950 },
951 {
952 .burstwords = 64,
760596c6 953 .reg = PL080_BSIZE_64,
e8689e63
LW
954 },
955 {
956 .burstwords = 32,
760596c6 957 .reg = PL080_BSIZE_32,
e8689e63
LW
958 },
959 {
960 .burstwords = 16,
760596c6 961 .reg = PL080_BSIZE_16,
e8689e63
LW
962 },
963 {
964 .burstwords = 8,
760596c6 965 .reg = PL080_BSIZE_8,
e8689e63
LW
966 },
967 {
968 .burstwords = 4,
760596c6 969 .reg = PL080_BSIZE_4,
e8689e63
LW
970 },
971 {
760596c6
RKAL
972 .burstwords = 0,
973 .reg = PL080_BSIZE_1,
e8689e63
LW
974 },
975};
976
121c8476
RKAL
977/*
978 * Given the source and destination available bus masks, select which
979 * will be routed to each port. We try to have source and destination
980 * on separate ports, but always respect the allowable settings.
981 */
982static u32 pl08x_select_bus(u8 src, u8 dst)
983{
984 u32 cctl = 0;
985
986 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
987 cctl |= PL080_CONTROL_DST_AHB2;
988 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
989 cctl |= PL080_CONTROL_SRC_AHB2;
990
991 return cctl;
992}
993
f14c426c
RKAL
994static u32 pl08x_cctl(u32 cctl)
995{
996 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
997 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
998 PL080_CONTROL_PROT_MASK);
999
1000 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1001 return cctl | PL080_CONTROL_PROT_SYS;
1002}
1003
aa88cdaa
RKAL
1004static u32 pl08x_width(enum dma_slave_buswidth width)
1005{
1006 switch (width) {
1007 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1008 return PL080_WIDTH_8BIT;
1009 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1010 return PL080_WIDTH_16BIT;
1011 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1012 return PL080_WIDTH_32BIT;
f32807f1
VK
1013 default:
1014 return ~0;
aa88cdaa 1015 }
aa88cdaa
RKAL
1016}
1017
760596c6
RKAL
1018static u32 pl08x_burst(u32 maxburst)
1019{
1020 int i;
1021
1022 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1023 if (burst_sizes[i].burstwords <= maxburst)
1024 break;
1025
1026 return burst_sizes[i].reg;
1027}
1028
f0fd9446
RKAL
1029static int dma_set_runtime_config(struct dma_chan *chan,
1030 struct dma_slave_config *config)
e8689e63
LW
1031{
1032 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1033 struct pl08x_driver_data *pl08x = plchan->host;
e8689e63 1034 enum dma_slave_buswidth addr_width;
760596c6 1035 u32 width, burst, maxburst;
e8689e63 1036 u32 cctl = 0;
b7f75865
RKAL
1037
1038 if (!plchan->slave)
1039 return -EINVAL;
e8689e63
LW
1040
1041 /* Transfer direction */
1042 plchan->runtime_direction = config->direction;
1043 if (config->direction == DMA_TO_DEVICE) {
e8689e63
LW
1044 addr_width = config->dst_addr_width;
1045 maxburst = config->dst_maxburst;
1046 } else if (config->direction == DMA_FROM_DEVICE) {
e8689e63
LW
1047 addr_width = config->src_addr_width;
1048 maxburst = config->src_maxburst;
1049 } else {
1050 dev_err(&pl08x->adev->dev,
1051 "bad runtime_config: alien transfer direction\n");
f0fd9446 1052 return -EINVAL;
e8689e63
LW
1053 }
1054
aa88cdaa
RKAL
1055 width = pl08x_width(addr_width);
1056 if (width == ~0) {
e8689e63
LW
1057 dev_err(&pl08x->adev->dev,
1058 "bad runtime_config: alien address width\n");
f0fd9446 1059 return -EINVAL;
e8689e63
LW
1060 }
1061
aa88cdaa
RKAL
1062 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1063 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1064
e8689e63 1065 /*
4440aacf
RKAL
1066 * If this channel will only request single transfers, set this
1067 * down to ONE element. Also select one element if no maxburst
1068 * is specified.
e8689e63 1069 */
760596c6
RKAL
1070 if (plchan->cd->single)
1071 maxburst = 1;
1072
1073 burst = pl08x_burst(maxburst);
1074 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1075 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
e8689e63 1076
b207b4d0
RKAL
1077 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1078 plchan->src_addr = config->src_addr;
121c8476
RKAL
1079 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1080 pl08x_select_bus(plchan->cd->periph_buses,
1081 pl08x->mem_buses);
b207b4d0
RKAL
1082 } else {
1083 plchan->dst_addr = config->dst_addr;
121c8476
RKAL
1084 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1085 pl08x_select_bus(pl08x->mem_buses,
1086 plchan->cd->periph_buses);
b207b4d0 1087 }
f0fd9446 1088
e8689e63
LW
1089 dev_dbg(&pl08x->adev->dev,
1090 "configured channel %s (%s) for %s, data width %d, "
4983a04f 1091 "maxburst %d words, LE, CCTL=0x%08x\n",
e8689e63
LW
1092 dma_chan_name(chan), plchan->name,
1093 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1094 addr_width,
1095 maxburst,
4983a04f 1096 cctl);
f0fd9446
RKAL
1097
1098 return 0;
e8689e63
LW
1099}
1100
1101/*
1102 * Slave transactions callback to the slave device to allow
1103 * synchronization of slave DMA signals with the DMAC enable
1104 */
1105static void pl08x_issue_pending(struct dma_chan *chan)
1106{
1107 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
e8689e63
LW
1108 unsigned long flags;
1109
1110 spin_lock_irqsave(&plchan->lock, flags);
9c0bb43b
RKAL
1111 /* Something is already active, or we're waiting for a channel... */
1112 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1113 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63 1114 return;
9c0bb43b 1115 }
e8689e63
LW
1116
1117 /* Take the first element in the queue and execute it */
15c17232 1118 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1119 struct pl08x_txd *next;
1120
15c17232 1121 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1122 struct pl08x_txd,
1123 node);
1124 list_del(&next->node);
e8689e63
LW
1125 plchan->state = PL08X_CHAN_RUNNING;
1126
c885bee4 1127 pl08x_start_txd(plchan, next);
e8689e63
LW
1128 }
1129
1130 spin_unlock_irqrestore(&plchan->lock, flags);
1131}
1132
1133static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1134 struct pl08x_txd *txd)
1135{
e8689e63 1136 struct pl08x_driver_data *pl08x = plchan->host;
c370e594
RKAL
1137 unsigned long flags;
1138 int num_llis, ret;
e8689e63
LW
1139
1140 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
dafa7317
RKAL
1141 if (!num_llis) {
1142 kfree(txd);
e8689e63 1143 return -EINVAL;
dafa7317 1144 }
e8689e63 1145
c370e594 1146 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1147
e8689e63
LW
1148 /*
1149 * See if we already have a physical channel allocated,
1150 * else this is the time to try to get one.
1151 */
1152 ret = prep_phy_channel(plchan, txd);
1153 if (ret) {
1154 /*
501e67e8
RKAL
1155 * No physical channel was available.
1156 *
1157 * memcpy transfers can be sorted out at submission time.
1158 *
1159 * Slave transfers may have been denied due to platform
1160 * channel muxing restrictions. Since there is no guarantee
1161 * that this will ever be resolved, and the signal must be
1162 * acquired AFTER acquiring the physical channel, we will let
1163 * them be NACK:ed with -EBUSY here. The drivers can retry
1164 * the prep() call if they are eager on doing this using DMA.
e8689e63
LW
1165 */
1166 if (plchan->slave) {
1167 pl08x_free_txd_list(pl08x, plchan);
501e67e8 1168 pl08x_free_txd(pl08x, txd);
c370e594 1169 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1170 return -EBUSY;
1171 }
e8689e63
LW
1172 } else
1173 /*
94ae8522
RKAL
1174 * Else we're all set, paused and ready to roll, status
1175 * will switch to PL08X_CHAN_RUNNING when we call
1176 * issue_pending(). If there is something running on the
1177 * channel already we don't change its state.
e8689e63
LW
1178 */
1179 if (plchan->state == PL08X_CHAN_IDLE)
1180 plchan->state = PL08X_CHAN_PAUSED;
1181
c370e594 1182 spin_unlock_irqrestore(&plchan->lock, flags);
e8689e63
LW
1183
1184 return 0;
1185}
1186
c0428794
RKAL
1187static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1188 unsigned long flags)
ac3cd20d 1189{
b201c111 1190 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
ac3cd20d
RKAL
1191
1192 if (txd) {
1193 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
c0428794 1194 txd->tx.flags = flags;
ac3cd20d
RKAL
1195 txd->tx.tx_submit = pl08x_tx_submit;
1196 INIT_LIST_HEAD(&txd->node);
4983a04f
RKAL
1197
1198 /* Always enable error and terminal interrupts */
1199 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1200 PL080_CONFIG_TC_IRQ_MASK;
ac3cd20d
RKAL
1201 }
1202 return txd;
1203}
1204
e8689e63
LW
1205/*
1206 * Initialize a descriptor to be used by memcpy submit
1207 */
1208static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1209 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1210 size_t len, unsigned long flags)
1211{
1212 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1213 struct pl08x_driver_data *pl08x = plchan->host;
1214 struct pl08x_txd *txd;
1215 int ret;
1216
c0428794 1217 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1218 if (!txd) {
1219 dev_err(&pl08x->adev->dev,
1220 "%s no memory for descriptor\n", __func__);
1221 return NULL;
1222 }
1223
e8689e63 1224 txd->direction = DMA_NONE;
d7244e9a
RKAL
1225 txd->src_addr = src;
1226 txd->dst_addr = dest;
c7da9a56 1227 txd->len = len;
e8689e63
LW
1228
1229 /* Set platform data for m2m */
4983a04f 1230 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
c7da9a56
RKAL
1231 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1232 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
4983a04f 1233
e8689e63 1234 /* Both to be incremented or the code will break */
70b5ed6b 1235 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
c7da9a56 1236
c7da9a56 1237 if (pl08x->vd->dualmaster)
121c8476
RKAL
1238 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1239 pl08x->mem_buses);
e8689e63 1240
e8689e63
LW
1241 ret = pl08x_prep_channel_resources(plchan, txd);
1242 if (ret)
1243 return NULL;
e8689e63
LW
1244
1245 return &txd->tx;
1246}
1247
3e2a037c 1248static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
e8689e63
LW
1249 struct dma_chan *chan, struct scatterlist *sgl,
1250 unsigned int sg_len, enum dma_data_direction direction,
1251 unsigned long flags)
1252{
1253 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1254 struct pl08x_driver_data *pl08x = plchan->host;
1255 struct pl08x_txd *txd;
1256 int ret;
1257
1258 /*
1259 * Current implementation ASSUMES only one sg
1260 */
1261 if (sg_len != 1) {
1262 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1263 __func__);
1264 BUG();
1265 }
1266
1267 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1268 __func__, sgl->length, plchan->name);
1269
c0428794 1270 txd = pl08x_get_txd(plchan, flags);
e8689e63
LW
1271 if (!txd) {
1272 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1273 return NULL;
1274 }
1275
e8689e63
LW
1276 if (direction != plchan->runtime_direction)
1277 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1278 "the direction configured for the PrimeCell\n",
1279 __func__);
1280
1281 /*
1282 * Set up addresses, the PrimeCell configured address
1283 * will take precedence since this may configure the
1284 * channel target address dynamically at runtime.
1285 */
1286 txd->direction = direction;
c7da9a56
RKAL
1287 txd->len = sgl->length;
1288
e8689e63 1289 if (direction == DMA_TO_DEVICE) {
4983a04f 1290 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
121c8476 1291 txd->cctl = plchan->dst_cctl;
d7244e9a 1292 txd->src_addr = sgl->dma_address;
b207b4d0 1293 txd->dst_addr = plchan->dst_addr;
e8689e63 1294 } else if (direction == DMA_FROM_DEVICE) {
4983a04f 1295 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
121c8476 1296 txd->cctl = plchan->src_cctl;
b207b4d0 1297 txd->src_addr = plchan->src_addr;
d7244e9a 1298 txd->dst_addr = sgl->dma_address;
e8689e63
LW
1299 } else {
1300 dev_err(&pl08x->adev->dev,
1301 "%s direction unsupported\n", __func__);
1302 return NULL;
1303 }
e8689e63
LW
1304
1305 ret = pl08x_prep_channel_resources(plchan, txd);
1306 if (ret)
1307 return NULL;
e8689e63
LW
1308
1309 return &txd->tx;
1310}
1311
1312static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1313 unsigned long arg)
1314{
1315 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1316 struct pl08x_driver_data *pl08x = plchan->host;
1317 unsigned long flags;
1318 int ret = 0;
1319
1320 /* Controls applicable to inactive channels */
1321 if (cmd == DMA_SLAVE_CONFIG) {
f0fd9446
RKAL
1322 return dma_set_runtime_config(chan,
1323 (struct dma_slave_config *)arg);
e8689e63
LW
1324 }
1325
1326 /*
1327 * Anything succeeds on channels with no physical allocation and
1328 * no queued transfers.
1329 */
1330 spin_lock_irqsave(&plchan->lock, flags);
1331 if (!plchan->phychan && !plchan->at) {
1332 spin_unlock_irqrestore(&plchan->lock, flags);
1333 return 0;
1334 }
1335
1336 switch (cmd) {
1337 case DMA_TERMINATE_ALL:
1338 plchan->state = PL08X_CHAN_IDLE;
1339
1340 if (plchan->phychan) {
fb526210 1341 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
e8689e63
LW
1342
1343 /*
1344 * Mark physical channel as free and free any slave
1345 * signal
1346 */
8c8cc2b1 1347 release_phy_channel(plchan);
e8689e63 1348 }
e8689e63
LW
1349 /* Dequeue jobs and free LLIs */
1350 if (plchan->at) {
1351 pl08x_free_txd(pl08x, plchan->at);
1352 plchan->at = NULL;
1353 }
1354 /* Dequeue jobs not yet fired as well */
1355 pl08x_free_txd_list(pl08x, plchan);
1356 break;
1357 case DMA_PAUSE:
1358 pl08x_pause_phy_chan(plchan->phychan);
1359 plchan->state = PL08X_CHAN_PAUSED;
1360 break;
1361 case DMA_RESUME:
1362 pl08x_resume_phy_chan(plchan->phychan);
1363 plchan->state = PL08X_CHAN_RUNNING;
1364 break;
1365 default:
1366 /* Unknown command */
1367 ret = -ENXIO;
1368 break;
1369 }
1370
1371 spin_unlock_irqrestore(&plchan->lock, flags);
1372
1373 return ret;
1374}
1375
1376bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1377{
1378 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1379 char *name = chan_id;
1380
1381 /* Check that the channel is not taken! */
1382 if (!strcmp(plchan->name, name))
1383 return true;
1384
1385 return false;
1386}
1387
1388/*
1389 * Just check that the device is there and active
94ae8522
RKAL
1390 * TODO: turn this bit on/off depending on the number of physical channels
1391 * actually used, if it is zero... well shut it off. That will save some
1392 * power. Cut the clock at the same time.
e8689e63
LW
1393 */
1394static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1395{
48a59ef3 1396 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
e8689e63
LW
1397}
1398
3d992e1a
RKAL
1399static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1400{
1401 struct device *dev = txd->tx.chan->device->dev;
1402
1403 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1404 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1405 dma_unmap_single(dev, txd->src_addr, txd->len,
1406 DMA_TO_DEVICE);
1407 else
1408 dma_unmap_page(dev, txd->src_addr, txd->len,
1409 DMA_TO_DEVICE);
1410 }
1411 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1412 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1413 dma_unmap_single(dev, txd->dst_addr, txd->len,
1414 DMA_FROM_DEVICE);
1415 else
1416 dma_unmap_page(dev, txd->dst_addr, txd->len,
1417 DMA_FROM_DEVICE);
1418 }
1419}
1420
e8689e63
LW
1421static void pl08x_tasklet(unsigned long data)
1422{
1423 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
e8689e63 1424 struct pl08x_driver_data *pl08x = plchan->host;
858c21c0 1425 struct pl08x_txd *txd;
bf072af4 1426 unsigned long flags;
e8689e63 1427
bf072af4 1428 spin_lock_irqsave(&plchan->lock, flags);
e8689e63 1429
858c21c0
RKAL
1430 txd = plchan->at;
1431 plchan->at = NULL;
e8689e63 1432
858c21c0 1433 if (txd) {
94ae8522 1434 /* Update last completed */
858c21c0 1435 plchan->lc = txd->tx.cookie;
e8689e63 1436 }
8087aacd 1437
94ae8522 1438 /* If a new descriptor is queued, set it up plchan->at is NULL here */
15c17232 1439 if (!list_empty(&plchan->pend_list)) {
e8689e63
LW
1440 struct pl08x_txd *next;
1441
15c17232 1442 next = list_first_entry(&plchan->pend_list,
e8689e63
LW
1443 struct pl08x_txd,
1444 node);
1445 list_del(&next->node);
c885bee4
RKAL
1446
1447 pl08x_start_txd(plchan, next);
8087aacd
RKAL
1448 } else if (plchan->phychan_hold) {
1449 /*
1450 * This channel is still in use - we have a new txd being
1451 * prepared and will soon be queued. Don't give up the
1452 * physical channel.
1453 */
e8689e63
LW
1454 } else {
1455 struct pl08x_dma_chan *waiting = NULL;
1456
1457 /*
1458 * No more jobs, so free up the physical channel
1459 * Free any allocated signal on slave transfers too
1460 */
8c8cc2b1 1461 release_phy_channel(plchan);
e8689e63
LW
1462 plchan->state = PL08X_CHAN_IDLE;
1463
1464 /*
94ae8522
RKAL
1465 * And NOW before anyone else can grab that free:d up
1466 * physical channel, see if there is some memcpy pending
1467 * that seriously needs to start because of being stacked
1468 * up while we were choking the physical channels with data.
e8689e63
LW
1469 */
1470 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1471 chan.device_node) {
3e27ee84
VK
1472 if (waiting->state == PL08X_CHAN_WAITING &&
1473 waiting->waiting != NULL) {
e8689e63
LW
1474 int ret;
1475
1476 /* This should REALLY not fail now */
1477 ret = prep_phy_channel(waiting,
1478 waiting->waiting);
1479 BUG_ON(ret);
8087aacd 1480 waiting->phychan_hold--;
e8689e63
LW
1481 waiting->state = PL08X_CHAN_RUNNING;
1482 waiting->waiting = NULL;
1483 pl08x_issue_pending(&waiting->chan);
1484 break;
1485 }
1486 }
1487 }
1488
bf072af4 1489 spin_unlock_irqrestore(&plchan->lock, flags);
858c21c0 1490
3d992e1a
RKAL
1491 if (txd) {
1492 dma_async_tx_callback callback = txd->tx.callback;
1493 void *callback_param = txd->tx.callback_param;
1494
1495 /* Don't try to unmap buffers on slave channels */
1496 if (!plchan->slave)
1497 pl08x_unmap_buffers(txd);
1498
1499 /* Free the descriptor */
1500 spin_lock_irqsave(&plchan->lock, flags);
1501 pl08x_free_txd(pl08x, txd);
1502 spin_unlock_irqrestore(&plchan->lock, flags);
1503
1504 /* Callback to signal completion */
1505 if (callback)
1506 callback(callback_param);
1507 }
e8689e63
LW
1508}
1509
1510static irqreturn_t pl08x_irq(int irq, void *dev)
1511{
1512 struct pl08x_driver_data *pl08x = dev;
28da2836
VK
1513 u32 mask = 0, err, tc, i;
1514
1515 /* check & clear - ERR & TC interrupts */
1516 err = readl(pl08x->base + PL080_ERR_STATUS);
1517 if (err) {
1518 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1519 __func__, err);
1520 writel(err, pl08x->base + PL080_ERR_CLEAR);
e8689e63 1521 }
28da2836
VK
1522 tc = readl(pl08x->base + PL080_INT_STATUS);
1523 if (tc)
1524 writel(tc, pl08x->base + PL080_TC_CLEAR);
1525
1526 if (!err && !tc)
1527 return IRQ_NONE;
1528
e8689e63 1529 for (i = 0; i < pl08x->vd->channels; i++) {
28da2836 1530 if (((1 << i) & err) || ((1 << i) & tc)) {
e8689e63
LW
1531 /* Locate physical channel */
1532 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1533 struct pl08x_dma_chan *plchan = phychan->serving;
1534
28da2836
VK
1535 if (!plchan) {
1536 dev_err(&pl08x->adev->dev,
1537 "%s Error TC interrupt on unused channel: 0x%08x\n",
1538 __func__, i);
1539 continue;
1540 }
1541
e8689e63
LW
1542 /* Schedule tasklet on this channel */
1543 tasklet_schedule(&plchan->tasklet);
e8689e63
LW
1544 mask |= (1 << i);
1545 }
1546 }
e8689e63
LW
1547
1548 return mask ? IRQ_HANDLED : IRQ_NONE;
1549}
1550
121c8476
RKAL
1551static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1552{
1553 u32 cctl = pl08x_cctl(chan->cd->cctl);
1554
1555 chan->slave = true;
1556 chan->name = chan->cd->bus_id;
1557 chan->src_addr = chan->cd->addr;
1558 chan->dst_addr = chan->cd->addr;
1559 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1560 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1561 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1562 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1563}
1564
e8689e63
LW
1565/*
1566 * Initialise the DMAC memcpy/slave channels.
1567 * Make a local wrapper to hold required data
1568 */
1569static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
3e27ee84 1570 struct dma_device *dmadev, unsigned int channels, bool slave)
e8689e63
LW
1571{
1572 struct pl08x_dma_chan *chan;
1573 int i;
1574
1575 INIT_LIST_HEAD(&dmadev->channels);
94ae8522 1576
e8689e63
LW
1577 /*
1578 * Register as many many memcpy as we have physical channels,
1579 * we won't always be able to use all but the code will have
1580 * to cope with that situation.
1581 */
1582 for (i = 0; i < channels; i++) {
b201c111 1583 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
e8689e63
LW
1584 if (!chan) {
1585 dev_err(&pl08x->adev->dev,
1586 "%s no memory for channel\n", __func__);
1587 return -ENOMEM;
1588 }
1589
1590 chan->host = pl08x;
1591 chan->state = PL08X_CHAN_IDLE;
1592
1593 if (slave) {
e8689e63 1594 chan->cd = &pl08x->pd->slave_channels[i];
121c8476 1595 pl08x_dma_slave_init(chan);
e8689e63
LW
1596 } else {
1597 chan->cd = &pl08x->pd->memcpy_channel;
1598 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1599 if (!chan->name) {
1600 kfree(chan);
1601 return -ENOMEM;
1602 }
1603 }
b58b6b5b
RKAL
1604 if (chan->cd->circular_buffer) {
1605 dev_err(&pl08x->adev->dev,
1606 "channel %s: circular buffers not supported\n",
1607 chan->name);
1608 kfree(chan);
1609 continue;
1610 }
175a5e61 1611 dev_dbg(&pl08x->adev->dev,
e8689e63
LW
1612 "initialize virtual channel \"%s\"\n",
1613 chan->name);
1614
1615 chan->chan.device = dmadev;
91aa5fad
RKAL
1616 chan->chan.cookie = 0;
1617 chan->lc = 0;
e8689e63
LW
1618
1619 spin_lock_init(&chan->lock);
15c17232 1620 INIT_LIST_HEAD(&chan->pend_list);
e8689e63
LW
1621 tasklet_init(&chan->tasklet, pl08x_tasklet,
1622 (unsigned long) chan);
1623
1624 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1625 }
1626 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1627 i, slave ? "slave" : "memcpy");
1628 return i;
1629}
1630
1631static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1632{
1633 struct pl08x_dma_chan *chan = NULL;
1634 struct pl08x_dma_chan *next;
1635
1636 list_for_each_entry_safe(chan,
1637 next, &dmadev->channels, chan.device_node) {
1638 list_del(&chan->chan.device_node);
1639 kfree(chan);
1640 }
1641}
1642
1643#ifdef CONFIG_DEBUG_FS
1644static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1645{
1646 switch (state) {
1647 case PL08X_CHAN_IDLE:
1648 return "idle";
1649 case PL08X_CHAN_RUNNING:
1650 return "running";
1651 case PL08X_CHAN_PAUSED:
1652 return "paused";
1653 case PL08X_CHAN_WAITING:
1654 return "waiting";
1655 default:
1656 break;
1657 }
1658 return "UNKNOWN STATE";
1659}
1660
1661static int pl08x_debugfs_show(struct seq_file *s, void *data)
1662{
1663 struct pl08x_driver_data *pl08x = s->private;
1664 struct pl08x_dma_chan *chan;
1665 struct pl08x_phy_chan *ch;
1666 unsigned long flags;
1667 int i;
1668
1669 seq_printf(s, "PL08x physical channels:\n");
1670 seq_printf(s, "CHANNEL:\tUSER:\n");
1671 seq_printf(s, "--------\t-----\n");
1672 for (i = 0; i < pl08x->vd->channels; i++) {
1673 struct pl08x_dma_chan *virt_chan;
1674
1675 ch = &pl08x->phy_chans[i];
1676
1677 spin_lock_irqsave(&ch->lock, flags);
1678 virt_chan = ch->serving;
1679
1680 seq_printf(s, "%d\t\t%s\n",
1681 ch->id, virt_chan ? virt_chan->name : "(none)");
1682
1683 spin_unlock_irqrestore(&ch->lock, flags);
1684 }
1685
1686 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1687 seq_printf(s, "CHANNEL:\tSTATE:\n");
1688 seq_printf(s, "--------\t------\n");
1689 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
3e2a037c 1690 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1691 pl08x_state_str(chan->state));
1692 }
1693
1694 seq_printf(s, "\nPL08x virtual slave channels:\n");
1695 seq_printf(s, "CHANNEL:\tSTATE:\n");
1696 seq_printf(s, "--------\t------\n");
1697 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
3e2a037c 1698 seq_printf(s, "%s\t\t%s\n", chan->name,
e8689e63
LW
1699 pl08x_state_str(chan->state));
1700 }
1701
1702 return 0;
1703}
1704
1705static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1706{
1707 return single_open(file, pl08x_debugfs_show, inode->i_private);
1708}
1709
1710static const struct file_operations pl08x_debugfs_operations = {
1711 .open = pl08x_debugfs_open,
1712 .read = seq_read,
1713 .llseek = seq_lseek,
1714 .release = single_release,
1715};
1716
1717static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1718{
1719 /* Expose a simple debugfs interface to view all clocks */
3e27ee84
VK
1720 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1721 S_IFREG | S_IRUGO, NULL, pl08x,
1722 &pl08x_debugfs_operations);
e8689e63
LW
1723}
1724
1725#else
1726static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1727{
1728}
1729#endif
1730
aa25afad 1731static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
e8689e63
LW
1732{
1733 struct pl08x_driver_data *pl08x;
f96ca9ec 1734 const struct vendor_data *vd = id->data;
e8689e63
LW
1735 int ret = 0;
1736 int i;
1737
1738 ret = amba_request_regions(adev, NULL);
1739 if (ret)
1740 return ret;
1741
1742 /* Create the driver state holder */
b201c111 1743 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
e8689e63
LW
1744 if (!pl08x) {
1745 ret = -ENOMEM;
1746 goto out_no_pl08x;
1747 }
1748
b7b6018b
VK
1749 pm_runtime_set_active(&adev->dev);
1750 pm_runtime_enable(&adev->dev);
1751
e8689e63
LW
1752 /* Initialize memcpy engine */
1753 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1754 pl08x->memcpy.dev = &adev->dev;
1755 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1756 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1757 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1758 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1759 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1760 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1761 pl08x->memcpy.device_control = pl08x_control;
1762
1763 /* Initialize slave engine */
1764 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1765 pl08x->slave.dev = &adev->dev;
1766 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1767 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1768 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1769 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1770 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1771 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1772 pl08x->slave.device_control = pl08x_control;
1773
1774 /* Get the platform data */
1775 pl08x->pd = dev_get_platdata(&adev->dev);
1776 if (!pl08x->pd) {
1777 dev_err(&adev->dev, "no platform data supplied\n");
1778 goto out_no_platdata;
1779 }
1780
1781 /* Assign useful pointers to the driver state */
1782 pl08x->adev = adev;
1783 pl08x->vd = vd;
1784
30749cb4
RKAL
1785 /* By default, AHB1 only. If dualmaster, from platform */
1786 pl08x->lli_buses = PL08X_AHB1;
1787 pl08x->mem_buses = PL08X_AHB1;
1788 if (pl08x->vd->dualmaster) {
1789 pl08x->lli_buses = pl08x->pd->lli_buses;
1790 pl08x->mem_buses = pl08x->pd->mem_buses;
1791 }
1792
e8689e63
LW
1793 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1794 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1795 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1796 if (!pl08x->pool) {
1797 ret = -ENOMEM;
1798 goto out_no_lli_pool;
1799 }
1800
1801 spin_lock_init(&pl08x->lock);
1802
1803 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1804 if (!pl08x->base) {
1805 ret = -ENOMEM;
1806 goto out_no_ioremap;
1807 }
1808
1809 /* Turn on the PL08x */
1810 pl08x_ensure_on(pl08x);
1811
94ae8522 1812 /* Attach the interrupt handler */
e8689e63
LW
1813 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1814 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1815
1816 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
b05cd8f4 1817 DRIVER_NAME, pl08x);
e8689e63
LW
1818 if (ret) {
1819 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1820 __func__, adev->irq[0]);
1821 goto out_no_irq;
1822 }
1823
1824 /* Initialize physical channels */
b201c111 1825 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
e8689e63
LW
1826 GFP_KERNEL);
1827 if (!pl08x->phy_chans) {
1828 dev_err(&adev->dev, "%s failed to allocate "
1829 "physical channel holders\n",
1830 __func__);
1831 goto out_no_phychans;
1832 }
1833
1834 for (i = 0; i < vd->channels; i++) {
1835 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1836
1837 ch->id = i;
1838 ch->base = pl08x->base + PL080_Cx_BASE(i);
1839 spin_lock_init(&ch->lock);
1840 ch->serving = NULL;
1841 ch->signal = -1;
175a5e61
VK
1842 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1843 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
e8689e63
LW
1844 }
1845
1846 /* Register as many memcpy channels as there are physical channels */
1847 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1848 pl08x->vd->channels, false);
1849 if (ret <= 0) {
1850 dev_warn(&pl08x->adev->dev,
1851 "%s failed to enumerate memcpy channels - %d\n",
1852 __func__, ret);
1853 goto out_no_memcpy;
1854 }
1855 pl08x->memcpy.chancnt = ret;
1856
1857 /* Register slave channels */
1858 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
3e27ee84 1859 pl08x->pd->num_slave_channels, true);
e8689e63
LW
1860 if (ret <= 0) {
1861 dev_warn(&pl08x->adev->dev,
1862 "%s failed to enumerate slave channels - %d\n",
1863 __func__, ret);
1864 goto out_no_slave;
1865 }
1866 pl08x->slave.chancnt = ret;
1867
1868 ret = dma_async_device_register(&pl08x->memcpy);
1869 if (ret) {
1870 dev_warn(&pl08x->adev->dev,
1871 "%s failed to register memcpy as an async device - %d\n",
1872 __func__, ret);
1873 goto out_no_memcpy_reg;
1874 }
1875
1876 ret = dma_async_device_register(&pl08x->slave);
1877 if (ret) {
1878 dev_warn(&pl08x->adev->dev,
1879 "%s failed to register slave as an async device - %d\n",
1880 __func__, ret);
1881 goto out_no_slave_reg;
1882 }
1883
1884 amba_set_drvdata(adev, pl08x);
1885 init_pl08x_debugfs(pl08x);
b05cd8f4
RKAL
1886 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1887 amba_part(adev), amba_rev(adev),
1888 (unsigned long long)adev->res.start, adev->irq[0]);
b7b6018b
VK
1889
1890 pm_runtime_put(&adev->dev);
e8689e63
LW
1891 return 0;
1892
1893out_no_slave_reg:
1894 dma_async_device_unregister(&pl08x->memcpy);
1895out_no_memcpy_reg:
1896 pl08x_free_virtual_channels(&pl08x->slave);
1897out_no_slave:
1898 pl08x_free_virtual_channels(&pl08x->memcpy);
1899out_no_memcpy:
1900 kfree(pl08x->phy_chans);
1901out_no_phychans:
1902 free_irq(adev->irq[0], pl08x);
1903out_no_irq:
1904 iounmap(pl08x->base);
1905out_no_ioremap:
1906 dma_pool_destroy(pl08x->pool);
1907out_no_lli_pool:
1908out_no_platdata:
b7b6018b
VK
1909 pm_runtime_put(&adev->dev);
1910 pm_runtime_disable(&adev->dev);
1911
e8689e63
LW
1912 kfree(pl08x);
1913out_no_pl08x:
1914 amba_release_regions(adev);
1915 return ret;
1916}
1917
1918/* PL080 has 8 channels and the PL080 have just 2 */
1919static struct vendor_data vendor_pl080 = {
e8689e63
LW
1920 .channels = 8,
1921 .dualmaster = true,
1922};
1923
1924static struct vendor_data vendor_pl081 = {
e8689e63
LW
1925 .channels = 2,
1926 .dualmaster = false,
1927};
1928
1929static struct amba_id pl08x_ids[] = {
1930 /* PL080 */
1931 {
1932 .id = 0x00041080,
1933 .mask = 0x000fffff,
1934 .data = &vendor_pl080,
1935 },
1936 /* PL081 */
1937 {
1938 .id = 0x00041081,
1939 .mask = 0x000fffff,
1940 .data = &vendor_pl081,
1941 },
1942 /* Nomadik 8815 PL080 variant */
1943 {
1944 .id = 0x00280880,
1945 .mask = 0x00ffffff,
1946 .data = &vendor_pl080,
1947 },
1948 { 0, 0 },
1949};
1950
1951static struct amba_driver pl08x_amba_driver = {
1952 .drv.name = DRIVER_NAME,
1953 .id_table = pl08x_ids,
1954 .probe = pl08x_probe,
1955};
1956
1957static int __init pl08x_init(void)
1958{
1959 int retval;
1960 retval = amba_driver_register(&pl08x_amba_driver);
1961 if (retval)
1962 printk(KERN_WARNING DRIVER_NAME
e8b5e11d 1963 "failed to register as an AMBA device (%d)\n",
e8689e63
LW
1964 retval);
1965 return retval;
1966}
1967subsys_initcall(pl08x_init);