crypto: remove CRYPTO_TFM_RES_BAD_KEY_LEN
[linux-block.git] / drivers / crypto / picoxcell_crypto.c
CommitLineData
1a59d1b8 1// SPDX-License-Identifier: GPL-2.0-or-later
ce921368
JI
2/*
3 * Copyright (c) 2010-2011 Picochip Ltd., Jamie Iles
ce921368 4 */
2d78db09 5#include <crypto/internal/aead.h>
ce921368
JI
6#include <crypto/aes.h>
7#include <crypto/algapi.h>
8#include <crypto/authenc.h>
0157fb26 9#include <crypto/internal/des.h>
ce921368
JI
10#include <crypto/md5.h>
11#include <crypto/sha.h>
12#include <crypto/internal/skcipher.h>
13#include <linux/clk.h>
14#include <linux/crypto.h>
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
17#include <linux/dmapool.h>
18#include <linux/err.h>
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/list.h>
23#include <linux/module.h>
30343ef1 24#include <linux/of.h>
ce921368
JI
25#include <linux/platform_device.h>
26#include <linux/pm.h>
27#include <linux/rtnetlink.h>
28#include <linux/scatterlist.h>
29#include <linux/sched.h>
72071fe4 30#include <linux/sizes.h>
ce921368
JI
31#include <linux/slab.h>
32#include <linux/timer.h>
33
34#include "picoxcell_crypto_regs.h"
35
36/*
37 * The threshold for the number of entries in the CMD FIFO available before
38 * the CMD0_CNT interrupt is raised. Increasing this value will reduce the
39 * number of interrupts raised to the CPU.
40 */
41#define CMD0_IRQ_THRESHOLD 1
42
43/*
44 * The timeout period (in jiffies) for a PDU. When the the number of PDUs in
45 * flight is greater than the STAT_IRQ_THRESHOLD or 0 the timer is disabled.
46 * When there are packets in flight but lower than the threshold, we enable
47 * the timer and at expiry, attempt to remove any processed packets from the
48 * queue and if there are still packets left, schedule the timer again.
49 */
50#define PACKET_TIMEOUT 1
51
52/* The priority to register each algorithm with. */
53#define SPACC_CRYPTO_ALG_PRIORITY 10000
54
55#define SPACC_CRYPTO_KASUMI_F8_KEY_LEN 16
56#define SPACC_CRYPTO_IPSEC_CIPHER_PG_SZ 64
57#define SPACC_CRYPTO_IPSEC_HASH_PG_SZ 64
58#define SPACC_CRYPTO_IPSEC_MAX_CTXS 32
59#define SPACC_CRYPTO_IPSEC_FIFO_SZ 32
60#define SPACC_CRYPTO_L2_CIPHER_PG_SZ 64
61#define SPACC_CRYPTO_L2_HASH_PG_SZ 64
62#define SPACC_CRYPTO_L2_MAX_CTXS 128
63#define SPACC_CRYPTO_L2_FIFO_SZ 128
64
65#define MAX_DDT_LEN 16
66
67/* DDT format. This must match the hardware DDT format exactly. */
68struct spacc_ddt {
69 dma_addr_t p;
70 u32 len;
71};
72
73/*
74 * Asynchronous crypto request structure.
75 *
76 * This structure defines a request that is either queued for processing or
77 * being processed.
78 */
79struct spacc_req {
80 struct list_head list;
81 struct spacc_engine *engine;
82 struct crypto_async_request *req;
83 int result;
84 bool is_encrypt;
85 unsigned ctx_id;
86 dma_addr_t src_addr, dst_addr;
87 struct spacc_ddt *src_ddt, *dst_ddt;
88 void (*complete)(struct spacc_req *req);
c1359495 89};
ce921368 90
c1359495
HX
91struct spacc_aead {
92 unsigned long ctrl_default;
93 unsigned long type;
94 struct aead_alg alg;
95 struct spacc_engine *engine;
96 struct list_head entry;
97 int key_offs;
98 int iv_offs;
ce921368
JI
99};
100
101struct spacc_engine {
102 void __iomem *regs;
103 struct list_head pending;
104 int next_ctx;
105 spinlock_t hw_lock;
106 int in_flight;
107 struct list_head completed;
108 struct list_head in_progress;
109 struct tasklet_struct complete;
110 unsigned long fifo_sz;
111 void __iomem *cipher_ctx_base;
112 void __iomem *hash_key_base;
113 struct spacc_alg *algs;
114 unsigned num_algs;
115 struct list_head registered_algs;
c1359495
HX
116 struct spacc_aead *aeads;
117 unsigned num_aeads;
118 struct list_head registered_aeads;
ce921368
JI
119 size_t cipher_pg_sz;
120 size_t hash_pg_sz;
121 const char *name;
122 struct clk *clk;
123 struct device *dev;
124 unsigned max_ctxs;
125 struct timer_list packet_timeout;
126 unsigned stat_irq_thresh;
127 struct dma_pool *req_pool;
128};
129
130/* Algorithm type mask. */
131#define SPACC_CRYPTO_ALG_MASK 0x7
132
133/* SPACC definition of a crypto algorithm. */
134struct spacc_alg {
135 unsigned long ctrl_default;
136 unsigned long type;
b3cde6ba 137 struct skcipher_alg alg;
ce921368
JI
138 struct spacc_engine *engine;
139 struct list_head entry;
140 int key_offs;
141 int iv_offs;
142};
143
144/* Generic context structure for any algorithm type. */
145struct spacc_generic_ctx {
146 struct spacc_engine *engine;
147 int flags;
148 int key_offs;
149 int iv_offs;
150};
151
152/* Block cipher context. */
153struct spacc_ablk_ctx {
154 struct spacc_generic_ctx generic;
155 u8 key[AES_MAX_KEY_SIZE];
156 u8 key_len;
157 /*
158 * The fallback cipher. If the operation can't be done in hardware,
159 * fallback to a software version.
160 */
6adfbd62 161 struct crypto_sync_skcipher *sw_cipher;
ce921368
JI
162};
163
164/* AEAD cipher context. */
165struct spacc_aead_ctx {
166 struct spacc_generic_ctx generic;
167 u8 cipher_key[AES_MAX_KEY_SIZE];
168 u8 hash_ctx[SPACC_CRYPTO_IPSEC_HASH_PG_SZ];
169 u8 cipher_key_len;
170 u8 hash_key_len;
171 struct crypto_aead *sw_cipher;
ce921368
JI
172};
173
40bfc14f
JI
174static int spacc_ablk_submit(struct spacc_req *req);
175
b3cde6ba 176static inline struct spacc_alg *to_spacc_skcipher(struct skcipher_alg *alg)
ce921368
JI
177{
178 return alg ? container_of(alg, struct spacc_alg, alg) : NULL;
179}
180
c1359495
HX
181static inline struct spacc_aead *to_spacc_aead(struct aead_alg *alg)
182{
183 return container_of(alg, struct spacc_aead, alg);
184}
185
ce921368
JI
186static inline int spacc_fifo_cmd_full(struct spacc_engine *engine)
187{
188 u32 fifo_stat = readl(engine->regs + SPA_FIFO_STAT_REG_OFFSET);
189
190 return fifo_stat & SPA_FIFO_CMD_FULL;
191}
192
193/*
194 * Given a cipher context, and a context number, get the base address of the
195 * context page.
196 *
197 * Returns the address of the context page where the key/context may
198 * be written.
199 */
200static inline void __iomem *spacc_ctx_page_addr(struct spacc_generic_ctx *ctx,
201 unsigned indx,
202 bool is_cipher_ctx)
203{
204 return is_cipher_ctx ? ctx->engine->cipher_ctx_base +
205 (indx * ctx->engine->cipher_pg_sz) :
206 ctx->engine->hash_key_base + (indx * ctx->engine->hash_pg_sz);
207}
208
209/* The context pages can only be written with 32-bit accesses. */
210static inline void memcpy_toio32(u32 __iomem *dst, const void *src,
211 unsigned count)
212{
213 const u32 *src32 = (const u32 *) src;
214
215 while (count--)
216 writel(*src32++, dst++);
217}
218
219static void spacc_cipher_write_ctx(struct spacc_generic_ctx *ctx,
220 void __iomem *page_addr, const u8 *key,
221 size_t key_len, const u8 *iv, size_t iv_len)
222{
223 void __iomem *key_ptr = page_addr + ctx->key_offs;
224 void __iomem *iv_ptr = page_addr + ctx->iv_offs;
225
226 memcpy_toio32(key_ptr, key, key_len / 4);
227 memcpy_toio32(iv_ptr, iv, iv_len / 4);
228}
229
230/*
231 * Load a context into the engines context memory.
232 *
233 * Returns the index of the context page where the context was loaded.
234 */
235static unsigned spacc_load_ctx(struct spacc_generic_ctx *ctx,
236 const u8 *ciph_key, size_t ciph_len,
237 const u8 *iv, size_t ivlen, const u8 *hash_key,
238 size_t hash_len)
239{
240 unsigned indx = ctx->engine->next_ctx++;
241 void __iomem *ciph_page_addr, *hash_page_addr;
242
243 ciph_page_addr = spacc_ctx_page_addr(ctx, indx, 1);
244 hash_page_addr = spacc_ctx_page_addr(ctx, indx, 0);
245
246 ctx->engine->next_ctx &= ctx->engine->fifo_sz - 1;
247 spacc_cipher_write_ctx(ctx, ciph_page_addr, ciph_key, ciph_len, iv,
248 ivlen);
249 writel(ciph_len | (indx << SPA_KEY_SZ_CTX_INDEX_OFFSET) |
250 (1 << SPA_KEY_SZ_CIPHER_OFFSET),
251 ctx->engine->regs + SPA_KEY_SZ_REG_OFFSET);
252
253 if (hash_key) {
254 memcpy_toio32(hash_page_addr, hash_key, hash_len / 4);
255 writel(hash_len | (indx << SPA_KEY_SZ_CTX_INDEX_OFFSET),
256 ctx->engine->regs + SPA_KEY_SZ_REG_OFFSET);
257 }
258
259 return indx;
260}
261
ce921368
JI
262static inline void ddt_set(struct spacc_ddt *ddt, dma_addr_t phys, size_t len)
263{
264 ddt->p = phys;
265 ddt->len = len;
266}
267
268/*
269 * Take a crypto request and scatterlists for the data and turn them into DDTs
270 * for passing to the crypto engines. This also DMA maps the data so that the
271 * crypto engines can DMA to/from them.
272 */
273static struct spacc_ddt *spacc_sg_to_ddt(struct spacc_engine *engine,
274 struct scatterlist *payload,
275 unsigned nbytes,
276 enum dma_data_direction dir,
277 dma_addr_t *ddt_phys)
278{
f53e38af 279 unsigned mapped_ents;
ce921368
JI
280 struct scatterlist *cur;
281 struct spacc_ddt *ddt;
282 int i;
f53e38af 283 int nents;
ce921368 284
f051f95e
LC
285 nents = sg_nents_for_len(payload, nbytes);
286 if (nents < 0) {
287 dev_err(engine->dev, "Invalid numbers of SG.\n");
288 return NULL;
289 }
ce921368
JI
290 mapped_ents = dma_map_sg(engine->dev, payload, nents, dir);
291
292 if (mapped_ents + 1 > MAX_DDT_LEN)
293 goto out;
294
295 ddt = dma_pool_alloc(engine->req_pool, GFP_ATOMIC, ddt_phys);
296 if (!ddt)
297 goto out;
298
299 for_each_sg(payload, cur, mapped_ents, i)
300 ddt_set(&ddt[i], sg_dma_address(cur), sg_dma_len(cur));
301 ddt_set(&ddt[mapped_ents], 0, 0);
302
303 return ddt;
304
305out:
306 dma_unmap_sg(engine->dev, payload, nents, dir);
307 return NULL;
308}
309
c1359495 310static int spacc_aead_make_ddts(struct aead_request *areq)
ce921368 311{
c1359495
HX
312 struct crypto_aead *aead = crypto_aead_reqtfm(areq);
313 struct spacc_req *req = aead_request_ctx(areq);
ce921368
JI
314 struct spacc_engine *engine = req->engine;
315 struct spacc_ddt *src_ddt, *dst_ddt;
81781e68 316 unsigned total;
f53e38af 317 int src_nents, dst_nents;
ce921368 318 struct scatterlist *cur;
c1359495
HX
319 int i, dst_ents, src_ents;
320
321 total = areq->assoclen + areq->cryptlen;
322 if (req->is_encrypt)
323 total += crypto_aead_authsize(aead);
324
f051f95e
LC
325 src_nents = sg_nents_for_len(areq->src, total);
326 if (src_nents < 0) {
327 dev_err(engine->dev, "Invalid numbers of src SG.\n");
328 return src_nents;
329 }
c1359495
HX
330 if (src_nents + 1 > MAX_DDT_LEN)
331 return -E2BIG;
332
333 dst_nents = 0;
334 if (areq->src != areq->dst) {
f051f95e
LC
335 dst_nents = sg_nents_for_len(areq->dst, total);
336 if (dst_nents < 0) {
337 dev_err(engine->dev, "Invalid numbers of dst SG.\n");
338 return dst_nents;
339 }
c1359495
HX
340 if (src_nents + 1 > MAX_DDT_LEN)
341 return -E2BIG;
342 }
ce921368
JI
343
344 src_ddt = dma_pool_alloc(engine->req_pool, GFP_ATOMIC, &req->src_addr);
345 if (!src_ddt)
c1359495 346 goto err;
ce921368
JI
347
348 dst_ddt = dma_pool_alloc(engine->req_pool, GFP_ATOMIC, &req->dst_addr);
c1359495
HX
349 if (!dst_ddt)
350 goto err_free_src;
ce921368
JI
351
352 req->src_ddt = src_ddt;
353 req->dst_ddt = dst_ddt;
354
c1359495
HX
355 if (dst_nents) {
356 src_ents = dma_map_sg(engine->dev, areq->src, src_nents,
ce921368 357 DMA_TO_DEVICE);
c1359495
HX
358 if (!src_ents)
359 goto err_free_dst;
360
361 dst_ents = dma_map_sg(engine->dev, areq->dst, dst_nents,
ce921368 362 DMA_FROM_DEVICE);
c1359495
HX
363
364 if (!dst_ents) {
365 dma_unmap_sg(engine->dev, areq->src, src_nents,
366 DMA_TO_DEVICE);
367 goto err_free_dst;
368 }
ce921368 369 } else {
c1359495 370 src_ents = dma_map_sg(engine->dev, areq->src, src_nents,
ce921368 371 DMA_BIDIRECTIONAL);
c1359495
HX
372 if (!src_ents)
373 goto err_free_dst;
374 dst_ents = src_ents;
ce921368
JI
375 }
376
377 /*
c1359495
HX
378 * Now map in the payload for the source and destination and terminate
379 * with the NULL pointers.
ce921368 380 */
c1359495
HX
381 for_each_sg(areq->src, cur, src_ents, i)
382 ddt_set(src_ddt++, sg_dma_address(cur), sg_dma_len(cur));
ce921368 383
c1359495
HX
384 /* For decryption we need to skip the associated data. */
385 total = req->is_encrypt ? 0 : areq->assoclen;
386 for_each_sg(areq->dst, cur, dst_ents, i) {
81781e68
HX
387 unsigned len = sg_dma_len(cur);
388
c1359495
HX
389 if (len <= total) {
390 total -= len;
391 continue;
392 }
81781e68 393
c1359495 394 ddt_set(dst_ddt++, sg_dma_address(cur) + total, len - total);
ce921368 395 }
ce921368
JI
396
397 ddt_set(src_ddt, 0, 0);
398 ddt_set(dst_ddt, 0, 0);
399
400 return 0;
c1359495
HX
401
402err_free_dst:
403 dma_pool_free(engine->req_pool, dst_ddt, req->dst_addr);
404err_free_src:
405 dma_pool_free(engine->req_pool, src_ddt, req->src_addr);
406err:
407 return -ENOMEM;
ce921368
JI
408}
409
410static void spacc_aead_free_ddts(struct spacc_req *req)
411{
412 struct aead_request *areq = container_of(req->req, struct aead_request,
413 base);
c1359495
HX
414 struct crypto_aead *aead = crypto_aead_reqtfm(areq);
415 unsigned total = areq->assoclen + areq->cryptlen +
416 (req->is_encrypt ? crypto_aead_authsize(aead) : 0);
417 struct spacc_aead_ctx *aead_ctx = crypto_aead_ctx(aead);
ce921368 418 struct spacc_engine *engine = aead_ctx->generic.engine;
f051f95e
LC
419 int nents = sg_nents_for_len(areq->src, total);
420
421 /* sg_nents_for_len should not fail since it works when mapping sg */
422 if (unlikely(nents < 0)) {
423 dev_err(engine->dev, "Invalid numbers of src SG.\n");
424 return;
425 }
ce921368
JI
426
427 if (areq->src != areq->dst) {
428 dma_unmap_sg(engine->dev, areq->src, nents, DMA_TO_DEVICE);
f051f95e
LC
429 nents = sg_nents_for_len(areq->dst, total);
430 if (unlikely(nents < 0)) {
431 dev_err(engine->dev, "Invalid numbers of dst SG.\n");
432 return;
433 }
434 dma_unmap_sg(engine->dev, areq->dst, nents, DMA_FROM_DEVICE);
ce921368
JI
435 } else
436 dma_unmap_sg(engine->dev, areq->src, nents, DMA_BIDIRECTIONAL);
437
ce921368
JI
438 dma_pool_free(engine->req_pool, req->src_ddt, req->src_addr);
439 dma_pool_free(engine->req_pool, req->dst_ddt, req->dst_addr);
440}
441
442static void spacc_free_ddt(struct spacc_req *req, struct spacc_ddt *ddt,
443 dma_addr_t ddt_addr, struct scatterlist *payload,
444 unsigned nbytes, enum dma_data_direction dir)
445{
f051f95e
LC
446 int nents = sg_nents_for_len(payload, nbytes);
447
448 if (nents < 0) {
449 dev_err(req->engine->dev, "Invalid numbers of SG.\n");
450 return;
451 }
ce921368
JI
452
453 dma_unmap_sg(req->engine->dev, payload, nents, dir);
454 dma_pool_free(req->engine->req_pool, ddt, ddt_addr);
455}
456
ce921368
JI
457static int spacc_aead_setkey(struct crypto_aead *tfm, const u8 *key,
458 unsigned int keylen)
459{
460 struct spacc_aead_ctx *ctx = crypto_aead_ctx(tfm);
ab827fb3 461 struct crypto_authenc_keys keys;
c1359495
HX
462 int err;
463
464 crypto_aead_clear_flags(ctx->sw_cipher, CRYPTO_TFM_REQ_MASK);
465 crypto_aead_set_flags(ctx->sw_cipher, crypto_aead_get_flags(tfm) &
466 CRYPTO_TFM_REQ_MASK);
467 err = crypto_aead_setkey(ctx->sw_cipher, key, keylen);
468 crypto_aead_clear_flags(tfm, CRYPTO_TFM_RES_MASK);
469 crypto_aead_set_flags(tfm, crypto_aead_get_flags(ctx->sw_cipher) &
470 CRYPTO_TFM_RES_MASK);
471 if (err)
472 return err;
ce921368 473
ab827fb3 474 if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
ce921368
JI
475 goto badkey;
476
ab827fb3 477 if (keys.enckeylen > AES_MAX_KEY_SIZE)
ce921368
JI
478 goto badkey;
479
ab827fb3 480 if (keys.authkeylen > sizeof(ctx->hash_ctx))
ce921368
JI
481 goto badkey;
482
c1359495
HX
483 memcpy(ctx->cipher_key, keys.enckey, keys.enckeylen);
484 ctx->cipher_key_len = keys.enckeylen;
ce921368 485
ab827fb3
MK
486 memcpy(ctx->hash_ctx, keys.authkey, keys.authkeylen);
487 ctx->hash_key_len = keys.authkeylen;
ce921368 488
a664b4b1 489 memzero_explicit(&keys, sizeof(keys));
ce921368
JI
490 return 0;
491
492badkey:
a664b4b1 493 memzero_explicit(&keys, sizeof(keys));
ce921368
JI
494 return -EINVAL;
495}
496
497static int spacc_aead_setauthsize(struct crypto_aead *tfm,
498 unsigned int authsize)
499{
500 struct spacc_aead_ctx *ctx = crypto_tfm_ctx(crypto_aead_tfm(tfm));
501
c1359495 502 return crypto_aead_setauthsize(ctx->sw_cipher, authsize);
ce921368
JI
503}
504
505/*
506 * Check if an AEAD request requires a fallback operation. Some requests can't
507 * be completed in hardware because the hardware may not support certain key
508 * sizes. In these cases we need to complete the request in software.
509 */
c1359495 510static int spacc_aead_need_fallback(struct aead_request *aead_req)
ce921368 511{
c1359495
HX
512 struct crypto_aead *aead = crypto_aead_reqtfm(aead_req);
513 struct aead_alg *alg = crypto_aead_alg(aead);
514 struct spacc_aead *spacc_alg = to_spacc_aead(alg);
515 struct spacc_aead_ctx *ctx = crypto_aead_ctx(aead);
ce921368 516
ce921368
JI
517 /*
518 * If we have a non-supported key-length, then we need to do a
519 * software fallback.
520 */
521 if ((spacc_alg->ctrl_default & SPACC_CRYPTO_ALG_MASK) ==
522 SPA_CTRL_CIPH_ALG_AES &&
523 ctx->cipher_key_len != AES_KEYSIZE_128 &&
524 ctx->cipher_key_len != AES_KEYSIZE_256)
525 return 1;
526
527 return 0;
528}
529
530static int spacc_aead_do_fallback(struct aead_request *req, unsigned alg_type,
531 bool is_encrypt)
532{
533 struct crypto_tfm *old_tfm = crypto_aead_tfm(crypto_aead_reqtfm(req));
534 struct spacc_aead_ctx *ctx = crypto_tfm_ctx(old_tfm);
c1359495 535 struct aead_request *subreq = aead_request_ctx(req);
ce921368 536
c1359495
HX
537 aead_request_set_tfm(subreq, ctx->sw_cipher);
538 aead_request_set_callback(subreq, req->base.flags,
539 req->base.complete, req->base.data);
540 aead_request_set_crypt(subreq, req->src, req->dst, req->cryptlen,
541 req->iv);
542 aead_request_set_ad(subreq, req->assoclen);
ce921368 543
c1359495
HX
544 return is_encrypt ? crypto_aead_encrypt(subreq) :
545 crypto_aead_decrypt(subreq);
ce921368
JI
546}
547
548static void spacc_aead_complete(struct spacc_req *req)
549{
550 spacc_aead_free_ddts(req);
551 req->req->complete(req->req, req->result);
552}
553
554static int spacc_aead_submit(struct spacc_req *req)
555{
ce921368
JI
556 struct aead_request *aead_req =
557 container_of(req->req, struct aead_request, base);
c1359495
HX
558 struct crypto_aead *aead = crypto_aead_reqtfm(aead_req);
559 unsigned int authsize = crypto_aead_authsize(aead);
560 struct spacc_aead_ctx *ctx = crypto_aead_ctx(aead);
561 struct aead_alg *alg = crypto_aead_alg(aead);
562 struct spacc_aead *spacc_alg = to_spacc_aead(alg);
563 struct spacc_engine *engine = ctx->generic.engine;
564 u32 ctrl, proc_len, assoc_len;
ce921368
JI
565
566 req->result = -EINPROGRESS;
567 req->ctx_id = spacc_load_ctx(&ctx->generic, ctx->cipher_key,
c1359495 568 ctx->cipher_key_len, aead_req->iv, crypto_aead_ivsize(aead),
ce921368
JI
569 ctx->hash_ctx, ctx->hash_key_len);
570
571 /* Set the source and destination DDT pointers. */
572 writel(req->src_addr, engine->regs + SPA_SRC_PTR_REG_OFFSET);
573 writel(req->dst_addr, engine->regs + SPA_DST_PTR_REG_OFFSET);
574 writel(0, engine->regs + SPA_OFFSET_REG_OFFSET);
575
576 assoc_len = aead_req->assoclen;
577 proc_len = aead_req->cryptlen + assoc_len;
578
ce921368
JI
579 /*
580 * If we are decrypting, we need to take the length of the ICV out of
581 * the processing length.
582 */
583 if (!req->is_encrypt)
c1359495 584 proc_len -= authsize;
ce921368
JI
585
586 writel(proc_len, engine->regs + SPA_PROC_LEN_REG_OFFSET);
587 writel(assoc_len, engine->regs + SPA_AAD_LEN_REG_OFFSET);
c1359495 588 writel(authsize, engine->regs + SPA_ICV_LEN_REG_OFFSET);
ce921368
JI
589 writel(0, engine->regs + SPA_ICV_OFFSET_REG_OFFSET);
590 writel(0, engine->regs + SPA_AUX_INFO_REG_OFFSET);
591
592 ctrl = spacc_alg->ctrl_default | (req->ctx_id << SPA_CTRL_CTX_IDX) |
593 (1 << SPA_CTRL_ICV_APPEND);
594 if (req->is_encrypt)
595 ctrl |= (1 << SPA_CTRL_ENCRYPT_IDX) | (1 << SPA_CTRL_AAD_COPY);
596 else
597 ctrl |= (1 << SPA_CTRL_KEY_EXP);
598
599 mod_timer(&engine->packet_timeout, jiffies + PACKET_TIMEOUT);
600
601 writel(ctrl, engine->regs + SPA_CTRL_REG_OFFSET);
602
603 return -EINPROGRESS;
604}
605
40bfc14f
JI
606static int spacc_req_submit(struct spacc_req *req);
607
608static void spacc_push(struct spacc_engine *engine)
609{
610 struct spacc_req *req;
611
612 while (!list_empty(&engine->pending) &&
613 engine->in_flight + 1 <= engine->fifo_sz) {
614
615 ++engine->in_flight;
616 req = list_first_entry(&engine->pending, struct spacc_req,
617 list);
618 list_move_tail(&req->list, &engine->in_progress);
619
620 req->result = spacc_req_submit(req);
621 }
622}
623
ce921368
JI
624/*
625 * Setup an AEAD request for processing. This will configure the engine, load
626 * the context and then start the packet processing.
ce921368 627 */
c1359495 628static int spacc_aead_setup(struct aead_request *req,
ce921368
JI
629 unsigned alg_type, bool is_encrypt)
630{
c1359495
HX
631 struct crypto_aead *aead = crypto_aead_reqtfm(req);
632 struct aead_alg *alg = crypto_aead_alg(aead);
633 struct spacc_engine *engine = to_spacc_aead(alg)->engine;
ce921368 634 struct spacc_req *dev_req = aead_request_ctx(req);
c1359495 635 int err;
ce921368 636 unsigned long flags;
ce921368 637
ce921368
JI
638 dev_req->req = &req->base;
639 dev_req->is_encrypt = is_encrypt;
640 dev_req->result = -EBUSY;
641 dev_req->engine = engine;
642 dev_req->complete = spacc_aead_complete;
643
c1359495
HX
644 if (unlikely(spacc_aead_need_fallback(req) ||
645 ((err = spacc_aead_make_ddts(req)) == -E2BIG)))
ce921368
JI
646 return spacc_aead_do_fallback(req, alg_type, is_encrypt);
647
c1359495
HX
648 if (err)
649 goto out;
ce921368
JI
650
651 err = -EINPROGRESS;
652 spin_lock_irqsave(&engine->hw_lock, flags);
40bfc14f
JI
653 if (unlikely(spacc_fifo_cmd_full(engine)) ||
654 engine->in_flight + 1 > engine->fifo_sz) {
ce921368
JI
655 if (!(req->base.flags & CRYPTO_TFM_REQ_MAY_BACKLOG)) {
656 err = -EBUSY;
657 spin_unlock_irqrestore(&engine->hw_lock, flags);
658 goto out_free_ddts;
659 }
660 list_add_tail(&dev_req->list, &engine->pending);
661 } else {
40bfc14f
JI
662 list_add_tail(&dev_req->list, &engine->pending);
663 spacc_push(engine);
ce921368
JI
664 }
665 spin_unlock_irqrestore(&engine->hw_lock, flags);
666
667 goto out;
668
669out_free_ddts:
670 spacc_aead_free_ddts(dev_req);
671out:
672 return err;
673}
674
675static int spacc_aead_encrypt(struct aead_request *req)
676{
677 struct crypto_aead *aead = crypto_aead_reqtfm(req);
c1359495 678 struct spacc_aead *alg = to_spacc_aead(crypto_aead_alg(aead));
ce921368 679
c1359495 680 return spacc_aead_setup(req, alg->type, 1);
ce921368
JI
681}
682
683static int spacc_aead_decrypt(struct aead_request *req)
684{
685 struct crypto_aead *aead = crypto_aead_reqtfm(req);
c1359495 686 struct spacc_aead *alg = to_spacc_aead(crypto_aead_alg(aead));
ce921368 687
c1359495 688 return spacc_aead_setup(req, alg->type, 0);
ce921368
JI
689}
690
691/*
692 * Initialise a new AEAD context. This is responsible for allocating the
693 * fallback cipher and initialising the context.
694 */
c1359495 695static int spacc_aead_cra_init(struct crypto_aead *tfm)
ce921368 696{
c1359495
HX
697 struct spacc_aead_ctx *ctx = crypto_aead_ctx(tfm);
698 struct aead_alg *alg = crypto_aead_alg(tfm);
699 struct spacc_aead *spacc_alg = to_spacc_aead(alg);
ce921368
JI
700 struct spacc_engine *engine = spacc_alg->engine;
701
702 ctx->generic.flags = spacc_alg->type;
703 ctx->generic.engine = engine;
c1359495 704 ctx->sw_cipher = crypto_alloc_aead(alg->base.cra_name, 0,
ce921368 705 CRYPTO_ALG_NEED_FALLBACK);
c1359495
HX
706 if (IS_ERR(ctx->sw_cipher))
707 return PTR_ERR(ctx->sw_cipher);
ce921368
JI
708 ctx->generic.key_offs = spacc_alg->key_offs;
709 ctx->generic.iv_offs = spacc_alg->iv_offs;
710
c1359495
HX
711 crypto_aead_set_reqsize(
712 tfm,
713 max(sizeof(struct spacc_req),
714 sizeof(struct aead_request) +
715 crypto_aead_reqsize(ctx->sw_cipher)));
ce921368
JI
716
717 return 0;
718}
719
720/*
721 * Destructor for an AEAD context. This is called when the transform is freed
722 * and must free the fallback cipher.
723 */
c1359495 724static void spacc_aead_cra_exit(struct crypto_aead *tfm)
ce921368 725{
c1359495 726 struct spacc_aead_ctx *ctx = crypto_aead_ctx(tfm);
ce921368 727
c1359495 728 crypto_free_aead(ctx->sw_cipher);
ce921368
JI
729}
730
731/*
732 * Set the DES key for a block cipher transform. This also performs weak key
733 * checking if the transform has requested it.
734 */
b3cde6ba 735static int spacc_des_setkey(struct crypto_skcipher *cipher, const u8 *key,
ce921368
JI
736 unsigned int len)
737{
b3cde6ba 738 struct spacc_ablk_ctx *ctx = crypto_skcipher_ctx(cipher);
0157fb26
AB
739 int err;
740
b3cde6ba 741 err = verify_skcipher_des_key(cipher, key);
0157fb26
AB
742 if (err)
743 return err;
ce921368
JI
744
745 memcpy(ctx->key, key, len);
746 ctx->key_len = len;
747
748 return 0;
749}
750
aa113da2
HX
751/*
752 * Set the 3DES key for a block cipher transform. This also performs weak key
753 * checking if the transform has requested it.
754 */
b3cde6ba 755static int spacc_des3_setkey(struct crypto_skcipher *cipher, const u8 *key,
aa113da2
HX
756 unsigned int len)
757{
b3cde6ba 758 struct spacc_ablk_ctx *ctx = crypto_skcipher_ctx(cipher);
aa113da2
HX
759 int err;
760
b3cde6ba 761 err = verify_skcipher_des3_key(cipher, key);
0157fb26 762 if (err)
aa113da2 763 return err;
aa113da2
HX
764
765 memcpy(ctx->key, key, len);
766 ctx->key_len = len;
767
768 return 0;
769}
770
ce921368
JI
771/*
772 * Set the key for an AES block cipher. Some key lengths are not supported in
773 * hardware so this must also check whether a fallback is needed.
774 */
b3cde6ba 775static int spacc_aes_setkey(struct crypto_skcipher *cipher, const u8 *key,
ce921368
JI
776 unsigned int len)
777{
b3cde6ba 778 struct crypto_tfm *tfm = crypto_skcipher_tfm(cipher);
ce921368
JI
779 struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
780 int err = 0;
781
674f368a 782 if (len > AES_MAX_KEY_SIZE)
ce921368 783 return -EINVAL;
ce921368
JI
784
785 /*
786 * IPSec engine only supports 128 and 256 bit AES keys. If we get a
787 * request for any other size (192 bits) then we need to do a software
788 * fallback.
789 */
1eb60ff8
HX
790 if (len != AES_KEYSIZE_128 && len != AES_KEYSIZE_256) {
791 if (!ctx->sw_cipher)
792 return -EINVAL;
793
ce921368
JI
794 /*
795 * Set the fallback transform to use the same request flags as
796 * the hardware transform.
797 */
6adfbd62 798 crypto_sync_skcipher_clear_flags(ctx->sw_cipher,
1eb60ff8 799 CRYPTO_TFM_REQ_MASK);
6adfbd62 800 crypto_sync_skcipher_set_flags(ctx->sw_cipher,
1eb60ff8
HX
801 cipher->base.crt_flags &
802 CRYPTO_TFM_REQ_MASK);
803
6adfbd62 804 err = crypto_sync_skcipher_setkey(ctx->sw_cipher, key, len);
1eb60ff8
HX
805
806 tfm->crt_flags &= ~CRYPTO_TFM_RES_MASK;
807 tfm->crt_flags |=
6adfbd62 808 crypto_sync_skcipher_get_flags(ctx->sw_cipher) &
1eb60ff8 809 CRYPTO_TFM_RES_MASK;
ce921368 810
ce921368
JI
811 if (err)
812 goto sw_setkey_failed;
1eb60ff8 813 }
ce921368
JI
814
815 memcpy(ctx->key, key, len);
816 ctx->key_len = len;
817
818sw_setkey_failed:
ce921368
JI
819 return err;
820}
821
b3cde6ba 822static int spacc_kasumi_f8_setkey(struct crypto_skcipher *cipher,
ce921368
JI
823 const u8 *key, unsigned int len)
824{
b3cde6ba 825 struct crypto_tfm *tfm = crypto_skcipher_tfm(cipher);
ce921368
JI
826 struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
827 int err = 0;
828
829 if (len > AES_MAX_KEY_SIZE) {
ce921368
JI
830 err = -EINVAL;
831 goto out;
832 }
833
834 memcpy(ctx->key, key, len);
835 ctx->key_len = len;
836
837out:
838 return err;
839}
840
841static int spacc_ablk_need_fallback(struct spacc_req *req)
842{
b3cde6ba
AB
843 struct skcipher_request *ablk_req = skcipher_request_cast(req->req);
844 struct crypto_skcipher *tfm = crypto_skcipher_reqtfm(ablk_req);
845 struct spacc_alg *spacc_alg = to_spacc_skcipher(crypto_skcipher_alg(tfm));
ce921368 846 struct spacc_ablk_ctx *ctx;
ce921368 847
b3cde6ba 848 ctx = crypto_skcipher_ctx(tfm);
ce921368
JI
849
850 return (spacc_alg->ctrl_default & SPACC_CRYPTO_ALG_MASK) ==
851 SPA_CTRL_CIPH_ALG_AES &&
852 ctx->key_len != AES_KEYSIZE_128 &&
853 ctx->key_len != AES_KEYSIZE_256;
854}
855
856static void spacc_ablk_complete(struct spacc_req *req)
857{
b3cde6ba 858 struct skcipher_request *ablk_req = skcipher_request_cast(req->req);
ce921368
JI
859
860 if (ablk_req->src != ablk_req->dst) {
861 spacc_free_ddt(req, req->src_ddt, req->src_addr, ablk_req->src,
b3cde6ba 862 ablk_req->cryptlen, DMA_TO_DEVICE);
ce921368 863 spacc_free_ddt(req, req->dst_ddt, req->dst_addr, ablk_req->dst,
b3cde6ba 864 ablk_req->cryptlen, DMA_FROM_DEVICE);
ce921368
JI
865 } else
866 spacc_free_ddt(req, req->dst_ddt, req->dst_addr, ablk_req->dst,
b3cde6ba 867 ablk_req->cryptlen, DMA_BIDIRECTIONAL);
ce921368
JI
868
869 req->req->complete(req->req, req->result);
870}
871
872static int spacc_ablk_submit(struct spacc_req *req)
873{
b3cde6ba
AB
874 struct skcipher_request *ablk_req = skcipher_request_cast(req->req);
875 struct crypto_skcipher *tfm = crypto_skcipher_reqtfm(ablk_req);
876 struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
877 struct spacc_alg *spacc_alg = to_spacc_skcipher(alg);
878 struct spacc_ablk_ctx *ctx = crypto_skcipher_ctx(tfm);
ce921368
JI
879 struct spacc_engine *engine = ctx->generic.engine;
880 u32 ctrl;
881
882 req->ctx_id = spacc_load_ctx(&ctx->generic, ctx->key,
b3cde6ba 883 ctx->key_len, ablk_req->iv, alg->ivsize,
ce921368
JI
884 NULL, 0);
885
886 writel(req->src_addr, engine->regs + SPA_SRC_PTR_REG_OFFSET);
887 writel(req->dst_addr, engine->regs + SPA_DST_PTR_REG_OFFSET);
888 writel(0, engine->regs + SPA_OFFSET_REG_OFFSET);
889
b3cde6ba 890 writel(ablk_req->cryptlen, engine->regs + SPA_PROC_LEN_REG_OFFSET);
ce921368
JI
891 writel(0, engine->regs + SPA_ICV_OFFSET_REG_OFFSET);
892 writel(0, engine->regs + SPA_AUX_INFO_REG_OFFSET);
893 writel(0, engine->regs + SPA_AAD_LEN_REG_OFFSET);
894
895 ctrl = spacc_alg->ctrl_default | (req->ctx_id << SPA_CTRL_CTX_IDX) |
896 (req->is_encrypt ? (1 << SPA_CTRL_ENCRYPT_IDX) :
897 (1 << SPA_CTRL_KEY_EXP));
898
899 mod_timer(&engine->packet_timeout, jiffies + PACKET_TIMEOUT);
900
901 writel(ctrl, engine->regs + SPA_CTRL_REG_OFFSET);
902
903 return -EINPROGRESS;
904}
905
b3cde6ba 906static int spacc_ablk_do_fallback(struct skcipher_request *req,
ce921368
JI
907 unsigned alg_type, bool is_encrypt)
908{
909 struct crypto_tfm *old_tfm =
b3cde6ba 910 crypto_skcipher_tfm(crypto_skcipher_reqtfm(req));
ce921368 911 struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(old_tfm);
6adfbd62 912 SYNC_SKCIPHER_REQUEST_ON_STACK(subreq, ctx->sw_cipher);
ce921368
JI
913 int err;
914
ce921368
JI
915 /*
916 * Change the request to use the software fallback transform, and once
917 * the ciphering has completed, put the old transform back into the
918 * request.
919 */
6adfbd62 920 skcipher_request_set_sync_tfm(subreq, ctx->sw_cipher);
1eb60ff8
HX
921 skcipher_request_set_callback(subreq, req->base.flags, NULL, NULL);
922 skcipher_request_set_crypt(subreq, req->src, req->dst,
b3cde6ba 923 req->cryptlen, req->iv);
1eb60ff8
HX
924 err = is_encrypt ? crypto_skcipher_encrypt(subreq) :
925 crypto_skcipher_decrypt(subreq);
926 skcipher_request_zero(subreq);
ce921368
JI
927
928 return err;
929}
930
b3cde6ba 931static int spacc_ablk_setup(struct skcipher_request *req, unsigned alg_type,
ce921368
JI
932 bool is_encrypt)
933{
b3cde6ba
AB
934 struct crypto_skcipher *tfm = crypto_skcipher_reqtfm(req);
935 struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
936 struct spacc_engine *engine = to_spacc_skcipher(alg)->engine;
937 struct spacc_req *dev_req = skcipher_request_ctx(req);
ce921368
JI
938 unsigned long flags;
939 int err = -ENOMEM;
940
941 dev_req->req = &req->base;
942 dev_req->is_encrypt = is_encrypt;
943 dev_req->engine = engine;
944 dev_req->complete = spacc_ablk_complete;
945 dev_req->result = -EINPROGRESS;
946
947 if (unlikely(spacc_ablk_need_fallback(dev_req)))
948 return spacc_ablk_do_fallback(req, alg_type, is_encrypt);
949
950 /*
951 * Create the DDT's for the engine. If we share the same source and
952 * destination then we can optimize by reusing the DDT's.
953 */
954 if (req->src != req->dst) {
955 dev_req->src_ddt = spacc_sg_to_ddt(engine, req->src,
b3cde6ba 956 req->cryptlen, DMA_TO_DEVICE, &dev_req->src_addr);
ce921368
JI
957 if (!dev_req->src_ddt)
958 goto out;
959
960 dev_req->dst_ddt = spacc_sg_to_ddt(engine, req->dst,
b3cde6ba 961 req->cryptlen, DMA_FROM_DEVICE, &dev_req->dst_addr);
ce921368
JI
962 if (!dev_req->dst_ddt)
963 goto out_free_src;
964 } else {
965 dev_req->dst_ddt = spacc_sg_to_ddt(engine, req->dst,
b3cde6ba 966 req->cryptlen, DMA_BIDIRECTIONAL, &dev_req->dst_addr);
ce921368
JI
967 if (!dev_req->dst_ddt)
968 goto out;
969
970 dev_req->src_ddt = NULL;
971 dev_req->src_addr = dev_req->dst_addr;
972 }
973
974 err = -EINPROGRESS;
975 spin_lock_irqsave(&engine->hw_lock, flags);
976 /*
977 * Check if the engine will accept the operation now. If it won't then
978 * we either stick it on the end of a pending list if we can backlog,
979 * or bailout with an error if not.
980 */
40bfc14f
JI
981 if (unlikely(spacc_fifo_cmd_full(engine)) ||
982 engine->in_flight + 1 > engine->fifo_sz) {
ce921368
JI
983 if (!(req->base.flags & CRYPTO_TFM_REQ_MAY_BACKLOG)) {
984 err = -EBUSY;
985 spin_unlock_irqrestore(&engine->hw_lock, flags);
986 goto out_free_ddts;
987 }
988 list_add_tail(&dev_req->list, &engine->pending);
989 } else {
40bfc14f
JI
990 list_add_tail(&dev_req->list, &engine->pending);
991 spacc_push(engine);
ce921368
JI
992 }
993 spin_unlock_irqrestore(&engine->hw_lock, flags);
994
995 goto out;
996
997out_free_ddts:
998 spacc_free_ddt(dev_req, dev_req->dst_ddt, dev_req->dst_addr, req->dst,
b3cde6ba 999 req->cryptlen, req->src == req->dst ?
ce921368
JI
1000 DMA_BIDIRECTIONAL : DMA_FROM_DEVICE);
1001out_free_src:
1002 if (req->src != req->dst)
1003 spacc_free_ddt(dev_req, dev_req->src_ddt, dev_req->src_addr,
b3cde6ba 1004 req->src, req->cryptlen, DMA_TO_DEVICE);
ce921368
JI
1005out:
1006 return err;
1007}
1008
b3cde6ba 1009static int spacc_ablk_init_tfm(struct crypto_skcipher *tfm)
ce921368 1010{
b3cde6ba
AB
1011 struct spacc_ablk_ctx *ctx = crypto_skcipher_ctx(tfm);
1012 struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
1013 struct spacc_alg *spacc_alg = to_spacc_skcipher(alg);
ce921368
JI
1014 struct spacc_engine *engine = spacc_alg->engine;
1015
1016 ctx->generic.flags = spacc_alg->type;
1017 ctx->generic.engine = engine;
b3cde6ba 1018 if (alg->base.cra_flags & CRYPTO_ALG_NEED_FALLBACK) {
6adfbd62 1019 ctx->sw_cipher = crypto_alloc_sync_skcipher(
b3cde6ba 1020 alg->base.cra_name, 0, CRYPTO_ALG_NEED_FALLBACK);
ce921368
JI
1021 if (IS_ERR(ctx->sw_cipher)) {
1022 dev_warn(engine->dev, "failed to allocate fallback for %s\n",
b3cde6ba 1023 alg->base.cra_name);
1eb60ff8 1024 return PTR_ERR(ctx->sw_cipher);
ce921368
JI
1025 }
1026 }
1027 ctx->generic.key_offs = spacc_alg->key_offs;
1028 ctx->generic.iv_offs = spacc_alg->iv_offs;
1029
b3cde6ba 1030 crypto_skcipher_set_reqsize(tfm, sizeof(struct spacc_req));
ce921368
JI
1031
1032 return 0;
1033}
1034
b3cde6ba 1035static void spacc_ablk_exit_tfm(struct crypto_skcipher *tfm)
ce921368 1036{
b3cde6ba 1037 struct spacc_ablk_ctx *ctx = crypto_skcipher_ctx(tfm);
ce921368 1038
6adfbd62 1039 crypto_free_sync_skcipher(ctx->sw_cipher);
ce921368
JI
1040}
1041
b3cde6ba 1042static int spacc_ablk_encrypt(struct skcipher_request *req)
ce921368 1043{
b3cde6ba
AB
1044 struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(req);
1045 struct skcipher_alg *alg = crypto_skcipher_alg(cipher);
1046 struct spacc_alg *spacc_alg = to_spacc_skcipher(alg);
ce921368 1047
b3cde6ba 1048 return spacc_ablk_setup(req, spacc_alg->type, 1);
ce921368
JI
1049}
1050
b3cde6ba 1051static int spacc_ablk_decrypt(struct skcipher_request *req)
ce921368 1052{
b3cde6ba
AB
1053 struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(req);
1054 struct skcipher_alg *alg = crypto_skcipher_alg(cipher);
1055 struct spacc_alg *spacc_alg = to_spacc_skcipher(alg);
ce921368 1056
b3cde6ba 1057 return spacc_ablk_setup(req, spacc_alg->type, 0);
ce921368
JI
1058}
1059
1060static inline int spacc_fifo_stat_empty(struct spacc_engine *engine)
1061{
1062 return readl(engine->regs + SPA_FIFO_STAT_REG_OFFSET) &
1063 SPA_FIFO_STAT_EMPTY;
1064}
1065
1066static void spacc_process_done(struct spacc_engine *engine)
1067{
1068 struct spacc_req *req;
1069 unsigned long flags;
1070
1071 spin_lock_irqsave(&engine->hw_lock, flags);
1072
1073 while (!spacc_fifo_stat_empty(engine)) {
1074 req = list_first_entry(&engine->in_progress, struct spacc_req,
1075 list);
1076 list_move_tail(&req->list, &engine->completed);
40bfc14f 1077 --engine->in_flight;
ce921368
JI
1078
1079 /* POP the status register. */
1080 writel(~0, engine->regs + SPA_STAT_POP_REG_OFFSET);
1081 req->result = (readl(engine->regs + SPA_STATUS_REG_OFFSET) &
1082 SPA_STATUS_RES_CODE_MASK) >> SPA_STATUS_RES_CODE_OFFSET;
1083
1084 /*
1085 * Convert the SPAcc error status into the standard POSIX error
1086 * codes.
1087 */
1088 if (unlikely(req->result)) {
1089 switch (req->result) {
1090 case SPA_STATUS_ICV_FAIL:
1091 req->result = -EBADMSG;
1092 break;
1093
1094 case SPA_STATUS_MEMORY_ERROR:
1095 dev_warn(engine->dev,
1096 "memory error triggered\n");
1097 req->result = -EFAULT;
1098 break;
1099
1100 case SPA_STATUS_BLOCK_ERROR:
1101 dev_warn(engine->dev,
1102 "block error triggered\n");
1103 req->result = -EIO;
1104 break;
1105 }
1106 }
1107 }
1108
1109 tasklet_schedule(&engine->complete);
1110
1111 spin_unlock_irqrestore(&engine->hw_lock, flags);
1112}
1113
1114static irqreturn_t spacc_spacc_irq(int irq, void *dev)
1115{
1116 struct spacc_engine *engine = (struct spacc_engine *)dev;
1117 u32 spacc_irq_stat = readl(engine->regs + SPA_IRQ_STAT_REG_OFFSET);
1118
1119 writel(spacc_irq_stat, engine->regs + SPA_IRQ_STAT_REG_OFFSET);
1120 spacc_process_done(engine);
1121
1122 return IRQ_HANDLED;
1123}
1124
f34d8d50 1125static void spacc_packet_timeout(struct timer_list *t)
ce921368 1126{
f34d8d50 1127 struct spacc_engine *engine = from_timer(engine, t, packet_timeout);
ce921368
JI
1128
1129 spacc_process_done(engine);
1130}
1131
1132static int spacc_req_submit(struct spacc_req *req)
1133{
1134 struct crypto_alg *alg = req->req->tfm->__crt_alg;
1135
1136 if (CRYPTO_ALG_TYPE_AEAD == (CRYPTO_ALG_TYPE_MASK & alg->cra_flags))
1137 return spacc_aead_submit(req);
1138 else
1139 return spacc_ablk_submit(req);
1140}
1141
1142static void spacc_spacc_complete(unsigned long data)
1143{
1144 struct spacc_engine *engine = (struct spacc_engine *)data;
1145 struct spacc_req *req, *tmp;
1146 unsigned long flags;
ce921368
JI
1147 LIST_HEAD(completed);
1148
1149 spin_lock_irqsave(&engine->hw_lock, flags);
40bfc14f 1150
ce921368 1151 list_splice_init(&engine->completed, &completed);
40bfc14f
JI
1152 spacc_push(engine);
1153 if (engine->in_flight)
1154 mod_timer(&engine->packet_timeout, jiffies + PACKET_TIMEOUT);
1155
ce921368
JI
1156 spin_unlock_irqrestore(&engine->hw_lock, flags);
1157
1158 list_for_each_entry_safe(req, tmp, &completed, list) {
40bfc14f 1159 list_del(&req->list);
b64dc04b 1160 req->complete(req);
ce921368 1161 }
ce921368
JI
1162}
1163
1164#ifdef CONFIG_PM
1165static int spacc_suspend(struct device *dev)
1166{
8ce31dca 1167 struct spacc_engine *engine = dev_get_drvdata(dev);
ce921368
JI
1168
1169 /*
1170 * We only support standby mode. All we have to do is gate the clock to
1171 * the spacc. The hardware will preserve state until we turn it back
1172 * on again.
1173 */
1174 clk_disable(engine->clk);
1175
1176 return 0;
1177}
1178
1179static int spacc_resume(struct device *dev)
1180{
8ce31dca 1181 struct spacc_engine *engine = dev_get_drvdata(dev);
ce921368
JI
1182
1183 return clk_enable(engine->clk);
1184}
1185
1186static const struct dev_pm_ops spacc_pm_ops = {
1187 .suspend = spacc_suspend,
1188 .resume = spacc_resume,
1189};
1190#endif /* CONFIG_PM */
1191
1192static inline struct spacc_engine *spacc_dev_to_engine(struct device *dev)
1193{
0e4c6101 1194 return dev ? dev_get_drvdata(dev) : NULL;
ce921368
JI
1195}
1196
1197static ssize_t spacc_stat_irq_thresh_show(struct device *dev,
1198 struct device_attribute *attr,
1199 char *buf)
1200{
1201 struct spacc_engine *engine = spacc_dev_to_engine(dev);
1202
1203 return snprintf(buf, PAGE_SIZE, "%u\n", engine->stat_irq_thresh);
1204}
1205
1206static ssize_t spacc_stat_irq_thresh_store(struct device *dev,
1207 struct device_attribute *attr,
1208 const char *buf, size_t len)
1209{
1210 struct spacc_engine *engine = spacc_dev_to_engine(dev);
1211 unsigned long thresh;
1212
61e2d1a9 1213 if (kstrtoul(buf, 0, &thresh))
ce921368
JI
1214 return -EINVAL;
1215
1216 thresh = clamp(thresh, 1UL, engine->fifo_sz - 1);
1217
1218 engine->stat_irq_thresh = thresh;
1219 writel(engine->stat_irq_thresh << SPA_IRQ_CTRL_STAT_CNT_OFFSET,
1220 engine->regs + SPA_IRQ_CTRL_REG_OFFSET);
1221
1222 return len;
1223}
1224static DEVICE_ATTR(stat_irq_thresh, 0644, spacc_stat_irq_thresh_show,
1225 spacc_stat_irq_thresh_store);
1226
1227static struct spacc_alg ipsec_engine_algs[] = {
1228 {
1229 .ctrl_default = SPA_CTRL_CIPH_ALG_AES | SPA_CTRL_CIPH_MODE_CBC,
1230 .key_offs = 0,
1231 .iv_offs = AES_MAX_KEY_SIZE,
1232 .alg = {
b3cde6ba
AB
1233 .base.cra_name = "cbc(aes)",
1234 .base.cra_driver_name = "cbc-aes-picoxcell",
1235 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1236 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
1237 CRYPTO_ALG_ASYNC |
1238 CRYPTO_ALG_NEED_FALLBACK,
1239 .base.cra_blocksize = AES_BLOCK_SIZE,
1240 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1241 .base.cra_module = THIS_MODULE,
1242
1243 .setkey = spacc_aes_setkey,
1244 .encrypt = spacc_ablk_encrypt,
1245 .decrypt = spacc_ablk_decrypt,
1246 .min_keysize = AES_MIN_KEY_SIZE,
1247 .max_keysize = AES_MAX_KEY_SIZE,
1248 .ivsize = AES_BLOCK_SIZE,
1249 .init = spacc_ablk_init_tfm,
1250 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1251 },
1252 },
1253 {
1254 .key_offs = 0,
1255 .iv_offs = AES_MAX_KEY_SIZE,
1256 .ctrl_default = SPA_CTRL_CIPH_ALG_AES | SPA_CTRL_CIPH_MODE_ECB,
1257 .alg = {
b3cde6ba
AB
1258 .base.cra_name = "ecb(aes)",
1259 .base.cra_driver_name = "ecb-aes-picoxcell",
1260 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1261 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
1262 CRYPTO_ALG_ASYNC |
1263 CRYPTO_ALG_NEED_FALLBACK,
1264 .base.cra_blocksize = AES_BLOCK_SIZE,
1265 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1266 .base.cra_module = THIS_MODULE,
1267
1268 .setkey = spacc_aes_setkey,
1269 .encrypt = spacc_ablk_encrypt,
1270 .decrypt = spacc_ablk_decrypt,
1271 .min_keysize = AES_MIN_KEY_SIZE,
1272 .max_keysize = AES_MAX_KEY_SIZE,
1273 .init = spacc_ablk_init_tfm,
1274 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1275 },
1276 },
1277 {
1278 .key_offs = DES_BLOCK_SIZE,
1279 .iv_offs = 0,
1280 .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_CBC,
1281 .alg = {
b3cde6ba
AB
1282 .base.cra_name = "cbc(des)",
1283 .base.cra_driver_name = "cbc-des-picoxcell",
1284 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1285 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
1286 CRYPTO_ALG_ASYNC,
1287 .base.cra_blocksize = DES_BLOCK_SIZE,
1288 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1289 .base.cra_module = THIS_MODULE,
1290
1291 .setkey = spacc_des_setkey,
1292 .encrypt = spacc_ablk_encrypt,
1293 .decrypt = spacc_ablk_decrypt,
1294 .min_keysize = DES_KEY_SIZE,
1295 .max_keysize = DES_KEY_SIZE,
1296 .ivsize = DES_BLOCK_SIZE,
1297 .init = spacc_ablk_init_tfm,
1298 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1299 },
1300 },
1301 {
1302 .key_offs = DES_BLOCK_SIZE,
1303 .iv_offs = 0,
1304 .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_ECB,
1305 .alg = {
b3cde6ba
AB
1306 .base.cra_name = "ecb(des)",
1307 .base.cra_driver_name = "ecb-des-picoxcell",
1308 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1309 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
1310 CRYPTO_ALG_ASYNC,
1311 .base.cra_blocksize = DES_BLOCK_SIZE,
1312 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1313 .base.cra_module = THIS_MODULE,
1314
1315 .setkey = spacc_des_setkey,
1316 .encrypt = spacc_ablk_encrypt,
1317 .decrypt = spacc_ablk_decrypt,
1318 .min_keysize = DES_KEY_SIZE,
1319 .max_keysize = DES_KEY_SIZE,
1320 .init = spacc_ablk_init_tfm,
1321 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1322 },
1323 },
1324 {
1325 .key_offs = DES_BLOCK_SIZE,
1326 .iv_offs = 0,
1327 .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_CBC,
1328 .alg = {
b3cde6ba
AB
1329 .base.cra_name = "cbc(des3_ede)",
1330 .base.cra_driver_name = "cbc-des3-ede-picoxcell",
1331 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1332 .base.cra_flags = CRYPTO_ALG_ASYNC |
1333 CRYPTO_ALG_KERN_DRIVER_ONLY,
1334 .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1335 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1336 .base.cra_module = THIS_MODULE,
1337
1338 .setkey = spacc_des3_setkey,
1339 .encrypt = spacc_ablk_encrypt,
1340 .decrypt = spacc_ablk_decrypt,
1341 .min_keysize = DES3_EDE_KEY_SIZE,
1342 .max_keysize = DES3_EDE_KEY_SIZE,
1343 .ivsize = DES3_EDE_BLOCK_SIZE,
1344 .init = spacc_ablk_init_tfm,
1345 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1346 },
1347 },
1348 {
1349 .key_offs = DES_BLOCK_SIZE,
1350 .iv_offs = 0,
1351 .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_ECB,
1352 .alg = {
b3cde6ba
AB
1353 .base.cra_name = "ecb(des3_ede)",
1354 .base.cra_driver_name = "ecb-des3-ede-picoxcell",
1355 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1356 .base.cra_flags = CRYPTO_ALG_ASYNC |
1357 CRYPTO_ALG_KERN_DRIVER_ONLY,
1358 .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
1359 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1360 .base.cra_module = THIS_MODULE,
1361
1362 .setkey = spacc_des3_setkey,
1363 .encrypt = spacc_ablk_encrypt,
1364 .decrypt = spacc_ablk_decrypt,
1365 .min_keysize = DES3_EDE_KEY_SIZE,
1366 .max_keysize = DES3_EDE_KEY_SIZE,
1367 .init = spacc_ablk_init_tfm,
1368 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1369 },
1370 },
c1359495
HX
1371};
1372
1373static struct spacc_aead ipsec_engine_aeads[] = {
ce921368 1374 {
c1359495
HX
1375 .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1376 SPA_CTRL_CIPH_MODE_CBC |
1377 SPA_CTRL_HASH_ALG_SHA |
1378 SPA_CTRL_HASH_MODE_HMAC,
ce921368
JI
1379 .key_offs = 0,
1380 .iv_offs = AES_MAX_KEY_SIZE,
1381 .alg = {
c1359495
HX
1382 .base = {
1383 .cra_name = "authenc(hmac(sha1),cbc(aes))",
1384 .cra_driver_name = "authenc-hmac-sha1-"
1385 "cbc-aes-picoxcell",
1386 .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1387 .cra_flags = CRYPTO_ALG_ASYNC |
1388 CRYPTO_ALG_NEED_FALLBACK |
1389 CRYPTO_ALG_KERN_DRIVER_ONLY,
1390 .cra_blocksize = AES_BLOCK_SIZE,
1391 .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1392 .cra_module = THIS_MODULE,
ce921368 1393 },
c1359495
HX
1394 .setkey = spacc_aead_setkey,
1395 .setauthsize = spacc_aead_setauthsize,
1396 .encrypt = spacc_aead_encrypt,
1397 .decrypt = spacc_aead_decrypt,
1398 .ivsize = AES_BLOCK_SIZE,
1399 .maxauthsize = SHA1_DIGEST_SIZE,
1400 .init = spacc_aead_cra_init,
1401 .exit = spacc_aead_cra_exit,
ce921368
JI
1402 },
1403 },
1404 {
c1359495
HX
1405 .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1406 SPA_CTRL_CIPH_MODE_CBC |
ce921368
JI
1407 SPA_CTRL_HASH_ALG_SHA256 |
1408 SPA_CTRL_HASH_MODE_HMAC,
1409 .key_offs = 0,
1410 .iv_offs = AES_MAX_KEY_SIZE,
1411 .alg = {
c1359495
HX
1412 .base = {
1413 .cra_name = "authenc(hmac(sha256),cbc(aes))",
1414 .cra_driver_name = "authenc-hmac-sha256-"
1415 "cbc-aes-picoxcell",
1416 .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1417 .cra_flags = CRYPTO_ALG_ASYNC |
1418 CRYPTO_ALG_NEED_FALLBACK |
1419 CRYPTO_ALG_KERN_DRIVER_ONLY,
1420 .cra_blocksize = AES_BLOCK_SIZE,
1421 .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1422 .cra_module = THIS_MODULE,
ce921368 1423 },
c1359495
HX
1424 .setkey = spacc_aead_setkey,
1425 .setauthsize = spacc_aead_setauthsize,
1426 .encrypt = spacc_aead_encrypt,
1427 .decrypt = spacc_aead_decrypt,
1428 .ivsize = AES_BLOCK_SIZE,
1429 .maxauthsize = SHA256_DIGEST_SIZE,
1430 .init = spacc_aead_cra_init,
1431 .exit = spacc_aead_cra_exit,
ce921368
JI
1432 },
1433 },
1434 {
1435 .key_offs = 0,
1436 .iv_offs = AES_MAX_KEY_SIZE,
c1359495
HX
1437 .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1438 SPA_CTRL_CIPH_MODE_CBC |
1439 SPA_CTRL_HASH_ALG_MD5 |
1440 SPA_CTRL_HASH_MODE_HMAC,
ce921368 1441 .alg = {
c1359495
HX
1442 .base = {
1443 .cra_name = "authenc(hmac(md5),cbc(aes))",
1444 .cra_driver_name = "authenc-hmac-md5-"
1445 "cbc-aes-picoxcell",
1446 .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1447 .cra_flags = CRYPTO_ALG_ASYNC |
1448 CRYPTO_ALG_NEED_FALLBACK |
1449 CRYPTO_ALG_KERN_DRIVER_ONLY,
1450 .cra_blocksize = AES_BLOCK_SIZE,
1451 .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1452 .cra_module = THIS_MODULE,
ce921368 1453 },
c1359495
HX
1454 .setkey = spacc_aead_setkey,
1455 .setauthsize = spacc_aead_setauthsize,
1456 .encrypt = spacc_aead_encrypt,
1457 .decrypt = spacc_aead_decrypt,
1458 .ivsize = AES_BLOCK_SIZE,
1459 .maxauthsize = MD5_DIGEST_SIZE,
1460 .init = spacc_aead_cra_init,
1461 .exit = spacc_aead_cra_exit,
ce921368
JI
1462 },
1463 },
1464 {
1465 .key_offs = DES_BLOCK_SIZE,
1466 .iv_offs = 0,
c1359495
HX
1467 .ctrl_default = SPA_CTRL_CIPH_ALG_DES |
1468 SPA_CTRL_CIPH_MODE_CBC |
1469 SPA_CTRL_HASH_ALG_SHA |
1470 SPA_CTRL_HASH_MODE_HMAC,
ce921368 1471 .alg = {
c1359495
HX
1472 .base = {
1473 .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
1474 .cra_driver_name = "authenc-hmac-sha1-"
1475 "cbc-3des-picoxcell",
1476 .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1477 .cra_flags = CRYPTO_ALG_ASYNC |
1478 CRYPTO_ALG_NEED_FALLBACK |
1479 CRYPTO_ALG_KERN_DRIVER_ONLY,
1480 .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1481 .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1482 .cra_module = THIS_MODULE,
ce921368 1483 },
c1359495
HX
1484 .setkey = spacc_aead_setkey,
1485 .setauthsize = spacc_aead_setauthsize,
1486 .encrypt = spacc_aead_encrypt,
1487 .decrypt = spacc_aead_decrypt,
1488 .ivsize = DES3_EDE_BLOCK_SIZE,
1489 .maxauthsize = SHA1_DIGEST_SIZE,
1490 .init = spacc_aead_cra_init,
1491 .exit = spacc_aead_cra_exit,
ce921368
JI
1492 },
1493 },
1494 {
1495 .key_offs = DES_BLOCK_SIZE,
1496 .iv_offs = 0,
c1359495
HX
1497 .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1498 SPA_CTRL_CIPH_MODE_CBC |
ce921368
JI
1499 SPA_CTRL_HASH_ALG_SHA256 |
1500 SPA_CTRL_HASH_MODE_HMAC,
1501 .alg = {
c1359495
HX
1502 .base = {
1503 .cra_name = "authenc(hmac(sha256),"
1504 "cbc(des3_ede))",
1505 .cra_driver_name = "authenc-hmac-sha256-"
1506 "cbc-3des-picoxcell",
1507 .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1508 .cra_flags = CRYPTO_ALG_ASYNC |
1509 CRYPTO_ALG_NEED_FALLBACK |
1510 CRYPTO_ALG_KERN_DRIVER_ONLY,
1511 .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1512 .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1513 .cra_module = THIS_MODULE,
ce921368 1514 },
c1359495
HX
1515 .setkey = spacc_aead_setkey,
1516 .setauthsize = spacc_aead_setauthsize,
1517 .encrypt = spacc_aead_encrypt,
1518 .decrypt = spacc_aead_decrypt,
1519 .ivsize = DES3_EDE_BLOCK_SIZE,
1520 .maxauthsize = SHA256_DIGEST_SIZE,
1521 .init = spacc_aead_cra_init,
1522 .exit = spacc_aead_cra_exit,
ce921368
JI
1523 },
1524 },
1525 {
1526 .key_offs = DES_BLOCK_SIZE,
1527 .iv_offs = 0,
c1359495
HX
1528 .ctrl_default = SPA_CTRL_CIPH_ALG_DES |
1529 SPA_CTRL_CIPH_MODE_CBC |
1530 SPA_CTRL_HASH_ALG_MD5 |
1531 SPA_CTRL_HASH_MODE_HMAC,
ce921368 1532 .alg = {
c1359495
HX
1533 .base = {
1534 .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
1535 .cra_driver_name = "authenc-hmac-md5-"
1536 "cbc-3des-picoxcell",
1537 .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1538 .cra_flags = CRYPTO_ALG_ASYNC |
1539 CRYPTO_ALG_NEED_FALLBACK |
1540 CRYPTO_ALG_KERN_DRIVER_ONLY,
1541 .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1542 .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1543 .cra_module = THIS_MODULE,
ce921368 1544 },
c1359495
HX
1545 .setkey = spacc_aead_setkey,
1546 .setauthsize = spacc_aead_setauthsize,
1547 .encrypt = spacc_aead_encrypt,
1548 .decrypt = spacc_aead_decrypt,
1549 .ivsize = DES3_EDE_BLOCK_SIZE,
1550 .maxauthsize = MD5_DIGEST_SIZE,
1551 .init = spacc_aead_cra_init,
1552 .exit = spacc_aead_cra_exit,
ce921368
JI
1553 },
1554 },
1555};
1556
1557static struct spacc_alg l2_engine_algs[] = {
1558 {
1559 .key_offs = 0,
1560 .iv_offs = SPACC_CRYPTO_KASUMI_F8_KEY_LEN,
1561 .ctrl_default = SPA_CTRL_CIPH_ALG_KASUMI |
1562 SPA_CTRL_CIPH_MODE_F8,
1563 .alg = {
b3cde6ba
AB
1564 .base.cra_name = "f8(kasumi)",
1565 .base.cra_driver_name = "f8-kasumi-picoxcell",
1566 .base.cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1567 .base.cra_flags = CRYPTO_ALG_ASYNC |
1568 CRYPTO_ALG_KERN_DRIVER_ONLY,
1569 .base.cra_blocksize = 8,
1570 .base.cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1571 .base.cra_module = THIS_MODULE,
1572
1573 .setkey = spacc_kasumi_f8_setkey,
1574 .encrypt = spacc_ablk_encrypt,
1575 .decrypt = spacc_ablk_decrypt,
1576 .min_keysize = 16,
1577 .max_keysize = 16,
1578 .ivsize = 8,
1579 .init = spacc_ablk_init_tfm,
1580 .exit = spacc_ablk_exit_tfm,
ce921368
JI
1581 },
1582 },
1583};
1584
30343ef1
JI
1585#ifdef CONFIG_OF
1586static const struct of_device_id spacc_of_id_table[] = {
1587 { .compatible = "picochip,spacc-ipsec" },
1588 { .compatible = "picochip,spacc-l2" },
1589 {}
1590};
c3abc0f3 1591MODULE_DEVICE_TABLE(of, spacc_of_id_table);
30343ef1
JI
1592#endif /* CONFIG_OF */
1593
7f8c36fe
CY
1594static void spacc_tasklet_kill(void *data)
1595{
1596 tasklet_kill(data);
1597}
1598
49cfe4db 1599static int spacc_probe(struct platform_device *pdev)
ce921368 1600{
2d55807b 1601 int i, err, ret;
9a8e0a51 1602 struct resource *irq;
012ef703 1603 struct device_node *np = pdev->dev.of_node;
ce921368
JI
1604 struct spacc_engine *engine = devm_kzalloc(&pdev->dev, sizeof(*engine),
1605 GFP_KERNEL);
1606 if (!engine)
1607 return -ENOMEM;
1608
012ef703 1609 if (of_device_is_compatible(np, "picochip,spacc-ipsec")) {
c3f4200f
JI
1610 engine->max_ctxs = SPACC_CRYPTO_IPSEC_MAX_CTXS;
1611 engine->cipher_pg_sz = SPACC_CRYPTO_IPSEC_CIPHER_PG_SZ;
1612 engine->hash_pg_sz = SPACC_CRYPTO_IPSEC_HASH_PG_SZ;
1613 engine->fifo_sz = SPACC_CRYPTO_IPSEC_FIFO_SZ;
1614 engine->algs = ipsec_engine_algs;
1615 engine->num_algs = ARRAY_SIZE(ipsec_engine_algs);
c1359495
HX
1616 engine->aeads = ipsec_engine_aeads;
1617 engine->num_aeads = ARRAY_SIZE(ipsec_engine_aeads);
012ef703 1618 } else if (of_device_is_compatible(np, "picochip,spacc-l2")) {
c3f4200f
JI
1619 engine->max_ctxs = SPACC_CRYPTO_L2_MAX_CTXS;
1620 engine->cipher_pg_sz = SPACC_CRYPTO_L2_CIPHER_PG_SZ;
1621 engine->hash_pg_sz = SPACC_CRYPTO_L2_HASH_PG_SZ;
1622 engine->fifo_sz = SPACC_CRYPTO_L2_FIFO_SZ;
1623 engine->algs = l2_engine_algs;
1624 engine->num_algs = ARRAY_SIZE(l2_engine_algs);
1625 } else {
1626 return -EINVAL;
1627 }
1628
1629 engine->name = dev_name(&pdev->dev);
ce921368 1630
9a8e0a51 1631 engine->regs = devm_platform_ioremap_resource(pdev, 0);
32af1e18
JH
1632 if (IS_ERR(engine->regs))
1633 return PTR_ERR(engine->regs);
1634
ce921368 1635 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
32af1e18 1636 if (!irq) {
ce921368
JI
1637 dev_err(&pdev->dev, "no memory/irq resource for engine\n");
1638 return -ENXIO;
1639 }
1640
7f8c36fe
CY
1641 tasklet_init(&engine->complete, spacc_spacc_complete,
1642 (unsigned long)engine);
1643
1644 ret = devm_add_action(&pdev->dev, spacc_tasklet_kill,
1645 &engine->complete);
1646 if (ret)
1647 return ret;
1648
ce921368
JI
1649 if (devm_request_irq(&pdev->dev, irq->start, spacc_spacc_irq, 0,
1650 engine->name, engine)) {
1651 dev_err(engine->dev, "failed to request IRQ\n");
1652 return -EBUSY;
1653 }
1654
1655 engine->dev = &pdev->dev;
1656 engine->cipher_ctx_base = engine->regs + SPA_CIPH_KEY_BASE_REG_OFFSET;
1657 engine->hash_key_base = engine->regs + SPA_HASH_KEY_BASE_REG_OFFSET;
1658
1659 engine->req_pool = dmam_pool_create(engine->name, engine->dev,
1660 MAX_DDT_LEN * sizeof(struct spacc_ddt), 8, SZ_64K);
1661 if (!engine->req_pool)
1662 return -ENOMEM;
1663
1664 spin_lock_init(&engine->hw_lock);
1665
4efae8c9 1666 engine->clk = clk_get(&pdev->dev, "ref");
ce921368
JI
1667 if (IS_ERR(engine->clk)) {
1668 dev_info(&pdev->dev, "clk unavailable\n");
ce921368
JI
1669 return PTR_ERR(engine->clk);
1670 }
1671
1bd2cd6b
MW
1672 if (clk_prepare_enable(engine->clk)) {
1673 dev_info(&pdev->dev, "unable to prepare/enable clk\n");
2d55807b
AK
1674 ret = -EIO;
1675 goto err_clk_put;
ce921368
JI
1676 }
1677
2d55807b
AK
1678 ret = device_create_file(&pdev->dev, &dev_attr_stat_irq_thresh);
1679 if (ret)
1680 goto err_clk_disable;
ce921368
JI
1681
1682
1683 /*
1684 * Use an IRQ threshold of 50% as a default. This seems to be a
1685 * reasonable trade off of latency against throughput but can be
1686 * changed at runtime.
1687 */
1688 engine->stat_irq_thresh = (engine->fifo_sz / 2);
1689
1690 /*
1691 * Configure the interrupts. We only use the STAT_CNT interrupt as we
1692 * only submit a new packet for processing when we complete another in
1693 * the queue. This minimizes time spent in the interrupt handler.
1694 */
1695 writel(engine->stat_irq_thresh << SPA_IRQ_CTRL_STAT_CNT_OFFSET,
1696 engine->regs + SPA_IRQ_CTRL_REG_OFFSET);
1697 writel(SPA_IRQ_EN_STAT_EN | SPA_IRQ_EN_GLBL_EN,
1698 engine->regs + SPA_IRQ_EN_REG_OFFSET);
1699
f34d8d50 1700 timer_setup(&engine->packet_timeout, spacc_packet_timeout, 0);
ce921368
JI
1701
1702 INIT_LIST_HEAD(&engine->pending);
1703 INIT_LIST_HEAD(&engine->completed);
1704 INIT_LIST_HEAD(&engine->in_progress);
1705 engine->in_flight = 0;
ce921368
JI
1706
1707 platform_set_drvdata(pdev, engine);
1708
2d55807b 1709 ret = -EINVAL;
ce921368
JI
1710 INIT_LIST_HEAD(&engine->registered_algs);
1711 for (i = 0; i < engine->num_algs; ++i) {
1712 engine->algs[i].engine = engine;
b3cde6ba 1713 err = crypto_register_skcipher(&engine->algs[i].alg);
ce921368
JI
1714 if (!err) {
1715 list_add_tail(&engine->algs[i].entry,
1716 &engine->registered_algs);
1717 ret = 0;
1718 }
1719 if (err)
1720 dev_err(engine->dev, "failed to register alg \"%s\"\n",
b3cde6ba 1721 engine->algs[i].alg.base.cra_name);
ce921368
JI
1722 else
1723 dev_dbg(engine->dev, "registered alg \"%s\"\n",
b3cde6ba 1724 engine->algs[i].alg.base.cra_name);
ce921368
JI
1725 }
1726
c1359495
HX
1727 INIT_LIST_HEAD(&engine->registered_aeads);
1728 for (i = 0; i < engine->num_aeads; ++i) {
1729 engine->aeads[i].engine = engine;
c1359495
HX
1730 err = crypto_register_aead(&engine->aeads[i].alg);
1731 if (!err) {
1732 list_add_tail(&engine->aeads[i].entry,
1733 &engine->registered_aeads);
1734 ret = 0;
1735 }
1736 if (err)
1737 dev_err(engine->dev, "failed to register alg \"%s\"\n",
1738 engine->aeads[i].alg.base.cra_name);
1739 else
1740 dev_dbg(engine->dev, "registered alg \"%s\"\n",
1741 engine->aeads[i].alg.base.cra_name);
1742 }
1743
2d55807b
AK
1744 if (!ret)
1745 return 0;
1746
1747 del_timer_sync(&engine->packet_timeout);
1748 device_remove_file(&pdev->dev, &dev_attr_stat_irq_thresh);
1749err_clk_disable:
1750 clk_disable_unprepare(engine->clk);
1751err_clk_put:
1752 clk_put(engine->clk);
1753
ce921368
JI
1754 return ret;
1755}
1756
49cfe4db 1757static int spacc_remove(struct platform_device *pdev)
ce921368 1758{
c1359495 1759 struct spacc_aead *aead, *an;
ce921368
JI
1760 struct spacc_alg *alg, *next;
1761 struct spacc_engine *engine = platform_get_drvdata(pdev);
1762
1763 del_timer_sync(&engine->packet_timeout);
1764 device_remove_file(&pdev->dev, &dev_attr_stat_irq_thresh);
1765
c1359495
HX
1766 list_for_each_entry_safe(aead, an, &engine->registered_aeads, entry) {
1767 list_del(&aead->entry);
1768 crypto_unregister_aead(&aead->alg);
1769 }
1770
ce921368
JI
1771 list_for_each_entry_safe(alg, next, &engine->registered_algs, entry) {
1772 list_del(&alg->entry);
b3cde6ba 1773 crypto_unregister_skcipher(&alg->alg);
ce921368
JI
1774 }
1775
1bd2cd6b 1776 clk_disable_unprepare(engine->clk);
ce921368
JI
1777 clk_put(engine->clk);
1778
1779 return 0;
1780}
1781
c3f4200f
JI
1782static struct platform_driver spacc_driver = {
1783 .probe = spacc_probe,
49cfe4db 1784 .remove = spacc_remove,
ce921368 1785 .driver = {
c3f4200f 1786 .name = "picochip,spacc",
ce921368
JI
1787#ifdef CONFIG_PM
1788 .pm = &spacc_pm_ops,
1789#endif /* CONFIG_PM */
5cec26e9 1790 .of_match_table = of_match_ptr(spacc_of_id_table),
ce921368
JI
1791 },
1792};
1793
741e8c2d 1794module_platform_driver(spacc_driver);
ce921368
JI
1795
1796MODULE_LICENSE("GPL");
1797MODULE_AUTHOR("Jamie Iles");