Merge remote-tracking branches 'regmap/topic/const' and 'regmap/topic/hwspinlock...
[linux-2.6-block.git] / drivers / crypto / caam / ctrl.c
CommitLineData
fb4562b2 1/* * CAAM control-plane driver backend
8e8ec596
KP
2 * Controller-level driver, kernel property detection, initialization
3 *
281922a1 4 * Copyright 2008-2012 Freescale Semiconductor, Inc.
8e8ec596
KP
5 */
6
4776d381 7#include <linux/device.h>
5af50730
RH
8#include <linux/of_address.h>
9#include <linux/of_irq.h>
c056d910 10#include <linux/sys_soc.h>
5af50730 11
8e8ec596
KP
12#include "compat.h"
13#include "regs.h"
14#include "intern.h"
15#include "jr.h"
281922a1 16#include "desc_constr.h"
1ac6b731 17#include "ctrl.h"
8e8ec596 18
261ea058
HG
19bool caam_little_end;
20EXPORT_SYMBOL(caam_little_end);
297b9ceb
HG
21bool caam_dpaa2;
22EXPORT_SYMBOL(caam_dpaa2);
c056d910
HG
23bool caam_imx;
24EXPORT_SYMBOL(caam_imx);
261ea058 25
67c2315d
HG
26#ifdef CONFIG_CAAM_QI
27#include "qi.h"
28#endif
29
24821c46 30/*
6c3af955 31 * i.MX targets tend to have clock control subsystems that can
24821c46
VM
32 * enable/disable clocking to our device.
33 */
24821c46
VM
34static inline struct clk *caam_drv_identify_clk(struct device *dev,
35 char *clk_name)
36{
c056d910 37 return caam_imx ? devm_clk_get(dev, clk_name) : NULL;
24821c46 38}
24821c46 39
281922a1
KP
40/*
41 * Descriptor to instantiate RNG State Handle 0 in normal mode and
42 * load the JDKEK, TDKEK and TDSK registers
43 */
1005bccd 44static void build_instantiation_desc(u32 *desc, int handle, int do_sk)
281922a1 45{
1005bccd 46 u32 *jump_cmd, op_flags;
281922a1
KP
47
48 init_job_desc(desc, 0);
49
1005bccd
AP
50 op_flags = OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
51 (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INIT;
52
281922a1 53 /* INIT RNG in non-test mode */
1005bccd 54 append_operation(desc, op_flags);
281922a1 55
1005bccd
AP
56 if (!handle && do_sk) {
57 /*
58 * For SH0, Secure Keys must be generated as well
59 */
281922a1 60
1005bccd
AP
61 /* wait for done */
62 jump_cmd = append_jump(desc, JUMP_CLASS_CLASS1);
63 set_jump_tgt_here(desc, jump_cmd);
281922a1 64
1005bccd
AP
65 /*
66 * load 1 to clear written reg:
67 * resets the done interrrupt and returns the RNG to idle.
68 */
69 append_load_imm_u32(desc, 1, LDST_SRCDST_WORD_CLRW);
70
71 /* Initialize State Handle */
72 append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
73 OP_ALG_AAI_RNG4_SK);
74 }
281922a1 75
d5e4e999 76 append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
281922a1 77}
281922a1 78
b1f996e0 79/* Descriptor for deinstantiation of State Handle 0 of the RNG block. */
1005bccd 80static void build_deinstantiation_desc(u32 *desc, int handle)
b1f996e0
AP
81{
82 init_job_desc(desc, 0);
281922a1 83
b1f996e0 84 /* Uninstantiate State Handle 0 */
281922a1 85 append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
1005bccd 86 (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INITFINAL);
b1f996e0
AP
87
88 append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
281922a1
KP
89}
90
04cddbfe
AP
91/*
92 * run_descriptor_deco0 - runs a descriptor on DECO0, under direct control of
93 * the software (no JR/QI used).
94 * @ctrldev - pointer to device
1005bccd
AP
95 * @status - descriptor status, after being run
96 *
04cddbfe
AP
97 * Return: - 0 if no error occurred
98 * - -ENODEV if the DECO couldn't be acquired
99 * - -EAGAIN if an error occurred while executing the descriptor
100 */
1005bccd
AP
101static inline int run_descriptor_deco0(struct device *ctrldev, u32 *desc,
102 u32 *status)
281922a1 103{
997ad290 104 struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
fb4562b2
NNL
105 struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
106 struct caam_deco __iomem *deco = ctrlpriv->deco;
997ad290 107 unsigned int timeout = 100000;
04cddbfe 108 u32 deco_dbg_reg, flags;
b1f996e0 109 int i;
997ad290 110
17157c90 111
8f1da7b9 112 if (ctrlpriv->virt_en == 1) {
261ea058 113 clrsetbits_32(&ctrl->deco_rsr, 0, DECORSR_JR0);
17157c90 114
fb4562b2 115 while (!(rd_reg32(&ctrl->deco_rsr) & DECORSR_VALID) &&
8f1da7b9
HG
116 --timeout)
117 cpu_relax();
118
119 timeout = 100000;
120 }
17157c90 121
261ea058 122 clrsetbits_32(&ctrl->deco_rq, 0, DECORR_RQD0ENABLE);
997ad290 123
fb4562b2 124 while (!(rd_reg32(&ctrl->deco_rq) & DECORR_DEN0) &&
997ad290
RG
125 --timeout)
126 cpu_relax();
127
128 if (!timeout) {
129 dev_err(ctrldev, "failed to acquire DECO 0\n");
261ea058 130 clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
04cddbfe 131 return -ENODEV;
281922a1
KP
132 }
133
997ad290 134 for (i = 0; i < desc_len(desc); i++)
261ea058 135 wr_reg32(&deco->descbuf[i], caam32_to_cpu(*(desc + i)));
281922a1 136
04cddbfe
AP
137 flags = DECO_JQCR_WHL;
138 /*
139 * If the descriptor length is longer than 4 words, then the
140 * FOUR bit in JRCTRL register must be set.
141 */
142 if (desc_len(desc) >= 4)
143 flags |= DECO_JQCR_FOUR;
144
145 /* Instruct the DECO to execute it */
261ea058 146 clrsetbits_32(&deco->jr_ctl_hi, 0, flags);
997ad290
RG
147
148 timeout = 10000000;
84cf4827 149 do {
fb4562b2 150 deco_dbg_reg = rd_reg32(&deco->desc_dbg);
84cf4827
AP
151 /*
152 * If an error occured in the descriptor, then
153 * the DECO status field will be set to 0x0D
154 */
155 if ((deco_dbg_reg & DESC_DBG_DECO_STAT_MASK) ==
156 DESC_DBG_DECO_STAT_HOST_ERR)
157 break;
997ad290 158 cpu_relax();
84cf4827 159 } while ((deco_dbg_reg & DESC_DBG_DECO_STAT_VALID) && --timeout);
281922a1 160
fb4562b2 161 *status = rd_reg32(&deco->op_status_hi) &
1005bccd 162 DECO_OP_STATUS_HI_ERR_MASK;
997ad290 163
17157c90 164 if (ctrlpriv->virt_en == 1)
261ea058 165 clrsetbits_32(&ctrl->deco_rsr, DECORSR_JR0, 0);
17157c90 166
04cddbfe 167 /* Mark the DECO as free */
261ea058 168 clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
04cddbfe
AP
169
170 if (!timeout)
171 return -EAGAIN;
172
173 return 0;
174}
175
176/*
177 * instantiate_rng - builds and executes a descriptor on DECO0,
178 * which initializes the RNG block.
179 * @ctrldev - pointer to device
1005bccd
AP
180 * @state_handle_mask - bitmask containing the instantiation status
181 * for the RNG4 state handles which exist in
182 * the RNG4 block: 1 if it's been instantiated
183 * by an external entry, 0 otherwise.
184 * @gen_sk - generate data to be loaded into the JDKEK, TDKEK and TDSK;
185 * Caution: this can be done only once; if the keys need to be
186 * regenerated, a POR is required
187 *
04cddbfe
AP
188 * Return: - 0 if no error occurred
189 * - -ENOMEM if there isn't enough memory to allocate the descriptor
190 * - -ENODEV if DECO0 couldn't be acquired
191 * - -EAGAIN if an error occurred when executing the descriptor
192 * f.i. there was a RNG hardware error due to not "good enough"
193 * entropy being aquired.
194 */
1005bccd
AP
195static int instantiate_rng(struct device *ctrldev, int state_handle_mask,
196 int gen_sk)
04cddbfe 197{
1005bccd 198 struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
fb4562b2 199 struct caam_ctrl __iomem *ctrl;
62743a41 200 u32 *desc, status = 0, rdsta_val;
1005bccd
AP
201 int ret = 0, sh_idx;
202
fb4562b2 203 ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
04cddbfe
AP
204 desc = kmalloc(CAAM_CMD_SZ * 7, GFP_KERNEL);
205 if (!desc)
206 return -ENOMEM;
04cddbfe 207
1005bccd
AP
208 for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
209 /*
210 * If the corresponding bit is set, this state handle
211 * was initialized by somebody else, so it's left alone.
212 */
213 if ((1 << sh_idx) & state_handle_mask)
214 continue;
215
216 /* Create the descriptor for instantiating RNG State Handle */
217 build_instantiation_desc(desc, sh_idx, gen_sk);
218
219 /* Try to run it through DECO0 */
220 ret = run_descriptor_deco0(ctrldev, desc, &status);
221
222 /*
223 * If ret is not 0, or descriptor status is not 0, then
224 * something went wrong. No need to try the next state
225 * handle (if available), bail out here.
226 * Also, if for some reason, the State Handle didn't get
227 * instantiated although the descriptor has finished
228 * without any error (HW optimizations for later
229 * CAAM eras), then try again.
230 */
467707b2 231 rdsta_val = rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_IFMASK;
62743a41
HG
232 if ((status && status != JRSTA_SSRC_JUMP_HALT_CC) ||
233 !(rdsta_val & (1 << sh_idx)))
1005bccd
AP
234 ret = -EAGAIN;
235 if (ret)
236 break;
1005bccd
AP
237 dev_info(ctrldev, "Instantiated RNG4 SH%d\n", sh_idx);
238 /* Clear the contents before recreating the descriptor */
239 memset(desc, 0x00, CAAM_CMD_SZ * 7);
240 }
04cddbfe 241
997ad290 242 kfree(desc);
04cddbfe 243
281922a1
KP
244 return ret;
245}
246
247/*
b1f996e0
AP
248 * deinstantiate_rng - builds and executes a descriptor on DECO0,
249 * which deinitializes the RNG block.
250 * @ctrldev - pointer to device
1005bccd
AP
251 * @state_handle_mask - bitmask containing the instantiation status
252 * for the RNG4 state handles which exist in
253 * the RNG4 block: 1 if it's been instantiated
b1f996e0
AP
254 *
255 * Return: - 0 if no error occurred
256 * - -ENOMEM if there isn't enough memory to allocate the descriptor
257 * - -ENODEV if DECO0 couldn't be acquired
258 * - -EAGAIN if an error occurred when executing the descriptor
281922a1 259 */
1005bccd 260static int deinstantiate_rng(struct device *ctrldev, int state_handle_mask)
b1f996e0 261{
1005bccd
AP
262 u32 *desc, status;
263 int sh_idx, ret = 0;
b1f996e0
AP
264
265 desc = kmalloc(CAAM_CMD_SZ * 3, GFP_KERNEL);
266 if (!desc)
267 return -ENOMEM;
268
1005bccd
AP
269 for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
270 /*
271 * If the corresponding bit is set, then it means the state
272 * handle was initialized by us, and thus it needs to be
1cce2000 273 * deinitialized as well
1005bccd
AP
274 */
275 if ((1 << sh_idx) & state_handle_mask) {
276 /*
277 * Create the descriptor for deinstantating this state
278 * handle
279 */
280 build_deinstantiation_desc(desc, sh_idx);
281
282 /* Try to run it through DECO0 */
283 ret = run_descriptor_deco0(ctrldev, desc, &status);
284
40c98cb5
HG
285 if (ret ||
286 (status && status != JRSTA_SSRC_JUMP_HALT_CC)) {
1005bccd
AP
287 dev_err(ctrldev,
288 "Failed to deinstantiate RNG4 SH%d\n",
289 sh_idx);
290 break;
291 }
292 dev_info(ctrldev, "Deinstantiated RNG4 SH%d\n", sh_idx);
293 }
294 }
b1f996e0
AP
295
296 kfree(desc);
297
298 return ret;
299}
300
04cddbfe
AP
301static int caam_remove(struct platform_device *pdev)
302{
303 struct device *ctrldev;
304 struct caam_drv_private *ctrlpriv;
fb4562b2 305 struct caam_ctrl __iomem *ctrl;
04cddbfe
AP
306
307 ctrldev = &pdev->dev;
308 ctrlpriv = dev_get_drvdata(ctrldev);
fb4562b2 309 ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
04cddbfe 310
ec360607
HG
311 /* Remove platform devices under the crypto node */
312 of_platform_depopulate(ctrldev);
04cddbfe 313
67c2315d
HG
314#ifdef CONFIG_CAAM_QI
315 if (ctrlpriv->qidev)
316 caam_qi_shutdown(ctrlpriv->qidev);
317#endif
318
297b9ceb
HG
319 /*
320 * De-initialize RNG state handles initialized by this driver.
321 * In case of DPAA 2.x, RNG is managed by MC firmware.
322 */
323 if (!caam_dpaa2 && ctrlpriv->rng4_sh_init)
1005bccd 324 deinstantiate_rng(ctrldev, ctrlpriv->rng4_sh_init);
b1f996e0 325
04cddbfe
AP
326 /* Shut down debug views */
327#ifdef CONFIG_DEBUG_FS
328 debugfs_remove_recursive(ctrlpriv->dfs_root);
329#endif
330
331 /* Unmap controller region */
f4ec6aa5 332 iounmap(ctrl);
04cddbfe 333
24821c46
VM
334 /* shut clocks off before finalizing shutdown */
335 clk_disable_unprepare(ctrlpriv->caam_ipg);
336 clk_disable_unprepare(ctrlpriv->caam_mem);
337 clk_disable_unprepare(ctrlpriv->caam_aclk);
b80609a1 338 if (ctrlpriv->caam_emi_slow)
4e518816 339 clk_disable_unprepare(ctrlpriv->caam_emi_slow);
e558017b 340 return 0;
281922a1
KP
341}
342
343/*
84cf4827
AP
344 * kick_trng - sets the various parameters for enabling the initialization
345 * of the RNG4 block in CAAM
346 * @pdev - pointer to the platform device
347 * @ent_delay - Defines the length (in system clocks) of each entropy sample.
281922a1 348 */
84cf4827 349static void kick_trng(struct platform_device *pdev, int ent_delay)
281922a1
KP
350{
351 struct device *ctrldev = &pdev->dev;
352 struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
fb4562b2 353 struct caam_ctrl __iomem *ctrl;
281922a1
KP
354 struct rng4tst __iomem *r4tst;
355 u32 val;
356
fb4562b2
NNL
357 ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
358 r4tst = &ctrl->r4tst[0];
281922a1
KP
359
360 /* put RNG4 into program mode */
261ea058 361 clrsetbits_32(&r4tst->rtmctl, 0, RTMCTL_PRGM);
84cf4827
AP
362
363 /*
364 * Performance-wise, it does not make sense to
365 * set the delay to a value that is lower
366 * than the last one that worked (i.e. the state handles
367 * were instantiated properly. Thus, instead of wasting
368 * time trying to set the values controlling the sample
369 * frequency, the function simply returns.
370 */
371 val = (rd_reg32(&r4tst->rtsdctl) & RTSDCTL_ENT_DLY_MASK)
372 >> RTSDCTL_ENT_DLY_SHIFT;
8439e94f
HG
373 if (ent_delay <= val)
374 goto start_rng;
84cf4827 375
281922a1 376 val = rd_reg32(&r4tst->rtsdctl);
84cf4827
AP
377 val = (val & ~RTSDCTL_ENT_DLY_MASK) |
378 (ent_delay << RTSDCTL_ENT_DLY_SHIFT);
281922a1 379 wr_reg32(&r4tst->rtsdctl, val);
84cf4827
AP
380 /* min. freq. count, equal to 1/4 of the entropy sample length */
381 wr_reg32(&r4tst->rtfrqmin, ent_delay >> 2);
b061f3fe
AP
382 /* disable maximum frequency count */
383 wr_reg32(&r4tst->rtfrqmax, RTFRQMAX_DISABLE);
e5ffbfc1
AP
384 /* read the control register */
385 val = rd_reg32(&r4tst->rtmctl);
8439e94f 386start_rng:
e5ffbfc1
AP
387 /*
388 * select raw sampling in both entropy shifter
8439e94f 389 * and statistical checker; ; put RNG4 into run mode
e5ffbfc1 390 */
8439e94f 391 clrsetbits_32(&r4tst->rtmctl, RTMCTL_PRGM, RTMCTL_SAMP_MODE_RAW_ES_SC);
281922a1
KP
392}
393
82c2f960
AP
394/**
395 * caam_get_era() - Return the ERA of the SEC on SoC, based
883619a9 396 * on "sec-era" propery in the DTS. This property is updated by u-boot.
82c2f960 397 **/
883619a9 398int caam_get_era(void)
82c2f960 399{
883619a9 400 struct device_node *caam_node;
e27513eb
AP
401 int ret;
402 u32 prop;
403
404 caam_node = of_find_compatible_node(NULL, NULL, "fsl,sec-v4.0");
405 ret = of_property_read_u32(caam_node, "fsl,sec-era", &prop);
406 of_node_put(caam_node);
82c2f960 407
287980e4 408 return ret ? -ENOTSUPP : prop;
82c2f960
AP
409}
410EXPORT_SYMBOL(caam_get_era);
411
ec360607
HG
412static const struct of_device_id caam_match[] = {
413 {
414 .compatible = "fsl,sec-v4.0",
415 },
416 {
417 .compatible = "fsl,sec4.0",
418 },
419 {},
420};
421MODULE_DEVICE_TABLE(of, caam_match);
422
8e8ec596 423/* Probe routine for CAAM top (controller) level */
2930d497 424static int caam_probe(struct platform_device *pdev)
8e8ec596 425{
ec360607 426 int ret, ring, gen_sk, ent_delay = RTSDCTL_ENT_DLY_MIN;
82c2f960 427 u64 caam_id;
c056d910
HG
428 static const struct soc_device_attribute imx_soc[] = {
429 {.family = "Freescale i.MX"},
430 {},
431 };
8e8ec596
KP
432 struct device *dev;
433 struct device_node *nprop, *np;
434 struct caam_ctrl __iomem *ctrl;
8e8ec596 435 struct caam_drv_private *ctrlpriv;
24821c46 436 struct clk *clk;
23457bc9
KP
437#ifdef CONFIG_DEBUG_FS
438 struct caam_perfmon *perfmon;
439#endif
17157c90 440 u32 scfgr, comp_params;
eb1139cd 441 u32 cha_vid_ls;
fb4562b2
NNL
442 int pg_size;
443 int BLOCK_OFFSET = 0;
8e8ec596 444
9c4f9733 445 ctrlpriv = devm_kzalloc(&pdev->dev, sizeof(*ctrlpriv), GFP_KERNEL);
8e8ec596
KP
446 if (!ctrlpriv)
447 return -ENOMEM;
448
449 dev = &pdev->dev;
450 dev_set_drvdata(dev, ctrlpriv);
8e8ec596
KP
451 nprop = pdev->dev.of_node;
452
c056d910
HG
453 caam_imx = (bool)soc_device_match(imx_soc);
454
24821c46
VM
455 /* Enable clocking */
456 clk = caam_drv_identify_clk(&pdev->dev, "ipg");
457 if (IS_ERR(clk)) {
458 ret = PTR_ERR(clk);
459 dev_err(&pdev->dev,
460 "can't identify CAAM ipg clk: %d\n", ret);
a3c09550 461 return ret;
24821c46
VM
462 }
463 ctrlpriv->caam_ipg = clk;
464
465 clk = caam_drv_identify_clk(&pdev->dev, "mem");
466 if (IS_ERR(clk)) {
467 ret = PTR_ERR(clk);
468 dev_err(&pdev->dev,
469 "can't identify CAAM mem clk: %d\n", ret);
a3c09550 470 return ret;
24821c46
VM
471 }
472 ctrlpriv->caam_mem = clk;
473
474 clk = caam_drv_identify_clk(&pdev->dev, "aclk");
475 if (IS_ERR(clk)) {
476 ret = PTR_ERR(clk);
477 dev_err(&pdev->dev,
478 "can't identify CAAM aclk clk: %d\n", ret);
a3c09550 479 return ret;
24821c46
VM
480 }
481 ctrlpriv->caam_aclk = clk;
482
4e518816
MF
483 if (!of_machine_is_compatible("fsl,imx6ul")) {
484 clk = caam_drv_identify_clk(&pdev->dev, "emi_slow");
485 if (IS_ERR(clk)) {
486 ret = PTR_ERR(clk);
487 dev_err(&pdev->dev,
488 "can't identify CAAM emi_slow clk: %d\n", ret);
489 return ret;
490 }
491 ctrlpriv->caam_emi_slow = clk;
24821c46 492 }
24821c46
VM
493
494 ret = clk_prepare_enable(ctrlpriv->caam_ipg);
495 if (ret < 0) {
496 dev_err(&pdev->dev, "can't enable CAAM ipg clock: %d\n", ret);
31f44d15 497 return ret;
24821c46
VM
498 }
499
500 ret = clk_prepare_enable(ctrlpriv->caam_mem);
501 if (ret < 0) {
502 dev_err(&pdev->dev, "can't enable CAAM secure mem clock: %d\n",
503 ret);
31f44d15 504 goto disable_caam_ipg;
24821c46
VM
505 }
506
507 ret = clk_prepare_enable(ctrlpriv->caam_aclk);
508 if (ret < 0) {
509 dev_err(&pdev->dev, "can't enable CAAM aclk clock: %d\n", ret);
31f44d15 510 goto disable_caam_mem;
24821c46
VM
511 }
512
b80609a1 513 if (ctrlpriv->caam_emi_slow) {
4e518816
MF
514 ret = clk_prepare_enable(ctrlpriv->caam_emi_slow);
515 if (ret < 0) {
516 dev_err(&pdev->dev, "can't enable CAAM emi slow clock: %d\n",
517 ret);
518 goto disable_caam_aclk;
519 }
24821c46
VM
520 }
521
8e8ec596
KP
522 /* Get configuration properties from device tree */
523 /* First, get register page */
524 ctrl = of_iomap(nprop, 0);
525 if (ctrl == NULL) {
526 dev_err(dev, "caam: of_iomap() failed\n");
31f44d15
FE
527 ret = -ENOMEM;
528 goto disable_caam_emi_slow;
8e8ec596 529 }
261ea058
HG
530
531 caam_little_end = !(bool)(rd_reg32(&ctrl->perfmon.status) &
532 (CSTA_PLEND | CSTA_ALT_PLEND));
533
fb4562b2
NNL
534 /* Finding the page size for using the CTPR_MS register */
535 comp_params = rd_reg32(&ctrl->perfmon.comp_parms_ms);
536 pg_size = (comp_params & CTPR_MS_PG_SZ_MASK) >> CTPR_MS_PG_SZ_SHIFT;
8e8ec596 537
fb4562b2
NNL
538 /* Allocating the BLOCK_OFFSET based on the supported page size on
539 * the platform
540 */
541 if (pg_size == 0)
542 BLOCK_OFFSET = PG_SIZE_4K;
543 else
544 BLOCK_OFFSET = PG_SIZE_64K;
545
8439e94f
HG
546 ctrlpriv->ctrl = (struct caam_ctrl __iomem __force *)ctrl;
547 ctrlpriv->assure = (struct caam_assurance __iomem __force *)
548 ((__force uint8_t *)ctrl +
fb4562b2
NNL
549 BLOCK_OFFSET * ASSURE_BLOCK_NUMBER
550 );
8439e94f
HG
551 ctrlpriv->deco = (struct caam_deco __iomem __force *)
552 ((__force uint8_t *)ctrl +
fb4562b2
NNL
553 BLOCK_OFFSET * DECO_BLOCK_NUMBER
554 );
8e8ec596
KP
555
556 /* Get the IRQ of the controller (for security violations only) */
f7578496 557 ctrlpriv->secvio_irq = irq_of_parse_and_map(nprop, 0);
8e8ec596
KP
558
559 /*
560 * Enable DECO watchdogs and, if this is a PHYS_ADDR_T_64BIT kernel,
297b9ceb
HG
561 * long pointers in master configuration register.
562 * In case of DPAA 2.x, Management Complex firmware performs
563 * the configuration.
8e8ec596 564 */
297b9ceb
HG
565 caam_dpaa2 = !!(comp_params & CTPR_MS_DPAA2);
566 if (!caam_dpaa2)
567 clrsetbits_32(&ctrl->mcr, MCFGR_AWCACHE_MASK | MCFGR_LONG_PTR,
568 MCFGR_AWCACHE_CACH | MCFGR_AWCACHE_BUFF |
569 MCFGR_WDENABLE | MCFGR_LARGE_BURST |
570 (sizeof(dma_addr_t) == sizeof(u64) ?
571 MCFGR_LONG_PTR : 0));
8e8ec596 572
17157c90
RG
573 /*
574 * Read the Compile Time paramters and SCFGR to determine
575 * if Virtualization is enabled for this platform
576 */
fb4562b2 577 scfgr = rd_reg32(&ctrl->scfgr);
17157c90
RG
578
579 ctrlpriv->virt_en = 0;
580 if (comp_params & CTPR_MS_VIRT_EN_INCL) {
581 /* VIRT_EN_INCL = 1 & VIRT_EN_POR = 1 or
582 * VIRT_EN_INCL = 1 & VIRT_EN_POR = 0 & SCFGR_VIRT_EN = 1
583 */
584 if ((comp_params & CTPR_MS_VIRT_EN_POR) ||
585 (!(comp_params & CTPR_MS_VIRT_EN_POR) &&
586 (scfgr & SCFGR_VIRT_EN)))
587 ctrlpriv->virt_en = 1;
588 } else {
589 /* VIRT_EN_INCL = 0 && VIRT_EN_POR_VALUE = 1 */
590 if (comp_params & CTPR_MS_VIRT_EN_POR)
591 ctrlpriv->virt_en = 1;
592 }
593
594 if (ctrlpriv->virt_en == 1)
261ea058
HG
595 clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
596 JRSTART_JR1_START | JRSTART_JR2_START |
597 JRSTART_JR3_START);
17157c90 598
b3b5fce7 599 if (sizeof(dma_addr_t) == sizeof(u64)) {
297b9ceb
HG
600 if (caam_dpaa2)
601 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(49));
602 else if (of_device_is_compatible(nprop, "fsl,sec-v5.0"))
b3b5fce7 603 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
e13af18a 604 else
b3b5fce7
HG
605 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
606 } else {
607 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
608 }
609 if (ret) {
610 dev_err(dev, "dma_set_mask_and_coherent failed (%d)\n", ret);
611 goto iounmap_ctrl;
612 }
8e8ec596 613
ec360607
HG
614 ret = of_platform_populate(nprop, caam_match, NULL, dev);
615 if (ret) {
616 dev_err(dev, "JR platform devices creation error\n");
31f44d15 617 goto iounmap_ctrl;
8e8ec596
KP
618 }
619
67c2315d
HG
620#ifdef CONFIG_DEBUG_FS
621 /*
622 * FIXME: needs better naming distinction, as some amalgamation of
623 * "caam" and nprop->full_name. The OF name isn't distinctive,
624 * but does separate instances
625 */
626 perfmon = (struct caam_perfmon __force *)&ctrl->perfmon;
627
628 ctrlpriv->dfs_root = debugfs_create_dir(dev_name(dev), NULL);
629 ctrlpriv->ctl = debugfs_create_dir("ctl", ctrlpriv->dfs_root);
630#endif
c6dc0609 631
8e8ec596 632 ring = 0;
0a63b09d
NL
633 for_each_available_child_of_node(nprop, np)
634 if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
635 of_device_is_compatible(np, "fsl,sec4.0-job-ring")) {
8439e94f
HG
636 ctrlpriv->jr[ring] = (struct caam_job_ring __iomem __force *)
637 ((__force uint8_t *)ctrl +
ec360607 638 (ring + JR_BLOCK_NUMBER) *
fb4562b2
NNL
639 BLOCK_OFFSET
640 );
a0ea0f6d
SL
641 ctrlpriv->total_jobrs++;
642 ring++;
ec360607 643 }
8e8ec596 644
297b9ceb
HG
645 /* Check to see if (DPAA 1.x) QI present. If so, enable */
646 ctrlpriv->qi_present = !!(comp_params & CTPR_MS_QI_MASK);
647 if (ctrlpriv->qi_present && !caam_dpaa2) {
8439e94f
HG
648 ctrlpriv->qi = (struct caam_queue_if __iomem __force *)
649 ((__force uint8_t *)ctrl +
fb4562b2
NNL
650 BLOCK_OFFSET * QI_BLOCK_NUMBER
651 );
8e8ec596 652 /* This is all that's required to physically enable QI */
fb4562b2 653 wr_reg32(&ctrlpriv->qi->qi_control_lo, QICTL_DQEN);
67c2315d
HG
654
655 /* If QMAN driver is present, init CAAM-QI backend */
656#ifdef CONFIG_CAAM_QI
657 ret = caam_qi_init(pdev);
658 if (ret)
659 dev_err(dev, "caam qi i/f init failed: %d\n", ret);
660#endif
8e8ec596
KP
661 }
662
663 /* If no QI and no rings specified, quit and go home */
664 if ((!ctrlpriv->qi_present) && (!ctrlpriv->total_jobrs)) {
665 dev_err(dev, "no queues configured, terminating\n");
31f44d15
FE
666 ret = -ENOMEM;
667 goto caam_remove;
8e8ec596
KP
668 }
669
fb4562b2 670 cha_vid_ls = rd_reg32(&ctrl->perfmon.cha_id_ls);
986dfbcf 671
281922a1 672 /*
986dfbcf 673 * If SEC has RNG version >= 4 and RNG state handle has not been
84cf4827 674 * already instantiated, do RNG instantiation
297b9ceb 675 * In case of DPAA 2.x, RNG is managed by MC firmware.
281922a1 676 */
297b9ceb
HG
677 if (!caam_dpaa2 &&
678 (cha_vid_ls & CHA_ID_LS_RNG_MASK) >> CHA_ID_LS_RNG_SHIFT >= 4) {
1005bccd 679 ctrlpriv->rng4_sh_init =
fb4562b2 680 rd_reg32(&ctrl->r4tst[0].rdsta);
1005bccd
AP
681 /*
682 * If the secure keys (TDKEK, JDKEK, TDSK), were already
683 * generated, signal this to the function that is instantiating
684 * the state handles. An error would occur if RNG4 attempts
685 * to regenerate these keys before the next POR.
686 */
687 gen_sk = ctrlpriv->rng4_sh_init & RDSTA_SKVN ? 0 : 1;
688 ctrlpriv->rng4_sh_init &= RDSTA_IFMASK;
84cf4827 689 do {
1005bccd 690 int inst_handles =
fb4562b2 691 rd_reg32(&ctrl->r4tst[0].rdsta) &
1005bccd
AP
692 RDSTA_IFMASK;
693 /*
694 * If either SH were instantiated by somebody else
695 * (e.g. u-boot) then it is assumed that the entropy
696 * parameters are properly set and thus the function
697 * setting these (kick_trng(...)) is skipped.
698 * Also, if a handle was instantiated, do not change
699 * the TRNG parameters.
700 */
701 if (!(ctrlpriv->rng4_sh_init || inst_handles)) {
eeaa1724
AP
702 dev_info(dev,
703 "Entropy delay = %u\n",
704 ent_delay);
1005bccd
AP
705 kick_trng(pdev, ent_delay);
706 ent_delay += 400;
707 }
708 /*
709 * if instantiate_rng(...) fails, the loop will rerun
710 * and the kick_trng(...) function will modfiy the
711 * upper and lower limits of the entropy sampling
712 * interval, leading to a sucessful initialization of
713 * the RNG.
714 */
715 ret = instantiate_rng(dev, inst_handles,
716 gen_sk);
eeaa1724
AP
717 if (ret == -EAGAIN)
718 /*
719 * if here, the loop will rerun,
720 * so don't hog the CPU
721 */
722 cpu_relax();
04cddbfe 723 } while ((ret == -EAGAIN) && (ent_delay < RTSDCTL_ENT_DLY_MAX));
281922a1 724 if (ret) {
84cf4827 725 dev_err(dev, "failed to instantiate RNG");
31f44d15 726 goto caam_remove;
281922a1 727 }
1005bccd
AP
728 /*
729 * Set handles init'ed by this module as the complement of the
730 * already initialized ones
731 */
732 ctrlpriv->rng4_sh_init = ~ctrlpriv->rng4_sh_init & RDSTA_IFMASK;
575c1bd5
VG
733
734 /* Enable RDB bit so that RNG works faster */
261ea058 735 clrsetbits_32(&ctrl->scfgr, 0, SCFGR_RDBENABLE);
281922a1
KP
736 }
737
8e8ec596
KP
738 /* NOTE: RTIC detection ought to go here, around Si time */
739
fb4562b2
NNL
740 caam_id = (u64)rd_reg32(&ctrl->perfmon.caam_id_ms) << 32 |
741 (u64)rd_reg32(&ctrl->perfmon.caam_id_ls);
82c2f960 742
8e8ec596 743 /* Report "alive" for developer to see */
82c2f960 744 dev_info(dev, "device ID = 0x%016llx (Era %d)\n", caam_id,
883619a9 745 caam_get_era());
297b9ceb
HG
746 dev_info(dev, "job rings = %d, qi = %d, dpaa2 = %s\n",
747 ctrlpriv->total_jobrs, ctrlpriv->qi_present,
748 caam_dpaa2 ? "yes" : "no");
8e8ec596
KP
749
750#ifdef CONFIG_DEBUG_FS
a92f7af3
FE
751 debugfs_create_file("rq_dequeued", S_IRUSR | S_IRGRP | S_IROTH,
752 ctrlpriv->ctl, &perfmon->req_dequeued,
753 &caam_fops_u64_ro);
754 debugfs_create_file("ob_rq_encrypted", S_IRUSR | S_IRGRP | S_IROTH,
755 ctrlpriv->ctl, &perfmon->ob_enc_req,
756 &caam_fops_u64_ro);
757 debugfs_create_file("ib_rq_decrypted", S_IRUSR | S_IRGRP | S_IROTH,
758 ctrlpriv->ctl, &perfmon->ib_dec_req,
759 &caam_fops_u64_ro);
760 debugfs_create_file("ob_bytes_encrypted", S_IRUSR | S_IRGRP | S_IROTH,
761 ctrlpriv->ctl, &perfmon->ob_enc_bytes,
762 &caam_fops_u64_ro);
763 debugfs_create_file("ob_bytes_protected", S_IRUSR | S_IRGRP | S_IROTH,
764 ctrlpriv->ctl, &perfmon->ob_prot_bytes,
765 &caam_fops_u64_ro);
766 debugfs_create_file("ib_bytes_decrypted", S_IRUSR | S_IRGRP | S_IROTH,
767 ctrlpriv->ctl, &perfmon->ib_dec_bytes,
768 &caam_fops_u64_ro);
769 debugfs_create_file("ib_bytes_validated", S_IRUSR | S_IRGRP | S_IROTH,
770 ctrlpriv->ctl, &perfmon->ib_valid_bytes,
771 &caam_fops_u64_ro);
8e8ec596
KP
772
773 /* Controller level - global status values */
a92f7af3
FE
774 debugfs_create_file("fault_addr", S_IRUSR | S_IRGRP | S_IROTH,
775 ctrlpriv->ctl, &perfmon->faultaddr,
776 &caam_fops_u32_ro);
777 debugfs_create_file("fault_detail", S_IRUSR | S_IRGRP | S_IROTH,
778 ctrlpriv->ctl, &perfmon->faultdetail,
779 &caam_fops_u32_ro);
780 debugfs_create_file("fault_status", S_IRUSR | S_IRGRP | S_IROTH,
781 ctrlpriv->ctl, &perfmon->status,
782 &caam_fops_u32_ro);
8e8ec596
KP
783
784 /* Internal covering keys (useful in non-secure mode only) */
8439e94f 785 ctrlpriv->ctl_kek_wrap.data = (__force void *)&ctrlpriv->ctrl->kek[0];
8e8ec596
KP
786 ctrlpriv->ctl_kek_wrap.size = KEK_KEY_SIZE * sizeof(u32);
787 ctrlpriv->ctl_kek = debugfs_create_blob("kek",
eda65cc6 788 S_IRUSR |
8e8ec596
KP
789 S_IRGRP | S_IROTH,
790 ctrlpriv->ctl,
791 &ctrlpriv->ctl_kek_wrap);
792
8439e94f 793 ctrlpriv->ctl_tkek_wrap.data = (__force void *)&ctrlpriv->ctrl->tkek[0];
8e8ec596
KP
794 ctrlpriv->ctl_tkek_wrap.size = KEK_KEY_SIZE * sizeof(u32);
795 ctrlpriv->ctl_tkek = debugfs_create_blob("tkek",
eda65cc6 796 S_IRUSR |
8e8ec596
KP
797 S_IRGRP | S_IROTH,
798 ctrlpriv->ctl,
799 &ctrlpriv->ctl_tkek_wrap);
800
8439e94f 801 ctrlpriv->ctl_tdsk_wrap.data = (__force void *)&ctrlpriv->ctrl->tdsk[0];
8e8ec596
KP
802 ctrlpriv->ctl_tdsk_wrap.size = KEK_KEY_SIZE * sizeof(u32);
803 ctrlpriv->ctl_tdsk = debugfs_create_blob("tdsk",
eda65cc6 804 S_IRUSR |
8e8ec596
KP
805 S_IRGRP | S_IROTH,
806 ctrlpriv->ctl,
807 &ctrlpriv->ctl_tdsk_wrap);
808#endif
809 return 0;
31f44d15
FE
810
811caam_remove:
67c2315d
HG
812#ifdef CONFIG_DEBUG_FS
813 debugfs_remove_recursive(ctrlpriv->dfs_root);
814#endif
31f44d15 815 caam_remove(pdev);
bdc67da7
RK
816 return ret;
817
31f44d15
FE
818iounmap_ctrl:
819 iounmap(ctrl);
820disable_caam_emi_slow:
b80609a1 821 if (ctrlpriv->caam_emi_slow)
4e518816 822 clk_disable_unprepare(ctrlpriv->caam_emi_slow);
31f44d15
FE
823disable_caam_aclk:
824 clk_disable_unprepare(ctrlpriv->caam_aclk);
825disable_caam_mem:
826 clk_disable_unprepare(ctrlpriv->caam_mem);
827disable_caam_ipg:
828 clk_disable_unprepare(ctrlpriv->caam_ipg);
829 return ret;
8e8ec596
KP
830}
831
2930d497 832static struct platform_driver caam_driver = {
8e8ec596
KP
833 .driver = {
834 .name = "caam",
8e8ec596
KP
835 .of_match_table = caam_match,
836 },
837 .probe = caam_probe,
49cfe4db 838 .remove = caam_remove,
8e8ec596
KP
839};
840
741e8c2d 841module_platform_driver(caam_driver);
8e8ec596
KP
842
843MODULE_LICENSE("GPL");
844MODULE_DESCRIPTION("FSL CAAM request backend");
845MODULE_AUTHOR("Freescale Semiconductor - NMG/STC");