intel_pstate: respect cpufreq policy request
[linux-2.6-block.git] / drivers / cpufreq / intel_pstate.c
CommitLineData
93f0822d 1/*
d1b68485 2 * intel_pstate.c: Native P state management for Intel processors
93f0822d
DB
3 *
4 * (C) Copyright 2012 Intel Corporation
5 * Author: Dirk Brandewie <dirk.j.brandewie@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 */
12
13#include <linux/kernel.h>
14#include <linux/kernel_stat.h>
15#include <linux/module.h>
16#include <linux/ktime.h>
17#include <linux/hrtimer.h>
18#include <linux/tick.h>
19#include <linux/slab.h>
20#include <linux/sched.h>
21#include <linux/list.h>
22#include <linux/cpu.h>
23#include <linux/cpufreq.h>
24#include <linux/sysfs.h>
25#include <linux/types.h>
26#include <linux/fs.h>
27#include <linux/debugfs.h>
fbbcdc07 28#include <linux/acpi.h>
93f0822d
DB
29#include <trace/events/power.h>
30
31#include <asm/div64.h>
32#include <asm/msr.h>
33#include <asm/cpu_device_id.h>
34
61d8d2ab
DB
35#define BYT_RATIOS 0x66a
36#define BYT_VIDS 0x66b
37#define BYT_TURBO_RATIOS 0x66c
21855ff5 38#define BYT_TURBO_VIDS 0x66d
61d8d2ab 39
f0fe3cd7 40#define FRAC_BITS 8
93f0822d
DB
41#define int_tofp(X) ((int64_t)(X) << FRAC_BITS)
42#define fp_toint(X) ((X) >> FRAC_BITS)
f0fe3cd7 43
93f0822d
DB
44
45static inline int32_t mul_fp(int32_t x, int32_t y)
46{
47 return ((int64_t)x * (int64_t)y) >> FRAC_BITS;
48}
49
50static inline int32_t div_fp(int32_t x, int32_t y)
51{
fa30dff9 52 return div_s64((int64_t)x << FRAC_BITS, y);
93f0822d
DB
53}
54
d022a65e
DB
55static inline int ceiling_fp(int32_t x)
56{
57 int mask, ret;
58
59 ret = fp_toint(x);
60 mask = (1 << FRAC_BITS) - 1;
61 if (x & mask)
62 ret += 1;
63 return ret;
64}
65
93f0822d 66struct sample {
d253d2a5 67 int32_t core_pct_busy;
93f0822d
DB
68 u64 aperf;
69 u64 mperf;
70 int freq;
c4ee841f 71 ktime_t time;
93f0822d
DB
72};
73
74struct pstate_data {
75 int current_pstate;
76 int min_pstate;
77 int max_pstate;
b27580b0 78 int scaling;
93f0822d
DB
79 int turbo_pstate;
80};
81
007bea09 82struct vid_data {
21855ff5
DB
83 int min;
84 int max;
85 int turbo;
007bea09
DB
86 int32_t ratio;
87};
88
93f0822d
DB
89struct _pid {
90 int setpoint;
91 int32_t integral;
92 int32_t p_gain;
93 int32_t i_gain;
94 int32_t d_gain;
95 int deadband;
d253d2a5 96 int32_t last_err;
93f0822d
DB
97};
98
99struct cpudata {
100 int cpu;
101
93f0822d
DB
102 struct timer_list timer;
103
93f0822d 104 struct pstate_data pstate;
007bea09 105 struct vid_data vid;
93f0822d 106 struct _pid pid;
93f0822d 107
c4ee841f 108 ktime_t last_sample_time;
93f0822d
DB
109 u64 prev_aperf;
110 u64 prev_mperf;
d37e2b76 111 struct sample sample;
93f0822d
DB
112};
113
114static struct cpudata **all_cpu_data;
115struct pstate_adjust_policy {
116 int sample_rate_ms;
117 int deadband;
118 int setpoint;
119 int p_gain_pct;
120 int d_gain_pct;
121 int i_gain_pct;
122};
123
016c8150
DB
124struct pstate_funcs {
125 int (*get_max)(void);
126 int (*get_min)(void);
127 int (*get_turbo)(void);
b27580b0 128 int (*get_scaling)(void);
007bea09
DB
129 void (*set)(struct cpudata*, int pstate);
130 void (*get_vid)(struct cpudata *);
93f0822d
DB
131};
132
016c8150
DB
133struct cpu_defaults {
134 struct pstate_adjust_policy pid_policy;
135 struct pstate_funcs funcs;
93f0822d
DB
136};
137
016c8150
DB
138static struct pstate_adjust_policy pid_params;
139static struct pstate_funcs pstate_funcs;
2f86dc4c 140static int hwp_active;
016c8150 141
93f0822d
DB
142struct perf_limits {
143 int no_turbo;
dd5fbf70 144 int turbo_disabled;
93f0822d
DB
145 int max_perf_pct;
146 int min_perf_pct;
147 int32_t max_perf;
148 int32_t min_perf;
d8f469e9
DB
149 int max_policy_pct;
150 int max_sysfs_pct;
93f0822d
DB
151};
152
153static struct perf_limits limits = {
154 .no_turbo = 0,
4521e1a0 155 .turbo_disabled = 0,
93f0822d
DB
156 .max_perf_pct = 100,
157 .max_perf = int_tofp(1),
158 .min_perf_pct = 0,
159 .min_perf = 0,
d8f469e9
DB
160 .max_policy_pct = 100,
161 .max_sysfs_pct = 100,
93f0822d
DB
162};
163
164static inline void pid_reset(struct _pid *pid, int setpoint, int busy,
c410833a 165 int deadband, int integral) {
93f0822d
DB
166 pid->setpoint = setpoint;
167 pid->deadband = deadband;
168 pid->integral = int_tofp(integral);
d98d099b 169 pid->last_err = int_tofp(setpoint) - int_tofp(busy);
93f0822d
DB
170}
171
172static inline void pid_p_gain_set(struct _pid *pid, int percent)
173{
174 pid->p_gain = div_fp(int_tofp(percent), int_tofp(100));
175}
176
177static inline void pid_i_gain_set(struct _pid *pid, int percent)
178{
179 pid->i_gain = div_fp(int_tofp(percent), int_tofp(100));
180}
181
182static inline void pid_d_gain_set(struct _pid *pid, int percent)
183{
93f0822d
DB
184 pid->d_gain = div_fp(int_tofp(percent), int_tofp(100));
185}
186
d253d2a5 187static signed int pid_calc(struct _pid *pid, int32_t busy)
93f0822d 188{
d253d2a5 189 signed int result;
93f0822d
DB
190 int32_t pterm, dterm, fp_error;
191 int32_t integral_limit;
192
d253d2a5 193 fp_error = int_tofp(pid->setpoint) - busy;
93f0822d 194
d253d2a5 195 if (abs(fp_error) <= int_tofp(pid->deadband))
93f0822d
DB
196 return 0;
197
198 pterm = mul_fp(pid->p_gain, fp_error);
199
200 pid->integral += fp_error;
201
e0d4c8f8
KCA
202 /*
203 * We limit the integral here so that it will never
204 * get higher than 30. This prevents it from becoming
205 * too large an input over long periods of time and allows
206 * it to get factored out sooner.
207 *
208 * The value of 30 was chosen through experimentation.
209 */
93f0822d
DB
210 integral_limit = int_tofp(30);
211 if (pid->integral > integral_limit)
212 pid->integral = integral_limit;
213 if (pid->integral < -integral_limit)
214 pid->integral = -integral_limit;
215
d253d2a5
BS
216 dterm = mul_fp(pid->d_gain, fp_error - pid->last_err);
217 pid->last_err = fp_error;
93f0822d
DB
218
219 result = pterm + mul_fp(pid->integral, pid->i_gain) + dterm;
51d211e9 220 result = result + (1 << (FRAC_BITS-1));
93f0822d
DB
221 return (signed int)fp_toint(result);
222}
223
224static inline void intel_pstate_busy_pid_reset(struct cpudata *cpu)
225{
016c8150
DB
226 pid_p_gain_set(&cpu->pid, pid_params.p_gain_pct);
227 pid_d_gain_set(&cpu->pid, pid_params.d_gain_pct);
228 pid_i_gain_set(&cpu->pid, pid_params.i_gain_pct);
93f0822d 229
2d8d1f18 230 pid_reset(&cpu->pid, pid_params.setpoint, 100, pid_params.deadband, 0);
93f0822d
DB
231}
232
93f0822d
DB
233static inline void intel_pstate_reset_all_pid(void)
234{
235 unsigned int cpu;
845c1cbe 236
93f0822d
DB
237 for_each_online_cpu(cpu) {
238 if (all_cpu_data[cpu])
239 intel_pstate_busy_pid_reset(all_cpu_data[cpu]);
240 }
241}
242
4521e1a0
GM
243static inline void update_turbo_state(void)
244{
245 u64 misc_en;
246 struct cpudata *cpu;
247
248 cpu = all_cpu_data[0];
249 rdmsrl(MSR_IA32_MISC_ENABLE, misc_en);
250 limits.turbo_disabled =
251 (misc_en & MSR_IA32_MISC_ENABLE_TURBO_DISABLE ||
252 cpu->pstate.max_pstate == cpu->pstate.turbo_pstate);
253}
254
2f86dc4c
DB
255#define PCT_TO_HWP(x) (x * 255 / 100)
256static void intel_pstate_hwp_set(void)
257{
258 int min, max, cpu;
259 u64 value, freq;
260
261 get_online_cpus();
262
263 for_each_online_cpu(cpu) {
264 rdmsrl_on_cpu(cpu, MSR_HWP_REQUEST, &value);
265 min = PCT_TO_HWP(limits.min_perf_pct);
266 value &= ~HWP_MIN_PERF(~0L);
267 value |= HWP_MIN_PERF(min);
268
269 max = PCT_TO_HWP(limits.max_perf_pct);
270 if (limits.no_turbo) {
271 rdmsrl( MSR_HWP_CAPABILITIES, freq);
272 max = HWP_GUARANTEED_PERF(freq);
273 }
274
275 value &= ~HWP_MAX_PERF(~0L);
276 value |= HWP_MAX_PERF(max);
277 wrmsrl_on_cpu(cpu, MSR_HWP_REQUEST, value);
278 }
279
280 put_online_cpus();
281}
282
93f0822d
DB
283/************************** debugfs begin ************************/
284static int pid_param_set(void *data, u64 val)
285{
286 *(u32 *)data = val;
287 intel_pstate_reset_all_pid();
288 return 0;
289}
845c1cbe 290
93f0822d
DB
291static int pid_param_get(void *data, u64 *val)
292{
293 *val = *(u32 *)data;
294 return 0;
295}
2d8d1f18 296DEFINE_SIMPLE_ATTRIBUTE(fops_pid_param, pid_param_get, pid_param_set, "%llu\n");
93f0822d
DB
297
298struct pid_param {
299 char *name;
300 void *value;
301};
302
303static struct pid_param pid_files[] = {
016c8150
DB
304 {"sample_rate_ms", &pid_params.sample_rate_ms},
305 {"d_gain_pct", &pid_params.d_gain_pct},
306 {"i_gain_pct", &pid_params.i_gain_pct},
307 {"deadband", &pid_params.deadband},
308 {"setpoint", &pid_params.setpoint},
309 {"p_gain_pct", &pid_params.p_gain_pct},
93f0822d
DB
310 {NULL, NULL}
311};
312
317dd50e 313static void __init intel_pstate_debug_expose_params(void)
93f0822d 314{
317dd50e 315 struct dentry *debugfs_parent;
93f0822d
DB
316 int i = 0;
317
2f86dc4c
DB
318 if (hwp_active)
319 return;
93f0822d
DB
320 debugfs_parent = debugfs_create_dir("pstate_snb", NULL);
321 if (IS_ERR_OR_NULL(debugfs_parent))
322 return;
323 while (pid_files[i].name) {
324 debugfs_create_file(pid_files[i].name, 0660,
c410833a
SK
325 debugfs_parent, pid_files[i].value,
326 &fops_pid_param);
93f0822d
DB
327 i++;
328 }
329}
330
331/************************** debugfs end ************************/
332
333/************************** sysfs begin ************************/
334#define show_one(file_name, object) \
335 static ssize_t show_##file_name \
336 (struct kobject *kobj, struct attribute *attr, char *buf) \
337 { \
338 return sprintf(buf, "%u\n", limits.object); \
339 }
340
d01b1f48
KCA
341static ssize_t show_turbo_pct(struct kobject *kobj,
342 struct attribute *attr, char *buf)
343{
344 struct cpudata *cpu;
345 int total, no_turbo, turbo_pct;
346 uint32_t turbo_fp;
347
348 cpu = all_cpu_data[0];
349
350 total = cpu->pstate.turbo_pstate - cpu->pstate.min_pstate + 1;
351 no_turbo = cpu->pstate.max_pstate - cpu->pstate.min_pstate + 1;
352 turbo_fp = div_fp(int_tofp(no_turbo), int_tofp(total));
353 turbo_pct = 100 - fp_toint(mul_fp(turbo_fp, int_tofp(100)));
354 return sprintf(buf, "%u\n", turbo_pct);
355}
356
0522424e
KCA
357static ssize_t show_num_pstates(struct kobject *kobj,
358 struct attribute *attr, char *buf)
359{
360 struct cpudata *cpu;
361 int total;
362
363 cpu = all_cpu_data[0];
364 total = cpu->pstate.turbo_pstate - cpu->pstate.min_pstate + 1;
365 return sprintf(buf, "%u\n", total);
366}
367
4521e1a0
GM
368static ssize_t show_no_turbo(struct kobject *kobj,
369 struct attribute *attr, char *buf)
370{
371 ssize_t ret;
372
373 update_turbo_state();
374 if (limits.turbo_disabled)
375 ret = sprintf(buf, "%u\n", limits.turbo_disabled);
376 else
377 ret = sprintf(buf, "%u\n", limits.no_turbo);
378
379 return ret;
380}
381
93f0822d 382static ssize_t store_no_turbo(struct kobject *a, struct attribute *b,
c410833a 383 const char *buf, size_t count)
93f0822d
DB
384{
385 unsigned int input;
386 int ret;
845c1cbe 387
93f0822d
DB
388 ret = sscanf(buf, "%u", &input);
389 if (ret != 1)
390 return -EINVAL;
4521e1a0
GM
391
392 update_turbo_state();
dd5fbf70
DB
393 if (limits.turbo_disabled) {
394 pr_warn("Turbo disabled by BIOS or unavailable on processor\n");
4521e1a0 395 return -EPERM;
dd5fbf70 396 }
2f86dc4c 397
4521e1a0
GM
398 limits.no_turbo = clamp_t(int, input, 0, 1);
399
2f86dc4c
DB
400 if (hwp_active)
401 intel_pstate_hwp_set();
402
93f0822d
DB
403 return count;
404}
405
406static ssize_t store_max_perf_pct(struct kobject *a, struct attribute *b,
c410833a 407 const char *buf, size_t count)
93f0822d
DB
408{
409 unsigned int input;
410 int ret;
845c1cbe 411
93f0822d
DB
412 ret = sscanf(buf, "%u", &input);
413 if (ret != 1)
414 return -EINVAL;
415
d8f469e9
DB
416 limits.max_sysfs_pct = clamp_t(int, input, 0 , 100);
417 limits.max_perf_pct = min(limits.max_policy_pct, limits.max_sysfs_pct);
93f0822d 418 limits.max_perf = div_fp(int_tofp(limits.max_perf_pct), int_tofp(100));
845c1cbe 419
2f86dc4c
DB
420 if (hwp_active)
421 intel_pstate_hwp_set();
93f0822d
DB
422 return count;
423}
424
425static ssize_t store_min_perf_pct(struct kobject *a, struct attribute *b,
c410833a 426 const char *buf, size_t count)
93f0822d
DB
427{
428 unsigned int input;
429 int ret;
845c1cbe 430
93f0822d
DB
431 ret = sscanf(buf, "%u", &input);
432 if (ret != 1)
433 return -EINVAL;
434 limits.min_perf_pct = clamp_t(int, input, 0 , 100);
435 limits.min_perf = div_fp(int_tofp(limits.min_perf_pct), int_tofp(100));
436
2f86dc4c
DB
437 if (hwp_active)
438 intel_pstate_hwp_set();
93f0822d
DB
439 return count;
440}
441
93f0822d
DB
442show_one(max_perf_pct, max_perf_pct);
443show_one(min_perf_pct, min_perf_pct);
444
445define_one_global_rw(no_turbo);
446define_one_global_rw(max_perf_pct);
447define_one_global_rw(min_perf_pct);
d01b1f48 448define_one_global_ro(turbo_pct);
0522424e 449define_one_global_ro(num_pstates);
93f0822d
DB
450
451static struct attribute *intel_pstate_attributes[] = {
452 &no_turbo.attr,
453 &max_perf_pct.attr,
454 &min_perf_pct.attr,
d01b1f48 455 &turbo_pct.attr,
0522424e 456 &num_pstates.attr,
93f0822d
DB
457 NULL
458};
459
460static struct attribute_group intel_pstate_attr_group = {
461 .attrs = intel_pstate_attributes,
462};
93f0822d 463
317dd50e 464static void __init intel_pstate_sysfs_expose_params(void)
93f0822d 465{
317dd50e 466 struct kobject *intel_pstate_kobject;
93f0822d
DB
467 int rc;
468
469 intel_pstate_kobject = kobject_create_and_add("intel_pstate",
470 &cpu_subsys.dev_root->kobj);
471 BUG_ON(!intel_pstate_kobject);
2d8d1f18 472 rc = sysfs_create_group(intel_pstate_kobject, &intel_pstate_attr_group);
93f0822d
DB
473 BUG_ON(rc);
474}
93f0822d 475/************************** sysfs end ************************/
2f86dc4c
DB
476
477static void intel_pstate_hwp_enable(void)
478{
479 hwp_active++;
480 pr_info("intel_pstate HWP enabled\n");
481
482 wrmsrl( MSR_PM_ENABLE, 0x1);
483}
484
19e77c28
DB
485static int byt_get_min_pstate(void)
486{
487 u64 value;
845c1cbe 488
19e77c28 489 rdmsrl(BYT_RATIOS, value);
c16ed060 490 return (value >> 8) & 0x7F;
19e77c28
DB
491}
492
493static int byt_get_max_pstate(void)
494{
495 u64 value;
845c1cbe 496
19e77c28 497 rdmsrl(BYT_RATIOS, value);
c16ed060 498 return (value >> 16) & 0x7F;
19e77c28 499}
93f0822d 500
61d8d2ab
DB
501static int byt_get_turbo_pstate(void)
502{
503 u64 value;
845c1cbe 504
61d8d2ab 505 rdmsrl(BYT_TURBO_RATIOS, value);
c16ed060 506 return value & 0x7F;
61d8d2ab
DB
507}
508
007bea09
DB
509static void byt_set_pstate(struct cpudata *cpudata, int pstate)
510{
511 u64 val;
512 int32_t vid_fp;
513 u32 vid;
514
515 val = pstate << 8;
dd5fbf70 516 if (limits.no_turbo && !limits.turbo_disabled)
007bea09
DB
517 val |= (u64)1 << 32;
518
519 vid_fp = cpudata->vid.min + mul_fp(
520 int_tofp(pstate - cpudata->pstate.min_pstate),
521 cpudata->vid.ratio);
522
523 vid_fp = clamp_t(int32_t, vid_fp, cpudata->vid.min, cpudata->vid.max);
d022a65e 524 vid = ceiling_fp(vid_fp);
007bea09 525
21855ff5
DB
526 if (pstate > cpudata->pstate.max_pstate)
527 vid = cpudata->vid.turbo;
528
007bea09
DB
529 val |= vid;
530
531 wrmsrl(MSR_IA32_PERF_CTL, val);
532}
533
b27580b0
DB
534#define BYT_BCLK_FREQS 5
535static int byt_freq_table[BYT_BCLK_FREQS] = { 833, 1000, 1333, 1167, 800};
536
537static int byt_get_scaling(void)
538{
539 u64 value;
540 int i;
541
542 rdmsrl(MSR_FSB_FREQ, value);
543 i = value & 0x3;
544
545 BUG_ON(i > BYT_BCLK_FREQS);
546
547 return byt_freq_table[i] * 100;
548}
549
007bea09
DB
550static void byt_get_vid(struct cpudata *cpudata)
551{
552 u64 value;
553
554 rdmsrl(BYT_VIDS, value);
c16ed060
DB
555 cpudata->vid.min = int_tofp((value >> 8) & 0x7f);
556 cpudata->vid.max = int_tofp((value >> 16) & 0x7f);
007bea09
DB
557 cpudata->vid.ratio = div_fp(
558 cpudata->vid.max - cpudata->vid.min,
559 int_tofp(cpudata->pstate.max_pstate -
560 cpudata->pstate.min_pstate));
21855ff5
DB
561
562 rdmsrl(BYT_TURBO_VIDS, value);
563 cpudata->vid.turbo = value & 0x7f;
007bea09
DB
564}
565
016c8150 566static int core_get_min_pstate(void)
93f0822d
DB
567{
568 u64 value;
845c1cbe 569
05e99c8c 570 rdmsrl(MSR_PLATFORM_INFO, value);
93f0822d
DB
571 return (value >> 40) & 0xFF;
572}
573
016c8150 574static int core_get_max_pstate(void)
93f0822d
DB
575{
576 u64 value;
845c1cbe 577
05e99c8c 578 rdmsrl(MSR_PLATFORM_INFO, value);
93f0822d
DB
579 return (value >> 8) & 0xFF;
580}
581
016c8150 582static int core_get_turbo_pstate(void)
93f0822d
DB
583{
584 u64 value;
585 int nont, ret;
845c1cbe 586
05e99c8c 587 rdmsrl(MSR_NHM_TURBO_RATIO_LIMIT, value);
016c8150 588 nont = core_get_max_pstate();
285cb990 589 ret = (value) & 255;
93f0822d
DB
590 if (ret <= nont)
591 ret = nont;
592 return ret;
593}
594
b27580b0
DB
595static inline int core_get_scaling(void)
596{
597 return 100000;
598}
599
007bea09 600static void core_set_pstate(struct cpudata *cpudata, int pstate)
016c8150
DB
601{
602 u64 val;
603
604 val = pstate << 8;
dd5fbf70 605 if (limits.no_turbo && !limits.turbo_disabled)
016c8150
DB
606 val |= (u64)1 << 32;
607
bb18008f 608 wrmsrl_on_cpu(cpudata->cpu, MSR_IA32_PERF_CTL, val);
016c8150
DB
609}
610
611static struct cpu_defaults core_params = {
612 .pid_policy = {
613 .sample_rate_ms = 10,
614 .deadband = 0,
615 .setpoint = 97,
616 .p_gain_pct = 20,
617 .d_gain_pct = 0,
618 .i_gain_pct = 0,
619 },
620 .funcs = {
621 .get_max = core_get_max_pstate,
622 .get_min = core_get_min_pstate,
623 .get_turbo = core_get_turbo_pstate,
b27580b0 624 .get_scaling = core_get_scaling,
016c8150
DB
625 .set = core_set_pstate,
626 },
627};
628
19e77c28
DB
629static struct cpu_defaults byt_params = {
630 .pid_policy = {
631 .sample_rate_ms = 10,
632 .deadband = 0,
633 .setpoint = 97,
634 .p_gain_pct = 14,
635 .d_gain_pct = 0,
636 .i_gain_pct = 4,
637 },
638 .funcs = {
639 .get_max = byt_get_max_pstate,
640 .get_min = byt_get_min_pstate,
61d8d2ab 641 .get_turbo = byt_get_turbo_pstate,
007bea09 642 .set = byt_set_pstate,
b27580b0 643 .get_scaling = byt_get_scaling,
007bea09 644 .get_vid = byt_get_vid,
19e77c28
DB
645 },
646};
647
93f0822d
DB
648static void intel_pstate_get_min_max(struct cpudata *cpu, int *min, int *max)
649{
650 int max_perf = cpu->pstate.turbo_pstate;
7244cb62 651 int max_perf_adj;
93f0822d 652 int min_perf;
845c1cbe 653
4521e1a0 654 if (limits.no_turbo || limits.turbo_disabled)
93f0822d
DB
655 max_perf = cpu->pstate.max_pstate;
656
e0d4c8f8
KCA
657 /*
658 * performance can be limited by user through sysfs, by cpufreq
659 * policy, or by cpu specific default values determined through
660 * experimentation.
661 */
7244cb62
DB
662 max_perf_adj = fp_toint(mul_fp(int_tofp(max_perf), limits.max_perf));
663 *max = clamp_t(int, max_perf_adj,
93f0822d
DB
664 cpu->pstate.min_pstate, cpu->pstate.turbo_pstate);
665
666 min_perf = fp_toint(mul_fp(int_tofp(max_perf), limits.min_perf));
2d8d1f18 667 *min = clamp_t(int, min_perf, cpu->pstate.min_pstate, max_perf);
93f0822d
DB
668}
669
670static void intel_pstate_set_pstate(struct cpudata *cpu, int pstate)
671{
672 int max_perf, min_perf;
673
4521e1a0
GM
674 update_turbo_state();
675
93f0822d
DB
676 intel_pstate_get_min_max(cpu, &min_perf, &max_perf);
677
678 pstate = clamp_t(int, pstate, min_perf, max_perf);
679
680 if (pstate == cpu->pstate.current_pstate)
681 return;
682
b27580b0 683 trace_cpu_frequency(pstate * cpu->pstate.scaling, cpu->cpu);
35363e94 684
93f0822d 685 cpu->pstate.current_pstate = pstate;
93f0822d 686
007bea09 687 pstate_funcs.set(cpu, pstate);
93f0822d
DB
688}
689
93f0822d
DB
690static void intel_pstate_get_cpu_pstates(struct cpudata *cpu)
691{
016c8150
DB
692 cpu->pstate.min_pstate = pstate_funcs.get_min();
693 cpu->pstate.max_pstate = pstate_funcs.get_max();
694 cpu->pstate.turbo_pstate = pstate_funcs.get_turbo();
b27580b0 695 cpu->pstate.scaling = pstate_funcs.get_scaling();
93f0822d 696
007bea09
DB
697 if (pstate_funcs.get_vid)
698 pstate_funcs.get_vid(cpu);
d40a63c4 699 intel_pstate_set_pstate(cpu, cpu->pstate.min_pstate);
93f0822d
DB
700}
701
6b17ddb2 702static inline void intel_pstate_calc_busy(struct cpudata *cpu)
93f0822d 703{
6b17ddb2 704 struct sample *sample = &cpu->sample;
bf810222 705 int64_t core_pct;
93f0822d 706
bf810222 707 core_pct = int_tofp(sample->aperf) * int_tofp(100);
78e27086 708 core_pct = div64_u64(core_pct, int_tofp(sample->mperf));
e66c1768 709
fcb6a15c 710 sample->freq = fp_toint(
b27580b0
DB
711 mul_fp(int_tofp(
712 cpu->pstate.max_pstate * cpu->pstate.scaling / 100),
713 core_pct));
fcb6a15c 714
bf810222 715 sample->core_pct_busy = (int32_t)core_pct;
93f0822d
DB
716}
717
718static inline void intel_pstate_sample(struct cpudata *cpu)
719{
93f0822d 720 u64 aperf, mperf;
4ab60c3f 721 unsigned long flags;
93f0822d 722
4ab60c3f 723 local_irq_save(flags);
93f0822d
DB
724 rdmsrl(MSR_IA32_APERF, aperf);
725 rdmsrl(MSR_IA32_MPERF, mperf);
4ab60c3f 726 local_irq_restore(flags);
b69880f9 727
c4ee841f
DB
728 cpu->last_sample_time = cpu->sample.time;
729 cpu->sample.time = ktime_get();
d37e2b76
DB
730 cpu->sample.aperf = aperf;
731 cpu->sample.mperf = mperf;
d37e2b76
DB
732 cpu->sample.aperf -= cpu->prev_aperf;
733 cpu->sample.mperf -= cpu->prev_mperf;
1abc4b20 734
6b17ddb2 735 intel_pstate_calc_busy(cpu);
93f0822d 736
93f0822d
DB
737 cpu->prev_aperf = aperf;
738 cpu->prev_mperf = mperf;
739}
740
2f86dc4c
DB
741static inline void intel_hwp_set_sample_time(struct cpudata *cpu)
742{
743 int delay;
744
745 delay = msecs_to_jiffies(50);
746 mod_timer_pinned(&cpu->timer, jiffies + delay);
747}
748
93f0822d
DB
749static inline void intel_pstate_set_sample_time(struct cpudata *cpu)
750{
abf013bf 751 int delay;
93f0822d 752
abf013bf 753 delay = msecs_to_jiffies(pid_params.sample_rate_ms);
93f0822d
DB
754 mod_timer_pinned(&cpu->timer, jiffies + delay);
755}
756
d253d2a5 757static inline int32_t intel_pstate_get_scaled_busy(struct cpudata *cpu)
93f0822d 758{
c4ee841f
DB
759 int32_t core_busy, max_pstate, current_pstate, sample_ratio;
760 u32 duration_us;
761 u32 sample_time;
93f0822d 762
e0d4c8f8
KCA
763 /*
764 * core_busy is the ratio of actual performance to max
765 * max_pstate is the max non turbo pstate available
766 * current_pstate was the pstate that was requested during
767 * the last sample period.
768 *
769 * We normalize core_busy, which was our actual percent
770 * performance to what we requested during the last sample
771 * period. The result will be a percentage of busy at a
772 * specified pstate.
773 */
d37e2b76 774 core_busy = cpu->sample.core_pct_busy;
2134ed4d 775 max_pstate = int_tofp(cpu->pstate.max_pstate);
93f0822d 776 current_pstate = int_tofp(cpu->pstate.current_pstate);
e66c1768 777 core_busy = mul_fp(core_busy, div_fp(max_pstate, current_pstate));
c4ee841f 778
e0d4c8f8
KCA
779 /*
780 * Since we have a deferred timer, it will not fire unless
781 * we are in C0. So, determine if the actual elapsed time
782 * is significantly greater (3x) than our sample interval. If it
783 * is, then we were idle for a long enough period of time
784 * to adjust our busyness.
785 */
285cb990 786 sample_time = pid_params.sample_rate_ms * USEC_PER_MSEC;
c4ee841f 787 duration_us = (u32) ktime_us_delta(cpu->sample.time,
c410833a 788 cpu->last_sample_time);
c4ee841f
DB
789 if (duration_us > sample_time * 3) {
790 sample_ratio = div_fp(int_tofp(sample_time),
c410833a 791 int_tofp(duration_us));
c4ee841f
DB
792 core_busy = mul_fp(core_busy, sample_ratio);
793 }
794
f0fe3cd7 795 return core_busy;
93f0822d
DB
796}
797
798static inline void intel_pstate_adjust_busy_pstate(struct cpudata *cpu)
799{
d253d2a5 800 int32_t busy_scaled;
93f0822d 801 struct _pid *pid;
4b707c89 802 signed int ctl;
93f0822d
DB
803
804 pid = &cpu->pid;
805 busy_scaled = intel_pstate_get_scaled_busy(cpu);
806
807 ctl = pid_calc(pid, busy_scaled);
808
4b707c89
SK
809 /* Negative values of ctl increase the pstate and vice versa */
810 intel_pstate_set_pstate(cpu, cpu->pstate.current_pstate - ctl);
93f0822d
DB
811}
812
2f86dc4c
DB
813static void intel_hwp_timer_func(unsigned long __data)
814{
815 struct cpudata *cpu = (struct cpudata *) __data;
816
817 intel_pstate_sample(cpu);
818 intel_hwp_set_sample_time(cpu);
819}
820
93f0822d
DB
821static void intel_pstate_timer_func(unsigned long __data)
822{
823 struct cpudata *cpu = (struct cpudata *) __data;
b69880f9 824 struct sample *sample;
93f0822d
DB
825
826 intel_pstate_sample(cpu);
b69880f9 827
d37e2b76 828 sample = &cpu->sample;
b69880f9 829
ca182aee 830 intel_pstate_adjust_busy_pstate(cpu);
b69880f9
DB
831
832 trace_pstate_sample(fp_toint(sample->core_pct_busy),
833 fp_toint(intel_pstate_get_scaled_busy(cpu)),
834 cpu->pstate.current_pstate,
835 sample->mperf,
836 sample->aperf,
b69880f9
DB
837 sample->freq);
838
93f0822d
DB
839 intel_pstate_set_sample_time(cpu);
840}
841
842#define ICPU(model, policy) \
6cbd7ee1
DB
843 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_APERFMPERF,\
844 (unsigned long)&policy }
93f0822d
DB
845
846static const struct x86_cpu_id intel_pstate_cpu_ids[] = {
016c8150
DB
847 ICPU(0x2a, core_params),
848 ICPU(0x2d, core_params),
19e77c28 849 ICPU(0x37, byt_params),
016c8150
DB
850 ICPU(0x3a, core_params),
851 ICPU(0x3c, core_params),
c7e241df 852 ICPU(0x3d, core_params),
016c8150
DB
853 ICPU(0x3e, core_params),
854 ICPU(0x3f, core_params),
855 ICPU(0x45, core_params),
856 ICPU(0x46, core_params),
43f8a966 857 ICPU(0x47, core_params),
16405f98 858 ICPU(0x4c, byt_params),
7ab0256e 859 ICPU(0x4e, core_params),
c7e241df
DB
860 ICPU(0x4f, core_params),
861 ICPU(0x56, core_params),
93f0822d
DB
862 {}
863};
864MODULE_DEVICE_TABLE(x86cpu, intel_pstate_cpu_ids);
865
2f86dc4c
DB
866static const struct x86_cpu_id intel_pstate_cpu_oob_ids[] = {
867 ICPU(0x56, core_params),
868 {}
869};
870
93f0822d
DB
871static int intel_pstate_init_cpu(unsigned int cpunum)
872{
93f0822d
DB
873 struct cpudata *cpu;
874
c0348717
DB
875 if (!all_cpu_data[cpunum])
876 all_cpu_data[cpunum] = kzalloc(sizeof(struct cpudata),
877 GFP_KERNEL);
93f0822d
DB
878 if (!all_cpu_data[cpunum])
879 return -ENOMEM;
880
881 cpu = all_cpu_data[cpunum];
882
93f0822d 883 cpu->cpu = cpunum;
179e8471 884 intel_pstate_get_cpu_pstates(cpu);
016c8150 885
93f0822d 886 init_timer_deferrable(&cpu->timer);
2d8d1f18 887 cpu->timer.data = (unsigned long)cpu;
93f0822d 888 cpu->timer.expires = jiffies + HZ/100;
2f86dc4c
DB
889
890 if (!hwp_active)
891 cpu->timer.function = intel_pstate_timer_func;
892 else
893 cpu->timer.function = intel_hwp_timer_func;
894
93f0822d 895 intel_pstate_busy_pid_reset(cpu);
93f0822d 896 intel_pstate_sample(cpu);
93f0822d
DB
897
898 add_timer_on(&cpu->timer, cpunum);
899
ce717613 900 pr_debug("Intel pstate controlling: cpu %d\n", cpunum);
93f0822d
DB
901
902 return 0;
903}
904
905static unsigned int intel_pstate_get(unsigned int cpu_num)
906{
907 struct sample *sample;
908 struct cpudata *cpu;
909
910 cpu = all_cpu_data[cpu_num];
911 if (!cpu)
912 return 0;
d37e2b76 913 sample = &cpu->sample;
93f0822d
DB
914 return sample->freq;
915}
916
917static int intel_pstate_set_policy(struct cpufreq_policy *policy)
918{
d3929b83
DB
919 if (!policy->cpuinfo.max_freq)
920 return -ENODEV;
921
630ec286
SP
922 if (policy->policy == CPUFREQ_POLICY_PERFORMANCE &&
923 policy->max >= policy->cpuinfo.max_freq) {
93f0822d
DB
924 limits.min_perf_pct = 100;
925 limits.min_perf = int_tofp(1);
36b4bed5 926 limits.max_policy_pct = 100;
93f0822d
DB
927 limits.max_perf_pct = 100;
928 limits.max_perf = int_tofp(1);
4521e1a0 929 limits.no_turbo = 0;
d1b68485 930 return 0;
93f0822d 931 }
2f86dc4c 932
d1b68485
SP
933 limits.min_perf_pct = (policy->min * 100) / policy->cpuinfo.max_freq;
934 limits.min_perf_pct = clamp_t(int, limits.min_perf_pct, 0 , 100);
935 limits.min_perf = div_fp(int_tofp(limits.min_perf_pct), int_tofp(100));
936
285cb990 937 limits.max_policy_pct = (policy->max * 100) / policy->cpuinfo.max_freq;
d8f469e9
DB
938 limits.max_policy_pct = clamp_t(int, limits.max_policy_pct, 0 , 100);
939 limits.max_perf_pct = min(limits.max_policy_pct, limits.max_sysfs_pct);
d1b68485 940 limits.max_perf = div_fp(int_tofp(limits.max_perf_pct), int_tofp(100));
93f0822d 941
2f86dc4c
DB
942 if (hwp_active)
943 intel_pstate_hwp_set();
944
93f0822d
DB
945 return 0;
946}
947
948static int intel_pstate_verify_policy(struct cpufreq_policy *policy)
949{
be49e346 950 cpufreq_verify_within_cpu_limits(policy);
93f0822d 951
285cb990 952 if (policy->policy != CPUFREQ_POLICY_POWERSAVE &&
c410833a 953 policy->policy != CPUFREQ_POLICY_PERFORMANCE)
93f0822d
DB
954 return -EINVAL;
955
956 return 0;
957}
958
bb18008f 959static void intel_pstate_stop_cpu(struct cpufreq_policy *policy)
93f0822d 960{
bb18008f
DB
961 int cpu_num = policy->cpu;
962 struct cpudata *cpu = all_cpu_data[cpu_num];
93f0822d 963
bb18008f
DB
964 pr_info("intel_pstate CPU %d exiting\n", cpu_num);
965
c2294a2f 966 del_timer_sync(&all_cpu_data[cpu_num]->timer);
2f86dc4c
DB
967 if (hwp_active)
968 return;
969
bb18008f 970 intel_pstate_set_pstate(cpu, cpu->pstate.min_pstate);
93f0822d
DB
971}
972
2760984f 973static int intel_pstate_cpu_init(struct cpufreq_policy *policy)
93f0822d 974{
93f0822d 975 struct cpudata *cpu;
52e0a509 976 int rc;
93f0822d
DB
977
978 rc = intel_pstate_init_cpu(policy->cpu);
979 if (rc)
980 return rc;
981
982 cpu = all_cpu_data[policy->cpu];
983
dd5fbf70 984 if (limits.min_perf_pct == 100 && limits.max_perf_pct == 100)
93f0822d
DB
985 policy->policy = CPUFREQ_POLICY_PERFORMANCE;
986 else
987 policy->policy = CPUFREQ_POLICY_POWERSAVE;
988
b27580b0
DB
989 policy->min = cpu->pstate.min_pstate * cpu->pstate.scaling;
990 policy->max = cpu->pstate.turbo_pstate * cpu->pstate.scaling;
93f0822d
DB
991
992 /* cpuinfo and default policy values */
b27580b0
DB
993 policy->cpuinfo.min_freq = cpu->pstate.min_pstate * cpu->pstate.scaling;
994 policy->cpuinfo.max_freq =
995 cpu->pstate.turbo_pstate * cpu->pstate.scaling;
93f0822d
DB
996 policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
997 cpumask_set_cpu(policy->cpu, policy->cpus);
998
999 return 0;
1000}
1001
1002static struct cpufreq_driver intel_pstate_driver = {
1003 .flags = CPUFREQ_CONST_LOOPS,
1004 .verify = intel_pstate_verify_policy,
1005 .setpolicy = intel_pstate_set_policy,
1006 .get = intel_pstate_get,
1007 .init = intel_pstate_cpu_init,
bb18008f 1008 .stop_cpu = intel_pstate_stop_cpu,
93f0822d 1009 .name = "intel_pstate",
93f0822d
DB
1010};
1011
6be26498 1012static int __initdata no_load;
2f86dc4c 1013static int __initdata no_hwp;
aa4ea34d 1014static unsigned int force_load;
6be26498 1015
b563b4e3
DB
1016static int intel_pstate_msrs_not_valid(void)
1017{
1018 /* Check that all the msr's we are using are valid. */
1019 u64 aperf, mperf, tmp;
1020
1021 rdmsrl(MSR_IA32_APERF, aperf);
1022 rdmsrl(MSR_IA32_MPERF, mperf);
1023
016c8150 1024 if (!pstate_funcs.get_max() ||
c410833a
SK
1025 !pstate_funcs.get_min() ||
1026 !pstate_funcs.get_turbo())
b563b4e3
DB
1027 return -ENODEV;
1028
1029 rdmsrl(MSR_IA32_APERF, tmp);
1030 if (!(tmp - aperf))
1031 return -ENODEV;
1032
1033 rdmsrl(MSR_IA32_MPERF, tmp);
1034 if (!(tmp - mperf))
1035 return -ENODEV;
1036
1037 return 0;
1038}
016c8150 1039
e0a261a2 1040static void copy_pid_params(struct pstate_adjust_policy *policy)
016c8150
DB
1041{
1042 pid_params.sample_rate_ms = policy->sample_rate_ms;
1043 pid_params.p_gain_pct = policy->p_gain_pct;
1044 pid_params.i_gain_pct = policy->i_gain_pct;
1045 pid_params.d_gain_pct = policy->d_gain_pct;
1046 pid_params.deadband = policy->deadband;
1047 pid_params.setpoint = policy->setpoint;
1048}
1049
e0a261a2 1050static void copy_cpu_funcs(struct pstate_funcs *funcs)
016c8150
DB
1051{
1052 pstate_funcs.get_max = funcs->get_max;
1053 pstate_funcs.get_min = funcs->get_min;
1054 pstate_funcs.get_turbo = funcs->get_turbo;
b27580b0 1055 pstate_funcs.get_scaling = funcs->get_scaling;
016c8150 1056 pstate_funcs.set = funcs->set;
007bea09 1057 pstate_funcs.get_vid = funcs->get_vid;
016c8150
DB
1058}
1059
fbbcdc07
AH
1060#if IS_ENABLED(CONFIG_ACPI)
1061#include <acpi/processor.h>
1062
1063static bool intel_pstate_no_acpi_pss(void)
1064{
1065 int i;
1066
1067 for_each_possible_cpu(i) {
1068 acpi_status status;
1069 union acpi_object *pss;
1070 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1071 struct acpi_processor *pr = per_cpu(processors, i);
1072
1073 if (!pr)
1074 continue;
1075
1076 status = acpi_evaluate_object(pr->handle, "_PSS", NULL, &buffer);
1077 if (ACPI_FAILURE(status))
1078 continue;
1079
1080 pss = buffer.pointer;
1081 if (pss && pss->type == ACPI_TYPE_PACKAGE) {
1082 kfree(pss);
1083 return false;
1084 }
1085
1086 kfree(pss);
1087 }
1088
1089 return true;
1090}
1091
966916ea 1092static bool intel_pstate_has_acpi_ppc(void)
1093{
1094 int i;
1095
1096 for_each_possible_cpu(i) {
1097 struct acpi_processor *pr = per_cpu(processors, i);
1098
1099 if (!pr)
1100 continue;
1101 if (acpi_has_method(pr->handle, "_PPC"))
1102 return true;
1103 }
1104 return false;
1105}
1106
1107enum {
1108 PSS,
1109 PPC,
1110};
1111
fbbcdc07
AH
1112struct hw_vendor_info {
1113 u16 valid;
1114 char oem_id[ACPI_OEM_ID_SIZE];
1115 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE];
966916ea 1116 int oem_pwr_table;
fbbcdc07
AH
1117};
1118
1119/* Hardware vendor-specific info that has its own power management modes */
1120static struct hw_vendor_info vendor_info[] = {
966916ea 1121 {1, "HP ", "ProLiant", PSS},
1122 {1, "ORACLE", "X4-2 ", PPC},
1123 {1, "ORACLE", "X4-2L ", PPC},
1124 {1, "ORACLE", "X4-2B ", PPC},
1125 {1, "ORACLE", "X3-2 ", PPC},
1126 {1, "ORACLE", "X3-2L ", PPC},
1127 {1, "ORACLE", "X3-2B ", PPC},
1128 {1, "ORACLE", "X4470M2 ", PPC},
1129 {1, "ORACLE", "X4270M3 ", PPC},
1130 {1, "ORACLE", "X4270M2 ", PPC},
1131 {1, "ORACLE", "X4170M2 ", PPC},
fbbcdc07
AH
1132 {0, "", ""},
1133};
1134
1135static bool intel_pstate_platform_pwr_mgmt_exists(void)
1136{
1137 struct acpi_table_header hdr;
1138 struct hw_vendor_info *v_info;
2f86dc4c
DB
1139 const struct x86_cpu_id *id;
1140 u64 misc_pwr;
1141
1142 id = x86_match_cpu(intel_pstate_cpu_oob_ids);
1143 if (id) {
1144 rdmsrl(MSR_MISC_PWR_MGMT, misc_pwr);
1145 if ( misc_pwr & (1 << 8))
1146 return true;
1147 }
fbbcdc07 1148
c410833a
SK
1149 if (acpi_disabled ||
1150 ACPI_FAILURE(acpi_get_table_header(ACPI_SIG_FADT, 0, &hdr)))
fbbcdc07
AH
1151 return false;
1152
1153 for (v_info = vendor_info; v_info->valid; v_info++) {
c410833a 1154 if (!strncmp(hdr.oem_id, v_info->oem_id, ACPI_OEM_ID_SIZE) &&
966916ea 1155 !strncmp(hdr.oem_table_id, v_info->oem_table_id,
1156 ACPI_OEM_TABLE_ID_SIZE))
1157 switch (v_info->oem_pwr_table) {
1158 case PSS:
1159 return intel_pstate_no_acpi_pss();
1160 case PPC:
aa4ea34d
EZ
1161 return intel_pstate_has_acpi_ppc() &&
1162 (!force_load);
966916ea 1163 }
fbbcdc07
AH
1164 }
1165
1166 return false;
1167}
1168#else /* CONFIG_ACPI not enabled */
1169static inline bool intel_pstate_platform_pwr_mgmt_exists(void) { return false; }
966916ea 1170static inline bool intel_pstate_has_acpi_ppc(void) { return false; }
fbbcdc07
AH
1171#endif /* CONFIG_ACPI */
1172
93f0822d
DB
1173static int __init intel_pstate_init(void)
1174{
907cc908 1175 int cpu, rc = 0;
93f0822d 1176 const struct x86_cpu_id *id;
016c8150 1177 struct cpu_defaults *cpu_info;
2f86dc4c 1178 struct cpuinfo_x86 *c = &boot_cpu_data;
93f0822d 1179
6be26498
DB
1180 if (no_load)
1181 return -ENODEV;
1182
93f0822d
DB
1183 id = x86_match_cpu(intel_pstate_cpu_ids);
1184 if (!id)
1185 return -ENODEV;
1186
fbbcdc07
AH
1187 /*
1188 * The Intel pstate driver will be ignored if the platform
1189 * firmware has its own power management modes.
1190 */
1191 if (intel_pstate_platform_pwr_mgmt_exists())
1192 return -ENODEV;
1193
016c8150
DB
1194 cpu_info = (struct cpu_defaults *)id->driver_data;
1195
1196 copy_pid_params(&cpu_info->pid_policy);
1197 copy_cpu_funcs(&cpu_info->funcs);
1198
b563b4e3
DB
1199 if (intel_pstate_msrs_not_valid())
1200 return -ENODEV;
1201
93f0822d
DB
1202 pr_info("Intel P-state driver initializing.\n");
1203
b57ffac5 1204 all_cpu_data = vzalloc(sizeof(void *) * num_possible_cpus());
93f0822d
DB
1205 if (!all_cpu_data)
1206 return -ENOMEM;
93f0822d 1207
2f86dc4c
DB
1208 if (cpu_has(c,X86_FEATURE_HWP) && !no_hwp)
1209 intel_pstate_hwp_enable();
1210
93f0822d
DB
1211 rc = cpufreq_register_driver(&intel_pstate_driver);
1212 if (rc)
1213 goto out;
1214
1215 intel_pstate_debug_expose_params();
1216 intel_pstate_sysfs_expose_params();
b69880f9 1217
93f0822d
DB
1218 return rc;
1219out:
907cc908
DB
1220 get_online_cpus();
1221 for_each_online_cpu(cpu) {
1222 if (all_cpu_data[cpu]) {
1223 del_timer_sync(&all_cpu_data[cpu]->timer);
1224 kfree(all_cpu_data[cpu]);
1225 }
1226 }
1227
1228 put_online_cpus();
1229 vfree(all_cpu_data);
93f0822d
DB
1230 return -ENODEV;
1231}
1232device_initcall(intel_pstate_init);
1233
6be26498
DB
1234static int __init intel_pstate_setup(char *str)
1235{
1236 if (!str)
1237 return -EINVAL;
1238
1239 if (!strcmp(str, "disable"))
1240 no_load = 1;
2f86dc4c
DB
1241 if (!strcmp(str, "no_hwp"))
1242 no_hwp = 1;
aa4ea34d
EZ
1243 if (!strcmp(str, "force"))
1244 force_load = 1;
6be26498
DB
1245 return 0;
1246}
1247early_param("intel_pstate", intel_pstate_setup);
1248
93f0822d
DB
1249MODULE_AUTHOR("Dirk Brandewie <dirk.j.brandewie@intel.com>");
1250MODULE_DESCRIPTION("'intel_pstate' - P state driver Intel Core processors");
1251MODULE_LICENSE("GPL");