cpufreq: sti-cpufreq: add stih418 support
[linux-2.6-block.git] / drivers / cpufreq / cpufreq-dt-platdev.c
CommitLineData
d2912cb1 1// SPDX-License-Identifier: GPL-2.0-only
f56aad1d
VK
2/*
3 * Copyright (C) 2016 Linaro.
4 * Viresh Kumar <viresh.kumar@linaro.org>
f56aad1d
VK
5 */
6
7#include <linux/err.h>
8#include <linux/of.h>
edeec420 9#include <linux/of_device.h>
f56aad1d
VK
10#include <linux/platform_device.h>
11
297a6622
VK
12#include "cpufreq-dt.h"
13
edeec420
VK
14/*
15 * Machines for which the cpufreq device is *always* created, mostly used for
16 * platforms using "operating-points" (V1) property.
17 */
18static const struct of_device_id whitelist[] __initconst = {
117d4f59
VK
19 { .compatible = "allwinner,sun4i-a10", },
20 { .compatible = "allwinner,sun5i-a10s", },
21 { .compatible = "allwinner,sun5i-a13", },
22 { .compatible = "allwinner,sun5i-r8", },
23 { .compatible = "allwinner,sun6i-a31", },
24 { .compatible = "allwinner,sun6i-a31s", },
25 { .compatible = "allwinner,sun7i-a20", },
26 { .compatible = "allwinner,sun8i-a23", },
117d4f59
VK
27 { .compatible = "allwinner,sun8i-a83t", },
28 { .compatible = "allwinner,sun8i-h3", },
29
e11b6293
HT
30 { .compatible = "apm,xgene-shadowcat", },
31
650ec6cf
LW
32 { .compatible = "arm,integrator-ap", },
33 { .compatible = "arm,integrator-cp", },
34
a0df7734 35 { .compatible = "hisilicon,hi3660", },
3920be47 36
7ead83f6
VK
37 { .compatible = "fsl,imx27", },
38 { .compatible = "fsl,imx51", },
39 { .compatible = "fsl,imx53", },
7ead83f6 40
a59511d1 41 { .compatible = "marvell,berlin", },
dcd2ea41
RJ
42 { .compatible = "marvell,pxa250", },
43 { .compatible = "marvell,pxa270", },
a59511d1 44
2249c00a
VK
45 { .compatible = "samsung,exynos3250", },
46 { .compatible = "samsung,exynos4210", },
2249c00a
VK
47 { .compatible = "samsung,exynos5250", },
48#ifndef CONFIG_BL_SWITCHER
2249c00a
VK
49 { .compatible = "samsung,exynos5800", },
50#endif
7694ca6e 51
a399dc9f
VK
52 { .compatible = "renesas,emev2", },
53 { .compatible = "renesas,r7s72100", },
54 { .compatible = "renesas,r8a73a4", },
55 { .compatible = "renesas,r8a7740", },
a6d1bfa0 56 { .compatible = "renesas,r8a7742", },
f0da898b 57 { .compatible = "renesas,r8a7743", },
d1e13031 58 { .compatible = "renesas,r8a7744", },
f0da898b 59 { .compatible = "renesas,r8a7745", },
a399dc9f
VK
60 { .compatible = "renesas,r8a7778", },
61 { .compatible = "renesas,r8a7779", },
62 { .compatible = "renesas,r8a7790", },
63 { .compatible = "renesas,r8a7791", },
ffdf8b86 64 { .compatible = "renesas,r8a7792", },
a399dc9f
VK
65 { .compatible = "renesas,r8a7793", },
66 { .compatible = "renesas,r8a7794", },
67 { .compatible = "renesas,sh73a0", },
68
014400c1
FX
69 { .compatible = "rockchip,rk2928", },
70 { .compatible = "rockchip,rk3036", },
71 { .compatible = "rockchip,rk3066a", },
72 { .compatible = "rockchip,rk3066b", },
73 { .compatible = "rockchip,rk3188", },
74 { .compatible = "rockchip,rk3228", },
75 { .compatible = "rockchip,rk3288", },
319af40a 76 { .compatible = "rockchip,rk3328", },
014400c1
FX
77 { .compatible = "rockchip,rk3366", },
78 { .compatible = "rockchip,rk3368", },
9d21d33c
DT
79 { .compatible = "rockchip,rk3399",
80 .data = &(struct cpufreq_dt_platform_data)
81 { .have_governor_per_policy = true, },
82 },
014400c1 83
ff6c349f
LW
84 { .compatible = "st-ericsson,u8500", },
85 { .compatible = "st-ericsson,u8540", },
86 { .compatible = "st-ericsson,u9500", },
87 { .compatible = "st-ericsson,u9540", },
88
7694ca6e 89 { .compatible = "ti,omap2", },
7694ca6e
VK
90 { .compatible = "ti,omap4", },
91 { .compatible = "ti,omap5", },
5e4249c6
VK
92
93 { .compatible = "xlnx,zynq-7000", },
a5685781 94 { .compatible = "xlnx,zynqmp", },
bd37e022
WY
95
96 { }
f56aad1d
VK
97};
98
edeec420
VK
99/*
100 * Machines for which the cpufreq device is *not* created, mostly used for
101 * platforms using "operating-points-v2" property.
102 */
103static const struct of_device_id blacklist[] __initconst = {
f328584f
YL
104 { .compatible = "allwinner,sun50i-h6", },
105
ff76898c
VK
106 { .compatible = "calxeda,highbank", },
107 { .compatible = "calxeda,ecx-2000", },
108
a08e1b6c 109 { .compatible = "fsl,imx7ulp", },
e6abacab 110 { .compatible = "fsl,imx7d", },
4d28ba1d
LC
111 { .compatible = "fsl,imx8mq", },
112 { .compatible = "fsl,imx8mm", },
8ec50350 113 { .compatible = "fsl,imx8mn", },
24f371f7 114 { .compatible = "fsl,imx8mp", },
4d28ba1d 115
ff76898c
VK
116 { .compatible = "marvell,armadaxp", },
117
6066998c
AC
118 { .compatible = "mediatek,mt2701", },
119 { .compatible = "mediatek,mt2712", },
120 { .compatible = "mediatek,mt7622", },
121 { .compatible = "mediatek,mt7623", },
122 { .compatible = "mediatek,mt817x", },
123 { .compatible = "mediatek,mt8173", },
124 { .compatible = "mediatek,mt8176", },
9176b425 125 { .compatible = "mediatek,mt8183", },
6066998c 126
26a7a475
DO
127 { .compatible = "nvidia,tegra20", },
128 { .compatible = "nvidia,tegra30", },
ff76898c 129 { .compatible = "nvidia,tegra124", },
43c36002 130 { .compatible = "nvidia,tegra210", },
ff76898c 131
46e2856b
IL
132 { .compatible = "qcom,apq8096", },
133 { .compatible = "qcom,msm8996", },
248b5f29 134 { .compatible = "qcom,qcs404", },
fb091802 135 { .compatible = "qcom,sc7180", },
49ef1221 136 { .compatible = "qcom,sdm845", },
46e2856b 137
ff76898c
VK
138 { .compatible = "st,stih407", },
139 { .compatible = "st,stih410", },
140
141 { .compatible = "sigma,tango4", },
142
d477bf3a
SM
143 { .compatible = "ti,am33xx", },
144 { .compatible = "ti,am43", },
145 { .compatible = "ti,dra7", },
b7dbe349 146 { .compatible = "ti,omap3", },
d477bf3a 147
a8811ec7
AS
148 { .compatible = "qcom,ipq8064", },
149 { .compatible = "qcom,apq8064", },
150 { .compatible = "qcom,msm8974", },
151 { .compatible = "qcom,msm8960", },
152
edeec420
VK
153 { }
154};
155
156static bool __init cpu0_node_has_opp_v2_prop(void)
157{
158 struct device_node *np = of_cpu_device_node_get(0);
159 bool ret = false;
160
161 if (of_get_property(np, "operating-points-v2", NULL))
162 ret = true;
163
164 of_node_put(np);
165 return ret;
166}
167
f56aad1d
VK
168static int __init cpufreq_dt_platdev_init(void)
169{
170 struct device_node *np = of_find_node_by_path("/");
ca5eda5d 171 const struct of_device_id *match;
edeec420 172 const void *data = NULL;
f56aad1d
VK
173
174 if (!np)
175 return -ENODEV;
176
edeec420
VK
177 match = of_match_node(whitelist, np);
178 if (match) {
179 data = match->data;
180 goto create_pdev;
181 }
182
183 if (cpu0_node_has_opp_v2_prop() && !of_match_node(blacklist, np))
184 goto create_pdev;
185
ca5eda5d 186 of_node_put(np);
edeec420 187 return -ENODEV;
f56aad1d 188
edeec420
VK
189create_pdev:
190 of_node_put(np);
297a6622 191 return PTR_ERR_OR_ZERO(platform_device_register_data(NULL, "cpufreq-dt",
edeec420 192 -1, data,
297a6622 193 sizeof(struct cpufreq_dt_platform_data)));
f56aad1d 194}
57db08f4 195core_initcall(cpufreq_dt_platdev_init);