cpufreq: Rearrange cpufreq_add_dev()
[linux-2.6-block.git] / drivers / cpufreq / acpi-cpufreq.c
CommitLineData
1da177e4 1/*
3a58df35 2 * acpi-cpufreq.c - ACPI Processor P-States Driver
1da177e4
LT
3 *
4 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
5 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
6 * Copyright (C) 2002 - 2004 Dominik Brodowski <linux@brodo.de>
fe27cb35 7 * Copyright (C) 2006 Denis Sadykov <denis.m.sadykov@intel.com>
1da177e4
LT
8 *
9 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
24 *
25 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
26 */
27
1c5864e2
JP
28#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
1da177e4
LT
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
fe27cb35
VP
33#include <linux/smp.h>
34#include <linux/sched.h>
1da177e4 35#include <linux/cpufreq.h>
d395bf12 36#include <linux/compiler.h>
8adcc0c6 37#include <linux/dmi.h>
5a0e3ad6 38#include <linux/slab.h>
1da177e4
LT
39
40#include <linux/acpi.h>
3a58df35
DJ
41#include <linux/io.h>
42#include <linux/delay.h>
43#include <linux/uaccess.h>
44
1da177e4
LT
45#include <acpi/processor.h>
46
dde9f7ba 47#include <asm/msr.h>
fe27cb35
VP
48#include <asm/processor.h>
49#include <asm/cpufeature.h>
fe27cb35 50
1da177e4
LT
51MODULE_AUTHOR("Paul Diefenbaugh, Dominik Brodowski");
52MODULE_DESCRIPTION("ACPI Processor P-States Driver");
53MODULE_LICENSE("GPL");
54
dde9f7ba
VP
55enum {
56 UNDEFINED_CAPABLE = 0,
57 SYSTEM_INTEL_MSR_CAPABLE,
3dc9a633 58 SYSTEM_AMD_MSR_CAPABLE,
dde9f7ba
VP
59 SYSTEM_IO_CAPABLE,
60};
61
62#define INTEL_MSR_RANGE (0xffff)
3dc9a633 63#define AMD_MSR_RANGE (0x7)
dde9f7ba 64
615b7300
AP
65#define MSR_K7_HWCR_CPB_DIS (1ULL << 25)
66
fe27cb35 67struct acpi_cpufreq_data {
64be7eed
VP
68 struct cpufreq_frequency_table *freq_table;
69 unsigned int resume;
70 unsigned int cpu_feature;
8cfcfd39 71 unsigned int acpi_perf_cpu;
f4fd3797 72 cpumask_var_t freqdomain_cpus;
ed757a2c
RW
73 void (*cpu_freq_write)(struct acpi_pct_register *reg, u32 val);
74 u32 (*cpu_freq_read)(struct acpi_pct_register *reg);
1da177e4
LT
75};
76
50109292 77/* acpi_perf_data is a pointer to percpu data. */
3f6c4df7 78static struct acpi_processor_performance __percpu *acpi_perf_data;
1da177e4 79
3427616b
RW
80static inline struct acpi_processor_performance *to_perf_data(struct acpi_cpufreq_data *data)
81{
82 return per_cpu_ptr(acpi_perf_data, data->acpi_perf_cpu);
83}
84
1da177e4
LT
85static struct cpufreq_driver acpi_cpufreq_driver;
86
d395bf12 87static unsigned int acpi_pstate_strict;
615b7300
AP
88static struct msr __percpu *msrs;
89
90static bool boost_state(unsigned int cpu)
91{
92 u32 lo, hi;
93 u64 msr;
94
95 switch (boot_cpu_data.x86_vendor) {
96 case X86_VENDOR_INTEL:
97 rdmsr_on_cpu(cpu, MSR_IA32_MISC_ENABLE, &lo, &hi);
98 msr = lo | ((u64)hi << 32);
99 return !(msr & MSR_IA32_MISC_ENABLE_TURBO_DISABLE);
100 case X86_VENDOR_AMD:
101 rdmsr_on_cpu(cpu, MSR_K7_HWCR, &lo, &hi);
102 msr = lo | ((u64)hi << 32);
103 return !(msr & MSR_K7_HWCR_CPB_DIS);
104 }
105 return false;
106}
107
108static void boost_set_msrs(bool enable, const struct cpumask *cpumask)
109{
110 u32 cpu;
111 u32 msr_addr;
112 u64 msr_mask;
113
114 switch (boot_cpu_data.x86_vendor) {
115 case X86_VENDOR_INTEL:
116 msr_addr = MSR_IA32_MISC_ENABLE;
117 msr_mask = MSR_IA32_MISC_ENABLE_TURBO_DISABLE;
118 break;
119 case X86_VENDOR_AMD:
120 msr_addr = MSR_K7_HWCR;
121 msr_mask = MSR_K7_HWCR_CPB_DIS;
122 break;
123 default:
124 return;
125 }
126
127 rdmsr_on_cpus(cpumask, msr_addr, msrs);
128
129 for_each_cpu(cpu, cpumask) {
130 struct msr *reg = per_cpu_ptr(msrs, cpu);
131 if (enable)
132 reg->q &= ~msr_mask;
133 else
134 reg->q |= msr_mask;
135 }
136
137 wrmsr_on_cpus(cpumask, msr_addr, msrs);
138}
139
17135782 140static int set_boost(int val)
615b7300 141{
615b7300 142 get_online_cpus();
615b7300 143 boost_set_msrs(val, cpu_online_mask);
615b7300 144 put_online_cpus();
615b7300
AP
145 pr_debug("Core Boosting %sabled.\n", val ? "en" : "dis");
146
cfc9c8ed 147 return 0;
615b7300
AP
148}
149
f4fd3797
LT
150static ssize_t show_freqdomain_cpus(struct cpufreq_policy *policy, char *buf)
151{
eb0b3e78 152 struct acpi_cpufreq_data *data = policy->driver_data;
f4fd3797 153
e2530367
SP
154 if (unlikely(!data))
155 return -ENODEV;
156
f4fd3797
LT
157 return cpufreq_show_cpus(data->freqdomain_cpus, buf);
158}
159
160cpufreq_freq_attr_ro(freqdomain_cpus);
161
11269ff5 162#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
17135782
RW
163static ssize_t store_cpb(struct cpufreq_policy *policy, const char *buf,
164 size_t count)
cfc9c8ed
LM
165{
166 int ret;
17135782 167 unsigned int val = 0;
cfc9c8ed 168
7a6c79f2 169 if (!acpi_cpufreq_driver.set_boost)
cfc9c8ed
LM
170 return -EINVAL;
171
17135782
RW
172 ret = kstrtouint(buf, 10, &val);
173 if (ret || val > 1)
cfc9c8ed
LM
174 return -EINVAL;
175
17135782 176 set_boost(val);
cfc9c8ed
LM
177
178 return count;
179}
180
11269ff5
AP
181static ssize_t show_cpb(struct cpufreq_policy *policy, char *buf)
182{
cfc9c8ed 183 return sprintf(buf, "%u\n", acpi_cpufreq_driver.boost_enabled);
11269ff5
AP
184}
185
59027d35 186cpufreq_freq_attr_rw(cpb);
11269ff5
AP
187#endif
188
dde9f7ba
VP
189static int check_est_cpu(unsigned int cpuid)
190{
92cb7612 191 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
dde9f7ba 192
0de51088 193 return cpu_has(cpu, X86_FEATURE_EST);
dde9f7ba
VP
194}
195
3dc9a633
MG
196static int check_amd_hwpstate_cpu(unsigned int cpuid)
197{
198 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
199
200 return cpu_has(cpu, X86_FEATURE_HW_PSTATE);
201}
202
dde9f7ba 203static unsigned extract_io(u32 value, struct acpi_cpufreq_data *data)
fe27cb35 204{
64be7eed
VP
205 struct acpi_processor_performance *perf;
206 int i;
fe27cb35 207
3427616b 208 perf = to_perf_data(data);
fe27cb35 209
3a58df35 210 for (i = 0; i < perf->state_count; i++) {
fe27cb35
VP
211 if (value == perf->states[i].status)
212 return data->freq_table[i].frequency;
213 }
214 return 0;
215}
216
dde9f7ba
VP
217static unsigned extract_msr(u32 msr, struct acpi_cpufreq_data *data)
218{
041526f9 219 struct cpufreq_frequency_table *pos;
a6f6e6e6 220 struct acpi_processor_performance *perf;
dde9f7ba 221
3dc9a633
MG
222 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
223 msr &= AMD_MSR_RANGE;
224 else
225 msr &= INTEL_MSR_RANGE;
226
3427616b 227 perf = to_perf_data(data);
a6f6e6e6 228
041526f9
SK
229 cpufreq_for_each_entry(pos, data->freq_table)
230 if (msr == perf->states[pos->driver_data].status)
231 return pos->frequency;
dde9f7ba
VP
232 return data->freq_table[0].frequency;
233}
234
dde9f7ba
VP
235static unsigned extract_freq(u32 val, struct acpi_cpufreq_data *data)
236{
237 switch (data->cpu_feature) {
64be7eed 238 case SYSTEM_INTEL_MSR_CAPABLE:
3dc9a633 239 case SYSTEM_AMD_MSR_CAPABLE:
dde9f7ba 240 return extract_msr(val, data);
64be7eed 241 case SYSTEM_IO_CAPABLE:
dde9f7ba 242 return extract_io(val, data);
64be7eed 243 default:
dde9f7ba
VP
244 return 0;
245 }
246}
247
ac13b996 248static u32 cpu_freq_read_intel(struct acpi_pct_register *not_used)
ed757a2c
RW
249{
250 u32 val, dummy;
dde9f7ba 251
ed757a2c
RW
252 rdmsr(MSR_IA32_PERF_CTL, val, dummy);
253 return val;
254}
255
ac13b996 256static void cpu_freq_write_intel(struct acpi_pct_register *not_used, u32 val)
ed757a2c
RW
257{
258 u32 lo, hi;
259
260 rdmsr(MSR_IA32_PERF_CTL, lo, hi);
261 lo = (lo & ~INTEL_MSR_RANGE) | (val & INTEL_MSR_RANGE);
262 wrmsr(MSR_IA32_PERF_CTL, lo, hi);
263}
264
ac13b996 265static u32 cpu_freq_read_amd(struct acpi_pct_register *not_used)
ed757a2c
RW
266{
267 u32 val, dummy;
268
269 rdmsr(MSR_AMD_PERF_CTL, val, dummy);
270 return val;
271}
272
ac13b996 273static void cpu_freq_write_amd(struct acpi_pct_register *not_used, u32 val)
ed757a2c
RW
274{
275 wrmsr(MSR_AMD_PERF_CTL, val, 0);
276}
277
ac13b996 278static u32 cpu_freq_read_io(struct acpi_pct_register *reg)
ed757a2c
RW
279{
280 u32 val;
281
282 acpi_os_read_port(reg->address, &val, reg->bit_width);
283 return val;
284}
285
ac13b996 286static void cpu_freq_write_io(struct acpi_pct_register *reg, u32 val)
ed757a2c
RW
287{
288 acpi_os_write_port(reg->address, val, reg->bit_width);
289}
fe27cb35
VP
290
291struct drv_cmd {
ed757a2c 292 struct acpi_pct_register *reg;
fe27cb35 293 u32 val;
ed757a2c
RW
294 union {
295 void (*write)(struct acpi_pct_register *reg, u32 val);
296 u32 (*read)(struct acpi_pct_register *reg);
297 } func;
fe27cb35
VP
298};
299
01599fca
AM
300/* Called via smp_call_function_single(), on the target CPU */
301static void do_drv_read(void *_cmd)
1da177e4 302{
72859081 303 struct drv_cmd *cmd = _cmd;
dde9f7ba 304
ed757a2c 305 cmd->val = cmd->func.read(cmd->reg);
fe27cb35 306}
1da177e4 307
ed757a2c 308static u32 drv_read(struct acpi_cpufreq_data *data, const struct cpumask *mask)
fe27cb35 309{
ed757a2c
RW
310 struct acpi_processor_performance *perf = to_perf_data(data);
311 struct drv_cmd cmd = {
312 .reg = &perf->control_register,
313 .func.read = data->cpu_freq_read,
314 };
315 int err;
dde9f7ba 316
ed757a2c
RW
317 err = smp_call_function_any(mask, do_drv_read, &cmd, 1);
318 WARN_ON_ONCE(err); /* smp_call_function_any() was buggy? */
319 return cmd.val;
fe27cb35 320}
1da177e4 321
ed757a2c
RW
322/* Called via smp_call_function_many(), on the target CPUs */
323static void do_drv_write(void *_cmd)
fe27cb35 324{
ed757a2c 325 struct drv_cmd *cmd = _cmd;
fe27cb35 326
ed757a2c 327 cmd->func.write(cmd->reg, cmd->val);
fe27cb35
VP
328}
329
ed757a2c
RW
330static void drv_write(struct acpi_cpufreq_data *data,
331 const struct cpumask *mask, u32 val)
fe27cb35 332{
ed757a2c
RW
333 struct acpi_processor_performance *perf = to_perf_data(data);
334 struct drv_cmd cmd = {
335 .reg = &perf->control_register,
336 .val = val,
337 .func.write = data->cpu_freq_write,
338 };
ea34f43a
LT
339 int this_cpu;
340
341 this_cpu = get_cpu();
ed757a2c
RW
342 if (cpumask_test_cpu(this_cpu, mask))
343 do_drv_write(&cmd);
344
345 smp_call_function_many(mask, do_drv_write, &cmd, 1);
ea34f43a 346 put_cpu();
fe27cb35 347}
1da177e4 348
ed757a2c 349static u32 get_cur_val(const struct cpumask *mask, struct acpi_cpufreq_data *data)
fe27cb35 350{
ed757a2c 351 u32 val;
1da177e4 352
4d8bb537 353 if (unlikely(cpumask_empty(mask)))
fe27cb35 354 return 0;
1da177e4 355
ed757a2c 356 val = drv_read(data, mask);
1da177e4 357
ed757a2c 358 pr_debug("get_cur_val = %u\n", val);
fe27cb35 359
ed757a2c 360 return val;
fe27cb35 361}
1da177e4 362
fe27cb35
VP
363static unsigned int get_cur_freq_on_cpu(unsigned int cpu)
364{
eb0b3e78
PX
365 struct acpi_cpufreq_data *data;
366 struct cpufreq_policy *policy;
64be7eed 367 unsigned int freq;
e56a727b 368 unsigned int cached_freq;
fe27cb35 369
2d06d8c4 370 pr_debug("get_cur_freq_on_cpu (%d)\n", cpu);
fe27cb35 371
1f0bd44e 372 policy = cpufreq_cpu_get_raw(cpu);
eb0b3e78
PX
373 if (unlikely(!policy))
374 return 0;
375
376 data = policy->driver_data;
3427616b 377 if (unlikely(!data || !data->freq_table))
fe27cb35 378 return 0;
1da177e4 379
3427616b 380 cached_freq = data->freq_table[to_perf_data(data)->state].frequency;
eb0b3e78 381 freq = extract_freq(get_cur_val(cpumask_of(cpu), data), data);
e56a727b
VP
382 if (freq != cached_freq) {
383 /*
384 * The dreaded BIOS frequency change behind our back.
385 * Force set the frequency on next target call.
386 */
387 data->resume = 1;
388 }
389
2d06d8c4 390 pr_debug("cur freq = %u\n", freq);
1da177e4 391
fe27cb35 392 return freq;
1da177e4
LT
393}
394
72859081 395static unsigned int check_freqs(const struct cpumask *mask, unsigned int freq,
64be7eed 396 struct acpi_cpufreq_data *data)
fe27cb35 397{
64be7eed
VP
398 unsigned int cur_freq;
399 unsigned int i;
1da177e4 400
3a58df35 401 for (i = 0; i < 100; i++) {
eb0b3e78 402 cur_freq = extract_freq(get_cur_val(mask, data), data);
fe27cb35
VP
403 if (cur_freq == freq)
404 return 1;
405 udelay(10);
406 }
407 return 0;
408}
409
410static int acpi_cpufreq_target(struct cpufreq_policy *policy,
9c0ebcf7 411 unsigned int index)
1da177e4 412{
eb0b3e78 413 struct acpi_cpufreq_data *data = policy->driver_data;
64be7eed 414 struct acpi_processor_performance *perf;
ed757a2c 415 const struct cpumask *mask;
8edc59d9 416 unsigned int next_perf_state = 0; /* Index into perf table */
64be7eed 417 int result = 0;
fe27cb35 418
3427616b 419 if (unlikely(data == NULL || data->freq_table == NULL)) {
fe27cb35
VP
420 return -ENODEV;
421 }
1da177e4 422
3427616b 423 perf = to_perf_data(data);
9c0ebcf7 424 next_perf_state = data->freq_table[index].driver_data;
7650b281 425 if (perf->state == next_perf_state) {
fe27cb35 426 if (unlikely(data->resume)) {
2d06d8c4 427 pr_debug("Called after resume, resetting to P%d\n",
64be7eed 428 next_perf_state);
fe27cb35
VP
429 data->resume = 0;
430 } else {
2d06d8c4 431 pr_debug("Already at target state (P%d)\n",
64be7eed 432 next_perf_state);
9a909a14 433 return 0;
fe27cb35 434 }
09b4d1ee
VP
435 }
436
ed757a2c
RW
437 /*
438 * The core won't allow CPUs to go away until the governor has been
439 * stopped, so we can rely on the stability of policy->cpus.
440 */
441 mask = policy->shared_type == CPUFREQ_SHARED_TYPE_ANY ?
442 cpumask_of(policy->cpu) : policy->cpus;
09b4d1ee 443
ed757a2c 444 drv_write(data, mask, perf->states[next_perf_state].control);
09b4d1ee 445
fe27cb35 446 if (acpi_pstate_strict) {
ed757a2c 447 if (!check_freqs(mask, data->freq_table[index].frequency,
d4019f0a 448 data)) {
2d06d8c4 449 pr_debug("acpi_cpufreq_target failed (%d)\n",
64be7eed 450 policy->cpu);
4d8bb537 451 result = -EAGAIN;
09b4d1ee
VP
452 }
453 }
454
e15d8309
VK
455 if (!result)
456 perf->state = next_perf_state;
fe27cb35
VP
457
458 return result;
1da177e4
LT
459}
460
b7898fda
RW
461unsigned int acpi_cpufreq_fast_switch(struct cpufreq_policy *policy,
462 unsigned int target_freq)
463{
464 struct acpi_cpufreq_data *data = policy->driver_data;
465 struct acpi_processor_performance *perf;
466 struct cpufreq_frequency_table *entry;
467 unsigned int next_perf_state, next_freq, freq;
468
469 /*
470 * Find the closest frequency above target_freq.
471 *
472 * The table is sorted in the reverse order with respect to the
473 * frequency and all of the entries are valid (see the initialization).
474 */
475 entry = data->freq_table;
476 do {
477 entry++;
478 freq = entry->frequency;
479 } while (freq >= target_freq && freq != CPUFREQ_TABLE_END);
480 entry--;
481 next_freq = entry->frequency;
482 next_perf_state = entry->driver_data;
483
484 perf = to_perf_data(data);
485 if (perf->state == next_perf_state) {
486 if (unlikely(data->resume))
487 data->resume = 0;
488 else
489 return next_freq;
490 }
491
492 data->cpu_freq_write(&perf->control_register,
493 perf->states[next_perf_state].control);
494 perf->state = next_perf_state;
495 return next_freq;
496}
497
1da177e4 498static unsigned long
64be7eed 499acpi_cpufreq_guess_freq(struct acpi_cpufreq_data *data, unsigned int cpu)
1da177e4 500{
3427616b 501 struct acpi_processor_performance *perf;
09b4d1ee 502
3427616b 503 perf = to_perf_data(data);
1da177e4
LT
504 if (cpu_khz) {
505 /* search the closest match to cpu_khz */
506 unsigned int i;
507 unsigned long freq;
09b4d1ee 508 unsigned long freqn = perf->states[0].core_frequency * 1000;
1da177e4 509
3a58df35 510 for (i = 0; i < (perf->state_count-1); i++) {
1da177e4 511 freq = freqn;
95dd7227 512 freqn = perf->states[i+1].core_frequency * 1000;
1da177e4 513 if ((2 * cpu_khz) > (freqn + freq)) {
09b4d1ee 514 perf->state = i;
64be7eed 515 return freq;
1da177e4
LT
516 }
517 }
95dd7227 518 perf->state = perf->state_count-1;
64be7eed 519 return freqn;
09b4d1ee 520 } else {
1da177e4 521 /* assume CPU is at P0... */
09b4d1ee
VP
522 perf->state = 0;
523 return perf->states[0].core_frequency * 1000;
524 }
1da177e4
LT
525}
526
2fdf66b4
RR
527static void free_acpi_perf_data(void)
528{
529 unsigned int i;
530
531 /* Freeing a NULL pointer is OK, and alloc_percpu zeroes. */
532 for_each_possible_cpu(i)
533 free_cpumask_var(per_cpu_ptr(acpi_perf_data, i)
534 ->shared_cpu_map);
535 free_percpu(acpi_perf_data);
536}
537
615b7300
AP
538static int boost_notify(struct notifier_block *nb, unsigned long action,
539 void *hcpu)
540{
541 unsigned cpu = (long)hcpu;
542 const struct cpumask *cpumask;
543
544 cpumask = get_cpu_mask(cpu);
545
546 /*
547 * Clear the boost-disable bit on the CPU_DOWN path so that
548 * this cpu cannot block the remaining ones from boosting. On
549 * the CPU_UP path we simply keep the boost-disable flag in
550 * sync with the current global state.
551 */
552
553 switch (action) {
ed72662a
RC
554 case CPU_DOWN_FAILED:
555 case CPU_DOWN_FAILED_FROZEN:
556 case CPU_ONLINE:
557 case CPU_ONLINE_FROZEN:
cfc9c8ed 558 boost_set_msrs(acpi_cpufreq_driver.boost_enabled, cpumask);
615b7300
AP
559 break;
560
561 case CPU_DOWN_PREPARE:
562 case CPU_DOWN_PREPARE_FROZEN:
563 boost_set_msrs(1, cpumask);
564 break;
565
566 default:
567 break;
568 }
569
570 return NOTIFY_OK;
571}
572
573
574static struct notifier_block boost_nb = {
575 .notifier_call = boost_notify,
576};
577
09b4d1ee
VP
578/*
579 * acpi_cpufreq_early_init - initialize ACPI P-States library
580 *
581 * Initialize the ACPI P-States library (drivers/acpi/processor_perflib.c)
582 * in order to determine correct frequency and voltage pairings. We can
583 * do _PDC and _PSD and find out the processor dependency for the
584 * actual init that will happen later...
585 */
50109292 586static int __init acpi_cpufreq_early_init(void)
09b4d1ee 587{
2fdf66b4 588 unsigned int i;
2d06d8c4 589 pr_debug("acpi_cpufreq_early_init\n");
09b4d1ee 590
50109292
FY
591 acpi_perf_data = alloc_percpu(struct acpi_processor_performance);
592 if (!acpi_perf_data) {
2d06d8c4 593 pr_debug("Memory allocation error for acpi_perf_data.\n");
50109292 594 return -ENOMEM;
09b4d1ee 595 }
2fdf66b4 596 for_each_possible_cpu(i) {
eaa95840 597 if (!zalloc_cpumask_var_node(
80855f73
MT
598 &per_cpu_ptr(acpi_perf_data, i)->shared_cpu_map,
599 GFP_KERNEL, cpu_to_node(i))) {
2fdf66b4
RR
600
601 /* Freeing a NULL pointer is OK: alloc_percpu zeroes. */
602 free_acpi_perf_data();
603 return -ENOMEM;
604 }
605 }
09b4d1ee
VP
606
607 /* Do initialization in ACPI core */
fe27cb35
VP
608 acpi_processor_preregister_performance(acpi_perf_data);
609 return 0;
09b4d1ee
VP
610}
611
95625b8f 612#ifdef CONFIG_SMP
8adcc0c6
VP
613/*
614 * Some BIOSes do SW_ANY coordination internally, either set it up in hw
615 * or do it in BIOS firmware and won't inform about it to OS. If not
616 * detected, this has a side effect of making CPU run at a different speed
617 * than OS intended it to run at. Detect it and handle it cleanly.
618 */
619static int bios_with_sw_any_bug;
620
1855256c 621static int sw_any_bug_found(const struct dmi_system_id *d)
8adcc0c6
VP
622{
623 bios_with_sw_any_bug = 1;
624 return 0;
625}
626
1855256c 627static const struct dmi_system_id sw_any_bug_dmi_table[] = {
8adcc0c6
VP
628 {
629 .callback = sw_any_bug_found,
630 .ident = "Supermicro Server X6DLP",
631 .matches = {
632 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
633 DMI_MATCH(DMI_BIOS_VERSION, "080010"),
634 DMI_MATCH(DMI_PRODUCT_NAME, "X6DLP"),
635 },
636 },
637 { }
638};
1a8e42fa
PB
639
640static int acpi_cpufreq_blacklist(struct cpuinfo_x86 *c)
641{
293afe44
JV
642 /* Intel Xeon Processor 7100 Series Specification Update
643 * http://www.intel.com/Assets/PDF/specupdate/314554.pdf
1a8e42fa
PB
644 * AL30: A Machine Check Exception (MCE) Occurring during an
645 * Enhanced Intel SpeedStep Technology Ratio Change May Cause
293afe44 646 * Both Processor Cores to Lock Up. */
1a8e42fa
PB
647 if (c->x86_vendor == X86_VENDOR_INTEL) {
648 if ((c->x86 == 15) &&
649 (c->x86_model == 6) &&
293afe44 650 (c->x86_mask == 8)) {
1c5864e2 651 pr_info("Intel(R) Xeon(R) 7100 Errata AL30, processors may lock up on frequency changes: disabling acpi-cpufreq\n");
1a8e42fa 652 return -ENODEV;
293afe44 653 }
1a8e42fa
PB
654 }
655 return 0;
656}
95625b8f 657#endif
8adcc0c6 658
64be7eed 659static int acpi_cpufreq_cpu_init(struct cpufreq_policy *policy)
1da177e4 660{
64be7eed
VP
661 unsigned int i;
662 unsigned int valid_states = 0;
663 unsigned int cpu = policy->cpu;
664 struct acpi_cpufreq_data *data;
64be7eed 665 unsigned int result = 0;
92cb7612 666 struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
64be7eed 667 struct acpi_processor_performance *perf;
293afe44
JV
668#ifdef CONFIG_SMP
669 static int blacklisted;
670#endif
1da177e4 671
2d06d8c4 672 pr_debug("acpi_cpufreq_cpu_init\n");
1da177e4 673
1a8e42fa 674#ifdef CONFIG_SMP
293afe44
JV
675 if (blacklisted)
676 return blacklisted;
677 blacklisted = acpi_cpufreq_blacklist(c);
678 if (blacklisted)
679 return blacklisted;
1a8e42fa
PB
680#endif
681
d5b73cd8 682 data = kzalloc(sizeof(*data), GFP_KERNEL);
1da177e4 683 if (!data)
64be7eed 684 return -ENOMEM;
1da177e4 685
f4fd3797
LT
686 if (!zalloc_cpumask_var(&data->freqdomain_cpus, GFP_KERNEL)) {
687 result = -ENOMEM;
688 goto err_free;
689 }
690
3427616b 691 perf = per_cpu_ptr(acpi_perf_data, cpu);
8cfcfd39 692 data->acpi_perf_cpu = cpu;
eb0b3e78 693 policy->driver_data = data;
1da177e4 694
95dd7227 695 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC))
fe27cb35 696 acpi_cpufreq_driver.flags |= CPUFREQ_CONST_LOOPS;
1da177e4 697
3427616b 698 result = acpi_processor_register_performance(perf, cpu);
1da177e4 699 if (result)
f4fd3797 700 goto err_free_mask;
1da177e4 701
09b4d1ee 702 policy->shared_type = perf->shared_type;
95dd7227 703
46f18e3a 704 /*
95dd7227 705 * Will let policy->cpus know about dependency only when software
46f18e3a
VP
706 * coordination is required.
707 */
708 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ALL ||
8adcc0c6 709 policy->shared_type == CPUFREQ_SHARED_TYPE_ANY) {
835481d9 710 cpumask_copy(policy->cpus, perf->shared_cpu_map);
8adcc0c6 711 }
f4fd3797 712 cpumask_copy(data->freqdomain_cpus, perf->shared_cpu_map);
8adcc0c6
VP
713
714#ifdef CONFIG_SMP
715 dmi_check_system(sw_any_bug_dmi_table);
2624f90c 716 if (bios_with_sw_any_bug && !policy_is_shared(policy)) {
8adcc0c6 717 policy->shared_type = CPUFREQ_SHARED_TYPE_ALL;
3280c3c8 718 cpumask_copy(policy->cpus, topology_core_cpumask(cpu));
8adcc0c6 719 }
acd31624
AP
720
721 if (check_amd_hwpstate_cpu(cpu) && !acpi_pstate_strict) {
722 cpumask_clear(policy->cpus);
723 cpumask_set_cpu(cpu, policy->cpus);
3280c3c8
BG
724 cpumask_copy(data->freqdomain_cpus,
725 topology_sibling_cpumask(cpu));
acd31624 726 policy->shared_type = CPUFREQ_SHARED_TYPE_HW;
1c5864e2 727 pr_info_once("overriding BIOS provided _PSD data\n");
acd31624 728 }
8adcc0c6 729#endif
09b4d1ee 730
1da177e4 731 /* capability check */
09b4d1ee 732 if (perf->state_count <= 1) {
2d06d8c4 733 pr_debug("No P-States\n");
1da177e4
LT
734 result = -ENODEV;
735 goto err_unreg;
736 }
09b4d1ee 737
fe27cb35
VP
738 if (perf->control_register.space_id != perf->status_register.space_id) {
739 result = -ENODEV;
740 goto err_unreg;
741 }
742
743 switch (perf->control_register.space_id) {
64be7eed 744 case ACPI_ADR_SPACE_SYSTEM_IO:
c40a4518
MG
745 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
746 boot_cpu_data.x86 == 0xf) {
747 pr_debug("AMD K8 systems must use native drivers.\n");
748 result = -ENODEV;
749 goto err_unreg;
750 }
2d06d8c4 751 pr_debug("SYSTEM IO addr space\n");
dde9f7ba 752 data->cpu_feature = SYSTEM_IO_CAPABLE;
ed757a2c
RW
753 data->cpu_freq_read = cpu_freq_read_io;
754 data->cpu_freq_write = cpu_freq_write_io;
dde9f7ba 755 break;
64be7eed 756 case ACPI_ADR_SPACE_FIXED_HARDWARE:
2d06d8c4 757 pr_debug("HARDWARE addr space\n");
3dc9a633
MG
758 if (check_est_cpu(cpu)) {
759 data->cpu_feature = SYSTEM_INTEL_MSR_CAPABLE;
ed757a2c
RW
760 data->cpu_freq_read = cpu_freq_read_intel;
761 data->cpu_freq_write = cpu_freq_write_intel;
3dc9a633 762 break;
dde9f7ba 763 }
3dc9a633
MG
764 if (check_amd_hwpstate_cpu(cpu)) {
765 data->cpu_feature = SYSTEM_AMD_MSR_CAPABLE;
ed757a2c
RW
766 data->cpu_freq_read = cpu_freq_read_amd;
767 data->cpu_freq_write = cpu_freq_write_amd;
3dc9a633
MG
768 break;
769 }
770 result = -ENODEV;
771 goto err_unreg;
64be7eed 772 default:
2d06d8c4 773 pr_debug("Unknown addr space %d\n",
64be7eed 774 (u32) (perf->control_register.space_id));
1da177e4
LT
775 result = -ENODEV;
776 goto err_unreg;
777 }
778
71508a1f 779 data->freq_table = kzalloc(sizeof(*data->freq_table) *
95dd7227 780 (perf->state_count+1), GFP_KERNEL);
1da177e4
LT
781 if (!data->freq_table) {
782 result = -ENOMEM;
783 goto err_unreg;
784 }
785
786 /* detect transition latency */
787 policy->cpuinfo.transition_latency = 0;
3a58df35 788 for (i = 0; i < perf->state_count; i++) {
64be7eed
VP
789 if ((perf->states[i].transition_latency * 1000) >
790 policy->cpuinfo.transition_latency)
791 policy->cpuinfo.transition_latency =
792 perf->states[i].transition_latency * 1000;
1da177e4 793 }
1da177e4 794
a59d1637
PV
795 /* Check for high latency (>20uS) from buggy BIOSes, like on T42 */
796 if (perf->control_register.space_id == ACPI_ADR_SPACE_FIXED_HARDWARE &&
797 policy->cpuinfo.transition_latency > 20 * 1000) {
a59d1637 798 policy->cpuinfo.transition_latency = 20 * 1000;
b49c22a6 799 pr_info_once("P-state transition latency capped at 20 uS\n");
a59d1637
PV
800 }
801
1da177e4 802 /* table init */
3a58df35
DJ
803 for (i = 0; i < perf->state_count; i++) {
804 if (i > 0 && perf->states[i].core_frequency >=
3cdf552b 805 data->freq_table[valid_states-1].frequency / 1000)
fe27cb35
VP
806 continue;
807
50701588 808 data->freq_table[valid_states].driver_data = i;
fe27cb35 809 data->freq_table[valid_states].frequency =
64be7eed 810 perf->states[i].core_frequency * 1000;
fe27cb35 811 valid_states++;
1da177e4 812 }
3d4a7ef3 813 data->freq_table[valid_states].frequency = CPUFREQ_TABLE_END;
8edc59d9 814 perf->state = 0;
1da177e4 815
776b57be 816 result = cpufreq_table_validate_and_show(policy, data->freq_table);
95dd7227 817 if (result)
1da177e4 818 goto err_freqfree;
1da177e4 819
d876dfbb 820 if (perf->states[0].core_frequency * 1000 != policy->cpuinfo.max_freq)
b49c22a6 821 pr_warn(FW_WARN "P-state 0 is not max freq\n");
d876dfbb 822
a507ac4b 823 switch (perf->control_register.space_id) {
64be7eed 824 case ACPI_ADR_SPACE_SYSTEM_IO:
1bab64d5
VK
825 /*
826 * The core will not set policy->cur, because
827 * cpufreq_driver->get is NULL, so we need to set it here.
828 * However, we have to guess it, because the current speed is
829 * unknown and not detectable via IO ports.
830 */
dde9f7ba
VP
831 policy->cur = acpi_cpufreq_guess_freq(data, policy->cpu);
832 break;
64be7eed 833 case ACPI_ADR_SPACE_FIXED_HARDWARE:
7650b281 834 acpi_cpufreq_driver.get = get_cur_freq_on_cpu;
dde9f7ba 835 break;
64be7eed 836 default:
dde9f7ba
VP
837 break;
838 }
839
1da177e4
LT
840 /* notify BIOS that we exist */
841 acpi_processor_notify_smm(THIS_MODULE);
842
2d06d8c4 843 pr_debug("CPU%u - ACPI performance management activated.\n", cpu);
09b4d1ee 844 for (i = 0; i < perf->state_count; i++)
2d06d8c4 845 pr_debug(" %cP%d: %d MHz, %d mW, %d uS\n",
64be7eed 846 (i == perf->state ? '*' : ' '), i,
09b4d1ee
VP
847 (u32) perf->states[i].core_frequency,
848 (u32) perf->states[i].power,
849 (u32) perf->states[i].transition_latency);
1da177e4 850
4b31e774
DB
851 /*
852 * the first call to ->target() should result in us actually
853 * writing something to the appropriate registers.
854 */
855 data->resume = 1;
64be7eed 856
b7898fda
RW
857 policy->fast_switch_possible = !acpi_pstate_strict &&
858 !(policy_is_shared(policy) && policy->shared_type != CPUFREQ_SHARED_TYPE_ANY);
859
fe27cb35 860 return result;
1da177e4 861
95dd7227 862err_freqfree:
1da177e4 863 kfree(data->freq_table);
95dd7227 864err_unreg:
b2f8dc4c 865 acpi_processor_unregister_performance(cpu);
f4fd3797
LT
866err_free_mask:
867 free_cpumask_var(data->freqdomain_cpus);
95dd7227 868err_free:
1da177e4 869 kfree(data);
eb0b3e78 870 policy->driver_data = NULL;
1da177e4 871
64be7eed 872 return result;
1da177e4
LT
873}
874
64be7eed 875static int acpi_cpufreq_cpu_exit(struct cpufreq_policy *policy)
1da177e4 876{
eb0b3e78 877 struct acpi_cpufreq_data *data = policy->driver_data;
1da177e4 878
2d06d8c4 879 pr_debug("acpi_cpufreq_cpu_exit\n");
1da177e4
LT
880
881 if (data) {
b7898fda 882 policy->fast_switch_possible = false;
eb0b3e78 883 policy->driver_data = NULL;
b2f8dc4c 884 acpi_processor_unregister_performance(data->acpi_perf_cpu);
f4fd3797 885 free_cpumask_var(data->freqdomain_cpus);
dab5fff1 886 kfree(data->freq_table);
1da177e4
LT
887 kfree(data);
888 }
889
64be7eed 890 return 0;
1da177e4
LT
891}
892
64be7eed 893static int acpi_cpufreq_resume(struct cpufreq_policy *policy)
1da177e4 894{
eb0b3e78 895 struct acpi_cpufreq_data *data = policy->driver_data;
1da177e4 896
2d06d8c4 897 pr_debug("acpi_cpufreq_resume\n");
1da177e4
LT
898
899 data->resume = 1;
900
64be7eed 901 return 0;
1da177e4
LT
902}
903
64be7eed 904static struct freq_attr *acpi_cpufreq_attr[] = {
1da177e4 905 &cpufreq_freq_attr_scaling_available_freqs,
f4fd3797 906 &freqdomain_cpus,
f56c50e3
RW
907#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
908 &cpb,
909#endif
1da177e4
LT
910 NULL,
911};
912
913static struct cpufreq_driver acpi_cpufreq_driver = {
db9be219 914 .verify = cpufreq_generic_frequency_table_verify,
9c0ebcf7 915 .target_index = acpi_cpufreq_target,
b7898fda 916 .fast_switch = acpi_cpufreq_fast_switch,
e2f74f35
TR
917 .bios_limit = acpi_processor_get_bios_limit,
918 .init = acpi_cpufreq_cpu_init,
919 .exit = acpi_cpufreq_cpu_exit,
920 .resume = acpi_cpufreq_resume,
921 .name = "acpi-cpufreq",
e2f74f35 922 .attr = acpi_cpufreq_attr,
1da177e4
LT
923};
924
615b7300
AP
925static void __init acpi_cpufreq_boost_init(void)
926{
927 if (boot_cpu_has(X86_FEATURE_CPB) || boot_cpu_has(X86_FEATURE_IDA)) {
928 msrs = msrs_alloc();
929
930 if (!msrs)
931 return;
932
7a6c79f2 933 acpi_cpufreq_driver.set_boost = set_boost;
cfc9c8ed 934 acpi_cpufreq_driver.boost_enabled = boost_state(0);
0197fbd2
SB
935
936 cpu_notifier_register_begin();
615b7300
AP
937
938 /* Force all MSRs to the same value */
cfc9c8ed
LM
939 boost_set_msrs(acpi_cpufreq_driver.boost_enabled,
940 cpu_online_mask);
615b7300 941
0197fbd2 942 __register_cpu_notifier(&boost_nb);
615b7300 943
0197fbd2 944 cpu_notifier_register_done();
cfc9c8ed 945 }
615b7300
AP
946}
947
eb8c68ef 948static void acpi_cpufreq_boost_exit(void)
615b7300 949{
615b7300
AP
950 if (msrs) {
951 unregister_cpu_notifier(&boost_nb);
952
953 msrs_free(msrs);
954 msrs = NULL;
955 }
956}
957
64be7eed 958static int __init acpi_cpufreq_init(void)
1da177e4 959{
50109292
FY
960 int ret;
961
75c07581
RW
962 if (acpi_disabled)
963 return -ENODEV;
964
8a61e12e
YL
965 /* don't keep reloading if cpufreq_driver exists */
966 if (cpufreq_get_current_driver())
75c07581 967 return -EEXIST;
ee297533 968
2d06d8c4 969 pr_debug("acpi_cpufreq_init\n");
1da177e4 970
50109292
FY
971 ret = acpi_cpufreq_early_init();
972 if (ret)
973 return ret;
09b4d1ee 974
11269ff5
AP
975#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
976 /* this is a sysfs file with a strange name and an even stranger
977 * semantic - per CPU instantiation, but system global effect.
978 * Lets enable it only on AMD CPUs for compatibility reasons and
979 * only if configured. This is considered legacy code, which
980 * will probably be removed at some point in the future.
981 */
f56c50e3
RW
982 if (!check_amd_hwpstate_cpu(0)) {
983 struct freq_attr **attr;
11269ff5 984
f56c50e3 985 pr_debug("CPB unsupported, do not expose it\n");
11269ff5 986
f56c50e3
RW
987 for (attr = acpi_cpufreq_attr; *attr; attr++)
988 if (*attr == &cpb) {
989 *attr = NULL;
990 break;
991 }
11269ff5
AP
992 }
993#endif
cfc9c8ed 994 acpi_cpufreq_boost_init();
11269ff5 995
847aef6f 996 ret = cpufreq_register_driver(&acpi_cpufreq_driver);
eb8c68ef 997 if (ret) {
2fdf66b4 998 free_acpi_perf_data();
eb8c68ef
KRW
999 acpi_cpufreq_boost_exit();
1000 }
847aef6f 1001 return ret;
1da177e4
LT
1002}
1003
64be7eed 1004static void __exit acpi_cpufreq_exit(void)
1da177e4 1005{
2d06d8c4 1006 pr_debug("acpi_cpufreq_exit\n");
1da177e4 1007
615b7300
AP
1008 acpi_cpufreq_boost_exit();
1009
1da177e4
LT
1010 cpufreq_unregister_driver(&acpi_cpufreq_driver);
1011
50f4ddd4 1012 free_acpi_perf_data();
1da177e4
LT
1013}
1014
d395bf12 1015module_param(acpi_pstate_strict, uint, 0644);
64be7eed 1016MODULE_PARM_DESC(acpi_pstate_strict,
95dd7227
DJ
1017 "value 0 or non-zero. non-zero -> strict ACPI checks are "
1018 "performed during frequency changes.");
1da177e4
LT
1019
1020late_initcall(acpi_cpufreq_init);
1021module_exit(acpi_cpufreq_exit);
1022
efa17194
MG
1023static const struct x86_cpu_id acpi_cpufreq_ids[] = {
1024 X86_FEATURE_MATCH(X86_FEATURE_ACPI),
1025 X86_FEATURE_MATCH(X86_FEATURE_HW_PSTATE),
1026 {}
1027};
1028MODULE_DEVICE_TABLE(x86cpu, acpi_cpufreq_ids);
1029
c655affb
RW
1030static const struct acpi_device_id processor_device_ids[] = {
1031 {ACPI_PROCESSOR_OBJECT_HID, },
1032 {ACPI_PROCESSOR_DEVICE_HID, },
1033 {},
1034};
1035MODULE_DEVICE_TABLE(acpi, processor_device_ids);
1036
1da177e4 1037MODULE_ALIAS("acpi");