clk: ti: remove usage of CLK_IS_BASIC
[linux-2.6-block.git] / drivers / clk / ti / divider.c
CommitLineData
b4761198
TK
1/*
2 * TI Divider Clock
3 *
4 * Copyright (C) 2013 Texas Instruments, Inc.
5 *
6 * Tero Kristo <t-kristo@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#include <linux/clk-provider.h>
19#include <linux/slab.h>
20#include <linux/err.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
23#include <linux/clk/ti.h>
d96f774b 24#include "clock.h"
b4761198
TK
25
26#undef pr_fmt
27#define pr_fmt(fmt) "%s: " fmt, __func__
28
b4761198
TK
29#define div_mask(d) ((1 << ((d)->width)) - 1)
30
31static unsigned int _get_table_maxdiv(const struct clk_div_table *table)
32{
33 unsigned int maxdiv = 0;
34 const struct clk_div_table *clkt;
35
36 for (clkt = table; clkt->div; clkt++)
37 if (clkt->div > maxdiv)
38 maxdiv = clkt->div;
39 return maxdiv;
40}
41
6dbde947 42static unsigned int _get_maxdiv(struct clk_omap_divider *divider)
b4761198
TK
43{
44 if (divider->flags & CLK_DIVIDER_ONE_BASED)
45 return div_mask(divider);
46 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
47 return 1 << div_mask(divider);
48 if (divider->table)
49 return _get_table_maxdiv(divider->table);
50 return div_mask(divider) + 1;
51}
52
53static unsigned int _get_table_div(const struct clk_div_table *table,
54 unsigned int val)
55{
56 const struct clk_div_table *clkt;
57
58 for (clkt = table; clkt->div; clkt++)
59 if (clkt->val == val)
60 return clkt->div;
61 return 0;
62}
63
6dbde947 64static unsigned int _get_div(struct clk_omap_divider *divider, unsigned int val)
b4761198
TK
65{
66 if (divider->flags & CLK_DIVIDER_ONE_BASED)
67 return val;
68 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
69 return 1 << val;
70 if (divider->table)
71 return _get_table_div(divider->table, val);
72 return val + 1;
73}
74
75static unsigned int _get_table_val(const struct clk_div_table *table,
76 unsigned int div)
77{
78 const struct clk_div_table *clkt;
79
80 for (clkt = table; clkt->div; clkt++)
81 if (clkt->div == div)
82 return clkt->val;
83 return 0;
84}
85
6dbde947 86static unsigned int _get_val(struct clk_omap_divider *divider, u8 div)
b4761198
TK
87{
88 if (divider->flags & CLK_DIVIDER_ONE_BASED)
89 return div;
90 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
91 return __ffs(div);
92 if (divider->table)
93 return _get_table_val(divider->table, div);
94 return div - 1;
95}
96
97static unsigned long ti_clk_divider_recalc_rate(struct clk_hw *hw,
98 unsigned long parent_rate)
99{
6dbde947 100 struct clk_omap_divider *divider = to_clk_omap_divider(hw);
b4761198
TK
101 unsigned int div, val;
102
6c0afb50 103 val = ti_clk_ll_ops->clk_readl(&divider->reg) >> divider->shift;
b4761198
TK
104 val &= div_mask(divider);
105
106 div = _get_div(divider, val);
107 if (!div) {
108 WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO),
109 "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
a53ad8ef 110 clk_hw_get_name(hw));
b4761198
TK
111 return parent_rate;
112 }
113
7e50e7e1 114 return DIV_ROUND_UP(parent_rate, div);
b4761198
TK
115}
116
117/*
118 * The reverse of DIV_ROUND_UP: The maximum number which
119 * divided by m is r
120 */
121#define MULT_ROUND_UP(r, m) ((r) * (m) + (m) - 1)
122
123static bool _is_valid_table_div(const struct clk_div_table *table,
124 unsigned int div)
125{
126 const struct clk_div_table *clkt;
127
128 for (clkt = table; clkt->div; clkt++)
129 if (clkt->div == div)
130 return true;
131 return false;
132}
133
6dbde947 134static bool _is_valid_div(struct clk_omap_divider *divider, unsigned int div)
b4761198
TK
135{
136 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
137 return is_power_of_2(div);
138 if (divider->table)
139 return _is_valid_table_div(divider->table, div);
140 return true;
141}
142
ced30683
K
143static int _div_round_up(const struct clk_div_table *table,
144 unsigned long parent_rate, unsigned long rate)
145{
146 const struct clk_div_table *clkt;
147 int up = INT_MAX;
148 int div = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
149
150 for (clkt = table; clkt->div; clkt++) {
151 if (clkt->div == div)
152 return clkt->div;
153 else if (clkt->div < div)
154 continue;
155
156 if ((clkt->div - div) < (up - div))
157 up = clkt->div;
158 }
159
160 return up;
161}
162
163static int _div_round(const struct clk_div_table *table,
164 unsigned long parent_rate, unsigned long rate)
165{
166 if (!table)
167 return DIV_ROUND_UP(parent_rate, rate);
168
169 return _div_round_up(table, parent_rate, rate);
170}
171
b4761198
TK
172static int ti_clk_divider_bestdiv(struct clk_hw *hw, unsigned long rate,
173 unsigned long *best_parent_rate)
174{
6dbde947 175 struct clk_omap_divider *divider = to_clk_omap_divider(hw);
b4761198
TK
176 int i, bestdiv = 0;
177 unsigned long parent_rate, best = 0, now, maxdiv;
178 unsigned long parent_rate_saved = *best_parent_rate;
179
180 if (!rate)
181 rate = 1;
182
183 maxdiv = _get_maxdiv(divider);
184
98d8a60e 185 if (!(clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) {
b4761198 186 parent_rate = *best_parent_rate;
ced30683 187 bestdiv = _div_round(divider->table, parent_rate, rate);
b4761198
TK
188 bestdiv = bestdiv == 0 ? 1 : bestdiv;
189 bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
190 return bestdiv;
191 }
192
193 /*
194 * The maximum divider we can use without overflowing
195 * unsigned long in rate * i below
196 */
197 maxdiv = min(ULONG_MAX / rate, maxdiv);
198
199 for (i = 1; i <= maxdiv; i++) {
200 if (!_is_valid_div(divider, i))
201 continue;
202 if (rate * i == parent_rate_saved) {
203 /*
204 * It's the most ideal case if the requested rate can be
205 * divided from parent clock without needing to change
206 * parent rate, so return the divider immediately.
207 */
208 *best_parent_rate = parent_rate_saved;
209 return i;
210 }
a53ad8ef 211 parent_rate = clk_hw_round_rate(clk_hw_get_parent(hw),
b4761198 212 MULT_ROUND_UP(rate, i));
7e50e7e1 213 now = DIV_ROUND_UP(parent_rate, i);
b4761198
TK
214 if (now <= rate && now > best) {
215 bestdiv = i;
216 best = now;
217 *best_parent_rate = parent_rate;
218 }
219 }
220
221 if (!bestdiv) {
222 bestdiv = _get_maxdiv(divider);
223 *best_parent_rate =
a53ad8ef 224 clk_hw_round_rate(clk_hw_get_parent(hw), 1);
b4761198
TK
225 }
226
227 return bestdiv;
228}
229
230static long ti_clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
231 unsigned long *prate)
232{
233 int div;
234 div = ti_clk_divider_bestdiv(hw, rate, prate);
235
7e50e7e1 236 return DIV_ROUND_UP(*prate, div);
b4761198
TK
237}
238
239static int ti_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
240 unsigned long parent_rate)
241{
6dbde947 242 struct clk_omap_divider *divider;
b4761198 243 unsigned int div, value;
b4761198
TK
244 u32 val;
245
2f103251
NM
246 if (!hw || !rate)
247 return -EINVAL;
248
6dbde947 249 divider = to_clk_omap_divider(hw);
2f103251 250
7e50e7e1 251 div = DIV_ROUND_UP(parent_rate, rate);
b4761198
TK
252 value = _get_val(divider, div);
253
254 if (value > div_mask(divider))
255 value = div_mask(divider);
256
b4761198
TK
257 if (divider->flags & CLK_DIVIDER_HIWORD_MASK) {
258 val = div_mask(divider) << (divider->shift + 16);
259 } else {
6c0afb50 260 val = ti_clk_ll_ops->clk_readl(&divider->reg);
b4761198
TK
261 val &= ~(div_mask(divider) << divider->shift);
262 }
263 val |= value << divider->shift;
6c0afb50 264 ti_clk_ll_ops->clk_writel(val, &divider->reg);
b4761198 265
b44a0300
TK
266 ti_clk_latch(&divider->reg, divider->latch);
267
b4761198
TK
268 return 0;
269}
270
d6e7bbc1
RD
271/**
272 * clk_divider_save_context - Save the divider value
273 * @hw: pointer struct clk_hw
274 *
275 * Save the divider value
276 */
277static int clk_divider_save_context(struct clk_hw *hw)
278{
279 struct clk_omap_divider *divider = to_clk_omap_divider(hw);
280 u32 val;
281
282 val = ti_clk_ll_ops->clk_readl(&divider->reg) >> divider->shift;
283 divider->context = val & div_mask(divider);
284
285 return 0;
286}
287
288/**
289 * clk_divider_restore_context - restore the saved the divider value
290 * @hw: pointer struct clk_hw
291 *
292 * Restore the saved the divider value
293 */
294static void clk_divider_restore_context(struct clk_hw *hw)
295{
296 struct clk_omap_divider *divider = to_clk_omap_divider(hw);
297 u32 val;
298
299 val = ti_clk_ll_ops->clk_readl(&divider->reg);
300 val &= ~(div_mask(divider) << divider->shift);
301 val |= divider->context << divider->shift;
302 ti_clk_ll_ops->clk_writel(val, &divider->reg);
303}
304
b4761198
TK
305const struct clk_ops ti_clk_divider_ops = {
306 .recalc_rate = ti_clk_divider_recalc_rate,
307 .round_rate = ti_clk_divider_round_rate,
308 .set_rate = ti_clk_divider_set_rate,
d6e7bbc1
RD
309 .save_context = clk_divider_save_context,
310 .restore_context = clk_divider_restore_context,
b4761198
TK
311};
312
313static struct clk *_register_divider(struct device *dev, const char *name,
314 const char *parent_name,
6c0afb50
TK
315 unsigned long flags,
316 struct clk_omap_reg *reg,
b44a0300
TK
317 u8 shift, u8 width, s8 latch,
318 u8 clk_divider_flags,
167af5ef 319 const struct clk_div_table *table)
b4761198 320{
6dbde947 321 struct clk_omap_divider *div;
b4761198
TK
322 struct clk *clk;
323 struct clk_init_data init;
324
325 if (clk_divider_flags & CLK_DIVIDER_HIWORD_MASK) {
326 if (width + shift > 16) {
327 pr_warn("divider value exceeds LOWORD field\n");
328 return ERR_PTR(-EINVAL);
329 }
330 }
331
332 /* allocate the divider */
333 div = kzalloc(sizeof(*div), GFP_KERNEL);
f80c8a29 334 if (!div)
b4761198 335 return ERR_PTR(-ENOMEM);
b4761198
TK
336
337 init.name = name;
338 init.ops = &ti_clk_divider_ops;
8aa09cf3 339 init.flags = flags;
b4761198
TK
340 init.parent_names = (parent_name ? &parent_name : NULL);
341 init.num_parents = (parent_name ? 1 : 0);
342
343 /* struct clk_divider assignments */
6c0afb50 344 memcpy(&div->reg, reg, sizeof(*reg));
b4761198
TK
345 div->shift = shift;
346 div->width = width;
b44a0300 347 div->latch = latch;
b4761198 348 div->flags = clk_divider_flags;
b4761198
TK
349 div->hw.init = &init;
350 div->table = table;
351
352 /* register the clock */
1ae79c46 353 clk = ti_clk_register(dev, &div->hw, name);
b4761198
TK
354
355 if (IS_ERR(clk))
356 kfree(div);
357
358 return clk;
359}
360
4f6be565
TK
361int ti_clk_parse_divider_data(int *div_table, int num_dividers, int max_div,
362 u8 flags, u8 *width,
363 const struct clk_div_table **table)
d96f774b
TK
364{
365 int valid_div = 0;
d96f774b 366 u32 val;
4f6be565
TK
367 int div;
368 int i;
369 struct clk_div_table *tmp;
d96f774b 370
4f6be565 371 if (!div_table) {
d96f774b
TK
372 if (flags & CLKF_INDEX_STARTS_AT_ONE)
373 val = 1;
374 else
375 val = 0;
376
377 div = 1;
378
4f6be565 379 while (div < max_div) {
d96f774b
TK
380 if (flags & CLKF_INDEX_POWER_OF_TWO)
381 div <<= 1;
382 else
383 div++;
384 val++;
385 }
386
387 *width = fls(val);
4f6be565 388 *table = NULL;
d96f774b 389
4f6be565 390 return 0;
d96f774b
TK
391 }
392
4f6be565
TK
393 i = 0;
394
395 while (!num_dividers || i < num_dividers) {
396 if (div_table[i] == -1)
397 break;
398 if (div_table[i])
d96f774b 399 valid_div++;
4f6be565
TK
400 i++;
401 }
d96f774b 402
4f6be565
TK
403 num_dividers = i;
404
6396bb22 405 tmp = kcalloc(valid_div + 1, sizeof(*tmp), GFP_KERNEL);
4f6be565
TK
406 if (!tmp)
407 return -ENOMEM;
d96f774b
TK
408
409 valid_div = 0;
410 *width = 0;
411
4f6be565
TK
412 for (i = 0; i < num_dividers; i++)
413 if (div_table[i] > 0) {
414 tmp[valid_div].div = div_table[i];
415 tmp[valid_div].val = i;
d96f774b
TK
416 valid_div++;
417 *width = i;
418 }
419
420 *width = fls(*width);
4f6be565
TK
421 *table = tmp;
422
423 return 0;
424}
425
426static const struct clk_div_table *
427_get_div_table_from_setup(struct ti_clk_divider *setup, u8 *width)
428{
429 const struct clk_div_table *table = NULL;
430
431 ti_clk_parse_divider_data(setup->dividers, setup->num_dividers,
432 setup->max_div, setup->flags, width,
433 &table);
d96f774b
TK
434
435 return table;
436}
437
438struct clk_hw *ti_clk_build_component_div(struct ti_clk_divider *setup)
439{
6dbde947 440 struct clk_omap_divider *div;
d96f774b
TK
441 struct clk_omap_reg *reg;
442
443 if (!setup)
444 return NULL;
445
446 div = kzalloc(sizeof(*div), GFP_KERNEL);
447 if (!div)
448 return ERR_PTR(-ENOMEM);
449
450 reg = (struct clk_omap_reg *)&div->reg;
451 reg->index = setup->module;
452 reg->offset = setup->reg;
453
454 if (setup->flags & CLKF_INDEX_STARTS_AT_ONE)
455 div->flags |= CLK_DIVIDER_ONE_BASED;
456
457 if (setup->flags & CLKF_INDEX_POWER_OF_TWO)
458 div->flags |= CLK_DIVIDER_POWER_OF_TWO;
459
460 div->table = _get_div_table_from_setup(setup, &div->width);
461
462 div->shift = setup->bit_shift;
b44a0300 463 div->latch = -EINVAL;
d96f774b
TK
464
465 return &div->hw;
466}
467
468struct clk *ti_clk_register_divider(struct ti_clk *setup)
469{
3417f352
AB
470 struct ti_clk_divider *div = setup->data;
471 struct clk_omap_reg reg = {
472 .index = div->module,
473 .offset = div->reg,
474 };
d96f774b
TK
475 u8 width;
476 u32 flags = 0;
477 u8 div_flags = 0;
4f6be565 478 const struct clk_div_table *table;
d96f774b
TK
479 struct clk *clk;
480
d96f774b
TK
481 if (div->flags & CLKF_INDEX_STARTS_AT_ONE)
482 div_flags |= CLK_DIVIDER_ONE_BASED;
483
484 if (div->flags & CLKF_INDEX_POWER_OF_TWO)
485 div_flags |= CLK_DIVIDER_POWER_OF_TWO;
486
487 if (div->flags & CLKF_SET_RATE_PARENT)
488 flags |= CLK_SET_RATE_PARENT;
489
490 table = _get_div_table_from_setup(div, &width);
491 if (IS_ERR(table))
492 return (struct clk *)table;
493
494 clk = _register_divider(NULL, setup->name, div->parent,
3417f352 495 flags, &reg, div->bit_shift,
b44a0300 496 width, -EINVAL, div_flags, table);
d96f774b
TK
497
498 if (IS_ERR(clk))
499 kfree(table);
500
501 return clk;
502}
503
e8627a9e
BW
504static struct clk_div_table *
505__init ti_clk_get_div_table(struct device_node *node)
b4761198
TK
506{
507 struct clk_div_table *table;
508 const __be32 *divspec;
509 u32 val;
510 u32 num_div;
511 u32 valid_div;
512 int i;
513
514 divspec = of_get_property(node, "ti,dividers", &num_div);
515
516 if (!divspec)
517 return NULL;
518
519 num_div /= 4;
520
521 valid_div = 0;
522
523 /* Determine required size for divider table */
524 for (i = 0; i < num_div; i++) {
525 of_property_read_u32_index(node, "ti,dividers", i, &val);
526 if (val)
527 valid_div++;
528 }
529
530 if (!valid_div) {
e665f029 531 pr_err("no valid dividers for %pOFn table\n", node);
b4761198
TK
532 return ERR_PTR(-EINVAL);
533 }
534
6396bb22 535 table = kcalloc(valid_div + 1, sizeof(*table), GFP_KERNEL);
b4761198
TK
536
537 if (!table)
538 return ERR_PTR(-ENOMEM);
539
540 valid_div = 0;
541
542 for (i = 0; i < num_div; i++) {
543 of_property_read_u32_index(node, "ti,dividers", i, &val);
544 if (val) {
545 table[valid_div].div = val;
546 table[valid_div].val = i;
547 valid_div++;
548 }
549 }
550
551 return table;
552}
553
554static int _get_divider_width(struct device_node *node,
555 const struct clk_div_table *table,
556 u8 flags)
557{
558 u32 min_div;
559 u32 max_div;
560 u32 val = 0;
561 u32 div;
562
563 if (!table) {
564 /* Clk divider table not provided, determine min/max divs */
565 if (of_property_read_u32(node, "ti,min-div", &min_div))
566 min_div = 1;
567
568 if (of_property_read_u32(node, "ti,max-div", &max_div)) {
e665f029 569 pr_err("no max-div for %pOFn!\n", node);
b4761198
TK
570 return -EINVAL;
571 }
572
573 /* Determine bit width for the field */
574 if (flags & CLK_DIVIDER_ONE_BASED)
575 val = 1;
576
577 div = min_div;
578
579 while (div < max_div) {
580 if (flags & CLK_DIVIDER_POWER_OF_TWO)
581 div <<= 1;
582 else
583 div++;
584 val++;
585 }
586 } else {
587 div = 0;
588
589 while (table[div].div) {
590 val = table[div].val;
591 div++;
592 }
593 }
594
595 return fls(val);
596}
597
598static int __init ti_clk_divider_populate(struct device_node *node,
6c0afb50 599 struct clk_omap_reg *reg, const struct clk_div_table **table,
b44a0300 600 u32 *flags, u8 *div_flags, u8 *width, u8 *shift, s8 *latch)
b4761198
TK
601{
602 u32 val;
6c0afb50 603 int ret;
b4761198 604
6c0afb50
TK
605 ret = ti_clk_get_reg_addr(node, 0, reg);
606 if (ret)
607 return ret;
b4761198
TK
608
609 if (!of_property_read_u32(node, "ti,bit-shift", &val))
610 *shift = val;
611 else
612 *shift = 0;
613
b44a0300
TK
614 if (latch) {
615 if (!of_property_read_u32(node, "ti,latch-bit", &val))
616 *latch = val;
617 else
618 *latch = -EINVAL;
619 }
620
b4761198
TK
621 *flags = 0;
622 *div_flags = 0;
623
624 if (of_property_read_bool(node, "ti,index-starts-at-one"))
625 *div_flags |= CLK_DIVIDER_ONE_BASED;
626
627 if (of_property_read_bool(node, "ti,index-power-of-two"))
628 *div_flags |= CLK_DIVIDER_POWER_OF_TWO;
629
630 if (of_property_read_bool(node, "ti,set-rate-parent"))
631 *flags |= CLK_SET_RATE_PARENT;
632
633 *table = ti_clk_get_div_table(node);
634
635 if (IS_ERR(*table))
636 return PTR_ERR(*table);
637
638 *width = _get_divider_width(node, *table, *div_flags);
639
640 return 0;
641}
642
643/**
644 * of_ti_divider_clk_setup - Setup function for simple div rate clock
645 * @node: device node for this clock
646 *
647 * Sets up a basic divider clock.
648 */
649static void __init of_ti_divider_clk_setup(struct device_node *node)
650{
651 struct clk *clk;
652 const char *parent_name;
6c0afb50 653 struct clk_omap_reg reg;
b4761198
TK
654 u8 clk_divider_flags = 0;
655 u8 width = 0;
656 u8 shift = 0;
b44a0300 657 s8 latch = -EINVAL;
b4761198
TK
658 const struct clk_div_table *table = NULL;
659 u32 flags = 0;
660
661 parent_name = of_clk_get_parent_name(node, 0);
662
663 if (ti_clk_divider_populate(node, &reg, &table, &flags,
b44a0300 664 &clk_divider_flags, &width, &shift, &latch))
b4761198
TK
665 goto cleanup;
666
6c0afb50 667 clk = _register_divider(NULL, node->name, parent_name, flags, &reg,
b44a0300 668 shift, width, latch, clk_divider_flags, table);
b4761198
TK
669
670 if (!IS_ERR(clk)) {
671 of_clk_add_provider(node, of_clk_src_simple_get, clk);
672 of_ti_clk_autoidle_setup(node);
673 return;
674 }
675
676cleanup:
677 kfree(table);
678}
679CLK_OF_DECLARE(divider_clk, "ti,divider-clock", of_ti_divider_clk_setup);
680
681static void __init of_ti_composite_divider_clk_setup(struct device_node *node)
682{
6dbde947 683 struct clk_omap_divider *div;
b4761198
TK
684 u32 val;
685
686 div = kzalloc(sizeof(*div), GFP_KERNEL);
687 if (!div)
688 return;
689
690 if (ti_clk_divider_populate(node, &div->reg, &div->table, &val,
b44a0300
TK
691 &div->flags, &div->width, &div->shift,
692 NULL) < 0)
b4761198
TK
693 goto cleanup;
694
695 if (!ti_clk_add_component(node, &div->hw, CLK_COMPONENT_TYPE_DIVIDER))
696 return;
697
698cleanup:
699 kfree(div->table);
700 kfree(div);
701}
702CLK_OF_DECLARE(ti_composite_divider_clk, "ti,composite-divider-clock",
703 of_ti_composite_divider_clk_setup);