intel-gtt: introduce pte write function for g33/i965/gm45
[linux-2.6-block.git] / drivers / char / agp / intel-gtt.c
CommitLineData
f51b7662
DV
1/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
e2404e7c
DV
18#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
0ade6386 28#include <drm/intel-gtt.h>
e2404e7c 29
f51b7662
DV
30/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
0e87d2b0
DV
38#else
39#define USE_PCI_DMA_API 0
f51b7662
DV
40#endif
41
d1d6ca73
JB
42/* Max amount of stolen space, anything above will be returned to Linux */
43int intel_max_stolen = 32 * 1024 * 1024;
44EXPORT_SYMBOL(intel_max_stolen);
45
f51b7662
DV
46static const struct aper_size_info_fixed intel_i810_sizes[] =
47{
48 {64, 16384, 4},
49 /* The 32M mode still requires a 64k gatt */
50 {32, 8192, 4}
51};
52
53#define AGP_DCACHE_MEMORY 1
54#define AGP_PHYS_MEMORY 2
55#define INTEL_AGP_CACHED_MEMORY 3
56
57static struct gatt_mask intel_i810_masks[] =
58{
59 {.mask = I810_PTE_VALID, .type = 0},
60 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
61 {.mask = I810_PTE_VALID, .type = 0},
62 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
63 .type = INTEL_AGP_CACHED_MEMORY}
64};
65
f8f235e5
ZW
66#define INTEL_AGP_UNCACHED_MEMORY 0
67#define INTEL_AGP_CACHED_MEMORY_LLC 1
68#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
69#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
70#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
71
72static struct gatt_mask intel_gen6_masks[] =
73{
74 {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
75 .type = INTEL_AGP_UNCACHED_MEMORY },
76 {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
77 .type = INTEL_AGP_CACHED_MEMORY_LLC },
78 {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
79 .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
80 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
81 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
82 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
83 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
84};
85
1a997ff2
DV
86struct intel_gtt_driver {
87 unsigned int gen : 8;
88 unsigned int is_g33 : 1;
89 unsigned int is_pineview : 1;
90 unsigned int is_ironlake : 1;
73800422
DV
91 /* Chipset specific GTT setup */
92 int (*setup)(void);
351bb278
DV
93 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
94 /* Flags is a more or less chipset specific opaque value.
95 * For chipsets that need to support old ums (non-gem) code, this
96 * needs to be identical to the various supported agp memory types! */
1a997ff2
DV
97};
98
f51b7662 99static struct _intel_private {
0ade6386 100 struct intel_gtt base;
1a997ff2 101 const struct intel_gtt_driver *driver;
f51b7662 102 struct pci_dev *pcidev; /* device one */
d7cca2f7 103 struct pci_dev *bridge_dev;
f51b7662 104 u8 __iomem *registers;
f67eab66 105 phys_addr_t gtt_bus_addr;
73800422 106 phys_addr_t gma_bus_addr;
3f08e4ef 107 phys_addr_t pte_bus_addr;
f51b7662
DV
108 u32 __iomem *gtt; /* I915G */
109 int num_dcache_entries;
f51b7662
DV
110 union {
111 void __iomem *i9xx_flush_page;
112 void *i8xx_flush_page;
113 };
114 struct page *i8xx_page;
115 struct resource ifp_resource;
116 int resource_valid;
0e87d2b0
DV
117 struct page *scratch_page;
118 dma_addr_t scratch_page_dma;
f51b7662
DV
119} intel_private;
120
1a997ff2
DV
121#define INTEL_GTT_GEN intel_private.driver->gen
122#define IS_G33 intel_private.driver->is_g33
123#define IS_PINEVIEW intel_private.driver->is_pineview
124#define IS_IRONLAKE intel_private.driver->is_ironlake
125
0e87d2b0 126#if USE_PCI_DMA_API
f51b7662
DV
127static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
128{
129 *ret = pci_map_page(intel_private.pcidev, page, 0,
130 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
131 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
132 return -EINVAL;
133 return 0;
134}
135
136static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
137{
138 pci_unmap_page(intel_private.pcidev, dma,
139 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
140}
141
142static void intel_agp_free_sglist(struct agp_memory *mem)
143{
144 struct sg_table st;
145
146 st.sgl = mem->sg_list;
147 st.orig_nents = st.nents = mem->page_count;
148
149 sg_free_table(&st);
150
151 mem->sg_list = NULL;
152 mem->num_sg = 0;
153}
154
155static int intel_agp_map_memory(struct agp_memory *mem)
156{
157 struct sg_table st;
158 struct scatterlist *sg;
159 int i;
160
161 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
162
163 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
831cd445 164 goto err;
f51b7662
DV
165
166 mem->sg_list = sg = st.sgl;
167
168 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
169 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
170
171 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
172 mem->page_count, PCI_DMA_BIDIRECTIONAL);
831cd445
CW
173 if (unlikely(!mem->num_sg))
174 goto err;
175
f51b7662 176 return 0;
831cd445
CW
177
178err:
179 sg_free_table(&st);
180 return -ENOMEM;
f51b7662
DV
181}
182
183static void intel_agp_unmap_memory(struct agp_memory *mem)
184{
185 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
186
187 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
188 mem->page_count, PCI_DMA_BIDIRECTIONAL);
189 intel_agp_free_sglist(mem);
190}
191
192static void intel_agp_insert_sg_entries(struct agp_memory *mem,
193 off_t pg_start, int mask_type)
194{
195 struct scatterlist *sg;
196 int i, j;
197
198 j = pg_start;
199
200 WARN_ON(!mem->num_sg);
201
202 if (mem->num_sg == mem->page_count) {
203 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
204 writel(agp_bridge->driver->mask_memory(agp_bridge,
205 sg_dma_address(sg), mask_type),
206 intel_private.gtt+j);
207 j++;
208 }
209 } else {
210 /* sg may merge pages, but we have to separate
211 * per-page addr for GTT */
212 unsigned int len, m;
213
214 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
215 len = sg_dma_len(sg) / PAGE_SIZE;
216 for (m = 0; m < len; m++) {
217 writel(agp_bridge->driver->mask_memory(agp_bridge,
218 sg_dma_address(sg) + m * PAGE_SIZE,
219 mask_type),
220 intel_private.gtt+j);
221 j++;
222 }
223 }
224 }
225 readl(intel_private.gtt+j-1);
226}
227
228#else
229
230static void intel_agp_insert_sg_entries(struct agp_memory *mem,
231 off_t pg_start, int mask_type)
232{
233 int i, j;
f51b7662
DV
234
235 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
236 writel(agp_bridge->driver->mask_memory(agp_bridge,
237 page_to_phys(mem->pages[i]), mask_type),
238 intel_private.gtt+j);
239 }
240
241 readl(intel_private.gtt+j-1);
242}
243
244#endif
245
246static int intel_i810_fetch_size(void)
247{
248 u32 smram_miscc;
249 struct aper_size_info_fixed *values;
250
d7cca2f7
DV
251 pci_read_config_dword(intel_private.bridge_dev,
252 I810_SMRAM_MISCC, &smram_miscc);
f51b7662
DV
253 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
254
255 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
d7cca2f7 256 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
f51b7662
DV
257 return 0;
258 }
259 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
e1583165 260 agp_bridge->current_size = (void *) (values + 1);
f51b7662
DV
261 agp_bridge->aperture_size_idx = 1;
262 return values[1].size;
263 } else {
e1583165 264 agp_bridge->current_size = (void *) (values);
f51b7662
DV
265 agp_bridge->aperture_size_idx = 0;
266 return values[0].size;
267 }
268
269 return 0;
270}
271
272static int intel_i810_configure(void)
273{
274 struct aper_size_info_fixed *current_size;
275 u32 temp;
276 int i;
277
278 current_size = A_SIZE_FIX(agp_bridge->current_size);
279
280 if (!intel_private.registers) {
281 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
282 temp &= 0xfff80000;
283
284 intel_private.registers = ioremap(temp, 128 * 4096);
285 if (!intel_private.registers) {
286 dev_err(&intel_private.pcidev->dev,
287 "can't remap memory\n");
288 return -ENOMEM;
289 }
290 }
291
292 if ((readl(intel_private.registers+I810_DRAM_CTL)
293 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
294 /* This will need to be dynamically assigned */
295 dev_info(&intel_private.pcidev->dev,
296 "detected 4MB dedicated video ram\n");
297 intel_private.num_dcache_entries = 1024;
298 }
299 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
300 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
301 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
302 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
303
304 if (agp_bridge->driver->needs_scratch_page) {
305 for (i = 0; i < current_size->num_entries; i++) {
306 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
307 }
308 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
309 }
310 global_cache_flush();
311 return 0;
312}
313
314static void intel_i810_cleanup(void)
315{
316 writel(0, intel_private.registers+I810_PGETBL_CTL);
317 readl(intel_private.registers); /* PCI Posting. */
318 iounmap(intel_private.registers);
319}
320
ffdd7510 321static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
f51b7662
DV
322{
323 return;
324}
325
326/* Exists to support ARGB cursors */
327static struct page *i8xx_alloc_pages(void)
328{
329 struct page *page;
330
331 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
332 if (page == NULL)
333 return NULL;
334
335 if (set_pages_uc(page, 4) < 0) {
336 set_pages_wb(page, 4);
337 __free_pages(page, 2);
338 return NULL;
339 }
340 get_page(page);
341 atomic_inc(&agp_bridge->current_memory_agp);
342 return page;
343}
344
345static void i8xx_destroy_pages(struct page *page)
346{
347 if (page == NULL)
348 return;
349
350 set_pages_wb(page, 4);
351 put_page(page);
352 __free_pages(page, 2);
353 atomic_dec(&agp_bridge->current_memory_agp);
354}
355
356static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
357 int type)
358{
359 if (type < AGP_USER_TYPES)
360 return type;
361 else if (type == AGP_USER_CACHED_MEMORY)
362 return INTEL_AGP_CACHED_MEMORY;
363 else
364 return 0;
365}
366
f8f235e5
ZW
367static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
368 int type)
369{
370 unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
371 unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
372
373 if (type_mask == AGP_USER_UNCACHED_MEMORY)
374 return INTEL_AGP_UNCACHED_MEMORY;
375 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
376 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
377 INTEL_AGP_CACHED_MEMORY_LLC_MLC;
378 else /* set 'normal'/'cached' to LLC by default */
379 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
380 INTEL_AGP_CACHED_MEMORY_LLC;
381}
382
383
f51b7662
DV
384static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
385 int type)
386{
387 int i, j, num_entries;
388 void *temp;
389 int ret = -EINVAL;
390 int mask_type;
391
392 if (mem->page_count == 0)
393 goto out;
394
395 temp = agp_bridge->current_size;
396 num_entries = A_SIZE_FIX(temp)->num_entries;
397
398 if ((pg_start + mem->page_count) > num_entries)
399 goto out_err;
400
401
402 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
403 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
404 ret = -EBUSY;
405 goto out_err;
406 }
407 }
408
409 if (type != mem->type)
410 goto out_err;
411
412 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
413
414 switch (mask_type) {
415 case AGP_DCACHE_MEMORY:
416 if (!mem->is_flushed)
417 global_cache_flush();
418 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
419 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
420 intel_private.registers+I810_PTE_BASE+(i*4));
421 }
422 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
423 break;
424 case AGP_PHYS_MEMORY:
425 case AGP_NORMAL_MEMORY:
426 if (!mem->is_flushed)
427 global_cache_flush();
428 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
429 writel(agp_bridge->driver->mask_memory(agp_bridge,
430 page_to_phys(mem->pages[i]), mask_type),
431 intel_private.registers+I810_PTE_BASE+(j*4));
432 }
433 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
434 break;
435 default:
436 goto out_err;
437 }
438
f51b7662
DV
439out:
440 ret = 0;
441out_err:
442 mem->is_flushed = true;
443 return ret;
444}
445
446static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
447 int type)
448{
449 int i;
450
451 if (mem->page_count == 0)
452 return 0;
453
454 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
455 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
456 }
457 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
458
f51b7662
DV
459 return 0;
460}
461
462/*
463 * The i810/i830 requires a physical address to program its mouse
464 * pointer into hardware.
465 * However the Xserver still writes to it through the agp aperture.
466 */
467static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
468{
469 struct agp_memory *new;
470 struct page *page;
471
472 switch (pg_count) {
473 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
474 break;
475 case 4:
476 /* kludge to get 4 physical pages for ARGB cursor */
477 page = i8xx_alloc_pages();
478 break;
479 default:
480 return NULL;
481 }
482
483 if (page == NULL)
484 return NULL;
485
486 new = agp_create_memory(pg_count);
487 if (new == NULL)
488 return NULL;
489
490 new->pages[0] = page;
491 if (pg_count == 4) {
492 /* kludge to get 4 physical pages for ARGB cursor */
493 new->pages[1] = new->pages[0] + 1;
494 new->pages[2] = new->pages[1] + 1;
495 new->pages[3] = new->pages[2] + 1;
496 }
497 new->page_count = pg_count;
498 new->num_scratch_pages = pg_count;
499 new->type = AGP_PHYS_MEMORY;
500 new->physical = page_to_phys(new->pages[0]);
501 return new;
502}
503
504static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
505{
506 struct agp_memory *new;
507
508 if (type == AGP_DCACHE_MEMORY) {
509 if (pg_count != intel_private.num_dcache_entries)
510 return NULL;
511
512 new = agp_create_memory(1);
513 if (new == NULL)
514 return NULL;
515
516 new->type = AGP_DCACHE_MEMORY;
517 new->page_count = pg_count;
518 new->num_scratch_pages = 0;
519 agp_free_page_array(new);
520 return new;
521 }
522 if (type == AGP_PHYS_MEMORY)
523 return alloc_agpphysmem_i8xx(pg_count, type);
524 return NULL;
525}
526
527static void intel_i810_free_by_type(struct agp_memory *curr)
528{
529 agp_free_key(curr->key);
530 if (curr->type == AGP_PHYS_MEMORY) {
531 if (curr->page_count == 4)
532 i8xx_destroy_pages(curr->pages[0]);
533 else {
534 agp_bridge->driver->agp_destroy_page(curr->pages[0],
535 AGP_PAGE_DESTROY_UNMAP);
536 agp_bridge->driver->agp_destroy_page(curr->pages[0],
537 AGP_PAGE_DESTROY_FREE);
538 }
539 agp_free_page_array(curr);
540 }
541 kfree(curr);
542}
543
544static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
545 dma_addr_t addr, int type)
546{
547 /* Type checking must be done elsewhere */
548 return addr | bridge->driver->masks[type].mask;
549}
550
0e87d2b0
DV
551static int intel_gtt_setup_scratch_page(void)
552{
553 struct page *page;
554 dma_addr_t dma_addr;
555
556 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
557 if (page == NULL)
558 return -ENOMEM;
559 get_page(page);
560 set_pages_uc(page, 1);
561
562 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
563 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
564 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
565 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
566 return -EINVAL;
567
568 intel_private.scratch_page_dma = dma_addr;
569 } else
570 intel_private.scratch_page_dma = page_to_phys(page);
571
572 intel_private.scratch_page = page;
573
574 return 0;
575}
576
9e76e7b8 577static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
f51b7662
DV
578 {128, 32768, 5},
579 /* The 64M mode still requires a 128k gatt */
580 {64, 16384, 5},
581 {256, 65536, 6},
582 {512, 131072, 7},
583};
584
bfde067b 585static unsigned int intel_gtt_stolen_entries(void)
f51b7662
DV
586{
587 u16 gmch_ctrl;
f51b7662
DV
588 u8 rdct;
589 int local = 0;
590 static const int ddt[4] = { 0, 16, 32, 64 };
d8d9abcd
DV
591 unsigned int overhead_entries, stolen_entries;
592 unsigned int stolen_size = 0;
f51b7662 593
d7cca2f7
DV
594 pci_read_config_word(intel_private.bridge_dev,
595 I830_GMCH_CTRL, &gmch_ctrl);
f51b7662 596
1a997ff2 597 if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
fbe40783
DV
598 overhead_entries = 0;
599 else
600 overhead_entries = intel_private.base.gtt_mappable_entries
601 / 1024;
f51b7662 602
fbe40783 603 overhead_entries += 1; /* BIOS popup */
d8d9abcd 604
d7cca2f7
DV
605 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
606 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
f51b7662
DV
607 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
608 case I830_GMCH_GMS_STOLEN_512:
d8d9abcd 609 stolen_size = KB(512);
f51b7662
DV
610 break;
611 case I830_GMCH_GMS_STOLEN_1024:
d8d9abcd 612 stolen_size = MB(1);
f51b7662
DV
613 break;
614 case I830_GMCH_GMS_STOLEN_8192:
d8d9abcd 615 stolen_size = MB(8);
f51b7662
DV
616 break;
617 case I830_GMCH_GMS_LOCAL:
618 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
d8d9abcd 619 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
f51b7662
DV
620 MB(ddt[I830_RDRAM_DDT(rdct)]);
621 local = 1;
622 break;
623 default:
d8d9abcd 624 stolen_size = 0;
f51b7662
DV
625 break;
626 }
1a997ff2 627 } else if (INTEL_GTT_GEN == 6) {
f51b7662
DV
628 /*
629 * SandyBridge has new memory control reg at 0x50.w
630 */
631 u16 snb_gmch_ctl;
632 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
633 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
634 case SNB_GMCH_GMS_STOLEN_32M:
d8d9abcd 635 stolen_size = MB(32);
f51b7662
DV
636 break;
637 case SNB_GMCH_GMS_STOLEN_64M:
d8d9abcd 638 stolen_size = MB(64);
f51b7662
DV
639 break;
640 case SNB_GMCH_GMS_STOLEN_96M:
d8d9abcd 641 stolen_size = MB(96);
f51b7662
DV
642 break;
643 case SNB_GMCH_GMS_STOLEN_128M:
d8d9abcd 644 stolen_size = MB(128);
f51b7662
DV
645 break;
646 case SNB_GMCH_GMS_STOLEN_160M:
d8d9abcd 647 stolen_size = MB(160);
f51b7662
DV
648 break;
649 case SNB_GMCH_GMS_STOLEN_192M:
d8d9abcd 650 stolen_size = MB(192);
f51b7662
DV
651 break;
652 case SNB_GMCH_GMS_STOLEN_224M:
d8d9abcd 653 stolen_size = MB(224);
f51b7662
DV
654 break;
655 case SNB_GMCH_GMS_STOLEN_256M:
d8d9abcd 656 stolen_size = MB(256);
f51b7662
DV
657 break;
658 case SNB_GMCH_GMS_STOLEN_288M:
d8d9abcd 659 stolen_size = MB(288);
f51b7662
DV
660 break;
661 case SNB_GMCH_GMS_STOLEN_320M:
d8d9abcd 662 stolen_size = MB(320);
f51b7662
DV
663 break;
664 case SNB_GMCH_GMS_STOLEN_352M:
d8d9abcd 665 stolen_size = MB(352);
f51b7662
DV
666 break;
667 case SNB_GMCH_GMS_STOLEN_384M:
d8d9abcd 668 stolen_size = MB(384);
f51b7662
DV
669 break;
670 case SNB_GMCH_GMS_STOLEN_416M:
d8d9abcd 671 stolen_size = MB(416);
f51b7662
DV
672 break;
673 case SNB_GMCH_GMS_STOLEN_448M:
d8d9abcd 674 stolen_size = MB(448);
f51b7662
DV
675 break;
676 case SNB_GMCH_GMS_STOLEN_480M:
d8d9abcd 677 stolen_size = MB(480);
f51b7662
DV
678 break;
679 case SNB_GMCH_GMS_STOLEN_512M:
d8d9abcd 680 stolen_size = MB(512);
f51b7662
DV
681 break;
682 }
683 } else {
684 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
685 case I855_GMCH_GMS_STOLEN_1M:
d8d9abcd 686 stolen_size = MB(1);
f51b7662
DV
687 break;
688 case I855_GMCH_GMS_STOLEN_4M:
d8d9abcd 689 stolen_size = MB(4);
f51b7662
DV
690 break;
691 case I855_GMCH_GMS_STOLEN_8M:
d8d9abcd 692 stolen_size = MB(8);
f51b7662
DV
693 break;
694 case I855_GMCH_GMS_STOLEN_16M:
d8d9abcd 695 stolen_size = MB(16);
f51b7662
DV
696 break;
697 case I855_GMCH_GMS_STOLEN_32M:
d8d9abcd 698 stolen_size = MB(32);
f51b7662
DV
699 break;
700 case I915_GMCH_GMS_STOLEN_48M:
77ad498e 701 stolen_size = MB(48);
f51b7662
DV
702 break;
703 case I915_GMCH_GMS_STOLEN_64M:
77ad498e 704 stolen_size = MB(64);
f51b7662
DV
705 break;
706 case G33_GMCH_GMS_STOLEN_128M:
77ad498e 707 stolen_size = MB(128);
f51b7662
DV
708 break;
709 case G33_GMCH_GMS_STOLEN_256M:
77ad498e 710 stolen_size = MB(256);
f51b7662
DV
711 break;
712 case INTEL_GMCH_GMS_STOLEN_96M:
77ad498e 713 stolen_size = MB(96);
f51b7662
DV
714 break;
715 case INTEL_GMCH_GMS_STOLEN_160M:
77ad498e 716 stolen_size = MB(160);
f51b7662
DV
717 break;
718 case INTEL_GMCH_GMS_STOLEN_224M:
77ad498e 719 stolen_size = MB(224);
f51b7662
DV
720 break;
721 case INTEL_GMCH_GMS_STOLEN_352M:
77ad498e 722 stolen_size = MB(352);
f51b7662
DV
723 break;
724 default:
d8d9abcd 725 stolen_size = 0;
f51b7662
DV
726 break;
727 }
728 }
1784a5fb 729
d8d9abcd 730 if (!local && stolen_size > intel_max_stolen) {
d7cca2f7 731 dev_info(&intel_private.bridge_dev->dev,
d1d6ca73 732 "detected %dK stolen memory, trimming to %dK\n",
d8d9abcd
DV
733 stolen_size / KB(1), intel_max_stolen / KB(1));
734 stolen_size = intel_max_stolen;
735 } else if (stolen_size > 0) {
d7cca2f7 736 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
d8d9abcd 737 stolen_size / KB(1), local ? "local" : "stolen");
f51b7662 738 } else {
d7cca2f7 739 dev_info(&intel_private.bridge_dev->dev,
f51b7662 740 "no pre-allocated video memory detected\n");
d8d9abcd 741 stolen_size = 0;
f51b7662
DV
742 }
743
d8d9abcd
DV
744 stolen_entries = stolen_size/KB(4) - overhead_entries;
745
746 return stolen_entries;
f51b7662
DV
747}
748
fbe40783
DV
749static unsigned int intel_gtt_total_entries(void)
750{
751 int size;
fbe40783 752
210b23c2 753 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
fbe40783
DV
754 u32 pgetbl_ctl;
755 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
756
fbe40783
DV
757 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
758 case I965_PGETBL_SIZE_128KB:
e5e408fc 759 size = KB(128);
fbe40783
DV
760 break;
761 case I965_PGETBL_SIZE_256KB:
e5e408fc 762 size = KB(256);
fbe40783
DV
763 break;
764 case I965_PGETBL_SIZE_512KB:
e5e408fc 765 size = KB(512);
fbe40783
DV
766 break;
767 case I965_PGETBL_SIZE_1MB:
e5e408fc 768 size = KB(1024);
fbe40783
DV
769 break;
770 case I965_PGETBL_SIZE_2MB:
e5e408fc 771 size = KB(2048);
fbe40783
DV
772 break;
773 case I965_PGETBL_SIZE_1_5MB:
e5e408fc 774 size = KB(1024 + 512);
fbe40783
DV
775 break;
776 default:
777 dev_info(&intel_private.pcidev->dev,
778 "unknown page table size, assuming 512KB\n");
e5e408fc 779 size = KB(512);
fbe40783 780 }
e5e408fc 781
210b23c2
DV
782 return size/4;
783 } else if (INTEL_GTT_GEN == 6) {
784 u16 snb_gmch_ctl;
785
786 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
787 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
788 default:
789 case SNB_GTT_SIZE_0M:
790 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
791 size = MB(0);
792 break;
793 case SNB_GTT_SIZE_1M:
794 size = MB(1);
795 break;
796 case SNB_GTT_SIZE_2M:
797 size = MB(2);
798 break;
799 }
e5e408fc 800 return size/4;
fbe40783
DV
801 } else {
802 /* On previous hardware, the GTT size was just what was
803 * required to map the aperture.
804 */
e5e408fc 805 return intel_private.base.gtt_mappable_entries;
fbe40783 806 }
fbe40783 807}
fbe40783 808
1784a5fb
DV
809static unsigned int intel_gtt_mappable_entries(void)
810{
811 unsigned int aperture_size;
1784a5fb 812
b1c5b0f8
CW
813 if (INTEL_GTT_GEN == 2) {
814 u16 gmch_ctrl;
1784a5fb 815
b1c5b0f8
CW
816 pci_read_config_word(intel_private.bridge_dev,
817 I830_GMCH_CTRL, &gmch_ctrl);
1784a5fb 818
1784a5fb 819 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
b1c5b0f8 820 aperture_size = MB(64);
1784a5fb 821 else
b1c5b0f8 822 aperture_size = MB(128);
239918f7 823 } else {
1784a5fb
DV
824 /* 9xx supports large sizes, just look at the length */
825 aperture_size = pci_resource_len(intel_private.pcidev, 2);
1784a5fb
DV
826 }
827
828 return aperture_size >> PAGE_SHIFT;
829}
830
0e87d2b0
DV
831static void intel_gtt_teardown_scratch_page(void)
832{
833 set_pages_wb(intel_private.scratch_page, 1);
834 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
835 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
836 put_page(intel_private.scratch_page);
837 __free_page(intel_private.scratch_page);
838}
839
840static void intel_gtt_cleanup(void)
841{
842 if (intel_private.i9xx_flush_page)
843 iounmap(intel_private.i9xx_flush_page);
844 if (intel_private.resource_valid)
845 release_resource(&intel_private.ifp_resource);
846 intel_private.ifp_resource.start = 0;
847 intel_private.resource_valid = 0;
848 iounmap(intel_private.gtt);
849 iounmap(intel_private.registers);
850
851 intel_gtt_teardown_scratch_page();
852}
853
1784a5fb
DV
854static int intel_gtt_init(void)
855{
f67eab66 856 u32 gtt_map_size;
3b15a9d7
DV
857 int ret;
858
3b15a9d7
DV
859 ret = intel_private.driver->setup();
860 if (ret != 0)
861 return ret;
f67eab66
DV
862
863 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
864 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
865
866 gtt_map_size = intel_private.base.gtt_total_entries * 4;
867
868 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
869 gtt_map_size);
870 if (!intel_private.gtt) {
871 iounmap(intel_private.registers);
872 return -ENOMEM;
873 }
874
875 global_cache_flush(); /* FIXME: ? */
876
1784a5fb
DV
877 /* we have to call this as early as possible after the MMIO base address is known */
878 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
879 if (intel_private.base.gtt_stolen_entries == 0) {
880 iounmap(intel_private.registers);
f67eab66 881 iounmap(intel_private.gtt);
1784a5fb
DV
882 return -ENOMEM;
883 }
884
0e87d2b0
DV
885 ret = intel_gtt_setup_scratch_page();
886 if (ret != 0) {
887 intel_gtt_cleanup();
888 return ret;
889 }
890
1784a5fb
DV
891 return 0;
892}
893
3e921f98
DV
894static int intel_fake_agp_fetch_size(void)
895{
9e76e7b8 896 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
3e921f98
DV
897 unsigned int aper_size;
898 int i;
3e921f98
DV
899
900 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
901 / MB(1);
902
903 for (i = 0; i < num_sizes; i++) {
ffdd7510 904 if (aper_size == intel_fake_agp_sizes[i].size) {
9e76e7b8
CW
905 agp_bridge->current_size =
906 (void *) (intel_fake_agp_sizes + i);
3e921f98
DV
907 return aper_size;
908 }
909 }
910
911 return 0;
912}
913
f51b7662
DV
914static void intel_i830_fini_flush(void)
915{
916 kunmap(intel_private.i8xx_page);
917 intel_private.i8xx_flush_page = NULL;
918 unmap_page_from_agp(intel_private.i8xx_page);
919
920 __free_page(intel_private.i8xx_page);
921 intel_private.i8xx_page = NULL;
922}
923
924static void intel_i830_setup_flush(void)
925{
926 /* return if we've already set the flush mechanism up */
927 if (intel_private.i8xx_page)
928 return;
929
930 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
931 if (!intel_private.i8xx_page)
932 return;
933
934 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
935 if (!intel_private.i8xx_flush_page)
936 intel_i830_fini_flush();
937}
938
939/* The chipset_flush interface needs to get data that has already been
940 * flushed out of the CPU all the way out to main memory, because the GPU
941 * doesn't snoop those buffers.
942 *
943 * The 8xx series doesn't have the same lovely interface for flushing the
944 * chipset write buffers that the later chips do. According to the 865
945 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
946 * that buffer out, we just fill 1KB and clflush it out, on the assumption
947 * that it'll push whatever was in there out. It appears to work.
948 */
949static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
950{
951 unsigned int *pg = intel_private.i8xx_flush_page;
952
953 memset(pg, 0, 1024);
954
955 if (cpu_has_clflush)
956 clflush_cache_range(pg, 1024);
957 else if (wbinvd_on_all_cpus() != 0)
958 printk(KERN_ERR "Timed out waiting for cache flush.\n");
959}
960
351bb278
DV
961static void i830_write_entry(dma_addr_t addr, unsigned int entry,
962 unsigned int flags)
963{
964 u32 pte_flags = I810_PTE_VALID;
965
966 switch (flags) {
967 case AGP_DCACHE_MEMORY:
968 pte_flags |= I810_PTE_LOCAL;
969 break;
970 case AGP_USER_CACHED_MEMORY:
971 pte_flags |= I830_PTE_SYSTEM_CACHED;
972 break;
973 }
974
975 writel(addr | pte_flags, intel_private.gtt + entry);
976}
977
73800422 978static void intel_enable_gtt(void)
f51b7662 979{
3f08e4ef 980 u32 gma_addr;
73800422 981 u16 gmch_ctrl;
f51b7662 982
2d2430cf
DV
983 if (INTEL_GTT_GEN == 2)
984 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
985 &gma_addr);
986 else
987 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
988 &gma_addr);
989
73800422 990 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
f51b7662 991
73800422
DV
992 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
993 gmch_ctrl |= I830_GMCH_ENABLED;
994 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
995
3f08e4ef
CW
996 writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
997 intel_private.registers+I810_PGETBL_CTL);
73800422
DV
998 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
999}
1000
1001static int i830_setup(void)
1002{
1003 u32 reg_addr;
1004
1005 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
1006 reg_addr &= 0xfff80000;
1007
1008 intel_private.registers = ioremap(reg_addr, KB(64));
f51b7662
DV
1009 if (!intel_private.registers)
1010 return -ENOMEM;
1011
73800422 1012 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
3f08e4ef
CW
1013 intel_private.pte_bus_addr =
1014 readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
73800422
DV
1015
1016 intel_i830_setup_flush();
1017
1018 return 0;
1019}
1020
3b15a9d7 1021static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
73800422 1022{
73800422 1023 agp_bridge->gatt_table_real = NULL;
f51b7662 1024 agp_bridge->gatt_table = NULL;
73800422 1025 agp_bridge->gatt_bus_addr = 0;
f51b7662
DV
1026
1027 return 0;
1028}
1029
ffdd7510 1030static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
f51b7662
DV
1031{
1032 return 0;
1033}
1034
351bb278 1035static int intel_fake_agp_configure(void)
f51b7662 1036{
f51b7662
DV
1037 int i;
1038
73800422 1039 intel_enable_gtt();
f51b7662 1040
73800422 1041 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
f51b7662 1042
351bb278
DV
1043 for (i = intel_private.base.gtt_stolen_entries;
1044 i < intel_private.base.gtt_total_entries; i++) {
1045 intel_private.driver->write_entry(intel_private.scratch_page_dma,
1046 i, 0);
f51b7662 1047 }
351bb278 1048 readl(intel_private.gtt+i-1); /* PCI Posting. */
f51b7662
DV
1049
1050 global_cache_flush();
1051
f51b7662
DV
1052 return 0;
1053}
1054
f51b7662
DV
1055static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
1056 int type)
1057{
1058 int i, j, num_entries;
1059 void *temp;
1060 int ret = -EINVAL;
1061 int mask_type;
1062
1063 if (mem->page_count == 0)
1064 goto out;
1065
1066 temp = agp_bridge->current_size;
1067 num_entries = A_SIZE_FIX(temp)->num_entries;
1068
0ade6386 1069 if (pg_start < intel_private.base.gtt_stolen_entries) {
f51b7662 1070 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
0ade6386
DV
1071 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1072 pg_start, intel_private.base.gtt_stolen_entries);
f51b7662
DV
1073
1074 dev_info(&intel_private.pcidev->dev,
1075 "trying to insert into local/stolen memory\n");
1076 goto out_err;
1077 }
1078
1079 if ((pg_start + mem->page_count) > num_entries)
1080 goto out_err;
1081
1082 /* The i830 can't check the GTT for entries since its read only,
1083 * depend on the caller to make the correct offset decisions.
1084 */
1085
1086 if (type != mem->type)
1087 goto out_err;
1088
1089 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1090
1091 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1092 mask_type != INTEL_AGP_CACHED_MEMORY)
1093 goto out_err;
1094
1095 if (!mem->is_flushed)
1096 global_cache_flush();
1097
1098 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1099 writel(agp_bridge->driver->mask_memory(agp_bridge,
1100 page_to_phys(mem->pages[i]), mask_type),
fdfb58a9 1101 intel_private.gtt+j);
f51b7662 1102 }
fdfb58a9 1103 readl(intel_private.gtt+j-1);
f51b7662
DV
1104
1105out:
1106 ret = 0;
1107out_err:
1108 mem->is_flushed = true;
1109 return ret;
1110}
1111
1112static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1113 int type)
1114{
1115 int i;
1116
1117 if (mem->page_count == 0)
1118 return 0;
1119
0ade6386 1120 if (pg_start < intel_private.base.gtt_stolen_entries) {
f51b7662
DV
1121 dev_info(&intel_private.pcidev->dev,
1122 "trying to disable local/stolen memory\n");
1123 return -EINVAL;
1124 }
1125
1126 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
fdfb58a9 1127 writel(agp_bridge->scratch_page, intel_private.gtt+i);
f51b7662 1128 }
fdfb58a9 1129 readl(intel_private.gtt+i-1);
f51b7662 1130
f51b7662
DV
1131 return 0;
1132}
1133
ffdd7510
DV
1134static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1135 int type)
f51b7662
DV
1136{
1137 if (type == AGP_PHYS_MEMORY)
1138 return alloc_agpphysmem_i8xx(pg_count, type);
1139 /* always return NULL for other allocation types for now */
1140 return NULL;
1141}
1142
1143static int intel_alloc_chipset_flush_resource(void)
1144{
1145 int ret;
d7cca2f7 1146 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
f51b7662 1147 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
d7cca2f7 1148 pcibios_align_resource, intel_private.bridge_dev);
f51b7662
DV
1149
1150 return ret;
1151}
1152
1153static void intel_i915_setup_chipset_flush(void)
1154{
1155 int ret;
1156 u32 temp;
1157
d7cca2f7 1158 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
f51b7662
DV
1159 if (!(temp & 0x1)) {
1160 intel_alloc_chipset_flush_resource();
1161 intel_private.resource_valid = 1;
d7cca2f7 1162 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
f51b7662
DV
1163 } else {
1164 temp &= ~1;
1165
1166 intel_private.resource_valid = 1;
1167 intel_private.ifp_resource.start = temp;
1168 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1169 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1170 /* some BIOSes reserve this area in a pnp some don't */
1171 if (ret)
1172 intel_private.resource_valid = 0;
1173 }
1174}
1175
1176static void intel_i965_g33_setup_chipset_flush(void)
1177{
1178 u32 temp_hi, temp_lo;
1179 int ret;
1180
d7cca2f7
DV
1181 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1182 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
f51b7662
DV
1183
1184 if (!(temp_lo & 0x1)) {
1185
1186 intel_alloc_chipset_flush_resource();
1187
1188 intel_private.resource_valid = 1;
d7cca2f7 1189 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
f51b7662 1190 upper_32_bits(intel_private.ifp_resource.start));
d7cca2f7 1191 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
f51b7662
DV
1192 } else {
1193 u64 l64;
1194
1195 temp_lo &= ~0x1;
1196 l64 = ((u64)temp_hi << 32) | temp_lo;
1197
1198 intel_private.resource_valid = 1;
1199 intel_private.ifp_resource.start = l64;
1200 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1201 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1202 /* some BIOSes reserve this area in a pnp some don't */
1203 if (ret)
1204 intel_private.resource_valid = 0;
1205 }
1206}
1207
1208static void intel_i9xx_setup_flush(void)
1209{
1210 /* return if already configured */
1211 if (intel_private.ifp_resource.start)
1212 return;
1213
1a997ff2 1214 if (INTEL_GTT_GEN == 6)
f51b7662
DV
1215 return;
1216
1217 /* setup a resource for this object */
1218 intel_private.ifp_resource.name = "Intel Flush Page";
1219 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1220
1221 /* Setup chipset flush for 915 */
1a997ff2 1222 if (IS_G33 || INTEL_GTT_GEN >= 4) {
f51b7662
DV
1223 intel_i965_g33_setup_chipset_flush();
1224 } else {
1225 intel_i915_setup_chipset_flush();
1226 }
1227
df51e7aa 1228 if (intel_private.ifp_resource.start)
f51b7662 1229 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
df51e7aa
CW
1230 if (!intel_private.i9xx_flush_page)
1231 dev_err(&intel_private.pcidev->dev,
1232 "can't ioremap flush page - no chipset flushing\n");
f51b7662
DV
1233}
1234
f1befe71 1235static int intel_i9xx_configure(void)
f51b7662 1236{
f51b7662
DV
1237 int i;
1238
2d2430cf 1239 intel_enable_gtt();
f51b7662 1240
2d2430cf 1241 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
f51b7662
DV
1242
1243 if (agp_bridge->driver->needs_scratch_page) {
0ade6386
DV
1244 for (i = intel_private.base.gtt_stolen_entries; i <
1245 intel_private.base.gtt_total_entries; i++) {
f51b7662
DV
1246 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1247 }
1248 readl(intel_private.gtt+i-1); /* PCI Posting. */
1249 }
1250
1251 global_cache_flush();
1252
f51b7662
DV
1253 return 0;
1254}
1255
f51b7662
DV
1256static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1257{
1258 if (intel_private.i9xx_flush_page)
1259 writel(1, intel_private.i9xx_flush_page);
1260}
1261
1262static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1263 int type)
1264{
1265 int num_entries;
1266 void *temp;
1267 int ret = -EINVAL;
1268 int mask_type;
1269
1270 if (mem->page_count == 0)
1271 goto out;
1272
1273 temp = agp_bridge->current_size;
1274 num_entries = A_SIZE_FIX(temp)->num_entries;
1275
0ade6386 1276 if (pg_start < intel_private.base.gtt_stolen_entries) {
f51b7662 1277 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
0ade6386
DV
1278 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1279 pg_start, intel_private.base.gtt_stolen_entries);
f51b7662
DV
1280
1281 dev_info(&intel_private.pcidev->dev,
1282 "trying to insert into local/stolen memory\n");
1283 goto out_err;
1284 }
1285
1286 if ((pg_start + mem->page_count) > num_entries)
1287 goto out_err;
1288
1289 /* The i915 can't check the GTT for entries since it's read only;
1290 * depend on the caller to make the correct offset decisions.
1291 */
1292
1293 if (type != mem->type)
1294 goto out_err;
1295
1296 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1297
1a997ff2
DV
1298 if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
1299 mask_type != AGP_PHYS_MEMORY &&
f51b7662
DV
1300 mask_type != INTEL_AGP_CACHED_MEMORY)
1301 goto out_err;
1302
1303 if (!mem->is_flushed)
1304 global_cache_flush();
1305
1306 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
f51b7662
DV
1307
1308 out:
1309 ret = 0;
1310 out_err:
1311 mem->is_flushed = true;
1312 return ret;
1313}
1314
1315static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1316 int type)
1317{
1318 int i;
1319
1320 if (mem->page_count == 0)
1321 return 0;
1322
0ade6386 1323 if (pg_start < intel_private.base.gtt_stolen_entries) {
f51b7662
DV
1324 dev_info(&intel_private.pcidev->dev,
1325 "trying to disable local/stolen memory\n");
1326 return -EINVAL;
1327 }
1328
1329 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1330 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1331
1332 readl(intel_private.gtt+i-1);
1333
f51b7662
DV
1334 return 0;
1335}
1336
a6963596
DV
1337static void i965_write_entry(dma_addr_t addr, unsigned int entry,
1338 unsigned int flags)
1339{
1340 /* Shift high bits down */
1341 addr |= (addr >> 28) & 0xf0;
1342 writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
1343}
1344
2d2430cf 1345static int i9xx_setup(void)
f51b7662 1346{
2d2430cf 1347 u32 reg_addr;
f51b7662 1348
2d2430cf 1349 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
f51b7662 1350
2d2430cf 1351 reg_addr &= 0xfff80000;
f1befe71 1352
2d2430cf 1353 intel_private.registers = ioremap(reg_addr, 128 * 4096);
ccc4e67b 1354 if (!intel_private.registers)
f51b7662
DV
1355 return -ENOMEM;
1356
2d2430cf
DV
1357 if (INTEL_GTT_GEN == 3) {
1358 u32 gtt_addr;
3f08e4ef 1359
2d2430cf
DV
1360 pci_read_config_dword(intel_private.pcidev,
1361 I915_PTEADDR, &gtt_addr);
1362 intel_private.gtt_bus_addr = gtt_addr;
1363 } else {
1364 u32 gtt_offset;
1365
1366 switch (INTEL_GTT_GEN) {
1367 case 5:
1368 case 6:
1369 gtt_offset = MB(2);
1370 break;
1371 case 4:
1372 default:
1373 gtt_offset = KB(512);
1374 break;
1375 }
1376 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1377 }
1378
3f08e4ef
CW
1379 intel_private.pte_bus_addr =
1380 readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1381
2d2430cf
DV
1382 intel_i9xx_setup_flush();
1383
1384 return 0;
1385}
1386
f51b7662
DV
1387/*
1388 * The i965 supports 36-bit physical addresses, but to keep
1389 * the format of the GTT the same, the bits that don't fit
1390 * in a 32-bit word are shifted down to bits 4..7.
1391 *
1392 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1393 * is always zero on 32-bit architectures, so no need to make
1394 * this conditional.
1395 */
1396static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1397 dma_addr_t addr, int type)
1398{
1399 /* Shift high bits down */
1400 addr |= (addr >> 28) & 0xf0;
1401
1402 /* Type checking must be done elsewhere */
1403 return addr | bridge->driver->masks[type].mask;
1404}
1405
3869d4a8
ZW
1406static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
1407 dma_addr_t addr, int type)
1408{
8dfc2b14
ZW
1409 /* gen6 has bit11-4 for physical addr bit39-32 */
1410 addr |= (addr >> 28) & 0xff0;
3869d4a8
ZW
1411
1412 /* Type checking must be done elsewhere */
1413 return addr | bridge->driver->masks[type].mask;
1414}
1415
f51b7662
DV
1416static const struct agp_bridge_driver intel_810_driver = {
1417 .owner = THIS_MODULE,
1418 .aperture_sizes = intel_i810_sizes,
1419 .size_type = FIXED_APER_SIZE,
1420 .num_aperture_sizes = 2,
1421 .needs_scratch_page = true,
1422 .configure = intel_i810_configure,
1423 .fetch_size = intel_i810_fetch_size,
1424 .cleanup = intel_i810_cleanup,
f51b7662
DV
1425 .mask_memory = intel_i810_mask_memory,
1426 .masks = intel_i810_masks,
ffdd7510 1427 .agp_enable = intel_fake_agp_enable,
f51b7662
DV
1428 .cache_flush = global_cache_flush,
1429 .create_gatt_table = agp_generic_create_gatt_table,
1430 .free_gatt_table = agp_generic_free_gatt_table,
1431 .insert_memory = intel_i810_insert_entries,
1432 .remove_memory = intel_i810_remove_entries,
1433 .alloc_by_type = intel_i810_alloc_by_type,
1434 .free_by_type = intel_i810_free_by_type,
1435 .agp_alloc_page = agp_generic_alloc_page,
1436 .agp_alloc_pages = agp_generic_alloc_pages,
1437 .agp_destroy_page = agp_generic_destroy_page,
1438 .agp_destroy_pages = agp_generic_destroy_pages,
1439 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1440};
1441
1442static const struct agp_bridge_driver intel_830_driver = {
1443 .owner = THIS_MODULE,
f51b7662 1444 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1445 .aperture_sizes = intel_fake_agp_sizes,
1446 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
f51b7662 1447 .needs_scratch_page = true,
351bb278 1448 .configure = intel_fake_agp_configure,
3e921f98 1449 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1450 .cleanup = intel_gtt_cleanup,
f51b7662
DV
1451 .mask_memory = intel_i810_mask_memory,
1452 .masks = intel_i810_masks,
ffdd7510 1453 .agp_enable = intel_fake_agp_enable,
f51b7662 1454 .cache_flush = global_cache_flush,
3b15a9d7 1455 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1456 .free_gatt_table = intel_fake_agp_free_gatt_table,
f51b7662
DV
1457 .insert_memory = intel_i830_insert_entries,
1458 .remove_memory = intel_i830_remove_entries,
ffdd7510 1459 .alloc_by_type = intel_fake_agp_alloc_by_type,
f51b7662
DV
1460 .free_by_type = intel_i810_free_by_type,
1461 .agp_alloc_page = agp_generic_alloc_page,
1462 .agp_alloc_pages = agp_generic_alloc_pages,
1463 .agp_destroy_page = agp_generic_destroy_page,
1464 .agp_destroy_pages = agp_generic_destroy_pages,
1465 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1466 .chipset_flush = intel_i830_chipset_flush,
1467};
1468
1469static const struct agp_bridge_driver intel_915_driver = {
1470 .owner = THIS_MODULE,
f51b7662 1471 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1472 .aperture_sizes = intel_fake_agp_sizes,
1473 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
f51b7662 1474 .needs_scratch_page = true,
351bb278 1475 .configure = intel_fake_agp_configure,
3e921f98 1476 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1477 .cleanup = intel_gtt_cleanup,
f51b7662
DV
1478 .mask_memory = intel_i810_mask_memory,
1479 .masks = intel_i810_masks,
ffdd7510 1480 .agp_enable = intel_fake_agp_enable,
f51b7662 1481 .cache_flush = global_cache_flush,
3b15a9d7 1482 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1483 .free_gatt_table = intel_fake_agp_free_gatt_table,
f51b7662
DV
1484 .insert_memory = intel_i915_insert_entries,
1485 .remove_memory = intel_i915_remove_entries,
ffdd7510 1486 .alloc_by_type = intel_fake_agp_alloc_by_type,
f51b7662
DV
1487 .free_by_type = intel_i810_free_by_type,
1488 .agp_alloc_page = agp_generic_alloc_page,
1489 .agp_alloc_pages = agp_generic_alloc_pages,
1490 .agp_destroy_page = agp_generic_destroy_page,
1491 .agp_destroy_pages = agp_generic_destroy_pages,
1492 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1493 .chipset_flush = intel_i915_chipset_flush,
0e87d2b0 1494#if USE_PCI_DMA_API
f51b7662
DV
1495 .agp_map_page = intel_agp_map_page,
1496 .agp_unmap_page = intel_agp_unmap_page,
1497 .agp_map_memory = intel_agp_map_memory,
1498 .agp_unmap_memory = intel_agp_unmap_memory,
1499#endif
1500};
1501
1502static const struct agp_bridge_driver intel_i965_driver = {
1503 .owner = THIS_MODULE,
f51b7662 1504 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1505 .aperture_sizes = intel_fake_agp_sizes,
1506 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
f51b7662 1507 .needs_scratch_page = true,
a6963596 1508 .configure = intel_fake_agp_configure,
3e921f98 1509 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1510 .cleanup = intel_gtt_cleanup,
f51b7662
DV
1511 .mask_memory = intel_i965_mask_memory,
1512 .masks = intel_i810_masks,
ffdd7510 1513 .agp_enable = intel_fake_agp_enable,
f51b7662 1514 .cache_flush = global_cache_flush,
3b15a9d7 1515 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1516 .free_gatt_table = intel_fake_agp_free_gatt_table,
3869d4a8
ZW
1517 .insert_memory = intel_i915_insert_entries,
1518 .remove_memory = intel_i915_remove_entries,
ffdd7510 1519 .alloc_by_type = intel_fake_agp_alloc_by_type,
3869d4a8
ZW
1520 .free_by_type = intel_i810_free_by_type,
1521 .agp_alloc_page = agp_generic_alloc_page,
1522 .agp_alloc_pages = agp_generic_alloc_pages,
1523 .agp_destroy_page = agp_generic_destroy_page,
1524 .agp_destroy_pages = agp_generic_destroy_pages,
1525 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1526 .chipset_flush = intel_i915_chipset_flush,
0e87d2b0 1527#if USE_PCI_DMA_API
3869d4a8
ZW
1528 .agp_map_page = intel_agp_map_page,
1529 .agp_unmap_page = intel_agp_unmap_page,
1530 .agp_map_memory = intel_agp_map_memory,
1531 .agp_unmap_memory = intel_agp_unmap_memory,
1532#endif
1533};
1534
1535static const struct agp_bridge_driver intel_gen6_driver = {
1536 .owner = THIS_MODULE,
3869d4a8 1537 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1538 .aperture_sizes = intel_fake_agp_sizes,
1539 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
3869d4a8
ZW
1540 .needs_scratch_page = true,
1541 .configure = intel_i9xx_configure,
3e921f98 1542 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1543 .cleanup = intel_gtt_cleanup,
3869d4a8 1544 .mask_memory = intel_gen6_mask_memory,
f8f235e5 1545 .masks = intel_gen6_masks,
ffdd7510 1546 .agp_enable = intel_fake_agp_enable,
3869d4a8 1547 .cache_flush = global_cache_flush,
3b15a9d7 1548 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1549 .free_gatt_table = intel_fake_agp_free_gatt_table,
f51b7662
DV
1550 .insert_memory = intel_i915_insert_entries,
1551 .remove_memory = intel_i915_remove_entries,
ffdd7510 1552 .alloc_by_type = intel_fake_agp_alloc_by_type,
f51b7662
DV
1553 .free_by_type = intel_i810_free_by_type,
1554 .agp_alloc_page = agp_generic_alloc_page,
1555 .agp_alloc_pages = agp_generic_alloc_pages,
1556 .agp_destroy_page = agp_generic_destroy_page,
1557 .agp_destroy_pages = agp_generic_destroy_pages,
f8f235e5 1558 .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
f51b7662 1559 .chipset_flush = intel_i915_chipset_flush,
0e87d2b0 1560#if USE_PCI_DMA_API
f51b7662
DV
1561 .agp_map_page = intel_agp_map_page,
1562 .agp_unmap_page = intel_agp_unmap_page,
1563 .agp_map_memory = intel_agp_map_memory,
1564 .agp_unmap_memory = intel_agp_unmap_memory,
1565#endif
1566};
1567
1568static const struct agp_bridge_driver intel_g33_driver = {
1569 .owner = THIS_MODULE,
f51b7662 1570 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1571 .aperture_sizes = intel_fake_agp_sizes,
1572 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
f51b7662 1573 .needs_scratch_page = true,
a6963596 1574 .configure = intel_fake_agp_configure,
3e921f98 1575 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1576 .cleanup = intel_gtt_cleanup,
f51b7662
DV
1577 .mask_memory = intel_i965_mask_memory,
1578 .masks = intel_i810_masks,
ffdd7510 1579 .agp_enable = intel_fake_agp_enable,
f51b7662 1580 .cache_flush = global_cache_flush,
3b15a9d7 1581 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1582 .free_gatt_table = intel_fake_agp_free_gatt_table,
f51b7662
DV
1583 .insert_memory = intel_i915_insert_entries,
1584 .remove_memory = intel_i915_remove_entries,
ffdd7510 1585 .alloc_by_type = intel_fake_agp_alloc_by_type,
f51b7662
DV
1586 .free_by_type = intel_i810_free_by_type,
1587 .agp_alloc_page = agp_generic_alloc_page,
1588 .agp_alloc_pages = agp_generic_alloc_pages,
1589 .agp_destroy_page = agp_generic_destroy_page,
1590 .agp_destroy_pages = agp_generic_destroy_pages,
1591 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1592 .chipset_flush = intel_i915_chipset_flush,
0e87d2b0 1593#if USE_PCI_DMA_API
f51b7662
DV
1594 .agp_map_page = intel_agp_map_page,
1595 .agp_unmap_page = intel_agp_unmap_page,
1596 .agp_map_memory = intel_agp_map_memory,
1597 .agp_unmap_memory = intel_agp_unmap_memory,
1598#endif
1599};
02c026ce 1600
1a997ff2
DV
1601static const struct intel_gtt_driver i8xx_gtt_driver = {
1602 .gen = 2,
73800422 1603 .setup = i830_setup,
351bb278 1604 .write_entry = i830_write_entry,
1a997ff2
DV
1605};
1606static const struct intel_gtt_driver i915_gtt_driver = {
1607 .gen = 3,
2d2430cf 1608 .setup = i9xx_setup,
351bb278
DV
1609 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
1610 .write_entry = i830_write_entry,
1a997ff2
DV
1611};
1612static const struct intel_gtt_driver g33_gtt_driver = {
1613 .gen = 3,
1614 .is_g33 = 1,
2d2430cf 1615 .setup = i9xx_setup,
a6963596 1616 .write_entry = i965_write_entry,
1a997ff2
DV
1617};
1618static const struct intel_gtt_driver pineview_gtt_driver = {
1619 .gen = 3,
1620 .is_pineview = 1, .is_g33 = 1,
2d2430cf 1621 .setup = i9xx_setup,
a6963596 1622 .write_entry = i965_write_entry,
1a997ff2
DV
1623};
1624static const struct intel_gtt_driver i965_gtt_driver = {
1625 .gen = 4,
2d2430cf 1626 .setup = i9xx_setup,
a6963596 1627 .write_entry = i965_write_entry,
1a997ff2
DV
1628};
1629static const struct intel_gtt_driver g4x_gtt_driver = {
1630 .gen = 5,
2d2430cf 1631 .setup = i9xx_setup,
a6963596 1632 .write_entry = i965_write_entry,
1a997ff2
DV
1633};
1634static const struct intel_gtt_driver ironlake_gtt_driver = {
1635 .gen = 5,
1636 .is_ironlake = 1,
2d2430cf 1637 .setup = i9xx_setup,
a6963596 1638 .write_entry = i965_write_entry,
1a997ff2
DV
1639};
1640static const struct intel_gtt_driver sandybridge_gtt_driver = {
1641 .gen = 6,
2d2430cf 1642 .setup = i9xx_setup,
1a997ff2
DV
1643};
1644
02c026ce
DV
1645/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1646 * driver and gmch_driver must be non-null, and find_gmch will determine
1647 * which one should be used if a gmch_chip_id is present.
1648 */
1649static const struct intel_gtt_driver_description {
1650 unsigned int gmch_chip_id;
1651 char *name;
1652 const struct agp_bridge_driver *gmch_driver;
1a997ff2 1653 const struct intel_gtt_driver *gtt_driver;
02c026ce 1654} intel_gtt_chipsets[] = {
1a997ff2
DV
1655 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
1656 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
1657 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
1658 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
1659 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1660 &intel_830_driver , &i8xx_gtt_driver},
1661 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1662 &intel_830_driver , &i8xx_gtt_driver},
1663 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
1664 &intel_830_driver , &i8xx_gtt_driver},
1665 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1666 &intel_830_driver , &i8xx_gtt_driver},
1667 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
1668 &intel_830_driver , &i8xx_gtt_driver},
1669 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1670 &intel_915_driver , &i915_gtt_driver },
1671 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1672 &intel_915_driver , &i915_gtt_driver },
1673 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1674 &intel_915_driver , &i915_gtt_driver },
1675 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1676 &intel_915_driver , &i915_gtt_driver },
1677 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1678 &intel_915_driver , &i915_gtt_driver },
1679 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1680 &intel_915_driver , &i915_gtt_driver },
1681 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1682 &intel_i965_driver , &i965_gtt_driver },
1683 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1684 &intel_i965_driver , &i965_gtt_driver },
1685 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1686 &intel_i965_driver , &i965_gtt_driver },
1687 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1688 &intel_i965_driver , &i965_gtt_driver },
1689 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1690 &intel_i965_driver , &i965_gtt_driver },
1691 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1692 &intel_i965_driver , &i965_gtt_driver },
1693 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1694 &intel_g33_driver , &g33_gtt_driver },
1695 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1696 &intel_g33_driver , &g33_gtt_driver },
1697 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1698 &intel_g33_driver , &g33_gtt_driver },
1699 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1700 &intel_g33_driver , &pineview_gtt_driver },
1701 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1702 &intel_g33_driver , &pineview_gtt_driver },
1703 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1704 &intel_i965_driver , &g4x_gtt_driver },
1705 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1706 &intel_i965_driver , &g4x_gtt_driver },
1707 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1708 &intel_i965_driver , &g4x_gtt_driver },
1709 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1710 &intel_i965_driver , &g4x_gtt_driver },
1711 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1712 &intel_i965_driver , &g4x_gtt_driver },
e9e5f8e8
CW
1713 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1714 &intel_i965_driver , &g4x_gtt_driver },
1a997ff2
DV
1715 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1716 &intel_i965_driver , &g4x_gtt_driver },
02c026ce 1717 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1a997ff2 1718 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
02c026ce 1719 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1a997ff2 1720 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
02c026ce 1721 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1a997ff2 1722 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce 1723 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1a997ff2 1724 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce 1725 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1a997ff2 1726 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce 1727 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1a997ff2 1728 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce 1729 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1a997ff2 1730 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce 1731 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1a997ff2 1732 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce 1733 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1a997ff2 1734 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
02c026ce
DV
1735 { 0, NULL, NULL }
1736};
1737
1738static int find_gmch(u16 device)
1739{
1740 struct pci_dev *gmch_device;
1741
1742 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1743 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1744 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1745 device, gmch_device);
1746 }
1747
1748 if (!gmch_device)
1749 return 0;
1750
1751 intel_private.pcidev = gmch_device;
1752 return 1;
1753}
1754
e2404e7c 1755int intel_gmch_probe(struct pci_dev *pdev,
02c026ce
DV
1756 struct agp_bridge_data *bridge)
1757{
1758 int i, mask;
1759 bridge->driver = NULL;
1760
1761 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1762 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1763 bridge->driver =
1764 intel_gtt_chipsets[i].gmch_driver;
1a997ff2
DV
1765 intel_private.driver =
1766 intel_gtt_chipsets[i].gtt_driver;
02c026ce
DV
1767 break;
1768 }
1769 }
1770
1771 if (!bridge->driver)
1772 return 0;
1773
1774 bridge->dev_private_data = &intel_private;
1775 bridge->dev = pdev;
1776
d7cca2f7
DV
1777 intel_private.bridge_dev = pci_dev_get(pdev);
1778
02c026ce
DV
1779 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1780
1781 if (bridge->driver->mask_memory == intel_gen6_mask_memory)
1782 mask = 40;
1783 else if (bridge->driver->mask_memory == intel_i965_mask_memory)
1784 mask = 36;
1785 else
1786 mask = 32;
1787
1788 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1789 dev_err(&intel_private.pcidev->dev,
1790 "set gfx device dma mask %d-bit failed!\n", mask);
1791 else
1792 pci_set_consistent_dma_mask(intel_private.pcidev,
1793 DMA_BIT_MASK(mask));
1794
1784a5fb
DV
1795 if (bridge->driver == &intel_810_driver)
1796 return 1;
1797
3b15a9d7
DV
1798 if (intel_gtt_init() != 0)
1799 return 0;
1784a5fb 1800
02c026ce
DV
1801 return 1;
1802}
e2404e7c 1803EXPORT_SYMBOL(intel_gmch_probe);
02c026ce 1804
19966754
DV
1805struct intel_gtt *intel_gtt_get(void)
1806{
1807 return &intel_private.base;
1808}
1809EXPORT_SYMBOL(intel_gtt_get);
1810
e2404e7c 1811void intel_gmch_remove(struct pci_dev *pdev)
02c026ce
DV
1812{
1813 if (intel_private.pcidev)
1814 pci_dev_put(intel_private.pcidev);
d7cca2f7
DV
1815 if (intel_private.bridge_dev)
1816 pci_dev_put(intel_private.bridge_dev);
02c026ce 1817}
e2404e7c
DV
1818EXPORT_SYMBOL(intel_gmch_remove);
1819
1820MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1821MODULE_LICENSE("GPL and additional rights");