agp/intel: Use pci_bus_address() to get MMADR bus address
[linux-2.6-block.git] / drivers / char / agp / intel-gtt.c
CommitLineData
f51b7662
DV
1/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
e2404e7c
DV
18#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
bdb8b975 24#include <linux/delay.h>
e2404e7c
DV
25#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
0ade6386 28#include <drm/intel-gtt.h>
e2404e7c 29
f51b7662
DV
30/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
d3f13810 33 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
f51b7662
DV
34 * Only newer chipsets need to bother with this, of course.
35 */
d3f13810 36#ifdef CONFIG_INTEL_IOMMU
f51b7662 37#define USE_PCI_DMA_API 1
0e87d2b0
DV
38#else
39#define USE_PCI_DMA_API 0
f51b7662
DV
40#endif
41
1a997ff2
DV
42struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
100519e2 47 unsigned int has_pgtbl_enable : 1;
22533b49 48 unsigned int dma_mask_size : 8;
73800422
DV
49 /* Chipset specific GTT setup */
50 int (*setup)(void);
ae83dd5c
DV
51 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
351bb278
DV
54 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
5cbecafc 58 bool (*check_flags)(unsigned int flags);
1b263f24 59 void (*chipset_flush)(void);
1a997ff2
DV
60};
61
f51b7662 62static struct _intel_private {
1a997ff2 63 const struct intel_gtt_driver *driver;
f51b7662 64 struct pci_dev *pcidev; /* device one */
d7cca2f7 65 struct pci_dev *bridge_dev;
f51b7662 66 u8 __iomem *registers;
5acc4ce4 67 phys_addr_t gtt_phys_addr;
b3eafc5a 68 u32 PGETBL_save;
f51b7662 69 u32 __iomem *gtt; /* I915G */
bee4a186 70 bool clear_fake_agp; /* on first access via agp, fill with scratch */
f51b7662 71 int num_dcache_entries;
bdb8b975 72 void __iomem *i9xx_flush_page;
820647b9 73 char *i81x_gtt_table;
f51b7662
DV
74 struct resource ifp_resource;
75 int resource_valid;
0e87d2b0 76 struct page *scratch_page;
9c61a32d 77 phys_addr_t scratch_page_dma;
14be93dd 78 int refcount;
8d2e6308
BW
79 /* Whether i915 needs to use the dmar apis or not. */
80 unsigned int needs_dmar : 1;
e5c65377 81 phys_addr_t gma_bus_addr;
a54c0c27
BW
82 /* Size of memory reserved for graphics by the BIOS */
83 unsigned int stolen_size;
84 /* Total number of gtt entries. */
85 unsigned int gtt_total_entries;
86 /* Part of the gtt that is mappable by the cpu, for those chips where
87 * this is not the full gtt. */
88 unsigned int gtt_mappable_entries;
f51b7662
DV
89} intel_private;
90
1a997ff2
DV
91#define INTEL_GTT_GEN intel_private.driver->gen
92#define IS_G33 intel_private.driver->is_g33
93#define IS_PINEVIEW intel_private.driver->is_pineview
94#define IS_IRONLAKE intel_private.driver->is_ironlake
100519e2 95#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
1a997ff2 96
9da3da66
CW
97static int intel_gtt_map_memory(struct page **pages,
98 unsigned int num_entries,
99 struct sg_table *st)
f51b7662 100{
f51b7662
DV
101 struct scatterlist *sg;
102 int i;
103
4080775b 104 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
f51b7662 105
9da3da66 106 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
831cd445 107 goto err;
f51b7662 108
9da3da66 109 for_each_sg(st->sgl, sg, num_entries, i)
4080775b 110 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
f51b7662 111
9da3da66
CW
112 if (!pci_map_sg(intel_private.pcidev,
113 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
831cd445
CW
114 goto err;
115
f51b7662 116 return 0;
831cd445
CW
117
118err:
9da3da66 119 sg_free_table(st);
831cd445 120 return -ENOMEM;
f51b7662
DV
121}
122
9da3da66 123static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
f51b7662 124{
4080775b 125 struct sg_table st;
f51b7662
DV
126 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
127
4080775b
DV
128 pci_unmap_sg(intel_private.pcidev, sg_list,
129 num_sg, PCI_DMA_BIDIRECTIONAL);
130
131 st.sgl = sg_list;
132 st.orig_nents = st.nents = num_sg;
133
134 sg_free_table(&st);
f51b7662
DV
135}
136
ffdd7510 137static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
f51b7662
DV
138{
139 return;
140}
141
142/* Exists to support ARGB cursors */
143static struct page *i8xx_alloc_pages(void)
144{
145 struct page *page;
146
147 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
148 if (page == NULL)
149 return NULL;
150
151 if (set_pages_uc(page, 4) < 0) {
152 set_pages_wb(page, 4);
153 __free_pages(page, 2);
154 return NULL;
155 }
156 get_page(page);
157 atomic_inc(&agp_bridge->current_memory_agp);
158 return page;
159}
160
161static void i8xx_destroy_pages(struct page *page)
162{
163 if (page == NULL)
164 return;
165
166 set_pages_wb(page, 4);
167 put_page(page);
168 __free_pages(page, 2);
169 atomic_dec(&agp_bridge->current_memory_agp);
170}
171
820647b9
DV
172#define I810_GTT_ORDER 4
173static int i810_setup(void)
174{
175 u32 reg_addr;
176 char *gtt_table;
177
178 /* i81x does not preallocate the gtt. It's always 64kb in size. */
179 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
180 if (gtt_table == NULL)
181 return -ENOMEM;
182 intel_private.i81x_gtt_table = gtt_table;
183
5ef6d8f4 184 reg_addr = pci_bus_address(intel_private.pcidev, I810_MMADR_BAR);
820647b9
DV
185
186 intel_private.registers = ioremap(reg_addr, KB(64));
187 if (!intel_private.registers)
188 return -ENOMEM;
189
190 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
191 intel_private.registers+I810_PGETBL_CTL);
192
5acc4ce4 193 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
820647b9
DV
194
195 if ((readl(intel_private.registers+I810_DRAM_CTL)
196 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
197 dev_info(&intel_private.pcidev->dev,
198 "detected 4MB dedicated video ram\n");
199 intel_private.num_dcache_entries = 1024;
200 }
201
202 return 0;
203}
204
205static void i810_cleanup(void)
206{
207 writel(0, intel_private.registers+I810_PGETBL_CTL);
208 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
209}
210
ff26860f
DV
211static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
212 int type)
f51b7662 213{
625dd9d3 214 int i;
f51b7662 215
ff26860f
DV
216 if ((pg_start + mem->page_count)
217 > intel_private.num_dcache_entries)
218 return -EINVAL;
625dd9d3 219
ff26860f
DV
220 if (!mem->is_flushed)
221 global_cache_flush();
f51b7662 222
ff26860f
DV
223 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
224 dma_addr_t addr = i << PAGE_SHIFT;
225 intel_private.driver->write_entry(addr,
226 i, type);
f51b7662 227 }
ff26860f 228 readl(intel_private.gtt+i-1);
f51b7662 229
ff26860f 230 return 0;
f51b7662
DV
231}
232
233/*
234 * The i810/i830 requires a physical address to program its mouse
235 * pointer into hardware.
236 * However the Xserver still writes to it through the agp aperture.
237 */
238static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
239{
240 struct agp_memory *new;
241 struct page *page;
242
243 switch (pg_count) {
244 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
245 break;
246 case 4:
247 /* kludge to get 4 physical pages for ARGB cursor */
248 page = i8xx_alloc_pages();
249 break;
250 default:
251 return NULL;
252 }
253
254 if (page == NULL)
255 return NULL;
256
257 new = agp_create_memory(pg_count);
258 if (new == NULL)
259 return NULL;
260
261 new->pages[0] = page;
262 if (pg_count == 4) {
263 /* kludge to get 4 physical pages for ARGB cursor */
264 new->pages[1] = new->pages[0] + 1;
265 new->pages[2] = new->pages[1] + 1;
266 new->pages[3] = new->pages[2] + 1;
267 }
268 new->page_count = pg_count;
269 new->num_scratch_pages = pg_count;
270 new->type = AGP_PHYS_MEMORY;
271 new->physical = page_to_phys(new->pages[0]);
272 return new;
273}
274
f51b7662
DV
275static void intel_i810_free_by_type(struct agp_memory *curr)
276{
277 agp_free_key(curr->key);
278 if (curr->type == AGP_PHYS_MEMORY) {
279 if (curr->page_count == 4)
280 i8xx_destroy_pages(curr->pages[0]);
281 else {
282 agp_bridge->driver->agp_destroy_page(curr->pages[0],
283 AGP_PAGE_DESTROY_UNMAP);
284 agp_bridge->driver->agp_destroy_page(curr->pages[0],
285 AGP_PAGE_DESTROY_FREE);
286 }
287 agp_free_page_array(curr);
288 }
289 kfree(curr);
290}
291
0e87d2b0
DV
292static int intel_gtt_setup_scratch_page(void)
293{
294 struct page *page;
295 dma_addr_t dma_addr;
296
297 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
298 if (page == NULL)
299 return -ENOMEM;
300 get_page(page);
301 set_pages_uc(page, 1);
302
8d2e6308 303 if (intel_private.needs_dmar) {
0e87d2b0
DV
304 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
305 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
306 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
307 return -EINVAL;
308
9c61a32d 309 intel_private.scratch_page_dma = dma_addr;
0e87d2b0 310 } else
9c61a32d 311 intel_private.scratch_page_dma = page_to_phys(page);
0e87d2b0
DV
312
313 intel_private.scratch_page = page;
314
315 return 0;
316}
317
625dd9d3
DV
318static void i810_write_entry(dma_addr_t addr, unsigned int entry,
319 unsigned int flags)
320{
321 u32 pte_flags = I810_PTE_VALID;
322
323 switch (flags) {
324 case AGP_DCACHE_MEMORY:
325 pte_flags |= I810_PTE_LOCAL;
326 break;
327 case AGP_USER_CACHED_MEMORY:
328 pte_flags |= I830_PTE_SYSTEM_CACHED;
329 break;
330 }
331
332 writel(addr | pte_flags, intel_private.gtt + entry);
333}
334
7bdc9ab0 335static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
820647b9
DV
336 {32, 8192, 3},
337 {64, 16384, 4},
f51b7662 338 {128, 32768, 5},
f51b7662
DV
339 {256, 65536, 6},
340 {512, 131072, 7},
341};
342
c64f7ba5 343static unsigned int intel_gtt_stolen_size(void)
f51b7662
DV
344{
345 u16 gmch_ctrl;
f51b7662
DV
346 u8 rdct;
347 int local = 0;
348 static const int ddt[4] = { 0, 16, 32, 64 };
d8d9abcd 349 unsigned int stolen_size = 0;
f51b7662 350
820647b9
DV
351 if (INTEL_GTT_GEN == 1)
352 return 0; /* no stolen mem on i81x */
353
d7cca2f7
DV
354 pci_read_config_word(intel_private.bridge_dev,
355 I830_GMCH_CTRL, &gmch_ctrl);
f51b7662 356
d7cca2f7
DV
357 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
358 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
f51b7662
DV
359 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
360 case I830_GMCH_GMS_STOLEN_512:
d8d9abcd 361 stolen_size = KB(512);
f51b7662
DV
362 break;
363 case I830_GMCH_GMS_STOLEN_1024:
d8d9abcd 364 stolen_size = MB(1);
f51b7662
DV
365 break;
366 case I830_GMCH_GMS_STOLEN_8192:
d8d9abcd 367 stolen_size = MB(8);
f51b7662
DV
368 break;
369 case I830_GMCH_GMS_LOCAL:
370 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
d8d9abcd 371 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
f51b7662
DV
372 MB(ddt[I830_RDRAM_DDT(rdct)]);
373 local = 1;
374 break;
375 default:
d8d9abcd 376 stolen_size = 0;
f51b7662
DV
377 break;
378 }
f51b7662
DV
379 } else {
380 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
381 case I855_GMCH_GMS_STOLEN_1M:
d8d9abcd 382 stolen_size = MB(1);
f51b7662
DV
383 break;
384 case I855_GMCH_GMS_STOLEN_4M:
d8d9abcd 385 stolen_size = MB(4);
f51b7662
DV
386 break;
387 case I855_GMCH_GMS_STOLEN_8M:
d8d9abcd 388 stolen_size = MB(8);
f51b7662
DV
389 break;
390 case I855_GMCH_GMS_STOLEN_16M:
d8d9abcd 391 stolen_size = MB(16);
f51b7662
DV
392 break;
393 case I855_GMCH_GMS_STOLEN_32M:
d8d9abcd 394 stolen_size = MB(32);
f51b7662
DV
395 break;
396 case I915_GMCH_GMS_STOLEN_48M:
77ad498e 397 stolen_size = MB(48);
f51b7662
DV
398 break;
399 case I915_GMCH_GMS_STOLEN_64M:
77ad498e 400 stolen_size = MB(64);
f51b7662
DV
401 break;
402 case G33_GMCH_GMS_STOLEN_128M:
77ad498e 403 stolen_size = MB(128);
f51b7662
DV
404 break;
405 case G33_GMCH_GMS_STOLEN_256M:
77ad498e 406 stolen_size = MB(256);
f51b7662
DV
407 break;
408 case INTEL_GMCH_GMS_STOLEN_96M:
77ad498e 409 stolen_size = MB(96);
f51b7662
DV
410 break;
411 case INTEL_GMCH_GMS_STOLEN_160M:
77ad498e 412 stolen_size = MB(160);
f51b7662
DV
413 break;
414 case INTEL_GMCH_GMS_STOLEN_224M:
77ad498e 415 stolen_size = MB(224);
f51b7662
DV
416 break;
417 case INTEL_GMCH_GMS_STOLEN_352M:
77ad498e 418 stolen_size = MB(352);
f51b7662
DV
419 break;
420 default:
d8d9abcd 421 stolen_size = 0;
f51b7662
DV
422 break;
423 }
424 }
1784a5fb 425
1b6064d7 426 if (stolen_size > 0) {
d7cca2f7 427 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
d8d9abcd 428 stolen_size / KB(1), local ? "local" : "stolen");
f51b7662 429 } else {
d7cca2f7 430 dev_info(&intel_private.bridge_dev->dev,
f51b7662 431 "no pre-allocated video memory detected\n");
d8d9abcd 432 stolen_size = 0;
f51b7662
DV
433 }
434
c64f7ba5 435 return stolen_size;
f51b7662
DV
436}
437
20172842
DV
438static void i965_adjust_pgetbl_size(unsigned int size_flag)
439{
440 u32 pgetbl_ctl, pgetbl_ctl2;
441
442 /* ensure that ppgtt is disabled */
443 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
444 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
445 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
446
447 /* write the new ggtt size */
448 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
449 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
450 pgetbl_ctl |= size_flag;
451 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
452}
453
454static unsigned int i965_gtt_total_entries(void)
fbe40783
DV
455{
456 int size;
20172842
DV
457 u32 pgetbl_ctl;
458 u16 gmch_ctl;
fbe40783 459
20172842
DV
460 pci_read_config_word(intel_private.bridge_dev,
461 I830_GMCH_CTRL, &gmch_ctl);
fbe40783 462
20172842
DV
463 if (INTEL_GTT_GEN == 5) {
464 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
465 case G4x_GMCH_SIZE_1M:
466 case G4x_GMCH_SIZE_VT_1M:
467 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
fbe40783 468 break;
20172842
DV
469 case G4x_GMCH_SIZE_VT_1_5M:
470 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
fbe40783 471 break;
20172842
DV
472 case G4x_GMCH_SIZE_2M:
473 case G4x_GMCH_SIZE_VT_2M:
474 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
fbe40783 475 break;
fbe40783 476 }
20172842 477 }
e5e408fc 478
20172842
DV
479 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
480
481 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
482 case I965_PGETBL_SIZE_128KB:
483 size = KB(128);
484 break;
485 case I965_PGETBL_SIZE_256KB:
486 size = KB(256);
487 break;
488 case I965_PGETBL_SIZE_512KB:
489 size = KB(512);
490 break;
491 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
492 case I965_PGETBL_SIZE_1MB:
493 size = KB(1024);
494 break;
495 case I965_PGETBL_SIZE_2MB:
496 size = KB(2048);
497 break;
498 case I965_PGETBL_SIZE_1_5MB:
499 size = KB(1024 + 512);
500 break;
501 default:
502 dev_info(&intel_private.pcidev->dev,
503 "unknown page table size, assuming 512KB\n");
504 size = KB(512);
505 }
506
507 return size/4;
508}
509
510static unsigned int intel_gtt_total_entries(void)
511{
20172842
DV
512 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
513 return i965_gtt_total_entries();
009946f8 514 else {
fbe40783
DV
515 /* On previous hardware, the GTT size was just what was
516 * required to map the aperture.
517 */
a54c0c27 518 return intel_private.gtt_mappable_entries;
fbe40783 519 }
fbe40783 520}
fbe40783 521
1784a5fb
DV
522static unsigned int intel_gtt_mappable_entries(void)
523{
524 unsigned int aperture_size;
1784a5fb 525
820647b9
DV
526 if (INTEL_GTT_GEN == 1) {
527 u32 smram_miscc;
528
529 pci_read_config_dword(intel_private.bridge_dev,
530 I810_SMRAM_MISCC, &smram_miscc);
531
532 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
533 == I810_GFX_MEM_WIN_32M)
534 aperture_size = MB(32);
535 else
536 aperture_size = MB(64);
537 } else if (INTEL_GTT_GEN == 2) {
b1c5b0f8 538 u16 gmch_ctrl;
1784a5fb 539
b1c5b0f8
CW
540 pci_read_config_word(intel_private.bridge_dev,
541 I830_GMCH_CTRL, &gmch_ctrl);
1784a5fb 542
1784a5fb 543 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
b1c5b0f8 544 aperture_size = MB(64);
1784a5fb 545 else
b1c5b0f8 546 aperture_size = MB(128);
239918f7 547 } else {
1784a5fb
DV
548 /* 9xx supports large sizes, just look at the length */
549 aperture_size = pci_resource_len(intel_private.pcidev, 2);
1784a5fb
DV
550 }
551
552 return aperture_size >> PAGE_SHIFT;
553}
554
0e87d2b0
DV
555static void intel_gtt_teardown_scratch_page(void)
556{
557 set_pages_wb(intel_private.scratch_page, 1);
9c61a32d 558 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
0e87d2b0
DV
559 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
560 put_page(intel_private.scratch_page);
561 __free_page(intel_private.scratch_page);
562}
563
564static void intel_gtt_cleanup(void)
565{
ae83dd5c
DV
566 intel_private.driver->cleanup();
567
0e87d2b0
DV
568 iounmap(intel_private.gtt);
569 iounmap(intel_private.registers);
625dd9d3 570
0e87d2b0
DV
571 intel_gtt_teardown_scratch_page();
572}
573
da88a5f7
CW
574/* Certain Gen5 chipsets require require idling the GPU before
575 * unmapping anything from the GTT when VT-d is enabled.
576 */
577static inline int needs_ilk_vtd_wa(void)
578{
579#ifdef CONFIG_INTEL_IOMMU
580 const unsigned short gpu_devid = intel_private.pcidev->device;
581
582 /* Query intel_iommu to see if we need the workaround. Presumably that
583 * was loaded first.
584 */
585 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
586 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
587 intel_iommu_gfx_mapped)
588 return 1;
589#endif
590 return 0;
591}
592
593static bool intel_gtt_can_wc(void)
594{
595 if (INTEL_GTT_GEN <= 2)
596 return false;
597
598 if (INTEL_GTT_GEN >= 6)
599 return false;
600
601 /* Reports of major corruption with ILK vt'd enabled */
602 if (needs_ilk_vtd_wa())
603 return false;
604
605 return true;
606}
607
1784a5fb
DV
608static int intel_gtt_init(void)
609{
f67eab66 610 u32 gtt_map_size;
545b0a74 611 int ret, bar;
3b15a9d7 612
3b15a9d7
DV
613 ret = intel_private.driver->setup();
614 if (ret != 0)
615 return ret;
f67eab66 616
a54c0c27
BW
617 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
618 intel_private.gtt_total_entries = intel_gtt_total_entries();
f67eab66 619
b3eafc5a
DV
620 /* save the PGETBL reg for resume */
621 intel_private.PGETBL_save =
622 readl(intel_private.registers+I810_PGETBL_CTL)
623 & ~I810_PGETBL_ENABLED;
100519e2
CW
624 /* we only ever restore the register when enabling the PGTBL... */
625 if (HAS_PGTBL_EN)
626 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
b3eafc5a 627
0af9e92e
DV
628 dev_info(&intel_private.bridge_dev->dev,
629 "detected gtt size: %dK total, %dK mappable\n",
a54c0c27
BW
630 intel_private.gtt_total_entries * 4,
631 intel_private.gtt_mappable_entries * 4);
0af9e92e 632
a54c0c27 633 gtt_map_size = intel_private.gtt_total_entries * 4;
f67eab66 634
edef7e68 635 intel_private.gtt = NULL;
da88a5f7 636 if (intel_gtt_can_wc())
5acc4ce4 637 intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
edef7e68
CW
638 gtt_map_size);
639 if (intel_private.gtt == NULL)
5acc4ce4 640 intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
edef7e68
CW
641 gtt_map_size);
642 if (intel_private.gtt == NULL) {
ae83dd5c 643 intel_private.driver->cleanup();
f67eab66
DV
644 iounmap(intel_private.registers);
645 return -ENOMEM;
646 }
647
648 global_cache_flush(); /* FIXME: ? */
649
a54c0c27 650 intel_private.stolen_size = intel_gtt_stolen_size();
1784a5fb 651
8d2e6308 652 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
a46f3108 653
0e87d2b0
DV
654 ret = intel_gtt_setup_scratch_page();
655 if (ret != 0) {
656 intel_gtt_cleanup();
657 return ret;
658 }
659
32e3cd6e 660 if (INTEL_GTT_GEN <= 2)
545b0a74 661 bar = I810_GMADR_BAR;
32e3cd6e 662 else
545b0a74 663 bar = I915_GMADR_BAR;
32e3cd6e 664
545b0a74 665 intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
1784a5fb
DV
666 return 0;
667}
668
3e921f98
DV
669static int intel_fake_agp_fetch_size(void)
670{
9e76e7b8 671 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
3e921f98
DV
672 unsigned int aper_size;
673 int i;
3e921f98 674
a54c0c27 675 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
3e921f98
DV
676
677 for (i = 0; i < num_sizes; i++) {
ffdd7510 678 if (aper_size == intel_fake_agp_sizes[i].size) {
9e76e7b8
CW
679 agp_bridge->current_size =
680 (void *) (intel_fake_agp_sizes + i);
3e921f98
DV
681 return aper_size;
682 }
683 }
684
685 return 0;
686}
687
ae83dd5c 688static void i830_cleanup(void)
f51b7662 689{
f51b7662
DV
690}
691
692/* The chipset_flush interface needs to get data that has already been
693 * flushed out of the CPU all the way out to main memory, because the GPU
694 * doesn't snoop those buffers.
695 *
696 * The 8xx series doesn't have the same lovely interface for flushing the
697 * chipset write buffers that the later chips do. According to the 865
698 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
699 * that buffer out, we just fill 1KB and clflush it out, on the assumption
700 * that it'll push whatever was in there out. It appears to work.
701 */
1b263f24 702static void i830_chipset_flush(void)
f51b7662 703{
bdb8b975
CW
704 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
705
706 /* Forcibly evict everything from the CPU write buffers.
707 * clflush appears to be insufficient.
708 */
709 wbinvd_on_all_cpus();
710
711 /* Now we've only seen documents for this magic bit on 855GM,
712 * we hope it exists for the other gen2 chipsets...
713 *
714 * Also works as advertised on my 845G.
715 */
716 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
717 intel_private.registers+I830_HIC);
f51b7662 718
bdb8b975
CW
719 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
720 if (time_after(jiffies, timeout))
721 break;
f51b7662 722
bdb8b975
CW
723 udelay(50);
724 }
f51b7662
DV
725}
726
351bb278
DV
727static void i830_write_entry(dma_addr_t addr, unsigned int entry,
728 unsigned int flags)
729{
730 u32 pte_flags = I810_PTE_VALID;
625dd9d3 731
b47cf66f 732 if (flags == AGP_USER_CACHED_MEMORY)
351bb278 733 pte_flags |= I830_PTE_SYSTEM_CACHED;
351bb278
DV
734
735 writel(addr | pte_flags, intel_private.gtt + entry);
736}
737
8ecd1a66 738bool intel_enable_gtt(void)
f51b7662 739{
e380f60b 740 u8 __iomem *reg;
f51b7662 741
100519e2
CW
742 if (INTEL_GTT_GEN == 2) {
743 u16 gmch_ctrl;
73800422 744
100519e2
CW
745 pci_read_config_word(intel_private.bridge_dev,
746 I830_GMCH_CTRL, &gmch_ctrl);
747 gmch_ctrl |= I830_GMCH_ENABLED;
748 pci_write_config_word(intel_private.bridge_dev,
749 I830_GMCH_CTRL, gmch_ctrl);
750
751 pci_read_config_word(intel_private.bridge_dev,
752 I830_GMCH_CTRL, &gmch_ctrl);
753 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
754 dev_err(&intel_private.pcidev->dev,
755 "failed to enable the GTT: GMCH_CTRL=%x\n",
756 gmch_ctrl);
757 return false;
758 }
e380f60b
CW
759 }
760
c97689d8
CW
761 /* On the resume path we may be adjusting the PGTBL value, so
762 * be paranoid and flush all chipset write buffers...
763 */
764 if (INTEL_GTT_GEN >= 3)
765 writel(0, intel_private.registers+GFX_FLSH_CNTL);
766
e380f60b 767 reg = intel_private.registers+I810_PGETBL_CTL;
100519e2
CW
768 writel(intel_private.PGETBL_save, reg);
769 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
e380f60b 770 dev_err(&intel_private.pcidev->dev,
100519e2 771 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
e380f60b
CW
772 readl(reg), intel_private.PGETBL_save);
773 return false;
774 }
775
c97689d8
CW
776 if (INTEL_GTT_GEN >= 3)
777 writel(0, intel_private.registers+GFX_FLSH_CNTL);
778
e380f60b 779 return true;
73800422 780}
8ecd1a66 781EXPORT_SYMBOL(intel_enable_gtt);
73800422
DV
782
783static int i830_setup(void)
784{
785 u32 reg_addr;
786
5ef6d8f4 787 reg_addr = pci_bus_address(intel_private.pcidev, I810_MMADR_BAR);
73800422
DV
788
789 intel_private.registers = ioremap(reg_addr, KB(64));
f51b7662
DV
790 if (!intel_private.registers)
791 return -ENOMEM;
792
5acc4ce4 793 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
73800422 794
73800422
DV
795 return 0;
796}
797
3b15a9d7 798static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
73800422 799{
73800422 800 agp_bridge->gatt_table_real = NULL;
f51b7662 801 agp_bridge->gatt_table = NULL;
73800422 802 agp_bridge->gatt_bus_addr = 0;
f51b7662
DV
803
804 return 0;
805}
806
ffdd7510 807static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
f51b7662
DV
808{
809 return 0;
810}
811
351bb278 812static int intel_fake_agp_configure(void)
f51b7662 813{
e380f60b
CW
814 if (!intel_enable_gtt())
815 return -EIO;
f51b7662 816
bee4a186 817 intel_private.clear_fake_agp = true;
e5c65377 818 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
f51b7662 819
f51b7662
DV
820 return 0;
821}
822
5cbecafc 823static bool i830_check_flags(unsigned int flags)
f51b7662 824{
5cbecafc
DV
825 switch (flags) {
826 case 0:
827 case AGP_PHYS_MEMORY:
828 case AGP_USER_CACHED_MEMORY:
829 case AGP_USER_MEMORY:
830 return true;
831 }
832
833 return false;
834}
835
9da3da66 836void intel_gtt_insert_sg_entries(struct sg_table *st,
4080775b
DV
837 unsigned int pg_start,
838 unsigned int flags)
fefaa70f
DV
839{
840 struct scatterlist *sg;
841 unsigned int len, m;
842 int i, j;
843
844 j = pg_start;
845
846 /* sg may merge pages, but we have to separate
847 * per-page addr for GTT */
9da3da66 848 for_each_sg(st->sgl, sg, st->nents, i) {
fefaa70f
DV
849 len = sg_dma_len(sg) >> PAGE_SHIFT;
850 for (m = 0; m < len; m++) {
851 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
9da3da66 852 intel_private.driver->write_entry(addr, j, flags);
fefaa70f
DV
853 j++;
854 }
855 }
856 readl(intel_private.gtt+j-1);
857}
4080775b
DV
858EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
859
9da3da66
CW
860static void intel_gtt_insert_pages(unsigned int first_entry,
861 unsigned int num_entries,
862 struct page **pages,
863 unsigned int flags)
4080775b
DV
864{
865 int i, j;
866
867 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
868 dma_addr_t addr = page_to_phys(pages[i]);
869 intel_private.driver->write_entry(addr,
870 j, flags);
871 }
872 readl(intel_private.gtt+j-1);
873}
fefaa70f 874
5cbecafc
DV
875static int intel_fake_agp_insert_entries(struct agp_memory *mem,
876 off_t pg_start, int type)
877{
f51b7662 878 int ret = -EINVAL;
f51b7662 879
bee4a186 880 if (intel_private.clear_fake_agp) {
a54c0c27
BW
881 int start = intel_private.stolen_size / PAGE_SIZE;
882 int end = intel_private.gtt_mappable_entries;
bee4a186
CW
883 intel_gtt_clear_range(start, end - start);
884 intel_private.clear_fake_agp = false;
885 }
886
ff26860f
DV
887 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
888 return i810_insert_dcache_entries(mem, pg_start, type);
889
f51b7662
DV
890 if (mem->page_count == 0)
891 goto out;
892
a54c0c27 893 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
f51b7662
DV
894 goto out_err;
895
f51b7662
DV
896 if (type != mem->type)
897 goto out_err;
898
5cbecafc 899 if (!intel_private.driver->check_flags(type))
f51b7662
DV
900 goto out_err;
901
902 if (!mem->is_flushed)
903 global_cache_flush();
904
8d2e6308 905 if (intel_private.needs_dmar) {
9da3da66
CW
906 struct sg_table st;
907
908 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
fefaa70f
DV
909 if (ret != 0)
910 return ret;
911
9da3da66
CW
912 intel_gtt_insert_sg_entries(&st, pg_start, type);
913 mem->sg_list = st.sgl;
914 mem->num_sg = st.nents;
4080775b
DV
915 } else
916 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
917 type);
f51b7662
DV
918
919out:
920 ret = 0;
921out_err:
922 mem->is_flushed = true;
923 return ret;
924}
925
4080775b
DV
926void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
927{
928 unsigned int i;
929
930 for (i = first_entry; i < (first_entry + num_entries); i++) {
9c61a32d 931 intel_private.driver->write_entry(intel_private.scratch_page_dma,
4080775b
DV
932 i, 0);
933 }
934 readl(intel_private.gtt+i-1);
935}
936EXPORT_SYMBOL(intel_gtt_clear_range);
937
5cbecafc
DV
938static int intel_fake_agp_remove_entries(struct agp_memory *mem,
939 off_t pg_start, int type)
f51b7662 940{
f51b7662
DV
941 if (mem->page_count == 0)
942 return 0;
943
d15eda5c
DA
944 intel_gtt_clear_range(pg_start, mem->page_count);
945
8d2e6308 946 if (intel_private.needs_dmar) {
4080775b
DV
947 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
948 mem->sg_list = NULL;
949 mem->num_sg = 0;
f51b7662 950 }
4080775b 951
f51b7662
DV
952 return 0;
953}
954
ffdd7510
DV
955static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
956 int type)
f51b7662 957{
625dd9d3
DV
958 struct agp_memory *new;
959
960 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
961 if (pg_count != intel_private.num_dcache_entries)
962 return NULL;
963
964 new = agp_create_memory(1);
965 if (new == NULL)
966 return NULL;
967
968 new->type = AGP_DCACHE_MEMORY;
969 new->page_count = pg_count;
970 new->num_scratch_pages = 0;
971 agp_free_page_array(new);
972 return new;
973 }
f51b7662
DV
974 if (type == AGP_PHYS_MEMORY)
975 return alloc_agpphysmem_i8xx(pg_count, type);
976 /* always return NULL for other allocation types for now */
977 return NULL;
978}
979
980static int intel_alloc_chipset_flush_resource(void)
981{
982 int ret;
d7cca2f7 983 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
f51b7662 984 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
d7cca2f7 985 pcibios_align_resource, intel_private.bridge_dev);
f51b7662
DV
986
987 return ret;
988}
989
990static void intel_i915_setup_chipset_flush(void)
991{
992 int ret;
993 u32 temp;
994
d7cca2f7 995 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
f51b7662
DV
996 if (!(temp & 0x1)) {
997 intel_alloc_chipset_flush_resource();
998 intel_private.resource_valid = 1;
d7cca2f7 999 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
f51b7662
DV
1000 } else {
1001 temp &= ~1;
1002
1003 intel_private.resource_valid = 1;
1004 intel_private.ifp_resource.start = temp;
1005 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1006 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1007 /* some BIOSes reserve this area in a pnp some don't */
1008 if (ret)
1009 intel_private.resource_valid = 0;
1010 }
1011}
1012
1013static void intel_i965_g33_setup_chipset_flush(void)
1014{
1015 u32 temp_hi, temp_lo;
1016 int ret;
1017
d7cca2f7
DV
1018 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1019 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
f51b7662
DV
1020
1021 if (!(temp_lo & 0x1)) {
1022
1023 intel_alloc_chipset_flush_resource();
1024
1025 intel_private.resource_valid = 1;
d7cca2f7 1026 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
f51b7662 1027 upper_32_bits(intel_private.ifp_resource.start));
d7cca2f7 1028 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
f51b7662
DV
1029 } else {
1030 u64 l64;
1031
1032 temp_lo &= ~0x1;
1033 l64 = ((u64)temp_hi << 32) | temp_lo;
1034
1035 intel_private.resource_valid = 1;
1036 intel_private.ifp_resource.start = l64;
1037 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1038 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1039 /* some BIOSes reserve this area in a pnp some don't */
1040 if (ret)
1041 intel_private.resource_valid = 0;
1042 }
1043}
1044
1045static void intel_i9xx_setup_flush(void)
1046{
1047 /* return if already configured */
1048 if (intel_private.ifp_resource.start)
1049 return;
1050
1a997ff2 1051 if (INTEL_GTT_GEN == 6)
f51b7662
DV
1052 return;
1053
1054 /* setup a resource for this object */
1055 intel_private.ifp_resource.name = "Intel Flush Page";
1056 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1057
1058 /* Setup chipset flush for 915 */
1a997ff2 1059 if (IS_G33 || INTEL_GTT_GEN >= 4) {
f51b7662
DV
1060 intel_i965_g33_setup_chipset_flush();
1061 } else {
1062 intel_i915_setup_chipset_flush();
1063 }
1064
df51e7aa 1065 if (intel_private.ifp_resource.start)
f51b7662 1066 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
df51e7aa
CW
1067 if (!intel_private.i9xx_flush_page)
1068 dev_err(&intel_private.pcidev->dev,
1069 "can't ioremap flush page - no chipset flushing\n");
f51b7662
DV
1070}
1071
ae83dd5c
DV
1072static void i9xx_cleanup(void)
1073{
1074 if (intel_private.i9xx_flush_page)
1075 iounmap(intel_private.i9xx_flush_page);
1076 if (intel_private.resource_valid)
1077 release_resource(&intel_private.ifp_resource);
1078 intel_private.ifp_resource.start = 0;
1079 intel_private.resource_valid = 0;
1080}
1081
1b263f24 1082static void i9xx_chipset_flush(void)
f51b7662
DV
1083{
1084 if (intel_private.i9xx_flush_page)
1085 writel(1, intel_private.i9xx_flush_page);
1086}
1087
71f45660
CW
1088static void i965_write_entry(dma_addr_t addr,
1089 unsigned int entry,
a6963596
DV
1090 unsigned int flags)
1091{
71f45660
CW
1092 u32 pte_flags;
1093
1094 pte_flags = I810_PTE_VALID;
1095 if (flags == AGP_USER_CACHED_MEMORY)
1096 pte_flags |= I830_PTE_SYSTEM_CACHED;
1097
a6963596
DV
1098 /* Shift high bits down */
1099 addr |= (addr >> 28) & 0xf0;
71f45660 1100 writel(addr | pte_flags, intel_private.gtt + entry);
a6963596
DV
1101}
1102
2d2430cf 1103static int i9xx_setup(void)
f51b7662 1104{
009946f8 1105 u32 reg_addr, gtt_addr;
4b60d29e 1106 int size = KB(512);
f51b7662 1107
5ef6d8f4 1108 reg_addr = pci_bus_address(intel_private.pcidev, I915_MMADR_BAR);
f1befe71 1109
4b60d29e 1110 intel_private.registers = ioremap(reg_addr, size);
ccc4e67b 1111 if (!intel_private.registers)
f51b7662
DV
1112 return -ENOMEM;
1113
009946f8
BW
1114 switch (INTEL_GTT_GEN) {
1115 case 3:
2d2430cf
DV
1116 pci_read_config_dword(intel_private.pcidev,
1117 I915_PTEADDR, &gtt_addr);
5acc4ce4 1118 intel_private.gtt_phys_addr = gtt_addr;
009946f8
BW
1119 break;
1120 case 5:
5acc4ce4 1121 intel_private.gtt_phys_addr = reg_addr + MB(2);
009946f8
BW
1122 break;
1123 default:
5acc4ce4 1124 intel_private.gtt_phys_addr = reg_addr + KB(512);
009946f8 1125 break;
2d2430cf
DV
1126 }
1127
1128 intel_i9xx_setup_flush();
1129
1130 return 0;
1131}
1132
e9b1cc81 1133static const struct agp_bridge_driver intel_fake_agp_driver = {
f51b7662 1134 .owner = THIS_MODULE,
f51b7662 1135 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1136 .aperture_sizes = intel_fake_agp_sizes,
1137 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
a6963596 1138 .configure = intel_fake_agp_configure,
3e921f98 1139 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1140 .cleanup = intel_gtt_cleanup,
ffdd7510 1141 .agp_enable = intel_fake_agp_enable,
f51b7662 1142 .cache_flush = global_cache_flush,
3b15a9d7 1143 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1144 .free_gatt_table = intel_fake_agp_free_gatt_table,
450f2b3d
DV
1145 .insert_memory = intel_fake_agp_insert_entries,
1146 .remove_memory = intel_fake_agp_remove_entries,
ffdd7510 1147 .alloc_by_type = intel_fake_agp_alloc_by_type,
f51b7662
DV
1148 .free_by_type = intel_i810_free_by_type,
1149 .agp_alloc_page = agp_generic_alloc_page,
1150 .agp_alloc_pages = agp_generic_alloc_pages,
1151 .agp_destroy_page = agp_generic_destroy_page,
1152 .agp_destroy_pages = agp_generic_destroy_pages,
f51b7662 1153};
02c026ce 1154
bdd30729
DV
1155static const struct intel_gtt_driver i81x_gtt_driver = {
1156 .gen = 1,
820647b9 1157 .has_pgtbl_enable = 1,
22533b49 1158 .dma_mask_size = 32,
820647b9
DV
1159 .setup = i810_setup,
1160 .cleanup = i810_cleanup,
625dd9d3
DV
1161 .check_flags = i830_check_flags,
1162 .write_entry = i810_write_entry,
bdd30729 1163};
1a997ff2
DV
1164static const struct intel_gtt_driver i8xx_gtt_driver = {
1165 .gen = 2,
100519e2 1166 .has_pgtbl_enable = 1,
73800422 1167 .setup = i830_setup,
ae83dd5c 1168 .cleanup = i830_cleanup,
351bb278 1169 .write_entry = i830_write_entry,
22533b49 1170 .dma_mask_size = 32,
5cbecafc 1171 .check_flags = i830_check_flags,
1b263f24 1172 .chipset_flush = i830_chipset_flush,
1a997ff2
DV
1173};
1174static const struct intel_gtt_driver i915_gtt_driver = {
1175 .gen = 3,
100519e2 1176 .has_pgtbl_enable = 1,
2d2430cf 1177 .setup = i9xx_setup,
ae83dd5c 1178 .cleanup = i9xx_cleanup,
351bb278 1179 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
625dd9d3 1180 .write_entry = i830_write_entry,
22533b49 1181 .dma_mask_size = 32,
fefaa70f 1182 .check_flags = i830_check_flags,
1b263f24 1183 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1184};
1185static const struct intel_gtt_driver g33_gtt_driver = {
1186 .gen = 3,
1187 .is_g33 = 1,
2d2430cf 1188 .setup = i9xx_setup,
ae83dd5c 1189 .cleanup = i9xx_cleanup,
a6963596 1190 .write_entry = i965_write_entry,
22533b49 1191 .dma_mask_size = 36,
450f2b3d 1192 .check_flags = i830_check_flags,
1b263f24 1193 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1194};
1195static const struct intel_gtt_driver pineview_gtt_driver = {
1196 .gen = 3,
1197 .is_pineview = 1, .is_g33 = 1,
2d2430cf 1198 .setup = i9xx_setup,
ae83dd5c 1199 .cleanup = i9xx_cleanup,
a6963596 1200 .write_entry = i965_write_entry,
22533b49 1201 .dma_mask_size = 36,
450f2b3d 1202 .check_flags = i830_check_flags,
1b263f24 1203 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1204};
1205static const struct intel_gtt_driver i965_gtt_driver = {
1206 .gen = 4,
100519e2 1207 .has_pgtbl_enable = 1,
2d2430cf 1208 .setup = i9xx_setup,
ae83dd5c 1209 .cleanup = i9xx_cleanup,
a6963596 1210 .write_entry = i965_write_entry,
22533b49 1211 .dma_mask_size = 36,
450f2b3d 1212 .check_flags = i830_check_flags,
1b263f24 1213 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1214};
1215static const struct intel_gtt_driver g4x_gtt_driver = {
1216 .gen = 5,
2d2430cf 1217 .setup = i9xx_setup,
ae83dd5c 1218 .cleanup = i9xx_cleanup,
a6963596 1219 .write_entry = i965_write_entry,
22533b49 1220 .dma_mask_size = 36,
450f2b3d 1221 .check_flags = i830_check_flags,
1b263f24 1222 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1223};
1224static const struct intel_gtt_driver ironlake_gtt_driver = {
1225 .gen = 5,
1226 .is_ironlake = 1,
2d2430cf 1227 .setup = i9xx_setup,
ae83dd5c 1228 .cleanup = i9xx_cleanup,
a6963596 1229 .write_entry = i965_write_entry,
22533b49 1230 .dma_mask_size = 36,
450f2b3d 1231 .check_flags = i830_check_flags,
1b263f24 1232 .chipset_flush = i9xx_chipset_flush,
1a997ff2 1233};
1a997ff2 1234
02c026ce
DV
1235/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1236 * driver and gmch_driver must be non-null, and find_gmch will determine
1237 * which one should be used if a gmch_chip_id is present.
1238 */
1239static const struct intel_gtt_driver_description {
1240 unsigned int gmch_chip_id;
1241 char *name;
1a997ff2 1242 const struct intel_gtt_driver *gtt_driver;
02c026ce 1243} intel_gtt_chipsets[] = {
ff26860f 1244 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
bdd30729 1245 &i81x_gtt_driver},
ff26860f 1246 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
bdd30729 1247 &i81x_gtt_driver},
ff26860f 1248 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
bdd30729 1249 &i81x_gtt_driver},
ff26860f 1250 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
bdd30729 1251 &i81x_gtt_driver},
1a997ff2 1252 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
ff26860f 1253 &i8xx_gtt_driver},
53371eda 1254 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
ff26860f 1255 &i8xx_gtt_driver},
1a997ff2 1256 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
ff26860f 1257 &i8xx_gtt_driver},
1a997ff2 1258 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
ff26860f 1259 &i8xx_gtt_driver},
1a997ff2 1260 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
ff26860f 1261 &i8xx_gtt_driver},
1a997ff2 1262 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
ff26860f 1263 &i915_gtt_driver },
1a997ff2 1264 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
ff26860f 1265 &i915_gtt_driver },
1a997ff2 1266 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
ff26860f 1267 &i915_gtt_driver },
1a997ff2 1268 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
ff26860f 1269 &i915_gtt_driver },
1a997ff2 1270 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
ff26860f 1271 &i915_gtt_driver },
1a997ff2 1272 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
ff26860f 1273 &i915_gtt_driver },
1a997ff2 1274 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
ff26860f 1275 &i965_gtt_driver },
1a997ff2 1276 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
ff26860f 1277 &i965_gtt_driver },
1a997ff2 1278 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
ff26860f 1279 &i965_gtt_driver },
1a997ff2 1280 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
ff26860f 1281 &i965_gtt_driver },
1a997ff2 1282 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
ff26860f 1283 &i965_gtt_driver },
1a997ff2 1284 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
ff26860f 1285 &i965_gtt_driver },
1a997ff2 1286 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
ff26860f 1287 &g33_gtt_driver },
1a997ff2 1288 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
ff26860f 1289 &g33_gtt_driver },
1a997ff2 1290 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
ff26860f 1291 &g33_gtt_driver },
1a997ff2 1292 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
ff26860f 1293 &pineview_gtt_driver },
1a997ff2 1294 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
ff26860f 1295 &pineview_gtt_driver },
1a997ff2 1296 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
ff26860f 1297 &g4x_gtt_driver },
1a997ff2 1298 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
ff26860f 1299 &g4x_gtt_driver },
1a997ff2 1300 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
ff26860f 1301 &g4x_gtt_driver },
1a997ff2 1302 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
ff26860f 1303 &g4x_gtt_driver },
1a997ff2 1304 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
ff26860f 1305 &g4x_gtt_driver },
e9e5f8e8 1306 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
ff26860f 1307 &g4x_gtt_driver },
1a997ff2 1308 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
ff26860f 1309 &g4x_gtt_driver },
02c026ce 1310 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
ff26860f 1311 "HD Graphics", &ironlake_gtt_driver },
02c026ce 1312 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
ff26860f 1313 "HD Graphics", &ironlake_gtt_driver },
02c026ce
DV
1314 { 0, NULL, NULL }
1315};
1316
1317static int find_gmch(u16 device)
1318{
1319 struct pci_dev *gmch_device;
1320
1321 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1322 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1323 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1324 device, gmch_device);
1325 }
1326
1327 if (!gmch_device)
1328 return 0;
1329
1330 intel_private.pcidev = gmch_device;
1331 return 1;
1332}
1333
14be93dd
DV
1334int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1335 struct agp_bridge_data *bridge)
02c026ce
DV
1336{
1337 int i, mask;
14be93dd
DV
1338
1339 /*
1340 * Can be called from the fake agp driver but also directly from
1341 * drm/i915.ko. Hence we need to check whether everything is set up
1342 * already.
1343 */
1344 if (intel_private.driver) {
1345 intel_private.refcount++;
1346 return 1;
1347 }
02c026ce
DV
1348
1349 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
14be93dd
DV
1350 if (gpu_pdev) {
1351 if (gpu_pdev->device ==
1352 intel_gtt_chipsets[i].gmch_chip_id) {
1353 intel_private.pcidev = pci_dev_get(gpu_pdev);
1354 intel_private.driver =
1355 intel_gtt_chipsets[i].gtt_driver;
1356
1357 break;
1358 }
1359 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
625dd9d3 1360 intel_private.driver =
1a997ff2 1361 intel_gtt_chipsets[i].gtt_driver;
02c026ce
DV
1362 break;
1363 }
1364 }
1365
ff26860f 1366 if (!intel_private.driver)
02c026ce
DV
1367 return 0;
1368
14be93dd
DV
1369 intel_private.refcount++;
1370
7e8f6306
DV
1371 if (bridge) {
1372 bridge->driver = &intel_fake_agp_driver;
1373 bridge->dev_private_data = &intel_private;
14be93dd 1374 bridge->dev = bridge_pdev;
7e8f6306 1375 }
02c026ce 1376
14be93dd 1377 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
d7cca2f7 1378
14be93dd 1379 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
02c026ce 1380
22533b49 1381 mask = intel_private.driver->dma_mask_size;
02c026ce
DV
1382 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1383 dev_err(&intel_private.pcidev->dev,
1384 "set gfx device dma mask %d-bit failed!\n", mask);
1385 else
1386 pci_set_consistent_dma_mask(intel_private.pcidev,
1387 DMA_BIT_MASK(mask));
1388
14be93dd
DV
1389 if (intel_gtt_init() != 0) {
1390 intel_gmch_remove();
1391
3b15a9d7 1392 return 0;
14be93dd 1393 }
1784a5fb 1394
02c026ce
DV
1395 return 1;
1396}
e2404e7c 1397EXPORT_SYMBOL(intel_gmch_probe);
02c026ce 1398
41907ddc
BW
1399void intel_gtt_get(size_t *gtt_total, size_t *stolen_size,
1400 phys_addr_t *mappable_base, unsigned long *mappable_end)
19966754 1401{
a54c0c27
BW
1402 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1403 *stolen_size = intel_private.stolen_size;
41907ddc
BW
1404 *mappable_base = intel_private.gma_bus_addr;
1405 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
19966754
DV
1406}
1407EXPORT_SYMBOL(intel_gtt_get);
1408
40ce6575
DV
1409void intel_gtt_chipset_flush(void)
1410{
1411 if (intel_private.driver->chipset_flush)
1412 intel_private.driver->chipset_flush();
1413}
1414EXPORT_SYMBOL(intel_gtt_chipset_flush);
1415
14be93dd 1416void intel_gmch_remove(void)
02c026ce 1417{
14be93dd
DV
1418 if (--intel_private.refcount)
1419 return;
1420
02c026ce
DV
1421 if (intel_private.pcidev)
1422 pci_dev_put(intel_private.pcidev);
d7cca2f7
DV
1423 if (intel_private.bridge_dev)
1424 pci_dev_put(intel_private.bridge_dev);
14be93dd 1425 intel_private.driver = NULL;
02c026ce 1426}
e2404e7c
DV
1427EXPORT_SYMBOL(intel_gmch_remove);
1428
1429MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1430MODULE_LICENSE("GPL and additional rights");