drivers/char: delete non-required instances of include <linux/init.h>
[linux-2.6-block.git] / drivers / char / agp / intel-gtt.c
CommitLineData
f51b7662
DV
1/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
e2404e7c
DV
18#include <linux/module.h>
19#include <linux/pci.h>
e2404e7c
DV
20#include <linux/kernel.h>
21#include <linux/pagemap.h>
22#include <linux/agp_backend.h>
bdb8b975 23#include <linux/delay.h>
e2404e7c
DV
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
0ade6386 27#include <drm/intel-gtt.h>
e2404e7c 28
f51b7662
DV
29/*
30 * If we have Intel graphics, we're not going to have anything other than
31 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
d3f13810 32 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
f51b7662
DV
33 * Only newer chipsets need to bother with this, of course.
34 */
d3f13810 35#ifdef CONFIG_INTEL_IOMMU
f51b7662 36#define USE_PCI_DMA_API 1
0e87d2b0
DV
37#else
38#define USE_PCI_DMA_API 0
f51b7662
DV
39#endif
40
1a997ff2
DV
41struct intel_gtt_driver {
42 unsigned int gen : 8;
43 unsigned int is_g33 : 1;
44 unsigned int is_pineview : 1;
45 unsigned int is_ironlake : 1;
100519e2 46 unsigned int has_pgtbl_enable : 1;
22533b49 47 unsigned int dma_mask_size : 8;
73800422
DV
48 /* Chipset specific GTT setup */
49 int (*setup)(void);
ae83dd5c
DV
50 /* This should undo anything done in ->setup() save the unmapping
51 * of the mmio register file, that's done in the generic code. */
52 void (*cleanup)(void);
351bb278
DV
53 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
54 /* Flags is a more or less chipset specific opaque value.
55 * For chipsets that need to support old ums (non-gem) code, this
56 * needs to be identical to the various supported agp memory types! */
5cbecafc 57 bool (*check_flags)(unsigned int flags);
1b263f24 58 void (*chipset_flush)(void);
1a997ff2
DV
59};
60
f51b7662 61static struct _intel_private {
1a997ff2 62 const struct intel_gtt_driver *driver;
f51b7662 63 struct pci_dev *pcidev; /* device one */
d7cca2f7 64 struct pci_dev *bridge_dev;
f51b7662 65 u8 __iomem *registers;
5acc4ce4 66 phys_addr_t gtt_phys_addr;
b3eafc5a 67 u32 PGETBL_save;
f51b7662 68 u32 __iomem *gtt; /* I915G */
bee4a186 69 bool clear_fake_agp; /* on first access via agp, fill with scratch */
f51b7662 70 int num_dcache_entries;
bdb8b975 71 void __iomem *i9xx_flush_page;
820647b9 72 char *i81x_gtt_table;
f51b7662
DV
73 struct resource ifp_resource;
74 int resource_valid;
0e87d2b0 75 struct page *scratch_page;
9c61a32d 76 phys_addr_t scratch_page_dma;
14be93dd 77 int refcount;
8d2e6308
BW
78 /* Whether i915 needs to use the dmar apis or not. */
79 unsigned int needs_dmar : 1;
e5c65377 80 phys_addr_t gma_bus_addr;
a54c0c27
BW
81 /* Size of memory reserved for graphics by the BIOS */
82 unsigned int stolen_size;
83 /* Total number of gtt entries. */
84 unsigned int gtt_total_entries;
85 /* Part of the gtt that is mappable by the cpu, for those chips where
86 * this is not the full gtt. */
87 unsigned int gtt_mappable_entries;
f51b7662
DV
88} intel_private;
89
1a997ff2
DV
90#define INTEL_GTT_GEN intel_private.driver->gen
91#define IS_G33 intel_private.driver->is_g33
92#define IS_PINEVIEW intel_private.driver->is_pineview
93#define IS_IRONLAKE intel_private.driver->is_ironlake
100519e2 94#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
1a997ff2 95
00fe639a 96#if IS_ENABLED(CONFIG_AGP_INTEL)
9da3da66
CW
97static int intel_gtt_map_memory(struct page **pages,
98 unsigned int num_entries,
99 struct sg_table *st)
f51b7662 100{
f51b7662
DV
101 struct scatterlist *sg;
102 int i;
103
4080775b 104 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
f51b7662 105
9da3da66 106 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
831cd445 107 goto err;
f51b7662 108
9da3da66 109 for_each_sg(st->sgl, sg, num_entries, i)
4080775b 110 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
f51b7662 111
9da3da66
CW
112 if (!pci_map_sg(intel_private.pcidev,
113 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
831cd445
CW
114 goto err;
115
f51b7662 116 return 0;
831cd445
CW
117
118err:
9da3da66 119 sg_free_table(st);
831cd445 120 return -ENOMEM;
f51b7662
DV
121}
122
9da3da66 123static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
f51b7662 124{
4080775b 125 struct sg_table st;
f51b7662
DV
126 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
127
4080775b
DV
128 pci_unmap_sg(intel_private.pcidev, sg_list,
129 num_sg, PCI_DMA_BIDIRECTIONAL);
130
131 st.sgl = sg_list;
132 st.orig_nents = st.nents = num_sg;
133
134 sg_free_table(&st);
f51b7662
DV
135}
136
ffdd7510 137static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
f51b7662
DV
138{
139 return;
140}
141
142/* Exists to support ARGB cursors */
143static struct page *i8xx_alloc_pages(void)
144{
145 struct page *page;
146
147 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
148 if (page == NULL)
149 return NULL;
150
151 if (set_pages_uc(page, 4) < 0) {
152 set_pages_wb(page, 4);
153 __free_pages(page, 2);
154 return NULL;
155 }
156 get_page(page);
157 atomic_inc(&agp_bridge->current_memory_agp);
158 return page;
159}
160
161static void i8xx_destroy_pages(struct page *page)
162{
163 if (page == NULL)
164 return;
165
166 set_pages_wb(page, 4);
167 put_page(page);
168 __free_pages(page, 2);
169 atomic_dec(&agp_bridge->current_memory_agp);
170}
00fe639a 171#endif
f51b7662 172
820647b9
DV
173#define I810_GTT_ORDER 4
174static int i810_setup(void)
175{
d3572532 176 phys_addr_t reg_addr;
820647b9
DV
177 char *gtt_table;
178
179 /* i81x does not preallocate the gtt. It's always 64kb in size. */
180 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
181 if (gtt_table == NULL)
182 return -ENOMEM;
183 intel_private.i81x_gtt_table = gtt_table;
184
d3572532 185 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
820647b9
DV
186
187 intel_private.registers = ioremap(reg_addr, KB(64));
188 if (!intel_private.registers)
189 return -ENOMEM;
190
191 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
192 intel_private.registers+I810_PGETBL_CTL);
193
5acc4ce4 194 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
820647b9
DV
195
196 if ((readl(intel_private.registers+I810_DRAM_CTL)
197 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
198 dev_info(&intel_private.pcidev->dev,
199 "detected 4MB dedicated video ram\n");
200 intel_private.num_dcache_entries = 1024;
201 }
202
203 return 0;
204}
205
206static void i810_cleanup(void)
207{
208 writel(0, intel_private.registers+I810_PGETBL_CTL);
209 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
210}
211
00fe639a 212#if IS_ENABLED(CONFIG_AGP_INTEL)
ff26860f
DV
213static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
214 int type)
f51b7662 215{
625dd9d3 216 int i;
f51b7662 217
ff26860f
DV
218 if ((pg_start + mem->page_count)
219 > intel_private.num_dcache_entries)
220 return -EINVAL;
625dd9d3 221
ff26860f
DV
222 if (!mem->is_flushed)
223 global_cache_flush();
f51b7662 224
ff26860f
DV
225 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
226 dma_addr_t addr = i << PAGE_SHIFT;
227 intel_private.driver->write_entry(addr,
228 i, type);
f51b7662 229 }
ff26860f 230 readl(intel_private.gtt+i-1);
f51b7662 231
ff26860f 232 return 0;
f51b7662
DV
233}
234
235/*
236 * The i810/i830 requires a physical address to program its mouse
237 * pointer into hardware.
238 * However the Xserver still writes to it through the agp aperture.
239 */
240static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
241{
242 struct agp_memory *new;
243 struct page *page;
244
245 switch (pg_count) {
246 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
247 break;
248 case 4:
249 /* kludge to get 4 physical pages for ARGB cursor */
250 page = i8xx_alloc_pages();
251 break;
252 default:
253 return NULL;
254 }
255
256 if (page == NULL)
257 return NULL;
258
259 new = agp_create_memory(pg_count);
260 if (new == NULL)
261 return NULL;
262
263 new->pages[0] = page;
264 if (pg_count == 4) {
265 /* kludge to get 4 physical pages for ARGB cursor */
266 new->pages[1] = new->pages[0] + 1;
267 new->pages[2] = new->pages[1] + 1;
268 new->pages[3] = new->pages[2] + 1;
269 }
270 new->page_count = pg_count;
271 new->num_scratch_pages = pg_count;
272 new->type = AGP_PHYS_MEMORY;
273 new->physical = page_to_phys(new->pages[0]);
274 return new;
275}
276
f51b7662
DV
277static void intel_i810_free_by_type(struct agp_memory *curr)
278{
279 agp_free_key(curr->key);
280 if (curr->type == AGP_PHYS_MEMORY) {
281 if (curr->page_count == 4)
282 i8xx_destroy_pages(curr->pages[0]);
283 else {
284 agp_bridge->driver->agp_destroy_page(curr->pages[0],
285 AGP_PAGE_DESTROY_UNMAP);
286 agp_bridge->driver->agp_destroy_page(curr->pages[0],
287 AGP_PAGE_DESTROY_FREE);
288 }
289 agp_free_page_array(curr);
290 }
291 kfree(curr);
292}
00fe639a 293#endif
f51b7662 294
0e87d2b0
DV
295static int intel_gtt_setup_scratch_page(void)
296{
297 struct page *page;
298 dma_addr_t dma_addr;
299
300 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
301 if (page == NULL)
302 return -ENOMEM;
303 get_page(page);
304 set_pages_uc(page, 1);
305
8d2e6308 306 if (intel_private.needs_dmar) {
0e87d2b0
DV
307 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
308 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
309 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
310 return -EINVAL;
311
9c61a32d 312 intel_private.scratch_page_dma = dma_addr;
0e87d2b0 313 } else
9c61a32d 314 intel_private.scratch_page_dma = page_to_phys(page);
0e87d2b0
DV
315
316 intel_private.scratch_page = page;
317
318 return 0;
319}
320
625dd9d3
DV
321static void i810_write_entry(dma_addr_t addr, unsigned int entry,
322 unsigned int flags)
323{
324 u32 pte_flags = I810_PTE_VALID;
325
326 switch (flags) {
327 case AGP_DCACHE_MEMORY:
328 pte_flags |= I810_PTE_LOCAL;
329 break;
330 case AGP_USER_CACHED_MEMORY:
331 pte_flags |= I830_PTE_SYSTEM_CACHED;
332 break;
333 }
334
335 writel(addr | pte_flags, intel_private.gtt + entry);
336}
337
7bdc9ab0 338static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
820647b9
DV
339 {32, 8192, 3},
340 {64, 16384, 4},
f51b7662 341 {128, 32768, 5},
f51b7662
DV
342 {256, 65536, 6},
343 {512, 131072, 7},
344};
345
c64f7ba5 346static unsigned int intel_gtt_stolen_size(void)
f51b7662
DV
347{
348 u16 gmch_ctrl;
f51b7662
DV
349 u8 rdct;
350 int local = 0;
351 static const int ddt[4] = { 0, 16, 32, 64 };
d8d9abcd 352 unsigned int stolen_size = 0;
f51b7662 353
820647b9
DV
354 if (INTEL_GTT_GEN == 1)
355 return 0; /* no stolen mem on i81x */
356
d7cca2f7
DV
357 pci_read_config_word(intel_private.bridge_dev,
358 I830_GMCH_CTRL, &gmch_ctrl);
f51b7662 359
d7cca2f7
DV
360 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
361 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
f51b7662
DV
362 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
363 case I830_GMCH_GMS_STOLEN_512:
d8d9abcd 364 stolen_size = KB(512);
f51b7662
DV
365 break;
366 case I830_GMCH_GMS_STOLEN_1024:
d8d9abcd 367 stolen_size = MB(1);
f51b7662
DV
368 break;
369 case I830_GMCH_GMS_STOLEN_8192:
d8d9abcd 370 stolen_size = MB(8);
f51b7662
DV
371 break;
372 case I830_GMCH_GMS_LOCAL:
373 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
d8d9abcd 374 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
f51b7662
DV
375 MB(ddt[I830_RDRAM_DDT(rdct)]);
376 local = 1;
377 break;
378 default:
d8d9abcd 379 stolen_size = 0;
f51b7662
DV
380 break;
381 }
f51b7662
DV
382 } else {
383 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
384 case I855_GMCH_GMS_STOLEN_1M:
d8d9abcd 385 stolen_size = MB(1);
f51b7662
DV
386 break;
387 case I855_GMCH_GMS_STOLEN_4M:
d8d9abcd 388 stolen_size = MB(4);
f51b7662
DV
389 break;
390 case I855_GMCH_GMS_STOLEN_8M:
d8d9abcd 391 stolen_size = MB(8);
f51b7662
DV
392 break;
393 case I855_GMCH_GMS_STOLEN_16M:
d8d9abcd 394 stolen_size = MB(16);
f51b7662
DV
395 break;
396 case I855_GMCH_GMS_STOLEN_32M:
d8d9abcd 397 stolen_size = MB(32);
f51b7662
DV
398 break;
399 case I915_GMCH_GMS_STOLEN_48M:
77ad498e 400 stolen_size = MB(48);
f51b7662
DV
401 break;
402 case I915_GMCH_GMS_STOLEN_64M:
77ad498e 403 stolen_size = MB(64);
f51b7662
DV
404 break;
405 case G33_GMCH_GMS_STOLEN_128M:
77ad498e 406 stolen_size = MB(128);
f51b7662
DV
407 break;
408 case G33_GMCH_GMS_STOLEN_256M:
77ad498e 409 stolen_size = MB(256);
f51b7662
DV
410 break;
411 case INTEL_GMCH_GMS_STOLEN_96M:
77ad498e 412 stolen_size = MB(96);
f51b7662
DV
413 break;
414 case INTEL_GMCH_GMS_STOLEN_160M:
77ad498e 415 stolen_size = MB(160);
f51b7662
DV
416 break;
417 case INTEL_GMCH_GMS_STOLEN_224M:
77ad498e 418 stolen_size = MB(224);
f51b7662
DV
419 break;
420 case INTEL_GMCH_GMS_STOLEN_352M:
77ad498e 421 stolen_size = MB(352);
f51b7662
DV
422 break;
423 default:
d8d9abcd 424 stolen_size = 0;
f51b7662
DV
425 break;
426 }
427 }
1784a5fb 428
1b6064d7 429 if (stolen_size > 0) {
d7cca2f7 430 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
d8d9abcd 431 stolen_size / KB(1), local ? "local" : "stolen");
f51b7662 432 } else {
d7cca2f7 433 dev_info(&intel_private.bridge_dev->dev,
f51b7662 434 "no pre-allocated video memory detected\n");
d8d9abcd 435 stolen_size = 0;
f51b7662
DV
436 }
437
c64f7ba5 438 return stolen_size;
f51b7662
DV
439}
440
20172842
DV
441static void i965_adjust_pgetbl_size(unsigned int size_flag)
442{
443 u32 pgetbl_ctl, pgetbl_ctl2;
444
445 /* ensure that ppgtt is disabled */
446 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
447 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
448 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
449
450 /* write the new ggtt size */
451 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
452 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
453 pgetbl_ctl |= size_flag;
454 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
455}
456
457static unsigned int i965_gtt_total_entries(void)
fbe40783
DV
458{
459 int size;
20172842
DV
460 u32 pgetbl_ctl;
461 u16 gmch_ctl;
fbe40783 462
20172842
DV
463 pci_read_config_word(intel_private.bridge_dev,
464 I830_GMCH_CTRL, &gmch_ctl);
fbe40783 465
20172842
DV
466 if (INTEL_GTT_GEN == 5) {
467 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
468 case G4x_GMCH_SIZE_1M:
469 case G4x_GMCH_SIZE_VT_1M:
470 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
fbe40783 471 break;
20172842
DV
472 case G4x_GMCH_SIZE_VT_1_5M:
473 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
fbe40783 474 break;
20172842
DV
475 case G4x_GMCH_SIZE_2M:
476 case G4x_GMCH_SIZE_VT_2M:
477 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
fbe40783 478 break;
fbe40783 479 }
20172842 480 }
e5e408fc 481
20172842
DV
482 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
483
484 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
485 case I965_PGETBL_SIZE_128KB:
486 size = KB(128);
487 break;
488 case I965_PGETBL_SIZE_256KB:
489 size = KB(256);
490 break;
491 case I965_PGETBL_SIZE_512KB:
492 size = KB(512);
493 break;
494 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
495 case I965_PGETBL_SIZE_1MB:
496 size = KB(1024);
497 break;
498 case I965_PGETBL_SIZE_2MB:
499 size = KB(2048);
500 break;
501 case I965_PGETBL_SIZE_1_5MB:
502 size = KB(1024 + 512);
503 break;
504 default:
505 dev_info(&intel_private.pcidev->dev,
506 "unknown page table size, assuming 512KB\n");
507 size = KB(512);
508 }
509
510 return size/4;
511}
512
513static unsigned int intel_gtt_total_entries(void)
514{
20172842
DV
515 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
516 return i965_gtt_total_entries();
009946f8 517 else {
fbe40783
DV
518 /* On previous hardware, the GTT size was just what was
519 * required to map the aperture.
520 */
a54c0c27 521 return intel_private.gtt_mappable_entries;
fbe40783 522 }
fbe40783 523}
fbe40783 524
1784a5fb
DV
525static unsigned int intel_gtt_mappable_entries(void)
526{
527 unsigned int aperture_size;
1784a5fb 528
820647b9
DV
529 if (INTEL_GTT_GEN == 1) {
530 u32 smram_miscc;
531
532 pci_read_config_dword(intel_private.bridge_dev,
533 I810_SMRAM_MISCC, &smram_miscc);
534
535 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
536 == I810_GFX_MEM_WIN_32M)
537 aperture_size = MB(32);
538 else
539 aperture_size = MB(64);
540 } else if (INTEL_GTT_GEN == 2) {
b1c5b0f8 541 u16 gmch_ctrl;
1784a5fb 542
b1c5b0f8
CW
543 pci_read_config_word(intel_private.bridge_dev,
544 I830_GMCH_CTRL, &gmch_ctrl);
1784a5fb 545
1784a5fb 546 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
b1c5b0f8 547 aperture_size = MB(64);
1784a5fb 548 else
b1c5b0f8 549 aperture_size = MB(128);
239918f7 550 } else {
1784a5fb
DV
551 /* 9xx supports large sizes, just look at the length */
552 aperture_size = pci_resource_len(intel_private.pcidev, 2);
1784a5fb
DV
553 }
554
555 return aperture_size >> PAGE_SHIFT;
556}
557
0e87d2b0
DV
558static void intel_gtt_teardown_scratch_page(void)
559{
560 set_pages_wb(intel_private.scratch_page, 1);
9c61a32d 561 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
0e87d2b0
DV
562 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
563 put_page(intel_private.scratch_page);
564 __free_page(intel_private.scratch_page);
565}
566
567static void intel_gtt_cleanup(void)
568{
ae83dd5c
DV
569 intel_private.driver->cleanup();
570
0e87d2b0
DV
571 iounmap(intel_private.gtt);
572 iounmap(intel_private.registers);
625dd9d3 573
0e87d2b0
DV
574 intel_gtt_teardown_scratch_page();
575}
576
da88a5f7
CW
577/* Certain Gen5 chipsets require require idling the GPU before
578 * unmapping anything from the GTT when VT-d is enabled.
579 */
580static inline int needs_ilk_vtd_wa(void)
581{
582#ifdef CONFIG_INTEL_IOMMU
583 const unsigned short gpu_devid = intel_private.pcidev->device;
584
585 /* Query intel_iommu to see if we need the workaround. Presumably that
586 * was loaded first.
587 */
588 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
589 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
590 intel_iommu_gfx_mapped)
591 return 1;
592#endif
593 return 0;
594}
595
596static bool intel_gtt_can_wc(void)
597{
598 if (INTEL_GTT_GEN <= 2)
599 return false;
600
601 if (INTEL_GTT_GEN >= 6)
602 return false;
603
604 /* Reports of major corruption with ILK vt'd enabled */
605 if (needs_ilk_vtd_wa())
606 return false;
607
608 return true;
609}
610
1784a5fb
DV
611static int intel_gtt_init(void)
612{
f67eab66 613 u32 gtt_map_size;
545b0a74 614 int ret, bar;
3b15a9d7 615
3b15a9d7
DV
616 ret = intel_private.driver->setup();
617 if (ret != 0)
618 return ret;
f67eab66 619
a54c0c27
BW
620 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
621 intel_private.gtt_total_entries = intel_gtt_total_entries();
f67eab66 622
b3eafc5a
DV
623 /* save the PGETBL reg for resume */
624 intel_private.PGETBL_save =
625 readl(intel_private.registers+I810_PGETBL_CTL)
626 & ~I810_PGETBL_ENABLED;
100519e2
CW
627 /* we only ever restore the register when enabling the PGTBL... */
628 if (HAS_PGTBL_EN)
629 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
b3eafc5a 630
0af9e92e
DV
631 dev_info(&intel_private.bridge_dev->dev,
632 "detected gtt size: %dK total, %dK mappable\n",
a54c0c27
BW
633 intel_private.gtt_total_entries * 4,
634 intel_private.gtt_mappable_entries * 4);
0af9e92e 635
a54c0c27 636 gtt_map_size = intel_private.gtt_total_entries * 4;
f67eab66 637
edef7e68 638 intel_private.gtt = NULL;
da88a5f7 639 if (intel_gtt_can_wc())
5acc4ce4 640 intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
edef7e68
CW
641 gtt_map_size);
642 if (intel_private.gtt == NULL)
5acc4ce4 643 intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
edef7e68
CW
644 gtt_map_size);
645 if (intel_private.gtt == NULL) {
ae83dd5c 646 intel_private.driver->cleanup();
f67eab66
DV
647 iounmap(intel_private.registers);
648 return -ENOMEM;
649 }
650
00fe639a 651#if IS_ENABLED(CONFIG_AGP_INTEL)
f67eab66 652 global_cache_flush(); /* FIXME: ? */
00fe639a 653#endif
f67eab66 654
a54c0c27 655 intel_private.stolen_size = intel_gtt_stolen_size();
1784a5fb 656
8d2e6308 657 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
a46f3108 658
0e87d2b0
DV
659 ret = intel_gtt_setup_scratch_page();
660 if (ret != 0) {
661 intel_gtt_cleanup();
662 return ret;
663 }
664
32e3cd6e 665 if (INTEL_GTT_GEN <= 2)
545b0a74 666 bar = I810_GMADR_BAR;
32e3cd6e 667 else
545b0a74 668 bar = I915_GMADR_BAR;
32e3cd6e 669
545b0a74 670 intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
1784a5fb
DV
671 return 0;
672}
673
00fe639a 674#if IS_ENABLED(CONFIG_AGP_INTEL)
3e921f98
DV
675static int intel_fake_agp_fetch_size(void)
676{
9e76e7b8 677 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
3e921f98
DV
678 unsigned int aper_size;
679 int i;
3e921f98 680
a54c0c27 681 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
3e921f98
DV
682
683 for (i = 0; i < num_sizes; i++) {
ffdd7510 684 if (aper_size == intel_fake_agp_sizes[i].size) {
9e76e7b8
CW
685 agp_bridge->current_size =
686 (void *) (intel_fake_agp_sizes + i);
3e921f98
DV
687 return aper_size;
688 }
689 }
690
691 return 0;
692}
00fe639a 693#endif
3e921f98 694
ae83dd5c 695static void i830_cleanup(void)
f51b7662 696{
f51b7662
DV
697}
698
699/* The chipset_flush interface needs to get data that has already been
700 * flushed out of the CPU all the way out to main memory, because the GPU
701 * doesn't snoop those buffers.
702 *
703 * The 8xx series doesn't have the same lovely interface for flushing the
704 * chipset write buffers that the later chips do. According to the 865
705 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
706 * that buffer out, we just fill 1KB and clflush it out, on the assumption
707 * that it'll push whatever was in there out. It appears to work.
708 */
1b263f24 709static void i830_chipset_flush(void)
f51b7662 710{
bdb8b975
CW
711 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
712
713 /* Forcibly evict everything from the CPU write buffers.
714 * clflush appears to be insufficient.
715 */
716 wbinvd_on_all_cpus();
717
718 /* Now we've only seen documents for this magic bit on 855GM,
719 * we hope it exists for the other gen2 chipsets...
720 *
721 * Also works as advertised on my 845G.
722 */
723 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
724 intel_private.registers+I830_HIC);
f51b7662 725
bdb8b975
CW
726 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
727 if (time_after(jiffies, timeout))
728 break;
f51b7662 729
bdb8b975
CW
730 udelay(50);
731 }
f51b7662
DV
732}
733
351bb278
DV
734static void i830_write_entry(dma_addr_t addr, unsigned int entry,
735 unsigned int flags)
736{
737 u32 pte_flags = I810_PTE_VALID;
625dd9d3 738
b47cf66f 739 if (flags == AGP_USER_CACHED_MEMORY)
351bb278 740 pte_flags |= I830_PTE_SYSTEM_CACHED;
351bb278
DV
741
742 writel(addr | pte_flags, intel_private.gtt + entry);
743}
744
8ecd1a66 745bool intel_enable_gtt(void)
f51b7662 746{
e380f60b 747 u8 __iomem *reg;
f51b7662 748
100519e2
CW
749 if (INTEL_GTT_GEN == 2) {
750 u16 gmch_ctrl;
73800422 751
100519e2
CW
752 pci_read_config_word(intel_private.bridge_dev,
753 I830_GMCH_CTRL, &gmch_ctrl);
754 gmch_ctrl |= I830_GMCH_ENABLED;
755 pci_write_config_word(intel_private.bridge_dev,
756 I830_GMCH_CTRL, gmch_ctrl);
757
758 pci_read_config_word(intel_private.bridge_dev,
759 I830_GMCH_CTRL, &gmch_ctrl);
760 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
761 dev_err(&intel_private.pcidev->dev,
762 "failed to enable the GTT: GMCH_CTRL=%x\n",
763 gmch_ctrl);
764 return false;
765 }
e380f60b
CW
766 }
767
c97689d8
CW
768 /* On the resume path we may be adjusting the PGTBL value, so
769 * be paranoid and flush all chipset write buffers...
770 */
771 if (INTEL_GTT_GEN >= 3)
772 writel(0, intel_private.registers+GFX_FLSH_CNTL);
773
e380f60b 774 reg = intel_private.registers+I810_PGETBL_CTL;
100519e2
CW
775 writel(intel_private.PGETBL_save, reg);
776 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
e380f60b 777 dev_err(&intel_private.pcidev->dev,
100519e2 778 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
e380f60b
CW
779 readl(reg), intel_private.PGETBL_save);
780 return false;
781 }
782
c97689d8
CW
783 if (INTEL_GTT_GEN >= 3)
784 writel(0, intel_private.registers+GFX_FLSH_CNTL);
785
e380f60b 786 return true;
73800422 787}
8ecd1a66 788EXPORT_SYMBOL(intel_enable_gtt);
73800422
DV
789
790static int i830_setup(void)
791{
d3572532 792 phys_addr_t reg_addr;
73800422 793
d3572532 794 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
73800422
DV
795
796 intel_private.registers = ioremap(reg_addr, KB(64));
f51b7662
DV
797 if (!intel_private.registers)
798 return -ENOMEM;
799
5acc4ce4 800 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
73800422 801
73800422
DV
802 return 0;
803}
804
00fe639a 805#if IS_ENABLED(CONFIG_AGP_INTEL)
3b15a9d7 806static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
73800422 807{
73800422 808 agp_bridge->gatt_table_real = NULL;
f51b7662 809 agp_bridge->gatt_table = NULL;
73800422 810 agp_bridge->gatt_bus_addr = 0;
f51b7662
DV
811
812 return 0;
813}
814
ffdd7510 815static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
f51b7662
DV
816{
817 return 0;
818}
819
351bb278 820static int intel_fake_agp_configure(void)
f51b7662 821{
e380f60b
CW
822 if (!intel_enable_gtt())
823 return -EIO;
f51b7662 824
bee4a186 825 intel_private.clear_fake_agp = true;
e5c65377 826 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
f51b7662 827
f51b7662
DV
828 return 0;
829}
00fe639a 830#endif
f51b7662 831
5cbecafc 832static bool i830_check_flags(unsigned int flags)
f51b7662 833{
5cbecafc
DV
834 switch (flags) {
835 case 0:
836 case AGP_PHYS_MEMORY:
837 case AGP_USER_CACHED_MEMORY:
838 case AGP_USER_MEMORY:
839 return true;
840 }
841
842 return false;
843}
844
9da3da66 845void intel_gtt_insert_sg_entries(struct sg_table *st,
4080775b
DV
846 unsigned int pg_start,
847 unsigned int flags)
fefaa70f
DV
848{
849 struct scatterlist *sg;
850 unsigned int len, m;
851 int i, j;
852
853 j = pg_start;
854
855 /* sg may merge pages, but we have to separate
856 * per-page addr for GTT */
9da3da66 857 for_each_sg(st->sgl, sg, st->nents, i) {
fefaa70f
DV
858 len = sg_dma_len(sg) >> PAGE_SHIFT;
859 for (m = 0; m < len; m++) {
860 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
9da3da66 861 intel_private.driver->write_entry(addr, j, flags);
fefaa70f
DV
862 j++;
863 }
864 }
865 readl(intel_private.gtt+j-1);
866}
4080775b
DV
867EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
868
00fe639a 869#if IS_ENABLED(CONFIG_AGP_INTEL)
9da3da66
CW
870static void intel_gtt_insert_pages(unsigned int first_entry,
871 unsigned int num_entries,
872 struct page **pages,
873 unsigned int flags)
4080775b
DV
874{
875 int i, j;
876
877 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
878 dma_addr_t addr = page_to_phys(pages[i]);
879 intel_private.driver->write_entry(addr,
880 j, flags);
881 }
882 readl(intel_private.gtt+j-1);
883}
fefaa70f 884
5cbecafc
DV
885static int intel_fake_agp_insert_entries(struct agp_memory *mem,
886 off_t pg_start, int type)
887{
f51b7662 888 int ret = -EINVAL;
f51b7662 889
bee4a186 890 if (intel_private.clear_fake_agp) {
a54c0c27
BW
891 int start = intel_private.stolen_size / PAGE_SIZE;
892 int end = intel_private.gtt_mappable_entries;
bee4a186
CW
893 intel_gtt_clear_range(start, end - start);
894 intel_private.clear_fake_agp = false;
895 }
896
ff26860f
DV
897 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
898 return i810_insert_dcache_entries(mem, pg_start, type);
899
f51b7662
DV
900 if (mem->page_count == 0)
901 goto out;
902
a54c0c27 903 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
f51b7662
DV
904 goto out_err;
905
f51b7662
DV
906 if (type != mem->type)
907 goto out_err;
908
5cbecafc 909 if (!intel_private.driver->check_flags(type))
f51b7662
DV
910 goto out_err;
911
912 if (!mem->is_flushed)
913 global_cache_flush();
914
8d2e6308 915 if (intel_private.needs_dmar) {
9da3da66
CW
916 struct sg_table st;
917
918 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
fefaa70f
DV
919 if (ret != 0)
920 return ret;
921
9da3da66
CW
922 intel_gtt_insert_sg_entries(&st, pg_start, type);
923 mem->sg_list = st.sgl;
924 mem->num_sg = st.nents;
4080775b
DV
925 } else
926 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
927 type);
f51b7662
DV
928
929out:
930 ret = 0;
931out_err:
932 mem->is_flushed = true;
933 return ret;
934}
00fe639a 935#endif
f51b7662 936
4080775b
DV
937void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
938{
939 unsigned int i;
940
941 for (i = first_entry; i < (first_entry + num_entries); i++) {
9c61a32d 942 intel_private.driver->write_entry(intel_private.scratch_page_dma,
4080775b
DV
943 i, 0);
944 }
945 readl(intel_private.gtt+i-1);
946}
947EXPORT_SYMBOL(intel_gtt_clear_range);
948
00fe639a 949#if IS_ENABLED(CONFIG_AGP_INTEL)
5cbecafc
DV
950static int intel_fake_agp_remove_entries(struct agp_memory *mem,
951 off_t pg_start, int type)
f51b7662 952{
f51b7662
DV
953 if (mem->page_count == 0)
954 return 0;
955
d15eda5c
DA
956 intel_gtt_clear_range(pg_start, mem->page_count);
957
8d2e6308 958 if (intel_private.needs_dmar) {
4080775b
DV
959 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
960 mem->sg_list = NULL;
961 mem->num_sg = 0;
f51b7662 962 }
4080775b 963
f51b7662
DV
964 return 0;
965}
966
ffdd7510
DV
967static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
968 int type)
f51b7662 969{
625dd9d3
DV
970 struct agp_memory *new;
971
972 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
973 if (pg_count != intel_private.num_dcache_entries)
974 return NULL;
975
976 new = agp_create_memory(1);
977 if (new == NULL)
978 return NULL;
979
980 new->type = AGP_DCACHE_MEMORY;
981 new->page_count = pg_count;
982 new->num_scratch_pages = 0;
983 agp_free_page_array(new);
984 return new;
985 }
f51b7662
DV
986 if (type == AGP_PHYS_MEMORY)
987 return alloc_agpphysmem_i8xx(pg_count, type);
988 /* always return NULL for other allocation types for now */
989 return NULL;
990}
00fe639a 991#endif
f51b7662
DV
992
993static int intel_alloc_chipset_flush_resource(void)
994{
995 int ret;
d7cca2f7 996 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
f51b7662 997 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
d7cca2f7 998 pcibios_align_resource, intel_private.bridge_dev);
f51b7662
DV
999
1000 return ret;
1001}
1002
1003static void intel_i915_setup_chipset_flush(void)
1004{
1005 int ret;
1006 u32 temp;
1007
d7cca2f7 1008 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
f51b7662
DV
1009 if (!(temp & 0x1)) {
1010 intel_alloc_chipset_flush_resource();
1011 intel_private.resource_valid = 1;
d7cca2f7 1012 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
f51b7662
DV
1013 } else {
1014 temp &= ~1;
1015
1016 intel_private.resource_valid = 1;
1017 intel_private.ifp_resource.start = temp;
1018 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1019 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1020 /* some BIOSes reserve this area in a pnp some don't */
1021 if (ret)
1022 intel_private.resource_valid = 0;
1023 }
1024}
1025
1026static void intel_i965_g33_setup_chipset_flush(void)
1027{
1028 u32 temp_hi, temp_lo;
1029 int ret;
1030
d7cca2f7
DV
1031 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1032 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
f51b7662
DV
1033
1034 if (!(temp_lo & 0x1)) {
1035
1036 intel_alloc_chipset_flush_resource();
1037
1038 intel_private.resource_valid = 1;
d7cca2f7 1039 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
f51b7662 1040 upper_32_bits(intel_private.ifp_resource.start));
d7cca2f7 1041 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
f51b7662
DV
1042 } else {
1043 u64 l64;
1044
1045 temp_lo &= ~0x1;
1046 l64 = ((u64)temp_hi << 32) | temp_lo;
1047
1048 intel_private.resource_valid = 1;
1049 intel_private.ifp_resource.start = l64;
1050 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1051 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1052 /* some BIOSes reserve this area in a pnp some don't */
1053 if (ret)
1054 intel_private.resource_valid = 0;
1055 }
1056}
1057
1058static void intel_i9xx_setup_flush(void)
1059{
1060 /* return if already configured */
1061 if (intel_private.ifp_resource.start)
1062 return;
1063
1a997ff2 1064 if (INTEL_GTT_GEN == 6)
f51b7662
DV
1065 return;
1066
1067 /* setup a resource for this object */
1068 intel_private.ifp_resource.name = "Intel Flush Page";
1069 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1070
1071 /* Setup chipset flush for 915 */
1a997ff2 1072 if (IS_G33 || INTEL_GTT_GEN >= 4) {
f51b7662
DV
1073 intel_i965_g33_setup_chipset_flush();
1074 } else {
1075 intel_i915_setup_chipset_flush();
1076 }
1077
df51e7aa 1078 if (intel_private.ifp_resource.start)
f51b7662 1079 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
df51e7aa
CW
1080 if (!intel_private.i9xx_flush_page)
1081 dev_err(&intel_private.pcidev->dev,
1082 "can't ioremap flush page - no chipset flushing\n");
f51b7662
DV
1083}
1084
ae83dd5c
DV
1085static void i9xx_cleanup(void)
1086{
1087 if (intel_private.i9xx_flush_page)
1088 iounmap(intel_private.i9xx_flush_page);
1089 if (intel_private.resource_valid)
1090 release_resource(&intel_private.ifp_resource);
1091 intel_private.ifp_resource.start = 0;
1092 intel_private.resource_valid = 0;
1093}
1094
1b263f24 1095static void i9xx_chipset_flush(void)
f51b7662
DV
1096{
1097 if (intel_private.i9xx_flush_page)
1098 writel(1, intel_private.i9xx_flush_page);
1099}
1100
71f45660
CW
1101static void i965_write_entry(dma_addr_t addr,
1102 unsigned int entry,
a6963596
DV
1103 unsigned int flags)
1104{
71f45660
CW
1105 u32 pte_flags;
1106
1107 pte_flags = I810_PTE_VALID;
1108 if (flags == AGP_USER_CACHED_MEMORY)
1109 pte_flags |= I830_PTE_SYSTEM_CACHED;
1110
a6963596
DV
1111 /* Shift high bits down */
1112 addr |= (addr >> 28) & 0xf0;
71f45660 1113 writel(addr | pte_flags, intel_private.gtt + entry);
a6963596
DV
1114}
1115
2d2430cf 1116static int i9xx_setup(void)
f51b7662 1117{
d3572532 1118 phys_addr_t reg_addr;
4b60d29e 1119 int size = KB(512);
f51b7662 1120
d3572532 1121 reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
f1befe71 1122
4b60d29e 1123 intel_private.registers = ioremap(reg_addr, size);
ccc4e67b 1124 if (!intel_private.registers)
f51b7662
DV
1125 return -ENOMEM;
1126
009946f8
BW
1127 switch (INTEL_GTT_GEN) {
1128 case 3:
b5e350f9 1129 intel_private.gtt_phys_addr =
d3572532 1130 pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
009946f8
BW
1131 break;
1132 case 5:
5acc4ce4 1133 intel_private.gtt_phys_addr = reg_addr + MB(2);
009946f8
BW
1134 break;
1135 default:
5acc4ce4 1136 intel_private.gtt_phys_addr = reg_addr + KB(512);
009946f8 1137 break;
2d2430cf
DV
1138 }
1139
1140 intel_i9xx_setup_flush();
1141
1142 return 0;
1143}
1144
00fe639a 1145#if IS_ENABLED(CONFIG_AGP_INTEL)
e9b1cc81 1146static const struct agp_bridge_driver intel_fake_agp_driver = {
f51b7662 1147 .owner = THIS_MODULE,
f51b7662 1148 .size_type = FIXED_APER_SIZE,
9e76e7b8
CW
1149 .aperture_sizes = intel_fake_agp_sizes,
1150 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
a6963596 1151 .configure = intel_fake_agp_configure,
3e921f98 1152 .fetch_size = intel_fake_agp_fetch_size,
fdfb58a9 1153 .cleanup = intel_gtt_cleanup,
ffdd7510 1154 .agp_enable = intel_fake_agp_enable,
f51b7662 1155 .cache_flush = global_cache_flush,
3b15a9d7 1156 .create_gatt_table = intel_fake_agp_create_gatt_table,
ffdd7510 1157 .free_gatt_table = intel_fake_agp_free_gatt_table,
450f2b3d
DV
1158 .insert_memory = intel_fake_agp_insert_entries,
1159 .remove_memory = intel_fake_agp_remove_entries,
ffdd7510 1160 .alloc_by_type = intel_fake_agp_alloc_by_type,
f51b7662
DV
1161 .free_by_type = intel_i810_free_by_type,
1162 .agp_alloc_page = agp_generic_alloc_page,
1163 .agp_alloc_pages = agp_generic_alloc_pages,
1164 .agp_destroy_page = agp_generic_destroy_page,
1165 .agp_destroy_pages = agp_generic_destroy_pages,
f51b7662 1166};
00fe639a 1167#endif
02c026ce 1168
bdd30729
DV
1169static const struct intel_gtt_driver i81x_gtt_driver = {
1170 .gen = 1,
820647b9 1171 .has_pgtbl_enable = 1,
22533b49 1172 .dma_mask_size = 32,
820647b9
DV
1173 .setup = i810_setup,
1174 .cleanup = i810_cleanup,
625dd9d3
DV
1175 .check_flags = i830_check_flags,
1176 .write_entry = i810_write_entry,
bdd30729 1177};
1a997ff2
DV
1178static const struct intel_gtt_driver i8xx_gtt_driver = {
1179 .gen = 2,
100519e2 1180 .has_pgtbl_enable = 1,
73800422 1181 .setup = i830_setup,
ae83dd5c 1182 .cleanup = i830_cleanup,
351bb278 1183 .write_entry = i830_write_entry,
22533b49 1184 .dma_mask_size = 32,
5cbecafc 1185 .check_flags = i830_check_flags,
1b263f24 1186 .chipset_flush = i830_chipset_flush,
1a997ff2
DV
1187};
1188static const struct intel_gtt_driver i915_gtt_driver = {
1189 .gen = 3,
100519e2 1190 .has_pgtbl_enable = 1,
2d2430cf 1191 .setup = i9xx_setup,
ae83dd5c 1192 .cleanup = i9xx_cleanup,
351bb278 1193 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
625dd9d3 1194 .write_entry = i830_write_entry,
22533b49 1195 .dma_mask_size = 32,
fefaa70f 1196 .check_flags = i830_check_flags,
1b263f24 1197 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1198};
1199static const struct intel_gtt_driver g33_gtt_driver = {
1200 .gen = 3,
1201 .is_g33 = 1,
2d2430cf 1202 .setup = i9xx_setup,
ae83dd5c 1203 .cleanup = i9xx_cleanup,
a6963596 1204 .write_entry = i965_write_entry,
22533b49 1205 .dma_mask_size = 36,
450f2b3d 1206 .check_flags = i830_check_flags,
1b263f24 1207 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1208};
1209static const struct intel_gtt_driver pineview_gtt_driver = {
1210 .gen = 3,
1211 .is_pineview = 1, .is_g33 = 1,
2d2430cf 1212 .setup = i9xx_setup,
ae83dd5c 1213 .cleanup = i9xx_cleanup,
a6963596 1214 .write_entry = i965_write_entry,
22533b49 1215 .dma_mask_size = 36,
450f2b3d 1216 .check_flags = i830_check_flags,
1b263f24 1217 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1218};
1219static const struct intel_gtt_driver i965_gtt_driver = {
1220 .gen = 4,
100519e2 1221 .has_pgtbl_enable = 1,
2d2430cf 1222 .setup = i9xx_setup,
ae83dd5c 1223 .cleanup = i9xx_cleanup,
a6963596 1224 .write_entry = i965_write_entry,
22533b49 1225 .dma_mask_size = 36,
450f2b3d 1226 .check_flags = i830_check_flags,
1b263f24 1227 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1228};
1229static const struct intel_gtt_driver g4x_gtt_driver = {
1230 .gen = 5,
2d2430cf 1231 .setup = i9xx_setup,
ae83dd5c 1232 .cleanup = i9xx_cleanup,
a6963596 1233 .write_entry = i965_write_entry,
22533b49 1234 .dma_mask_size = 36,
450f2b3d 1235 .check_flags = i830_check_flags,
1b263f24 1236 .chipset_flush = i9xx_chipset_flush,
1a997ff2
DV
1237};
1238static const struct intel_gtt_driver ironlake_gtt_driver = {
1239 .gen = 5,
1240 .is_ironlake = 1,
2d2430cf 1241 .setup = i9xx_setup,
ae83dd5c 1242 .cleanup = i9xx_cleanup,
a6963596 1243 .write_entry = i965_write_entry,
22533b49 1244 .dma_mask_size = 36,
450f2b3d 1245 .check_flags = i830_check_flags,
1b263f24 1246 .chipset_flush = i9xx_chipset_flush,
1a997ff2 1247};
1a997ff2 1248
02c026ce
DV
1249/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1250 * driver and gmch_driver must be non-null, and find_gmch will determine
1251 * which one should be used if a gmch_chip_id is present.
1252 */
1253static const struct intel_gtt_driver_description {
1254 unsigned int gmch_chip_id;
1255 char *name;
1a997ff2 1256 const struct intel_gtt_driver *gtt_driver;
02c026ce 1257} intel_gtt_chipsets[] = {
ff26860f 1258 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
bdd30729 1259 &i81x_gtt_driver},
ff26860f 1260 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
bdd30729 1261 &i81x_gtt_driver},
ff26860f 1262 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
bdd30729 1263 &i81x_gtt_driver},
ff26860f 1264 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
bdd30729 1265 &i81x_gtt_driver},
1a997ff2 1266 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
ff26860f 1267 &i8xx_gtt_driver},
53371eda 1268 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
ff26860f 1269 &i8xx_gtt_driver},
1a997ff2 1270 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
ff26860f 1271 &i8xx_gtt_driver},
1a997ff2 1272 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
ff26860f 1273 &i8xx_gtt_driver},
1a997ff2 1274 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
ff26860f 1275 &i8xx_gtt_driver},
1a997ff2 1276 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
ff26860f 1277 &i915_gtt_driver },
1a997ff2 1278 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
ff26860f 1279 &i915_gtt_driver },
1a997ff2 1280 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
ff26860f 1281 &i915_gtt_driver },
1a997ff2 1282 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
ff26860f 1283 &i915_gtt_driver },
1a997ff2 1284 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
ff26860f 1285 &i915_gtt_driver },
1a997ff2 1286 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
ff26860f 1287 &i915_gtt_driver },
1a997ff2 1288 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
ff26860f 1289 &i965_gtt_driver },
1a997ff2 1290 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
ff26860f 1291 &i965_gtt_driver },
1a997ff2 1292 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
ff26860f 1293 &i965_gtt_driver },
1a997ff2 1294 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
ff26860f 1295 &i965_gtt_driver },
1a997ff2 1296 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
ff26860f 1297 &i965_gtt_driver },
1a997ff2 1298 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
ff26860f 1299 &i965_gtt_driver },
1a997ff2 1300 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
ff26860f 1301 &g33_gtt_driver },
1a997ff2 1302 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
ff26860f 1303 &g33_gtt_driver },
1a997ff2 1304 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
ff26860f 1305 &g33_gtt_driver },
1a997ff2 1306 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
ff26860f 1307 &pineview_gtt_driver },
1a997ff2 1308 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
ff26860f 1309 &pineview_gtt_driver },
1a997ff2 1310 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
ff26860f 1311 &g4x_gtt_driver },
1a997ff2 1312 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
ff26860f 1313 &g4x_gtt_driver },
1a997ff2 1314 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
ff26860f 1315 &g4x_gtt_driver },
1a997ff2 1316 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
ff26860f 1317 &g4x_gtt_driver },
1a997ff2 1318 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
ff26860f 1319 &g4x_gtt_driver },
e9e5f8e8 1320 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
ff26860f 1321 &g4x_gtt_driver },
1a997ff2 1322 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
ff26860f 1323 &g4x_gtt_driver },
02c026ce 1324 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
ff26860f 1325 "HD Graphics", &ironlake_gtt_driver },
02c026ce 1326 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
ff26860f 1327 "HD Graphics", &ironlake_gtt_driver },
02c026ce
DV
1328 { 0, NULL, NULL }
1329};
1330
1331static int find_gmch(u16 device)
1332{
1333 struct pci_dev *gmch_device;
1334
1335 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1336 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1337 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1338 device, gmch_device);
1339 }
1340
1341 if (!gmch_device)
1342 return 0;
1343
1344 intel_private.pcidev = gmch_device;
1345 return 1;
1346}
1347
14be93dd
DV
1348int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1349 struct agp_bridge_data *bridge)
02c026ce
DV
1350{
1351 int i, mask;
14be93dd
DV
1352
1353 /*
1354 * Can be called from the fake agp driver but also directly from
1355 * drm/i915.ko. Hence we need to check whether everything is set up
1356 * already.
1357 */
1358 if (intel_private.driver) {
1359 intel_private.refcount++;
1360 return 1;
1361 }
02c026ce
DV
1362
1363 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
14be93dd
DV
1364 if (gpu_pdev) {
1365 if (gpu_pdev->device ==
1366 intel_gtt_chipsets[i].gmch_chip_id) {
1367 intel_private.pcidev = pci_dev_get(gpu_pdev);
1368 intel_private.driver =
1369 intel_gtt_chipsets[i].gtt_driver;
1370
1371 break;
1372 }
1373 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
625dd9d3 1374 intel_private.driver =
1a997ff2 1375 intel_gtt_chipsets[i].gtt_driver;
02c026ce
DV
1376 break;
1377 }
1378 }
1379
ff26860f 1380 if (!intel_private.driver)
02c026ce
DV
1381 return 0;
1382
14be93dd
DV
1383 intel_private.refcount++;
1384
00fe639a 1385#if IS_ENABLED(CONFIG_AGP_INTEL)
7e8f6306
DV
1386 if (bridge) {
1387 bridge->driver = &intel_fake_agp_driver;
1388 bridge->dev_private_data = &intel_private;
14be93dd 1389 bridge->dev = bridge_pdev;
7e8f6306 1390 }
00fe639a 1391#endif
02c026ce 1392
14be93dd 1393 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
d7cca2f7 1394
14be93dd 1395 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
02c026ce 1396
22533b49 1397 mask = intel_private.driver->dma_mask_size;
02c026ce
DV
1398 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1399 dev_err(&intel_private.pcidev->dev,
1400 "set gfx device dma mask %d-bit failed!\n", mask);
1401 else
1402 pci_set_consistent_dma_mask(intel_private.pcidev,
1403 DMA_BIT_MASK(mask));
1404
14be93dd
DV
1405 if (intel_gtt_init() != 0) {
1406 intel_gmch_remove();
1407
3b15a9d7 1408 return 0;
14be93dd 1409 }
1784a5fb 1410
02c026ce
DV
1411 return 1;
1412}
e2404e7c 1413EXPORT_SYMBOL(intel_gmch_probe);
02c026ce 1414
41907ddc
BW
1415void intel_gtt_get(size_t *gtt_total, size_t *stolen_size,
1416 phys_addr_t *mappable_base, unsigned long *mappable_end)
19966754 1417{
a54c0c27
BW
1418 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1419 *stolen_size = intel_private.stolen_size;
41907ddc
BW
1420 *mappable_base = intel_private.gma_bus_addr;
1421 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
19966754
DV
1422}
1423EXPORT_SYMBOL(intel_gtt_get);
1424
40ce6575
DV
1425void intel_gtt_chipset_flush(void)
1426{
1427 if (intel_private.driver->chipset_flush)
1428 intel_private.driver->chipset_flush();
1429}
1430EXPORT_SYMBOL(intel_gtt_chipset_flush);
1431
14be93dd 1432void intel_gmch_remove(void)
02c026ce 1433{
14be93dd
DV
1434 if (--intel_private.refcount)
1435 return;
1436
02c026ce
DV
1437 if (intel_private.pcidev)
1438 pci_dev_put(intel_private.pcidev);
d7cca2f7
DV
1439 if (intel_private.bridge_dev)
1440 pci_dev_put(intel_private.bridge_dev);
14be93dd 1441 intel_private.driver = NULL;
02c026ce 1442}
e2404e7c
DV
1443EXPORT_SYMBOL(intel_gmch_remove);
1444
1445MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1446MODULE_LICENSE("GPL and additional rights");