NVMe: Version 0.6
[linux-2.6-block.git] / drivers / block / nvme.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
3 * Copyright (c) 2011, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 */
18
19#include <linux/nvme.h>
20#include <linux/bio.h>
8de05535 21#include <linux/bitops.h>
b60503ba 22#include <linux/blkdev.h>
fd63e9ce 23#include <linux/delay.h>
b60503ba
MW
24#include <linux/errno.h>
25#include <linux/fs.h>
26#include <linux/genhd.h>
5aff9382 27#include <linux/idr.h>
b60503ba
MW
28#include <linux/init.h>
29#include <linux/interrupt.h>
30#include <linux/io.h>
31#include <linux/kdev_t.h>
1fa6aead 32#include <linux/kthread.h>
b60503ba
MW
33#include <linux/kernel.h>
34#include <linux/mm.h>
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/pci.h>
be7b6275 38#include <linux/poison.h>
b60503ba
MW
39#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/version.h>
43
44#define NVME_Q_DEPTH 1024
45#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
46#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
47#define NVME_MINORS 64
e85248e5
MW
48#define IO_TIMEOUT (5 * HZ)
49#define ADMIN_TIMEOUT (60 * HZ)
b60503ba
MW
50
51static int nvme_major;
52module_param(nvme_major, int, 0);
53
58ffacb5
MW
54static int use_threaded_interrupts;
55module_param(use_threaded_interrupts, int, 0);
56
1fa6aead
MW
57static DEFINE_SPINLOCK(dev_list_lock);
58static LIST_HEAD(dev_list);
59static struct task_struct *nvme_thread;
60
b60503ba
MW
61/*
62 * Represents an NVM Express device. Each nvme_dev is a PCI function.
63 */
64struct nvme_dev {
1fa6aead 65 struct list_head node;
b60503ba
MW
66 struct nvme_queue **queues;
67 u32 __iomem *dbs;
68 struct pci_dev *pci_dev;
091b6092 69 struct dma_pool *prp_page_pool;
99802a7a 70 struct dma_pool *prp_small_pool;
b60503ba
MW
71 int instance;
72 int queue_count;
73 u32 ctrl_config;
74 struct msix_entry *entry;
75 struct nvme_bar __iomem *bar;
76 struct list_head namespaces;
51814232
MW
77 char serial[20];
78 char model[40];
79 char firmware_rev[8];
b60503ba
MW
80};
81
82/*
83 * An NVM Express namespace is equivalent to a SCSI LUN
84 */
85struct nvme_ns {
86 struct list_head list;
87
88 struct nvme_dev *dev;
89 struct request_queue *queue;
90 struct gendisk *disk;
91
92 int ns_id;
93 int lba_shift;
94};
95
96/*
97 * An NVM Express queue. Each device has at least two (one for admin
98 * commands and one for I/O commands).
99 */
100struct nvme_queue {
101 struct device *q_dmadev;
091b6092 102 struct nvme_dev *dev;
b60503ba
MW
103 spinlock_t q_lock;
104 struct nvme_command *sq_cmds;
105 volatile struct nvme_completion *cqes;
106 dma_addr_t sq_dma_addr;
107 dma_addr_t cq_dma_addr;
108 wait_queue_head_t sq_full;
1fa6aead 109 wait_queue_t sq_cong_wait;
b60503ba
MW
110 struct bio_list sq_cong;
111 u32 __iomem *q_db;
112 u16 q_depth;
113 u16 cq_vector;
114 u16 sq_head;
115 u16 sq_tail;
116 u16 cq_head;
82123460 117 u16 cq_phase;
b60503ba
MW
118 unsigned long cmdid_data[];
119};
120
121/*
122 * Check we didin't inadvertently grow the command struct
123 */
124static inline void _nvme_check_size(void)
125{
126 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
127 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
128 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
129 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
130 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
131 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
132 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
133 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
134 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
135}
136
e85248e5
MW
137struct nvme_cmd_info {
138 unsigned long ctx;
139 unsigned long timeout;
140};
141
142static struct nvme_cmd_info *nvme_cmd_info(struct nvme_queue *nvmeq)
143{
144 return (void *)&nvmeq->cmdid_data[BITS_TO_LONGS(nvmeq->q_depth)];
145}
146
b60503ba 147/**
714a7a22
MW
148 * alloc_cmdid() - Allocate a Command ID
149 * @nvmeq: The queue that will be used for this command
150 * @ctx: A pointer that will be passed to the handler
151 * @handler: The ID of the handler to call
b60503ba
MW
152 *
153 * Allocate a Command ID for a queue. The data passed in will
154 * be passed to the completion handler. This is implemented by using
155 * the bottom two bits of the ctx pointer to store the handler ID.
156 * Passing in a pointer that's not 4-byte aligned will cause a BUG.
157 * We can change this if it becomes a problem.
184d2944
MW
158 *
159 * May be called with local interrupts disabled and the q_lock held,
160 * or with interrupts enabled and no locks held.
b60503ba 161 */
e85248e5
MW
162static int alloc_cmdid(struct nvme_queue *nvmeq, void *ctx, int handler,
163 unsigned timeout)
b60503ba 164{
e6d15f79 165 int depth = nvmeq->q_depth - 1;
e85248e5 166 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
b60503ba
MW
167 int cmdid;
168
169 BUG_ON((unsigned long)ctx & 3);
170
171 do {
172 cmdid = find_first_zero_bit(nvmeq->cmdid_data, depth);
173 if (cmdid >= depth)
174 return -EBUSY;
175 } while (test_and_set_bit(cmdid, nvmeq->cmdid_data));
176
e85248e5
MW
177 info[cmdid].ctx = (unsigned long)ctx | handler;
178 info[cmdid].timeout = jiffies + timeout;
b60503ba
MW
179 return cmdid;
180}
181
182static int alloc_cmdid_killable(struct nvme_queue *nvmeq, void *ctx,
e85248e5 183 int handler, unsigned timeout)
b60503ba
MW
184{
185 int cmdid;
186 wait_event_killable(nvmeq->sq_full,
e85248e5 187 (cmdid = alloc_cmdid(nvmeq, ctx, handler, timeout)) >= 0);
b60503ba
MW
188 return (cmdid < 0) ? -EINTR : cmdid;
189}
190
fa922821
MW
191/*
192 * If you need more than four handlers, you'll need to change how
be7b6275
MW
193 * alloc_cmdid and nvme_process_cq work. Consider using a special
194 * CMD_CTX value instead, if that works for your situation.
b60503ba
MW
195 */
196enum {
197 sync_completion_id = 0,
198 bio_completion_id,
199};
200
00df5cb4 201/* Special values must be a multiple of 4, and less than 0x1000 */
be7b6275 202#define CMD_CTX_BASE (POISON_POINTER_DELTA + sync_completion_id)
d2d87034
MW
203#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
204#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
205#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
00df5cb4 206#define CMD_CTX_FLUSH (0x318 + CMD_CTX_BASE)
be7b6275 207
184d2944
MW
208/*
209 * Called with local interrupts disabled and the q_lock held. May not sleep.
210 */
b60503ba
MW
211static unsigned long free_cmdid(struct nvme_queue *nvmeq, int cmdid)
212{
213 unsigned long data;
e85248e5 214 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
b60503ba 215
e85248e5 216 if (cmdid >= nvmeq->q_depth)
48e3d398 217 return CMD_CTX_INVALID;
e85248e5
MW
218 data = info[cmdid].ctx;
219 info[cmdid].ctx = CMD_CTX_COMPLETED;
b60503ba
MW
220 clear_bit(cmdid, nvmeq->cmdid_data);
221 wake_up(&nvmeq->sq_full);
222 return data;
223}
224
21075bde 225static unsigned long cancel_cmdid(struct nvme_queue *nvmeq, int cmdid)
3c0cf138 226{
21075bde 227 unsigned long data;
e85248e5 228 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
21075bde 229 data = info[cmdid].ctx;
e85248e5 230 info[cmdid].ctx = CMD_CTX_CANCELLED;
21075bde 231 return data;
3c0cf138
MW
232}
233
b60503ba
MW
234static struct nvme_queue *get_nvmeq(struct nvme_ns *ns)
235{
9ecdc946 236 return ns->dev->queues[get_cpu() + 1];
b60503ba
MW
237}
238
239static void put_nvmeq(struct nvme_queue *nvmeq)
240{
1b23484b 241 put_cpu();
b60503ba
MW
242}
243
244/**
714a7a22 245 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
246 * @nvmeq: The queue to use
247 * @cmd: The command to send
248 *
249 * Safe to use from interrupt context
250 */
251static int nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
252{
253 unsigned long flags;
254 u16 tail;
b60503ba
MW
255 spin_lock_irqsave(&nvmeq->q_lock, flags);
256 tail = nvmeq->sq_tail;
257 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
b60503ba
MW
258 if (++tail == nvmeq->q_depth)
259 tail = 0;
7547881d 260 writel(tail, nvmeq->q_db);
b60503ba
MW
261 nvmeq->sq_tail = tail;
262 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
263
264 return 0;
265}
266
e025344c
SMM
267struct nvme_prps {
268 int npages;
269 dma_addr_t first_dma;
270 __le64 *list[0];
271};
272
d567760c 273static void nvme_free_prps(struct nvme_dev *dev, struct nvme_prps *prps)
e025344c
SMM
274{
275 const int last_prp = PAGE_SIZE / 8 - 1;
276 int i;
277 dma_addr_t prp_dma;
278
279 if (!prps)
280 return;
281
282 prp_dma = prps->first_dma;
99802a7a
MW
283
284 if (prps->npages == 0)
285 dma_pool_free(dev->prp_small_pool, prps->list[0], prp_dma);
e025344c
SMM
286 for (i = 0; i < prps->npages; i++) {
287 __le64 *prp_list = prps->list[i];
288 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
091b6092 289 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
e025344c
SMM
290 prp_dma = next_prp_dma;
291 }
292 kfree(prps);
293}
294
d534df3c 295struct nvme_bio {
b60503ba
MW
296 struct bio *bio;
297 int nents;
e025344c 298 struct nvme_prps *prps;
b60503ba
MW
299 struct scatterlist sg[0];
300};
301
302/* XXX: use a mempool */
d534df3c 303static struct nvme_bio *alloc_nbio(unsigned nseg, gfp_t gfp)
b60503ba 304{
d534df3c 305 return kzalloc(sizeof(struct nvme_bio) +
b60503ba
MW
306 sizeof(struct scatterlist) * nseg, gfp);
307}
308
d534df3c 309static void free_nbio(struct nvme_queue *nvmeq, struct nvme_bio *nbio)
b60503ba 310{
d567760c 311 nvme_free_prps(nvmeq->dev, nbio->prps);
d534df3c 312 kfree(nbio);
b60503ba
MW
313}
314
315static void bio_completion(struct nvme_queue *nvmeq, void *ctx,
316 struct nvme_completion *cqe)
317{
d534df3c
MW
318 struct nvme_bio *nbio = ctx;
319 struct bio *bio = nbio->bio;
b60503ba
MW
320 u16 status = le16_to_cpup(&cqe->status) >> 1;
321
d534df3c 322 dma_unmap_sg(nvmeq->q_dmadev, nbio->sg, nbio->nents,
b60503ba 323 bio_data_dir(bio) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
d534df3c 324 free_nbio(nvmeq, nbio);
09a58f53 325 if (status) {
1ad2f893 326 bio_endio(bio, -EIO);
09a58f53 327 } else if (bio->bi_vcnt > bio->bi_idx) {
1ad2f893
MW
328 bio_list_add(&nvmeq->sq_cong, bio);
329 wake_up_process(nvme_thread);
330 } else {
331 bio_endio(bio, 0);
332 }
b60503ba
MW
333}
334
184d2944 335/* length is in bytes. gfp flags indicates whether we may sleep. */
d567760c 336static struct nvme_prps *nvme_setup_prps(struct nvme_dev *dev,
e025344c 337 struct nvme_common_command *cmd,
b77954cb
MW
338 struct scatterlist *sg, int *len,
339 gfp_t gfp)
ff22b54f 340{
99802a7a 341 struct dma_pool *pool;
b77954cb 342 int length = *len;
ff22b54f
MW
343 int dma_len = sg_dma_len(sg);
344 u64 dma_addr = sg_dma_address(sg);
345 int offset = offset_in_page(dma_addr);
e025344c
SMM
346 __le64 *prp_list;
347 dma_addr_t prp_dma;
348 int nprps, npages, i, prp_page;
349 struct nvme_prps *prps = NULL;
ff22b54f
MW
350
351 cmd->prp1 = cpu_to_le64(dma_addr);
352 length -= (PAGE_SIZE - offset);
353 if (length <= 0)
e025344c 354 return prps;
ff22b54f
MW
355
356 dma_len -= (PAGE_SIZE - offset);
357 if (dma_len) {
358 dma_addr += (PAGE_SIZE - offset);
359 } else {
360 sg = sg_next(sg);
361 dma_addr = sg_dma_address(sg);
362 dma_len = sg_dma_len(sg);
363 }
364
365 if (length <= PAGE_SIZE) {
366 cmd->prp2 = cpu_to_le64(dma_addr);
e025344c
SMM
367 return prps;
368 }
369
370 nprps = DIV_ROUND_UP(length, PAGE_SIZE);
371 npages = DIV_ROUND_UP(8 * nprps, PAGE_SIZE);
b77954cb
MW
372 prps = kmalloc(sizeof(*prps) + sizeof(__le64 *) * npages, gfp);
373 if (!prps) {
374 cmd->prp2 = cpu_to_le64(dma_addr);
375 *len = (*len - length) + PAGE_SIZE;
376 return prps;
377 }
e025344c 378 prp_page = 0;
99802a7a
MW
379 if (nprps <= (256 / 8)) {
380 pool = dev->prp_small_pool;
381 prps->npages = 0;
382 } else {
383 pool = dev->prp_page_pool;
384 prps->npages = npages;
385 }
386
b77954cb
MW
387 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
388 if (!prp_list) {
389 cmd->prp2 = cpu_to_le64(dma_addr);
390 *len = (*len - length) + PAGE_SIZE;
391 kfree(prps);
392 return NULL;
393 }
e025344c
SMM
394 prps->list[prp_page++] = prp_list;
395 prps->first_dma = prp_dma;
396 cmd->prp2 = cpu_to_le64(prp_dma);
397 i = 0;
398 for (;;) {
7523d834 399 if (i == PAGE_SIZE / 8) {
e025344c 400 __le64 *old_prp_list = prp_list;
b77954cb
MW
401 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
402 if (!prp_list) {
403 *len = (*len - length);
404 return prps;
405 }
e025344c 406 prps->list[prp_page++] = prp_list;
7523d834
MW
407 prp_list[0] = old_prp_list[i - 1];
408 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
409 i = 1;
e025344c
SMM
410 }
411 prp_list[i++] = cpu_to_le64(dma_addr);
412 dma_len -= PAGE_SIZE;
413 dma_addr += PAGE_SIZE;
414 length -= PAGE_SIZE;
415 if (length <= 0)
416 break;
417 if (dma_len > 0)
418 continue;
419 BUG_ON(dma_len < 0);
420 sg = sg_next(sg);
421 dma_addr = sg_dma_address(sg);
422 dma_len = sg_dma_len(sg);
ff22b54f
MW
423 }
424
e025344c 425 return prps;
ff22b54f
MW
426}
427
1ad2f893
MW
428/* NVMe scatterlists require no holes in the virtual address */
429#define BIOVEC_NOT_VIRT_MERGEABLE(vec1, vec2) ((vec2)->bv_offset || \
430 (((vec1)->bv_offset + (vec1)->bv_len) % PAGE_SIZE))
431
d534df3c 432static int nvme_map_bio(struct device *dev, struct nvme_bio *nbio,
b60503ba
MW
433 struct bio *bio, enum dma_data_direction dma_dir, int psegs)
434{
76830840
MW
435 struct bio_vec *bvec, *bvprv = NULL;
436 struct scatterlist *sg = NULL;
1ad2f893 437 int i, old_idx, length = 0, nsegs = 0;
b60503ba 438
76830840 439 sg_init_table(nbio->sg, psegs);
1ad2f893 440 old_idx = bio->bi_idx;
b60503ba 441 bio_for_each_segment(bvec, bio, i) {
76830840
MW
442 if (bvprv && BIOVEC_PHYS_MERGEABLE(bvprv, bvec)) {
443 sg->length += bvec->bv_len;
444 } else {
1ad2f893
MW
445 if (bvprv && BIOVEC_NOT_VIRT_MERGEABLE(bvprv, bvec))
446 break;
76830840
MW
447 sg = sg ? sg + 1 : nbio->sg;
448 sg_set_page(sg, bvec->bv_page, bvec->bv_len,
449 bvec->bv_offset);
450 nsegs++;
451 }
1ad2f893 452 length += bvec->bv_len;
76830840 453 bvprv = bvec;
b60503ba 454 }
1ad2f893 455 bio->bi_idx = i;
d534df3c 456 nbio->nents = nsegs;
76830840 457 sg_mark_end(sg);
1ad2f893
MW
458 if (dma_map_sg(dev, nbio->sg, nbio->nents, dma_dir) == 0) {
459 bio->bi_idx = old_idx;
460 return -ENOMEM;
461 }
462 return length;
b60503ba
MW
463}
464
00df5cb4
MW
465static int nvme_submit_flush(struct nvme_queue *nvmeq, struct nvme_ns *ns,
466 int cmdid)
467{
468 struct nvme_command *cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
469
470 memset(cmnd, 0, sizeof(*cmnd));
471 cmnd->common.opcode = nvme_cmd_flush;
472 cmnd->common.command_id = cmdid;
473 cmnd->common.nsid = cpu_to_le32(ns->ns_id);
474
475 if (++nvmeq->sq_tail == nvmeq->q_depth)
476 nvmeq->sq_tail = 0;
477 writel(nvmeq->sq_tail, nvmeq->q_db);
478
479 return 0;
480}
481
482static int nvme_submit_flush_data(struct nvme_queue *nvmeq, struct nvme_ns *ns)
483{
484 int cmdid = alloc_cmdid(nvmeq, (void *)CMD_CTX_FLUSH,
485 sync_completion_id, IO_TIMEOUT);
486 if (unlikely(cmdid < 0))
487 return cmdid;
488
489 return nvme_submit_flush(nvmeq, ns, cmdid);
490}
491
184d2944
MW
492/*
493 * Called with local interrupts disabled and the q_lock held. May not sleep.
494 */
b60503ba
MW
495static int nvme_submit_bio_queue(struct nvme_queue *nvmeq, struct nvme_ns *ns,
496 struct bio *bio)
497{
ff22b54f 498 struct nvme_command *cmnd;
d534df3c 499 struct nvme_bio *nbio;
b60503ba 500 enum dma_data_direction dma_dir;
1ad2f893 501 int cmdid, length, result = -ENOMEM;
b60503ba
MW
502 u16 control;
503 u32 dsmgmt;
b60503ba
MW
504 int psegs = bio_phys_segments(ns->queue, bio);
505
00df5cb4
MW
506 if ((bio->bi_rw & REQ_FLUSH) && psegs) {
507 result = nvme_submit_flush_data(nvmeq, ns);
508 if (result)
509 return result;
510 }
511
eeee3226 512 nbio = alloc_nbio(psegs, GFP_ATOMIC);
d534df3c 513 if (!nbio)
eeee3226 514 goto nomem;
d534df3c 515 nbio->bio = bio;
b60503ba 516
eeee3226 517 result = -EBUSY;
d534df3c 518 cmdid = alloc_cmdid(nvmeq, nbio, bio_completion_id, IO_TIMEOUT);
b60503ba 519 if (unlikely(cmdid < 0))
d534df3c 520 goto free_nbio;
b60503ba 521
00df5cb4
MW
522 if ((bio->bi_rw & REQ_FLUSH) && !psegs)
523 return nvme_submit_flush(nvmeq, ns, cmdid);
524
b60503ba
MW
525 control = 0;
526 if (bio->bi_rw & REQ_FUA)
527 control |= NVME_RW_FUA;
528 if (bio->bi_rw & (REQ_FAILFAST_DEV | REQ_RAHEAD))
529 control |= NVME_RW_LR;
530
531 dsmgmt = 0;
532 if (bio->bi_rw & REQ_RAHEAD)
533 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
534
ff22b54f 535 cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
b60503ba 536
b8deb62c 537 memset(cmnd, 0, sizeof(*cmnd));
b60503ba 538 if (bio_data_dir(bio)) {
ff22b54f 539 cmnd->rw.opcode = nvme_cmd_write;
b60503ba
MW
540 dma_dir = DMA_TO_DEVICE;
541 } else {
ff22b54f 542 cmnd->rw.opcode = nvme_cmd_read;
b60503ba
MW
543 dma_dir = DMA_FROM_DEVICE;
544 }
545
1ad2f893
MW
546 result = nvme_map_bio(nvmeq->q_dmadev, nbio, bio, dma_dir, psegs);
547 if (result < 0)
eeee3226 548 goto free_nbio;
1ad2f893 549 length = result;
b60503ba 550
ff22b54f
MW
551 cmnd->rw.command_id = cmdid;
552 cmnd->rw.nsid = cpu_to_le32(ns->ns_id);
d567760c 553 nbio->prps = nvme_setup_prps(nvmeq->dev, &cmnd->common, nbio->sg,
b77954cb 554 &length, GFP_ATOMIC);
ff22b54f 555 cmnd->rw.slba = cpu_to_le64(bio->bi_sector >> (ns->lba_shift - 9));
1ad2f893 556 cmnd->rw.length = cpu_to_le16((length >> ns->lba_shift) - 1);
ff22b54f
MW
557 cmnd->rw.control = cpu_to_le16(control);
558 cmnd->rw.dsmgmt = cpu_to_le32(dsmgmt);
b60503ba 559
d8ee9d69
MW
560 bio->bi_sector += length >> 9;
561
b60503ba
MW
562 if (++nvmeq->sq_tail == nvmeq->q_depth)
563 nvmeq->sq_tail = 0;
7547881d 564 writel(nvmeq->sq_tail, nvmeq->q_db);
b60503ba 565
1974b1ae
MW
566 return 0;
567
d534df3c
MW
568 free_nbio:
569 free_nbio(nvmeq, nbio);
eeee3226
MW
570 nomem:
571 return result;
b60503ba
MW
572}
573
574/*
575 * NB: return value of non-zero would mean that we were a stacking driver.
576 * make_request must always succeed.
577 */
578static int nvme_make_request(struct request_queue *q, struct bio *bio)
579{
580 struct nvme_ns *ns = q->queuedata;
581 struct nvme_queue *nvmeq = get_nvmeq(ns);
eeee3226
MW
582 int result = -EBUSY;
583
584 spin_lock_irq(&nvmeq->q_lock);
585 if (bio_list_empty(&nvmeq->sq_cong))
586 result = nvme_submit_bio_queue(nvmeq, ns, bio);
587 if (unlikely(result)) {
588 if (bio_list_empty(&nvmeq->sq_cong))
589 add_wait_queue(&nvmeq->sq_full, &nvmeq->sq_cong_wait);
b60503ba
MW
590 bio_list_add(&nvmeq->sq_cong, bio);
591 }
eeee3226
MW
592
593 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
594 put_nvmeq(nvmeq);
595
596 return 0;
597}
598
599struct sync_cmd_info {
600 struct task_struct *task;
601 u32 result;
602 int status;
603};
604
605static void sync_completion(struct nvme_queue *nvmeq, void *ctx,
606 struct nvme_completion *cqe)
607{
608 struct sync_cmd_info *cmdinfo = ctx;
c4270559 609 if (unlikely((unsigned long)cmdinfo == CMD_CTX_CANCELLED))
be7b6275 610 return;
00df5cb4
MW
611 if ((unsigned long)cmdinfo == CMD_CTX_FLUSH)
612 return;
b36235df
MW
613 if (unlikely((unsigned long)cmdinfo == CMD_CTX_COMPLETED)) {
614 dev_warn(nvmeq->q_dmadev,
615 "completed id %d twice on queue %d\n",
616 cqe->command_id, le16_to_cpup(&cqe->sq_id));
617 return;
618 }
48e3d398
MW
619 if (unlikely((unsigned long)cmdinfo == CMD_CTX_INVALID)) {
620 dev_warn(nvmeq->q_dmadev,
621 "invalid id %d completed on queue %d\n",
622 cqe->command_id, le16_to_cpup(&cqe->sq_id));
623 return;
624 }
b60503ba
MW
625 cmdinfo->result = le32_to_cpup(&cqe->result);
626 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
627 wake_up_process(cmdinfo->task);
628}
629
630typedef void (*completion_fn)(struct nvme_queue *, void *,
631 struct nvme_completion *);
632
8de05535
MW
633static const completion_fn nvme_completions[4] = {
634 [sync_completion_id] = sync_completion,
635 [bio_completion_id] = bio_completion,
636};
637
b60503ba
MW
638static irqreturn_t nvme_process_cq(struct nvme_queue *nvmeq)
639{
82123460 640 u16 head, phase;
b60503ba 641
b60503ba 642 head = nvmeq->cq_head;
82123460 643 phase = nvmeq->cq_phase;
b60503ba
MW
644
645 for (;;) {
646 unsigned long data;
647 void *ptr;
648 unsigned char handler;
649 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 650 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
651 break;
652 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
653 if (++head == nvmeq->q_depth) {
654 head = 0;
82123460 655 phase = !phase;
b60503ba
MW
656 }
657
658 data = free_cmdid(nvmeq, cqe.command_id);
659 handler = data & 3;
660 ptr = (void *)(data & ~3UL);
8de05535 661 nvme_completions[handler](nvmeq, ptr, &cqe);
b60503ba
MW
662 }
663
664 /* If the controller ignores the cq head doorbell and continuously
665 * writes to the queue, it is theoretically possible to wrap around
666 * the queue twice and mistakenly return IRQ_NONE. Linux only
667 * requires that 0.1% of your interrupts are handled, so this isn't
668 * a big problem.
669 */
82123460 670 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
b60503ba
MW
671 return IRQ_NONE;
672
673 writel(head, nvmeq->q_db + 1);
674 nvmeq->cq_head = head;
82123460 675 nvmeq->cq_phase = phase;
b60503ba
MW
676
677 return IRQ_HANDLED;
678}
679
680static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
681{
682 irqreturn_t result;
683 struct nvme_queue *nvmeq = data;
684 spin_lock(&nvmeq->q_lock);
685 result = nvme_process_cq(nvmeq);
686 spin_unlock(&nvmeq->q_lock);
687 return result;
688}
689
690static irqreturn_t nvme_irq_check(int irq, void *data)
691{
692 struct nvme_queue *nvmeq = data;
693 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
694 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
695 return IRQ_NONE;
696 return IRQ_WAKE_THREAD;
697}
698
3c0cf138
MW
699static void nvme_abort_command(struct nvme_queue *nvmeq, int cmdid)
700{
701 spin_lock_irq(&nvmeq->q_lock);
21075bde 702 cancel_cmdid(nvmeq, cmdid);
3c0cf138
MW
703 spin_unlock_irq(&nvmeq->q_lock);
704}
705
b60503ba
MW
706/*
707 * Returns 0 on success. If the result is negative, it's a Linux error code;
708 * if the result is positive, it's an NVM Express status code
709 */
3c0cf138 710static int nvme_submit_sync_cmd(struct nvme_queue *nvmeq,
e85248e5 711 struct nvme_command *cmd, u32 *result, unsigned timeout)
b60503ba
MW
712{
713 int cmdid;
714 struct sync_cmd_info cmdinfo;
715
716 cmdinfo.task = current;
717 cmdinfo.status = -EINTR;
718
e85248e5
MW
719 cmdid = alloc_cmdid_killable(nvmeq, &cmdinfo, sync_completion_id,
720 timeout);
b60503ba
MW
721 if (cmdid < 0)
722 return cmdid;
723 cmd->common.command_id = cmdid;
724
3c0cf138
MW
725 set_current_state(TASK_KILLABLE);
726 nvme_submit_cmd(nvmeq, cmd);
b60503ba
MW
727 schedule();
728
3c0cf138
MW
729 if (cmdinfo.status == -EINTR) {
730 nvme_abort_command(nvmeq, cmdid);
731 return -EINTR;
732 }
733
b60503ba
MW
734 if (result)
735 *result = cmdinfo.result;
736
737 return cmdinfo.status;
738}
739
740static int nvme_submit_admin_cmd(struct nvme_dev *dev, struct nvme_command *cmd,
741 u32 *result)
742{
e85248e5 743 return nvme_submit_sync_cmd(dev->queues[0], cmd, result, ADMIN_TIMEOUT);
b60503ba
MW
744}
745
746static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
747{
748 int status;
749 struct nvme_command c;
750
751 memset(&c, 0, sizeof(c));
752 c.delete_queue.opcode = opcode;
753 c.delete_queue.qid = cpu_to_le16(id);
754
755 status = nvme_submit_admin_cmd(dev, &c, NULL);
756 if (status)
757 return -EIO;
758 return 0;
759}
760
761static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
762 struct nvme_queue *nvmeq)
763{
764 int status;
765 struct nvme_command c;
766 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
767
768 memset(&c, 0, sizeof(c));
769 c.create_cq.opcode = nvme_admin_create_cq;
770 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
771 c.create_cq.cqid = cpu_to_le16(qid);
772 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
773 c.create_cq.cq_flags = cpu_to_le16(flags);
774 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
775
776 status = nvme_submit_admin_cmd(dev, &c, NULL);
777 if (status)
778 return -EIO;
779 return 0;
780}
781
782static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
783 struct nvme_queue *nvmeq)
784{
785 int status;
786 struct nvme_command c;
787 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
788
789 memset(&c, 0, sizeof(c));
790 c.create_sq.opcode = nvme_admin_create_sq;
791 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
792 c.create_sq.sqid = cpu_to_le16(qid);
793 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
794 c.create_sq.sq_flags = cpu_to_le16(flags);
795 c.create_sq.cqid = cpu_to_le16(qid);
796
797 status = nvme_submit_admin_cmd(dev, &c, NULL);
798 if (status)
799 return -EIO;
800 return 0;
801}
802
803static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
804{
805 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
806}
807
808static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
809{
810 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
811}
812
813static void nvme_free_queue(struct nvme_dev *dev, int qid)
814{
815 struct nvme_queue *nvmeq = dev->queues[qid];
aba2080f 816 int vector = dev->entry[nvmeq->cq_vector].vector;
b60503ba 817
aba2080f
MW
818 irq_set_affinity_hint(vector, NULL);
819 free_irq(vector, nvmeq);
b60503ba
MW
820
821 /* Don't tell the adapter to delete the admin queue */
822 if (qid) {
823 adapter_delete_sq(dev, qid);
824 adapter_delete_cq(dev, qid);
825 }
826
827 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
828 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
829 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
830 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
831 kfree(nvmeq);
832}
833
834static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
835 int depth, int vector)
836{
837 struct device *dmadev = &dev->pci_dev->dev;
e85248e5 838 unsigned extra = (depth / 8) + (depth * sizeof(struct nvme_cmd_info));
b60503ba
MW
839 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq) + extra, GFP_KERNEL);
840 if (!nvmeq)
841 return NULL;
842
843 nvmeq->cqes = dma_alloc_coherent(dmadev, CQ_SIZE(depth),
844 &nvmeq->cq_dma_addr, GFP_KERNEL);
845 if (!nvmeq->cqes)
846 goto free_nvmeq;
847 memset((void *)nvmeq->cqes, 0, CQ_SIZE(depth));
848
849 nvmeq->sq_cmds = dma_alloc_coherent(dmadev, SQ_SIZE(depth),
850 &nvmeq->sq_dma_addr, GFP_KERNEL);
851 if (!nvmeq->sq_cmds)
852 goto free_cqdma;
853
854 nvmeq->q_dmadev = dmadev;
091b6092 855 nvmeq->dev = dev;
b60503ba
MW
856 spin_lock_init(&nvmeq->q_lock);
857 nvmeq->cq_head = 0;
82123460 858 nvmeq->cq_phase = 1;
b60503ba 859 init_waitqueue_head(&nvmeq->sq_full);
1fa6aead 860 init_waitqueue_entry(&nvmeq->sq_cong_wait, nvme_thread);
b60503ba
MW
861 bio_list_init(&nvmeq->sq_cong);
862 nvmeq->q_db = &dev->dbs[qid * 2];
863 nvmeq->q_depth = depth;
864 nvmeq->cq_vector = vector;
865
866 return nvmeq;
867
868 free_cqdma:
869 dma_free_coherent(dmadev, CQ_SIZE(nvmeq->q_depth), (void *)nvmeq->cqes,
870 nvmeq->cq_dma_addr);
871 free_nvmeq:
872 kfree(nvmeq);
873 return NULL;
874}
875
3001082c
MW
876static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
877 const char *name)
878{
58ffacb5
MW
879 if (use_threaded_interrupts)
880 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
ec6ce618 881 nvme_irq_check, nvme_irq,
58ffacb5
MW
882 IRQF_DISABLED | IRQF_SHARED,
883 name, nvmeq);
3001082c
MW
884 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
885 IRQF_DISABLED | IRQF_SHARED, name, nvmeq);
886}
887
b60503ba
MW
888static __devinit struct nvme_queue *nvme_create_queue(struct nvme_dev *dev,
889 int qid, int cq_size, int vector)
890{
891 int result;
892 struct nvme_queue *nvmeq = nvme_alloc_queue(dev, qid, cq_size, vector);
893
3f85d50b
MW
894 if (!nvmeq)
895 return NULL;
896
b60503ba
MW
897 result = adapter_alloc_cq(dev, qid, nvmeq);
898 if (result < 0)
899 goto free_nvmeq;
900
901 result = adapter_alloc_sq(dev, qid, nvmeq);
902 if (result < 0)
903 goto release_cq;
904
3001082c 905 result = queue_request_irq(dev, nvmeq, "nvme");
b60503ba
MW
906 if (result < 0)
907 goto release_sq;
908
909 return nvmeq;
910
911 release_sq:
912 adapter_delete_sq(dev, qid);
913 release_cq:
914 adapter_delete_cq(dev, qid);
915 free_nvmeq:
916 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
917 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
918 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
919 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
920 kfree(nvmeq);
921 return NULL;
922}
923
924static int __devinit nvme_configure_admin_queue(struct nvme_dev *dev)
925{
926 int result;
927 u32 aqa;
22605f96
MW
928 u64 cap;
929 unsigned long timeout;
b60503ba
MW
930 struct nvme_queue *nvmeq;
931
932 dev->dbs = ((void __iomem *)dev->bar) + 4096;
933
934 nvmeq = nvme_alloc_queue(dev, 0, 64, 0);
3f85d50b
MW
935 if (!nvmeq)
936 return -ENOMEM;
b60503ba
MW
937
938 aqa = nvmeq->q_depth - 1;
939 aqa |= aqa << 16;
940
941 dev->ctrl_config = NVME_CC_ENABLE | NVME_CC_CSS_NVM;
942 dev->ctrl_config |= (PAGE_SHIFT - 12) << NVME_CC_MPS_SHIFT;
943 dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
7f53f9d2 944 dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
b60503ba 945
5911f200 946 writel(0, &dev->bar->cc);
b60503ba
MW
947 writel(aqa, &dev->bar->aqa);
948 writeq(nvmeq->sq_dma_addr, &dev->bar->asq);
949 writeq(nvmeq->cq_dma_addr, &dev->bar->acq);
950 writel(dev->ctrl_config, &dev->bar->cc);
951
22605f96
MW
952 cap = readq(&dev->bar->cap);
953 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
954
b60503ba
MW
955 while (!(readl(&dev->bar->csts) & NVME_CSTS_RDY)) {
956 msleep(100);
957 if (fatal_signal_pending(current))
958 return -EINTR;
22605f96
MW
959 if (time_after(jiffies, timeout)) {
960 dev_err(&dev->pci_dev->dev,
961 "Device not ready; aborting initialisation\n");
962 return -ENODEV;
963 }
b60503ba
MW
964 }
965
3001082c 966 result = queue_request_irq(dev, nvmeq, "nvme admin");
b60503ba
MW
967 dev->queues[0] = nvmeq;
968 return result;
969}
970
7fc3cdab
MW
971static int nvme_map_user_pages(struct nvme_dev *dev, int write,
972 unsigned long addr, unsigned length,
973 struct scatterlist **sgp)
b60503ba 974{
36c14ed9 975 int i, err, count, nents, offset;
7fc3cdab
MW
976 struct scatterlist *sg;
977 struct page **pages;
36c14ed9
MW
978
979 if (addr & 3)
980 return -EINVAL;
7fc3cdab
MW
981 if (!length)
982 return -EINVAL;
983
36c14ed9 984 offset = offset_in_page(addr);
7fc3cdab
MW
985 count = DIV_ROUND_UP(offset + length, PAGE_SIZE);
986 pages = kcalloc(count, sizeof(*pages), GFP_KERNEL);
36c14ed9
MW
987
988 err = get_user_pages_fast(addr, count, 1, pages);
989 if (err < count) {
990 count = err;
991 err = -EFAULT;
992 goto put_pages;
993 }
7fc3cdab
MW
994
995 sg = kcalloc(count, sizeof(*sg), GFP_KERNEL);
36c14ed9 996 sg_init_table(sg, count);
ff22b54f 997 sg_set_page(&sg[0], pages[0], PAGE_SIZE - offset, offset);
7fc3cdab
MW
998 length -= (PAGE_SIZE - offset);
999 for (i = 1; i < count; i++) {
1000 sg_set_page(&sg[i], pages[i], min_t(int, length, PAGE_SIZE), 0);
1001 length -= PAGE_SIZE;
1002 }
1003
1004 err = -ENOMEM;
1005 nents = dma_map_sg(&dev->pci_dev->dev, sg, count,
1006 write ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
36c14ed9
MW
1007 if (!nents)
1008 goto put_pages;
b60503ba 1009
7fc3cdab
MW
1010 kfree(pages);
1011 *sgp = sg;
1012 return nents;
b60503ba 1013
7fc3cdab
MW
1014 put_pages:
1015 for (i = 0; i < count; i++)
1016 put_page(pages[i]);
1017 kfree(pages);
1018 return err;
1019}
b60503ba 1020
7fc3cdab
MW
1021static void nvme_unmap_user_pages(struct nvme_dev *dev, int write,
1022 unsigned long addr, int length,
1023 struct scatterlist *sg, int nents)
1024{
1025 int i, count;
b60503ba 1026
7fc3cdab 1027 count = DIV_ROUND_UP(offset_in_page(addr) + length, PAGE_SIZE);
36c14ed9 1028 dma_unmap_sg(&dev->pci_dev->dev, sg, nents, DMA_FROM_DEVICE);
7fc3cdab 1029
36c14ed9 1030 for (i = 0; i < count; i++)
7fc3cdab
MW
1031 put_page(sg_page(&sg[i]));
1032}
b60503ba 1033
7fc3cdab
MW
1034static int nvme_submit_user_admin_command(struct nvme_dev *dev,
1035 unsigned long addr, unsigned length,
1036 struct nvme_command *cmd)
1037{
b77954cb 1038 int err, nents, tmplen = length;
7fc3cdab 1039 struct scatterlist *sg;
e025344c 1040 struct nvme_prps *prps;
7fc3cdab
MW
1041
1042 nents = nvme_map_user_pages(dev, 0, addr, length, &sg);
1043 if (nents < 0)
1044 return nents;
b77954cb
MW
1045 prps = nvme_setup_prps(dev, &cmd->common, sg, &tmplen, GFP_KERNEL);
1046 if (tmplen != length)
1047 err = -ENOMEM;
1048 else
1049 err = nvme_submit_admin_cmd(dev, cmd, NULL);
7fc3cdab 1050 nvme_unmap_user_pages(dev, 0, addr, length, sg, nents);
d567760c 1051 nvme_free_prps(dev, prps);
7fc3cdab 1052 return err ? -EIO : 0;
b60503ba
MW
1053}
1054
bd38c555 1055static int nvme_identify(struct nvme_ns *ns, unsigned long addr, int cns)
b60503ba 1056{
b60503ba 1057 struct nvme_command c;
b60503ba 1058
bd38c555
MW
1059 memset(&c, 0, sizeof(c));
1060 c.identify.opcode = nvme_admin_identify;
1061 c.identify.nsid = cns ? 0 : cpu_to_le32(ns->ns_id);
1062 c.identify.cns = cpu_to_le32(cns);
1063
1064 return nvme_submit_user_admin_command(ns->dev, addr, 4096, &c);
1065}
1066
1067static int nvme_get_range_type(struct nvme_ns *ns, unsigned long addr)
1068{
1069 struct nvme_command c;
b60503ba
MW
1070
1071 memset(&c, 0, sizeof(c));
1072 c.features.opcode = nvme_admin_get_features;
1073 c.features.nsid = cpu_to_le32(ns->ns_id);
b60503ba
MW
1074 c.features.fid = cpu_to_le32(NVME_FEAT_LBA_RANGE);
1075
bd38c555 1076 return nvme_submit_user_admin_command(ns->dev, addr, 4096, &c);
b60503ba
MW
1077}
1078
a53295b6
MW
1079static int nvme_submit_io(struct nvme_ns *ns, struct nvme_user_io __user *uio)
1080{
1081 struct nvme_dev *dev = ns->dev;
1082 struct nvme_queue *nvmeq;
1083 struct nvme_user_io io;
1084 struct nvme_command c;
1085 unsigned length;
a53295b6
MW
1086 int nents, status;
1087 struct scatterlist *sg;
e025344c 1088 struct nvme_prps *prps;
a53295b6
MW
1089
1090 if (copy_from_user(&io, uio, sizeof(io)))
1091 return -EFAULT;
6c7d4945
MW
1092 length = (io.nblocks + 1) << ns->lba_shift;
1093
1094 switch (io.opcode) {
1095 case nvme_cmd_write:
1096 case nvme_cmd_read:
1097 nents = nvme_map_user_pages(dev, io.opcode & 1, io.addr,
1098 length, &sg);
1099 default:
1100 return -EFAULT;
1101 }
1102
a53295b6
MW
1103 if (nents < 0)
1104 return nents;
1105
1106 memset(&c, 0, sizeof(c));
1107 c.rw.opcode = io.opcode;
1108 c.rw.flags = io.flags;
6c7d4945 1109 c.rw.nsid = cpu_to_le32(ns->ns_id);
a53295b6 1110 c.rw.slba = cpu_to_le64(io.slba);
6c7d4945 1111 c.rw.length = cpu_to_le16(io.nblocks);
a53295b6
MW
1112 c.rw.control = cpu_to_le16(io.control);
1113 c.rw.dsmgmt = cpu_to_le16(io.dsmgmt);
6c7d4945
MW
1114 c.rw.reftag = io.reftag;
1115 c.rw.apptag = io.apptag;
1116 c.rw.appmask = io.appmask;
a53295b6 1117 /* XXX: metadata */
b77954cb 1118 prps = nvme_setup_prps(dev, &c.common, sg, &length, GFP_KERNEL);
a53295b6 1119
d567760c 1120 nvmeq = get_nvmeq(ns);
fa922821
MW
1121 /*
1122 * Since nvme_submit_sync_cmd sleeps, we can't keep preemption
b1ad37ef
MW
1123 * disabled. We may be preempted at any point, and be rescheduled
1124 * to a different CPU. That will cause cacheline bouncing, but no
1125 * additional races since q_lock already protects against other CPUs.
1126 */
a53295b6 1127 put_nvmeq(nvmeq);
b77954cb
MW
1128 if (length != (io.nblocks + 1) << ns->lba_shift)
1129 status = -ENOMEM;
1130 else
1131 status = nvme_submit_sync_cmd(nvmeq, &c, NULL, IO_TIMEOUT);
a53295b6
MW
1132
1133 nvme_unmap_user_pages(dev, io.opcode & 1, io.addr, length, sg, nents);
d567760c 1134 nvme_free_prps(dev, prps);
a53295b6
MW
1135 return status;
1136}
1137
6ee44cdc
MW
1138static int nvme_download_firmware(struct nvme_ns *ns,
1139 struct nvme_dlfw __user *udlfw)
1140{
1141 struct nvme_dev *dev = ns->dev;
1142 struct nvme_dlfw dlfw;
1143 struct nvme_command c;
b77954cb 1144 int nents, status, length;
6ee44cdc 1145 struct scatterlist *sg;
e025344c 1146 struct nvme_prps *prps;
6ee44cdc
MW
1147
1148 if (copy_from_user(&dlfw, udlfw, sizeof(dlfw)))
1149 return -EFAULT;
1150 if (dlfw.length >= (1 << 30))
1151 return -EINVAL;
b77954cb 1152 length = dlfw.length * 4;
6ee44cdc 1153
b77954cb 1154 nents = nvme_map_user_pages(dev, 1, dlfw.addr, length, &sg);
6ee44cdc
MW
1155 if (nents < 0)
1156 return nents;
1157
1158 memset(&c, 0, sizeof(c));
1159 c.dlfw.opcode = nvme_admin_download_fw;
1160 c.dlfw.numd = cpu_to_le32(dlfw.length);
1161 c.dlfw.offset = cpu_to_le32(dlfw.offset);
b77954cb
MW
1162 prps = nvme_setup_prps(dev, &c.common, sg, &length, GFP_KERNEL);
1163 if (length != dlfw.length * 4)
1164 status = -ENOMEM;
1165 else
1166 status = nvme_submit_admin_cmd(dev, &c, NULL);
6ee44cdc 1167 nvme_unmap_user_pages(dev, 0, dlfw.addr, dlfw.length * 4, sg, nents);
d567760c 1168 nvme_free_prps(dev, prps);
6ee44cdc
MW
1169 return status;
1170}
1171
1172static int nvme_activate_firmware(struct nvme_ns *ns, unsigned long arg)
1173{
1174 struct nvme_dev *dev = ns->dev;
1175 struct nvme_command c;
1176
1177 memset(&c, 0, sizeof(c));
1178 c.common.opcode = nvme_admin_activate_fw;
1179 c.common.rsvd10[0] = cpu_to_le32(arg);
1180
1181 return nvme_submit_admin_cmd(dev, &c, NULL);
1182}
1183
b60503ba
MW
1184static int nvme_ioctl(struct block_device *bdev, fmode_t mode, unsigned int cmd,
1185 unsigned long arg)
1186{
1187 struct nvme_ns *ns = bdev->bd_disk->private_data;
1188
1189 switch (cmd) {
1190 case NVME_IOCTL_IDENTIFY_NS:
36c14ed9 1191 return nvme_identify(ns, arg, 0);
b60503ba 1192 case NVME_IOCTL_IDENTIFY_CTRL:
36c14ed9 1193 return nvme_identify(ns, arg, 1);
b60503ba 1194 case NVME_IOCTL_GET_RANGE_TYPE:
bd38c555 1195 return nvme_get_range_type(ns, arg);
a53295b6
MW
1196 case NVME_IOCTL_SUBMIT_IO:
1197 return nvme_submit_io(ns, (void __user *)arg);
6ee44cdc
MW
1198 case NVME_IOCTL_DOWNLOAD_FW:
1199 return nvme_download_firmware(ns, (void __user *)arg);
1200 case NVME_IOCTL_ACTIVATE_FW:
1201 return nvme_activate_firmware(ns, arg);
b60503ba
MW
1202 default:
1203 return -ENOTTY;
1204 }
1205}
1206
1207static const struct block_device_operations nvme_fops = {
1208 .owner = THIS_MODULE,
1209 .ioctl = nvme_ioctl,
49481682 1210 .compat_ioctl = nvme_ioctl,
b60503ba
MW
1211};
1212
8de05535
MW
1213static void nvme_timeout_ios(struct nvme_queue *nvmeq)
1214{
1215 int depth = nvmeq->q_depth - 1;
1216 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
1217 unsigned long now = jiffies;
1218 int cmdid;
1219
1220 for_each_set_bit(cmdid, nvmeq->cmdid_data, depth) {
1221 unsigned long data;
1222 void *ptr;
1223 unsigned char handler;
1224 static struct nvme_completion cqe = { .status = cpu_to_le16(NVME_SC_ABORT_REQ) << 1, };
1225
1226 if (!time_after(now, info[cmdid].timeout))
1227 continue;
1228 dev_warn(nvmeq->q_dmadev, "Timing out I/O %d\n", cmdid);
1229 data = cancel_cmdid(nvmeq, cmdid);
1230 handler = data & 3;
1231 ptr = (void *)(data & ~3UL);
1232 nvme_completions[handler](nvmeq, ptr, &cqe);
1233 }
1234}
1235
1fa6aead
MW
1236static void nvme_resubmit_bios(struct nvme_queue *nvmeq)
1237{
1238 while (bio_list_peek(&nvmeq->sq_cong)) {
1239 struct bio *bio = bio_list_pop(&nvmeq->sq_cong);
1240 struct nvme_ns *ns = bio->bi_bdev->bd_disk->private_data;
1241 if (nvme_submit_bio_queue(nvmeq, ns, bio)) {
1242 bio_list_add_head(&nvmeq->sq_cong, bio);
1243 break;
1244 }
3cb967c0
MW
1245 if (bio_list_empty(&nvmeq->sq_cong))
1246 remove_wait_queue(&nvmeq->sq_full,
1247 &nvmeq->sq_cong_wait);
1fa6aead
MW
1248 }
1249}
1250
1251static int nvme_kthread(void *data)
1252{
1253 struct nvme_dev *dev;
1254
1255 while (!kthread_should_stop()) {
1256 __set_current_state(TASK_RUNNING);
1257 spin_lock(&dev_list_lock);
1258 list_for_each_entry(dev, &dev_list, node) {
1259 int i;
1260 for (i = 0; i < dev->queue_count; i++) {
1261 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
1262 if (!nvmeq)
1263 continue;
1fa6aead
MW
1264 spin_lock_irq(&nvmeq->q_lock);
1265 if (nvme_process_cq(nvmeq))
1266 printk("process_cq did something\n");
8de05535 1267 nvme_timeout_ios(nvmeq);
1fa6aead
MW
1268 nvme_resubmit_bios(nvmeq);
1269 spin_unlock_irq(&nvmeq->q_lock);
1270 }
1271 }
1272 spin_unlock(&dev_list_lock);
1273 set_current_state(TASK_INTERRUPTIBLE);
1274 schedule_timeout(HZ);
1275 }
1276 return 0;
1277}
1278
5aff9382
MW
1279static DEFINE_IDA(nvme_index_ida);
1280
1281static int nvme_get_ns_idx(void)
1282{
1283 int index, error;
1284
1285 do {
1286 if (!ida_pre_get(&nvme_index_ida, GFP_KERNEL))
1287 return -1;
1288
1289 spin_lock(&dev_list_lock);
1290 error = ida_get_new(&nvme_index_ida, &index);
1291 spin_unlock(&dev_list_lock);
1292 } while (error == -EAGAIN);
1293
1294 if (error)
1295 index = -1;
1296 return index;
1297}
1298
1299static void nvme_put_ns_idx(int index)
1300{
1301 spin_lock(&dev_list_lock);
1302 ida_remove(&nvme_index_ida, index);
1303 spin_unlock(&dev_list_lock);
1304}
1305
1306static struct nvme_ns *nvme_alloc_ns(struct nvme_dev *dev, int nsid,
b60503ba
MW
1307 struct nvme_id_ns *id, struct nvme_lba_range_type *rt)
1308{
1309 struct nvme_ns *ns;
1310 struct gendisk *disk;
1311 int lbaf;
1312
1313 if (rt->attributes & NVME_LBART_ATTRIB_HIDE)
1314 return NULL;
1315
1316 ns = kzalloc(sizeof(*ns), GFP_KERNEL);
1317 if (!ns)
1318 return NULL;
1319 ns->queue = blk_alloc_queue(GFP_KERNEL);
1320 if (!ns->queue)
1321 goto out_free_ns;
1322 ns->queue->queue_flags = QUEUE_FLAG_DEFAULT | QUEUE_FLAG_NOMERGES |
1323 QUEUE_FLAG_NONROT | QUEUE_FLAG_DISCARD;
1324 blk_queue_make_request(ns->queue, nvme_make_request);
1325 ns->dev = dev;
1326 ns->queue->queuedata = ns;
1327
1328 disk = alloc_disk(NVME_MINORS);
1329 if (!disk)
1330 goto out_free_queue;
5aff9382 1331 ns->ns_id = nsid;
b60503ba
MW
1332 ns->disk = disk;
1333 lbaf = id->flbas & 0xf;
1334 ns->lba_shift = id->lbaf[lbaf].ds;
1335
1336 disk->major = nvme_major;
1337 disk->minors = NVME_MINORS;
5aff9382 1338 disk->first_minor = NVME_MINORS * nvme_get_ns_idx();
b60503ba
MW
1339 disk->fops = &nvme_fops;
1340 disk->private_data = ns;
1341 disk->queue = ns->queue;
388f037f 1342 disk->driverfs_dev = &dev->pci_dev->dev;
5aff9382 1343 sprintf(disk->disk_name, "nvme%dn%d", dev->instance, nsid);
b60503ba
MW
1344 set_capacity(disk, le64_to_cpup(&id->nsze) << (ns->lba_shift - 9));
1345
1346 return ns;
1347
1348 out_free_queue:
1349 blk_cleanup_queue(ns->queue);
1350 out_free_ns:
1351 kfree(ns);
1352 return NULL;
1353}
1354
1355static void nvme_ns_free(struct nvme_ns *ns)
1356{
5aff9382 1357 int index = ns->disk->first_minor / NVME_MINORS;
b60503ba 1358 put_disk(ns->disk);
5aff9382 1359 nvme_put_ns_idx(index);
b60503ba
MW
1360 blk_cleanup_queue(ns->queue);
1361 kfree(ns);
1362}
1363
b3b06812 1364static int set_queue_count(struct nvme_dev *dev, int count)
b60503ba
MW
1365{
1366 int status;
1367 u32 result;
1368 struct nvme_command c;
b3b06812 1369 u32 q_count = (count - 1) | ((count - 1) << 16);
b60503ba
MW
1370
1371 memset(&c, 0, sizeof(c));
1372 c.features.opcode = nvme_admin_get_features;
1373 c.features.fid = cpu_to_le32(NVME_FEAT_NUM_QUEUES);
1374 c.features.dword11 = cpu_to_le32(q_count);
1375
1376 status = nvme_submit_admin_cmd(dev, &c, &result);
1377 if (status)
1378 return -EIO;
1379 return min(result & 0xffff, result >> 16) + 1;
1380}
1381
b60503ba
MW
1382static int __devinit nvme_setup_io_queues(struct nvme_dev *dev)
1383{
b348b7d5 1384 int result, cpu, i, nr_io_queues;
b60503ba 1385
b348b7d5
MW
1386 nr_io_queues = num_online_cpus();
1387 result = set_queue_count(dev, nr_io_queues);
1b23484b
MW
1388 if (result < 0)
1389 return result;
b348b7d5
MW
1390 if (result < nr_io_queues)
1391 nr_io_queues = result;
b60503ba 1392
1b23484b
MW
1393 /* Deregister the admin queue's interrupt */
1394 free_irq(dev->entry[0].vector, dev->queues[0]);
1395
b348b7d5 1396 for (i = 0; i < nr_io_queues; i++)
1b23484b
MW
1397 dev->entry[i].entry = i;
1398 for (;;) {
b348b7d5
MW
1399 result = pci_enable_msix(dev->pci_dev, dev->entry,
1400 nr_io_queues);
1b23484b
MW
1401 if (result == 0) {
1402 break;
1403 } else if (result > 0) {
b348b7d5 1404 nr_io_queues = result;
1b23484b
MW
1405 continue;
1406 } else {
b348b7d5 1407 nr_io_queues = 1;
1b23484b
MW
1408 break;
1409 }
1410 }
1411
1412 result = queue_request_irq(dev, dev->queues[0], "nvme admin");
1413 /* XXX: handle failure here */
1414
1415 cpu = cpumask_first(cpu_online_mask);
b348b7d5 1416 for (i = 0; i < nr_io_queues; i++) {
1b23484b
MW
1417 irq_set_affinity_hint(dev->entry[i].vector, get_cpu_mask(cpu));
1418 cpu = cpumask_next(cpu, cpu_online_mask);
1419 }
1420
b348b7d5 1421 for (i = 0; i < nr_io_queues; i++) {
1b23484b
MW
1422 dev->queues[i + 1] = nvme_create_queue(dev, i + 1,
1423 NVME_Q_DEPTH, i);
1424 if (!dev->queues[i + 1])
1425 return -ENOMEM;
1426 dev->queue_count++;
1427 }
b60503ba 1428
9ecdc946
MW
1429 for (; i < num_possible_cpus(); i++) {
1430 int target = i % rounddown_pow_of_two(dev->queue_count - 1);
1431 dev->queues[i + 1] = dev->queues[target + 1];
1432 }
1433
b60503ba
MW
1434 return 0;
1435}
1436
1437static void nvme_free_queues(struct nvme_dev *dev)
1438{
1439 int i;
1440
1441 for (i = dev->queue_count - 1; i >= 0; i--)
1442 nvme_free_queue(dev, i);
1443}
1444
1445static int __devinit nvme_dev_add(struct nvme_dev *dev)
1446{
1447 int res, nn, i;
1448 struct nvme_ns *ns, *next;
51814232 1449 struct nvme_id_ctrl *ctrl;
b60503ba
MW
1450 void *id;
1451 dma_addr_t dma_addr;
1452 struct nvme_command cid, crt;
1453
1454 res = nvme_setup_io_queues(dev);
1455 if (res)
1456 return res;
1457
1458 /* XXX: Switch to a SG list once prp2 works */
1459 id = dma_alloc_coherent(&dev->pci_dev->dev, 8192, &dma_addr,
1460 GFP_KERNEL);
1461
1462 memset(&cid, 0, sizeof(cid));
1463 cid.identify.opcode = nvme_admin_identify;
1464 cid.identify.nsid = 0;
1465 cid.identify.prp1 = cpu_to_le64(dma_addr);
1466 cid.identify.cns = cpu_to_le32(1);
1467
1468 res = nvme_submit_admin_cmd(dev, &cid, NULL);
1469 if (res) {
1470 res = -EIO;
1471 goto out_free;
1472 }
1473
51814232
MW
1474 ctrl = id;
1475 nn = le32_to_cpup(&ctrl->nn);
1476 memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn));
1477 memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn));
1478 memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr));
b60503ba
MW
1479
1480 cid.identify.cns = 0;
1481 memset(&crt, 0, sizeof(crt));
1482 crt.features.opcode = nvme_admin_get_features;
1483 crt.features.prp1 = cpu_to_le64(dma_addr + 4096);
1484 crt.features.fid = cpu_to_le32(NVME_FEAT_LBA_RANGE);
1485
ac88c36a 1486 for (i = 0; i <= nn; i++) {
b60503ba
MW
1487 cid.identify.nsid = cpu_to_le32(i);
1488 res = nvme_submit_admin_cmd(dev, &cid, NULL);
1489 if (res)
1490 continue;
1491
1492 if (((struct nvme_id_ns *)id)->ncap == 0)
1493 continue;
1494
1495 crt.features.nsid = cpu_to_le32(i);
1496 res = nvme_submit_admin_cmd(dev, &crt, NULL);
1497 if (res)
1498 continue;
1499
1500 ns = nvme_alloc_ns(dev, i, id, id + 4096);
1501 if (ns)
1502 list_add_tail(&ns->list, &dev->namespaces);
1503 }
1504 list_for_each_entry(ns, &dev->namespaces, list)
1505 add_disk(ns->disk);
1506
1507 dma_free_coherent(&dev->pci_dev->dev, 4096, id, dma_addr);
1508 return 0;
1509
1510 out_free:
1511 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
1512 list_del(&ns->list);
1513 nvme_ns_free(ns);
1514 }
1515
1516 dma_free_coherent(&dev->pci_dev->dev, 4096, id, dma_addr);
1517 return res;
1518}
1519
1520static int nvme_dev_remove(struct nvme_dev *dev)
1521{
1522 struct nvme_ns *ns, *next;
1523
1fa6aead
MW
1524 spin_lock(&dev_list_lock);
1525 list_del(&dev->node);
1526 spin_unlock(&dev_list_lock);
1527
b60503ba
MW
1528 /* TODO: wait all I/O finished or cancel them */
1529
1530 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
1531 list_del(&ns->list);
1532 del_gendisk(ns->disk);
1533 nvme_ns_free(ns);
1534 }
1535
1536 nvme_free_queues(dev);
1537
1538 return 0;
1539}
1540
091b6092
MW
1541static int nvme_setup_prp_pools(struct nvme_dev *dev)
1542{
1543 struct device *dmadev = &dev->pci_dev->dev;
1544 dev->prp_page_pool = dma_pool_create("prp list page", dmadev,
1545 PAGE_SIZE, PAGE_SIZE, 0);
1546 if (!dev->prp_page_pool)
1547 return -ENOMEM;
1548
99802a7a
MW
1549 /* Optimisation for I/Os between 4k and 128k */
1550 dev->prp_small_pool = dma_pool_create("prp list 256", dmadev,
1551 256, 256, 0);
1552 if (!dev->prp_small_pool) {
1553 dma_pool_destroy(dev->prp_page_pool);
1554 return -ENOMEM;
1555 }
091b6092
MW
1556 return 0;
1557}
1558
1559static void nvme_release_prp_pools(struct nvme_dev *dev)
1560{
1561 dma_pool_destroy(dev->prp_page_pool);
99802a7a 1562 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
1563}
1564
b60503ba
MW
1565/* XXX: Use an ida or something to let remove / add work correctly */
1566static void nvme_set_instance(struct nvme_dev *dev)
1567{
1568 static int instance;
1569 dev->instance = instance++;
1570}
1571
1572static void nvme_release_instance(struct nvme_dev *dev)
1573{
1574}
1575
1576static int __devinit nvme_probe(struct pci_dev *pdev,
1577 const struct pci_device_id *id)
1578{
574e8b95 1579 int bars, result = -ENOMEM;
b60503ba
MW
1580 struct nvme_dev *dev;
1581
1582 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1583 if (!dev)
1584 return -ENOMEM;
1585 dev->entry = kcalloc(num_possible_cpus(), sizeof(*dev->entry),
1586 GFP_KERNEL);
1587 if (!dev->entry)
1588 goto free;
1b23484b
MW
1589 dev->queues = kcalloc(num_possible_cpus() + 1, sizeof(void *),
1590 GFP_KERNEL);
b60503ba
MW
1591 if (!dev->queues)
1592 goto free;
1593
0ee5a7d7
SMM
1594 if (pci_enable_device_mem(pdev))
1595 goto free;
f64d3365 1596 pci_set_master(pdev);
574e8b95
MW
1597 bars = pci_select_bars(pdev, IORESOURCE_MEM);
1598 if (pci_request_selected_regions(pdev, bars, "nvme"))
1599 goto disable;
0ee5a7d7 1600
b60503ba
MW
1601 INIT_LIST_HEAD(&dev->namespaces);
1602 dev->pci_dev = pdev;
1603 pci_set_drvdata(pdev, dev);
2930353f
MW
1604 dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
1605 dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
b60503ba 1606 nvme_set_instance(dev);
53c9577e 1607 dev->entry[0].vector = pdev->irq;
b60503ba 1608
091b6092
MW
1609 result = nvme_setup_prp_pools(dev);
1610 if (result)
1611 goto disable_msix;
1612
b60503ba
MW
1613 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
1614 if (!dev->bar) {
1615 result = -ENOMEM;
574e8b95 1616 goto disable_msix;
b60503ba
MW
1617 }
1618
1619 result = nvme_configure_admin_queue(dev);
1620 if (result)
1621 goto unmap;
1622 dev->queue_count++;
1623
1fa6aead
MW
1624 spin_lock(&dev_list_lock);
1625 list_add(&dev->node, &dev_list);
1626 spin_unlock(&dev_list_lock);
1627
740216fc
MW
1628 result = nvme_dev_add(dev);
1629 if (result)
1630 goto delete;
1631
b60503ba
MW
1632 return 0;
1633
1634 delete:
740216fc
MW
1635 spin_lock(&dev_list_lock);
1636 list_del(&dev->node);
1637 spin_unlock(&dev_list_lock);
1638
b60503ba
MW
1639 nvme_free_queues(dev);
1640 unmap:
1641 iounmap(dev->bar);
574e8b95 1642 disable_msix:
b60503ba
MW
1643 pci_disable_msix(pdev);
1644 nvme_release_instance(dev);
091b6092 1645 nvme_release_prp_pools(dev);
574e8b95 1646 disable:
0ee5a7d7 1647 pci_disable_device(pdev);
574e8b95 1648 pci_release_regions(pdev);
b60503ba
MW
1649 free:
1650 kfree(dev->queues);
1651 kfree(dev->entry);
1652 kfree(dev);
1653 return result;
1654}
1655
1656static void __devexit nvme_remove(struct pci_dev *pdev)
1657{
1658 struct nvme_dev *dev = pci_get_drvdata(pdev);
1659 nvme_dev_remove(dev);
1660 pci_disable_msix(pdev);
1661 iounmap(dev->bar);
1662 nvme_release_instance(dev);
091b6092 1663 nvme_release_prp_pools(dev);
0ee5a7d7 1664 pci_disable_device(pdev);
574e8b95 1665 pci_release_regions(pdev);
b60503ba
MW
1666 kfree(dev->queues);
1667 kfree(dev->entry);
1668 kfree(dev);
1669}
1670
1671/* These functions are yet to be implemented */
1672#define nvme_error_detected NULL
1673#define nvme_dump_registers NULL
1674#define nvme_link_reset NULL
1675#define nvme_slot_reset NULL
1676#define nvme_error_resume NULL
1677#define nvme_suspend NULL
1678#define nvme_resume NULL
1679
1680static struct pci_error_handlers nvme_err_handler = {
1681 .error_detected = nvme_error_detected,
1682 .mmio_enabled = nvme_dump_registers,
1683 .link_reset = nvme_link_reset,
1684 .slot_reset = nvme_slot_reset,
1685 .resume = nvme_error_resume,
1686};
1687
1688/* Move to pci_ids.h later */
1689#define PCI_CLASS_STORAGE_EXPRESS 0x010802
1690
1691static DEFINE_PCI_DEVICE_TABLE(nvme_id_table) = {
1692 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
1693 { 0, }
1694};
1695MODULE_DEVICE_TABLE(pci, nvme_id_table);
1696
1697static struct pci_driver nvme_driver = {
1698 .name = "nvme",
1699 .id_table = nvme_id_table,
1700 .probe = nvme_probe,
1701 .remove = __devexit_p(nvme_remove),
1702 .suspend = nvme_suspend,
1703 .resume = nvme_resume,
1704 .err_handler = &nvme_err_handler,
1705};
1706
1707static int __init nvme_init(void)
1708{
1fa6aead
MW
1709 int result = -EBUSY;
1710
1711 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
1712 if (IS_ERR(nvme_thread))
1713 return PTR_ERR(nvme_thread);
b60503ba
MW
1714
1715 nvme_major = register_blkdev(nvme_major, "nvme");
1716 if (nvme_major <= 0)
1fa6aead 1717 goto kill_kthread;
b60503ba
MW
1718
1719 result = pci_register_driver(&nvme_driver);
1fa6aead
MW
1720 if (result)
1721 goto unregister_blkdev;
1722 return 0;
b60503ba 1723
1fa6aead 1724 unregister_blkdev:
b60503ba 1725 unregister_blkdev(nvme_major, "nvme");
1fa6aead
MW
1726 kill_kthread:
1727 kthread_stop(nvme_thread);
b60503ba
MW
1728 return result;
1729}
1730
1731static void __exit nvme_exit(void)
1732{
1733 pci_unregister_driver(&nvme_driver);
1734 unregister_blkdev(nvme_major, "nvme");
1fa6aead 1735 kthread_stop(nvme_thread);
b60503ba
MW
1736}
1737
1738MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
1739MODULE_LICENSE("GPL");
be5e0948 1740MODULE_VERSION("0.6");
b60503ba
MW
1741module_init(nvme_init);
1742module_exit(nvme_exit);