Commit | Line | Data |
---|---|---|
c82ee6d3 | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
1da177e4 LT |
2 | /* |
3 | * sata_promise.c - Promise SATA | |
4 | * | |
8c3d3d4b | 5 | * Maintained by: Tejun Heo <tj@kernel.org> |
743a7ecb | 6 | * Mikael Pettersson |
1da177e4 LT |
7 | * Please ALWAYS copy linux-ide@vger.kernel.org |
8 | * on emails. | |
9 | * | |
10 | * Copyright 2003-2004 Red Hat, Inc. | |
11 | * | |
af36d7f0 | 12 | * libata documentation is available via 'make {ps|pdf}docs', |
19285f3c | 13 | * as Documentation/driver-api/libata.rst |
af36d7f0 JG |
14 | * |
15 | * Hardware information only available under NDA. | |
1da177e4 LT |
16 | */ |
17 | ||
18 | #include <linux/kernel.h> | |
19 | #include <linux/module.h> | |
5a0e3ad6 | 20 | #include <linux/gfp.h> |
1da177e4 | 21 | #include <linux/pci.h> |
1da177e4 LT |
22 | #include <linux/blkdev.h> |
23 | #include <linux/delay.h> | |
24 | #include <linux/interrupt.h> | |
a9524a76 | 25 | #include <linux/device.h> |
95006188 | 26 | #include <scsi/scsi.h> |
1da177e4 | 27 | #include <scsi/scsi_host.h> |
193515d5 | 28 | #include <scsi/scsi_cmnd.h> |
1da177e4 | 29 | #include <linux/libata.h> |
1da177e4 LT |
30 | #include "sata_promise.h" |
31 | ||
32 | #define DRV_NAME "sata_promise" | |
c07a9c49 | 33 | #define DRV_VERSION "2.12" |
1da177e4 LT |
34 | |
35 | enum { | |
eca25dca | 36 | PDC_MAX_PORTS = 4, |
0d5ff566 | 37 | PDC_MMIO_BAR = 3, |
b9ccd4a9 | 38 | PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */ |
0d5ff566 | 39 | |
821d22cd MP |
40 | /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */ |
41 | PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */ | |
42 | PDC_FLASH_CTL = 0x44, /* Flash control register */ | |
ff7cddf5 | 43 | PDC_PCI_CTL = 0x48, /* PCI control/status reg */ |
821d22cd MP |
44 | PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */ |
45 | PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */ | |
46 | PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */ | |
47 | PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */ | |
48 | ||
49 | /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */ | |
95006188 MP |
50 | PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */ |
51 | PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */ | |
52 | PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */ | |
53 | PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */ | |
54 | PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */ | |
55 | PDC_DEVICE = 0x18, /* Device/Head reg (per port) */ | |
56 | PDC_COMMAND = 0x1C, /* Command/status reg (per port) */ | |
73fd456b | 57 | PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */ |
1da177e4 | 58 | PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */ |
1da177e4 LT |
59 | PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */ |
60 | PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */ | |
821d22cd MP |
61 | |
62 | /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */ | |
ff7cddf5 | 63 | PDC_SATA_ERROR = 0x04, |
821d22cd | 64 | PDC_PHYMODE4 = 0x14, |
ff7cddf5 MP |
65 | PDC_LINK_LAYER_ERRORS = 0x6C, |
66 | PDC_FPDMA_CTLSTAT = 0xD8, | |
67 | PDC_INTERNAL_DEBUG_1 = 0xF8, /* also used for PATA */ | |
68 | PDC_INTERNAL_DEBUG_2 = 0xFC, /* also used for PATA */ | |
69 | ||
70 | /* PDC_FPDMA_CTLSTAT bit definitions */ | |
71 | PDC_FPDMA_CTLSTAT_RESET = 1 << 3, | |
72 | PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG = 1 << 10, | |
73 | PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG = 1 << 11, | |
1da177e4 | 74 | |
176efb05 MP |
75 | /* PDC_GLOBAL_CTL bit definitions */ |
76 | PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */ | |
77 | PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */ | |
78 | PDC_DH_ERR = (1 << 10), /* PCI error while loading data */ | |
79 | PDC2_HTO_ERR = (1 << 12), /* host bus timeout */ | |
80 | PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */ | |
81 | PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */ | |
82 | PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */ | |
83 | PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */ | |
84 | PDC_DRIVE_ERR = (1 << 21), /* drive error */ | |
85 | PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */ | |
86 | PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */ | |
87 | PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR, | |
5796d1c4 JG |
88 | PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR | |
89 | PDC2_ATA_DMA_CNT_ERR, | |
90 | PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | | |
91 | PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR | | |
92 | PDC_DRIVE_ERR | PDC_PCI_SYS_ERR | | |
93 | PDC1_ERR_MASK | PDC2_ERR_MASK, | |
1da177e4 LT |
94 | |
95 | board_2037x = 0, /* FastTrak S150 TX2plus */ | |
eca25dca TH |
96 | board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */ |
97 | board_20319 = 2, /* FastTrak S150 TX4 */ | |
98 | board_20619 = 3, /* FastTrak TX4000 */ | |
99 | board_2057x = 4, /* SATAII150 Tx2plus */ | |
d0e58031 | 100 | board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */ |
eca25dca | 101 | board_40518 = 6, /* SATAII150 Tx4 */ |
1da177e4 | 102 | |
6340f019 | 103 | PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */ |
1da177e4 | 104 | |
95006188 MP |
105 | /* Sequence counter control registers bit definitions */ |
106 | PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */ | |
107 | ||
108 | /* Feature register values */ | |
109 | PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */ | |
110 | PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */ | |
111 | ||
112 | /* Device/Head register values */ | |
113 | PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */ | |
114 | ||
25b93d81 MP |
115 | /* PDC_CTLSTAT bit definitions */ |
116 | PDC_DMA_ENABLE = (1 << 7), | |
117 | PDC_IRQ_DISABLE = (1 << 10), | |
1da177e4 | 118 | PDC_RESET = (1 << 11), /* HDMA reset */ |
50630195 | 119 | |
9cbe056f | 120 | PDC_COMMON_FLAGS = ATA_FLAG_PIO_POLLING, |
b2d1eee1 | 121 | |
eca25dca TH |
122 | /* ap->flags bits */ |
123 | PDC_FLAG_GEN_II = (1 << 24), | |
124 | PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */ | |
125 | PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */ | |
1da177e4 LT |
126 | }; |
127 | ||
1da177e4 LT |
128 | struct pdc_port_priv { |
129 | u8 *pkt; | |
130 | dma_addr_t pkt_dma; | |
131 | }; | |
132 | ||
3100d49d MP |
133 | struct pdc_host_priv { |
134 | spinlock_t hard_reset_lock; | |
135 | }; | |
136 | ||
82ef04fb TH |
137 | static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); |
138 | static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); | |
7715a6f9 | 139 | static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
eca25dca TH |
140 | static int pdc_common_port_start(struct ata_port *ap); |
141 | static int pdc_sata_port_start(struct ata_port *ap); | |
95364f36 | 142 | static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc); |
057ace5e JG |
143 | static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf); |
144 | static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf); | |
95006188 | 145 | static int pdc_check_atapi_dma(struct ata_queued_cmd *qc); |
724114a5 | 146 | static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc); |
1da177e4 | 147 | static void pdc_irq_clear(struct ata_port *ap); |
9363c382 | 148 | static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc); |
25b93d81 | 149 | static void pdc_freeze(struct ata_port *ap); |
c07a9c49 | 150 | static void pdc_sata_freeze(struct ata_port *ap); |
25b93d81 | 151 | static void pdc_thaw(struct ata_port *ap); |
c07a9c49 | 152 | static void pdc_sata_thaw(struct ata_port *ap); |
cadef677 MP |
153 | static int pdc_pata_softreset(struct ata_link *link, unsigned int *class, |
154 | unsigned long deadline); | |
155 | static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class, | |
156 | unsigned long deadline); | |
a1efdaba | 157 | static void pdc_error_handler(struct ata_port *ap); |
25b93d81 | 158 | static void pdc_post_internal_cmd(struct ata_queued_cmd *qc); |
724114a5 | 159 | static int pdc_pata_cable_detect(struct ata_port *ap); |
374b1873 | 160 | |
193515d5 | 161 | static struct scsi_host_template pdc_ata_sht = { |
68d1d07b | 162 | ATA_BASE_SHT(DRV_NAME), |
b9ccd4a9 | 163 | .sg_tablesize = PDC_MAX_PRD, |
1da177e4 | 164 | .dma_boundary = ATA_DMA_BOUNDARY, |
1da177e4 LT |
165 | }; |
166 | ||
029cfd6b TH |
167 | static const struct ata_port_operations pdc_common_ops = { |
168 | .inherits = &ata_sff_port_ops, | |
169 | ||
5682ed33 TH |
170 | .sff_tf_load = pdc_tf_load_mmio, |
171 | .sff_exec_command = pdc_exec_command_mmio, | |
95006188 | 172 | .check_atapi_dma = pdc_check_atapi_dma, |
95006188 | 173 | .qc_prep = pdc_qc_prep, |
9363c382 | 174 | .qc_issue = pdc_qc_issue, |
c96f1732 | 175 | |
5682ed33 | 176 | .sff_irq_clear = pdc_irq_clear, |
c96f1732 | 177 | .lost_interrupt = ATA_OP_NULL, |
95006188 | 178 | |
029cfd6b | 179 | .post_internal_cmd = pdc_post_internal_cmd, |
a1efdaba | 180 | .error_handler = pdc_error_handler, |
95006188 MP |
181 | }; |
182 | ||
029cfd6b TH |
183 | static struct ata_port_operations pdc_sata_ops = { |
184 | .inherits = &pdc_common_ops, | |
3f0998da | 185 | .cable_detect = ata_cable_sata, |
c07a9c49 MP |
186 | .freeze = pdc_sata_freeze, |
187 | .thaw = pdc_sata_thaw, | |
1da177e4 LT |
188 | .scr_read = pdc_sata_scr_read, |
189 | .scr_write = pdc_sata_scr_write, | |
eca25dca | 190 | .port_start = pdc_sata_port_start, |
cadef677 | 191 | .hardreset = pdc_sata_hardreset, |
1da177e4 LT |
192 | }; |
193 | ||
0ae6654d MP |
194 | /* First-generation chips need a more restrictive ->check_atapi_dma op, |
195 | and ->freeze/thaw that ignore the hotplug controls. */ | |
029cfd6b TH |
196 | static struct ata_port_operations pdc_old_sata_ops = { |
197 | .inherits = &pdc_sata_ops, | |
0ae6654d MP |
198 | .freeze = pdc_freeze, |
199 | .thaw = pdc_thaw, | |
029cfd6b TH |
200 | .check_atapi_dma = pdc_old_sata_check_atapi_dma, |
201 | }; | |
2cba582a | 202 | |
029cfd6b TH |
203 | static struct ata_port_operations pdc_pata_ops = { |
204 | .inherits = &pdc_common_ops, | |
205 | .cable_detect = pdc_pata_cable_detect, | |
5387373b MP |
206 | .freeze = pdc_freeze, |
207 | .thaw = pdc_thaw, | |
eca25dca | 208 | .port_start = pdc_common_port_start, |
cadef677 | 209 | .softreset = pdc_pata_softreset, |
2cba582a JG |
210 | }; |
211 | ||
98ac62de | 212 | static const struct ata_port_info pdc_port_info[] = { |
5595ddf9 | 213 | [board_2037x] = |
1da177e4 | 214 | { |
eca25dca TH |
215 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
216 | PDC_FLAG_SATA_PATA, | |
14bdef98 EIB |
217 | .pio_mask = ATA_PIO4, |
218 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 219 | .udma_mask = ATA_UDMA6, |
95006188 | 220 | .port_ops = &pdc_old_sata_ops, |
1da177e4 LT |
221 | }, |
222 | ||
5595ddf9 | 223 | [board_2037x_pata] = |
eca25dca TH |
224 | { |
225 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS, | |
14bdef98 EIB |
226 | .pio_mask = ATA_PIO4, |
227 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 228 | .udma_mask = ATA_UDMA6, |
eca25dca TH |
229 | .port_ops = &pdc_pata_ops, |
230 | }, | |
231 | ||
5595ddf9 | 232 | [board_20319] = |
1da177e4 | 233 | { |
eca25dca TH |
234 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
235 | PDC_FLAG_4_PORTS, | |
14bdef98 EIB |
236 | .pio_mask = ATA_PIO4, |
237 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 238 | .udma_mask = ATA_UDMA6, |
95006188 | 239 | .port_ops = &pdc_old_sata_ops, |
1da177e4 | 240 | }, |
f497ba73 | 241 | |
5595ddf9 | 242 | [board_20619] = |
f497ba73 | 243 | { |
eca25dca TH |
244 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS | |
245 | PDC_FLAG_4_PORTS, | |
14bdef98 EIB |
246 | .pio_mask = ATA_PIO4, |
247 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 248 | .udma_mask = ATA_UDMA6, |
2cba582a | 249 | .port_ops = &pdc_pata_ops, |
f497ba73 | 250 | }, |
5a46fe89 | 251 | |
5595ddf9 | 252 | [board_2057x] = |
6340f019 | 253 | { |
eca25dca TH |
254 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
255 | PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA, | |
14bdef98 EIB |
256 | .pio_mask = ATA_PIO4, |
257 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 258 | .udma_mask = ATA_UDMA6, |
6340f019 LK |
259 | .port_ops = &pdc_sata_ops, |
260 | }, | |
261 | ||
5595ddf9 | 262 | [board_2057x_pata] = |
eca25dca | 263 | { |
bb312235 | 264 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS | |
eca25dca | 265 | PDC_FLAG_GEN_II, |
14bdef98 EIB |
266 | .pio_mask = ATA_PIO4, |
267 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 268 | .udma_mask = ATA_UDMA6, |
eca25dca TH |
269 | .port_ops = &pdc_pata_ops, |
270 | }, | |
271 | ||
5595ddf9 | 272 | [board_40518] = |
6340f019 | 273 | { |
eca25dca TH |
274 | .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA | |
275 | PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS, | |
14bdef98 EIB |
276 | .pio_mask = ATA_PIO4, |
277 | .mwdma_mask = ATA_MWDMA2, | |
469248ab | 278 | .udma_mask = ATA_UDMA6, |
6340f019 LK |
279 | .port_ops = &pdc_sata_ops, |
280 | }, | |
1da177e4 LT |
281 | }; |
282 | ||
3b7d697d | 283 | static const struct pci_device_id pdc_ata_pci_tbl[] = { |
54bb3a94 | 284 | { PCI_VDEVICE(PROMISE, 0x3371), board_2037x }, |
54bb3a94 JG |
285 | { PCI_VDEVICE(PROMISE, 0x3373), board_2037x }, |
286 | { PCI_VDEVICE(PROMISE, 0x3375), board_2037x }, | |
287 | { PCI_VDEVICE(PROMISE, 0x3376), board_2037x }, | |
b2d1eee1 MP |
288 | { PCI_VDEVICE(PROMISE, 0x3570), board_2057x }, |
289 | { PCI_VDEVICE(PROMISE, 0x3571), board_2057x }, | |
54bb3a94 | 290 | { PCI_VDEVICE(PROMISE, 0x3574), board_2057x }, |
d324d462 | 291 | { PCI_VDEVICE(PROMISE, 0x3577), board_2057x }, |
b2d1eee1 | 292 | { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x }, |
54bb3a94 | 293 | { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x }, |
54bb3a94 JG |
294 | |
295 | { PCI_VDEVICE(PROMISE, 0x3318), board_20319 }, | |
296 | { PCI_VDEVICE(PROMISE, 0x3319), board_20319 }, | |
7f9992a2 MP |
297 | { PCI_VDEVICE(PROMISE, 0x3515), board_40518 }, |
298 | { PCI_VDEVICE(PROMISE, 0x3519), board_40518 }, | |
b2d1eee1 | 299 | { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 }, |
54bb3a94 JG |
300 | { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 }, |
301 | ||
302 | { PCI_VDEVICE(PROMISE, 0x6629), board_20619 }, | |
f497ba73 | 303 | |
1da177e4 LT |
304 | { } /* terminate list */ |
305 | }; | |
306 | ||
1da177e4 LT |
307 | static struct pci_driver pdc_ata_pci_driver = { |
308 | .name = DRV_NAME, | |
309 | .id_table = pdc_ata_pci_tbl, | |
310 | .probe = pdc_ata_init_one, | |
311 | .remove = ata_pci_remove_one, | |
312 | }; | |
313 | ||
724114a5 | 314 | static int pdc_common_port_start(struct ata_port *ap) |
1da177e4 | 315 | { |
cca3974e | 316 | struct device *dev = ap->host->dev; |
1da177e4 LT |
317 | struct pdc_port_priv *pp; |
318 | int rc; | |
319 | ||
c7087652 TH |
320 | /* we use the same prd table as bmdma, allocate it */ |
321 | rc = ata_bmdma_port_start(ap); | |
1da177e4 LT |
322 | if (rc) |
323 | return rc; | |
324 | ||
24dc5f33 TH |
325 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
326 | if (!pp) | |
327 | return -ENOMEM; | |
1da177e4 | 328 | |
24dc5f33 TH |
329 | pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL); |
330 | if (!pp->pkt) | |
331 | return -ENOMEM; | |
1da177e4 LT |
332 | |
333 | ap->private_data = pp; | |
334 | ||
724114a5 MP |
335 | return 0; |
336 | } | |
337 | ||
338 | static int pdc_sata_port_start(struct ata_port *ap) | |
339 | { | |
724114a5 MP |
340 | int rc; |
341 | ||
342 | rc = pdc_common_port_start(ap); | |
343 | if (rc) | |
344 | return rc; | |
345 | ||
599b7202 | 346 | /* fix up PHYMODE4 align timing */ |
eca25dca | 347 | if (ap->flags & PDC_FLAG_GEN_II) { |
821d22cd | 348 | void __iomem *sata_mmio = ap->ioaddr.scr_addr; |
599b7202 MP |
349 | unsigned int tmp; |
350 | ||
821d22cd | 351 | tmp = readl(sata_mmio + PDC_PHYMODE4); |
599b7202 | 352 | tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */ |
821d22cd | 353 | writel(tmp, sata_mmio + PDC_PHYMODE4); |
599b7202 MP |
354 | } |
355 | ||
1da177e4 | 356 | return 0; |
1da177e4 LT |
357 | } |
358 | ||
ff7cddf5 MP |
359 | static void pdc_fpdma_clear_interrupt_flag(struct ata_port *ap) |
360 | { | |
361 | void __iomem *sata_mmio = ap->ioaddr.scr_addr; | |
362 | u32 tmp; | |
363 | ||
364 | tmp = readl(sata_mmio + PDC_FPDMA_CTLSTAT); | |
365 | tmp |= PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG; | |
366 | tmp |= PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG; | |
367 | ||
368 | /* It's not allowed to write to the entire FPDMA_CTLSTAT register | |
369 | when NCQ is running. So do a byte-sized write to bits 10 and 11. */ | |
370 | writeb(tmp >> 8, sata_mmio + PDC_FPDMA_CTLSTAT + 1); | |
371 | readb(sata_mmio + PDC_FPDMA_CTLSTAT + 1); /* flush */ | |
372 | } | |
373 | ||
374 | static void pdc_fpdma_reset(struct ata_port *ap) | |
375 | { | |
376 | void __iomem *sata_mmio = ap->ioaddr.scr_addr; | |
377 | u8 tmp; | |
378 | ||
379 | tmp = (u8)readl(sata_mmio + PDC_FPDMA_CTLSTAT); | |
380 | tmp &= 0x7F; | |
381 | tmp |= PDC_FPDMA_CTLSTAT_RESET; | |
382 | writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT); | |
383 | readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */ | |
384 | udelay(100); | |
385 | tmp &= ~PDC_FPDMA_CTLSTAT_RESET; | |
386 | writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT); | |
387 | readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */ | |
388 | ||
389 | pdc_fpdma_clear_interrupt_flag(ap); | |
390 | } | |
391 | ||
392 | static void pdc_not_at_command_packet_phase(struct ata_port *ap) | |
393 | { | |
394 | void __iomem *sata_mmio = ap->ioaddr.scr_addr; | |
395 | unsigned int i; | |
396 | u32 tmp; | |
397 | ||
398 | /* check not at ASIC packet command phase */ | |
399 | for (i = 0; i < 100; ++i) { | |
400 | writel(0, sata_mmio + PDC_INTERNAL_DEBUG_1); | |
401 | tmp = readl(sata_mmio + PDC_INTERNAL_DEBUG_2); | |
402 | if ((tmp & 0xF) != 1) | |
403 | break; | |
404 | udelay(100); | |
405 | } | |
406 | } | |
407 | ||
408 | static void pdc_clear_internal_debug_record_error_register(struct ata_port *ap) | |
409 | { | |
410 | void __iomem *sata_mmio = ap->ioaddr.scr_addr; | |
411 | ||
412 | writel(0xffffffff, sata_mmio + PDC_SATA_ERROR); | |
413 | writel(0xffff0000, sata_mmio + PDC_LINK_LAYER_ERRORS); | |
414 | } | |
415 | ||
1da177e4 LT |
416 | static void pdc_reset_port(struct ata_port *ap) |
417 | { | |
821d22cd | 418 | void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT; |
1da177e4 LT |
419 | unsigned int i; |
420 | u32 tmp; | |
421 | ||
ff7cddf5 MP |
422 | if (ap->flags & PDC_FLAG_GEN_II) |
423 | pdc_not_at_command_packet_phase(ap); | |
424 | ||
425 | tmp = readl(ata_ctlstat_mmio); | |
426 | tmp |= PDC_RESET; | |
427 | writel(tmp, ata_ctlstat_mmio); | |
428 | ||
1da177e4 | 429 | for (i = 11; i > 0; i--) { |
821d22cd | 430 | tmp = readl(ata_ctlstat_mmio); |
1da177e4 LT |
431 | if (tmp & PDC_RESET) |
432 | break; | |
433 | ||
434 | udelay(100); | |
435 | ||
436 | tmp |= PDC_RESET; | |
821d22cd | 437 | writel(tmp, ata_ctlstat_mmio); |
1da177e4 LT |
438 | } |
439 | ||
440 | tmp &= ~PDC_RESET; | |
821d22cd MP |
441 | writel(tmp, ata_ctlstat_mmio); |
442 | readl(ata_ctlstat_mmio); /* flush */ | |
ff7cddf5 MP |
443 | |
444 | if (sata_scr_valid(&ap->link) && (ap->flags & PDC_FLAG_GEN_II)) { | |
445 | pdc_fpdma_reset(ap); | |
446 | pdc_clear_internal_debug_record_error_register(ap); | |
447 | } | |
1da177e4 LT |
448 | } |
449 | ||
724114a5 | 450 | static int pdc_pata_cable_detect(struct ata_port *ap) |
2cba582a | 451 | { |
d3fb4e8d | 452 | u8 tmp; |
821d22cd | 453 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; |
d3fb4e8d | 454 | |
821d22cd | 455 | tmp = readb(ata_mmio + PDC_CTLSTAT + 3); |
724114a5 MP |
456 | if (tmp & 0x01) |
457 | return ATA_CBL_PATA40; | |
458 | return ATA_CBL_PATA80; | |
459 | } | |
460 | ||
82ef04fb TH |
461 | static int pdc_sata_scr_read(struct ata_link *link, |
462 | unsigned int sc_reg, u32 *val) | |
1da177e4 | 463 | { |
724114a5 | 464 | if (sc_reg > SCR_CONTROL) |
da3dbb17 | 465 | return -EINVAL; |
82ef04fb | 466 | *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4)); |
da3dbb17 | 467 | return 0; |
1da177e4 LT |
468 | } |
469 | ||
82ef04fb TH |
470 | static int pdc_sata_scr_write(struct ata_link *link, |
471 | unsigned int sc_reg, u32 val) | |
1da177e4 | 472 | { |
724114a5 | 473 | if (sc_reg > SCR_CONTROL) |
da3dbb17 | 474 | return -EINVAL; |
82ef04fb | 475 | writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4)); |
da3dbb17 | 476 | return 0; |
1da177e4 LT |
477 | } |
478 | ||
fba6edbd | 479 | static void pdc_atapi_pkt(struct ata_queued_cmd *qc) |
95006188 | 480 | { |
4113bb6b | 481 | struct ata_port *ap = qc->ap; |
f60d7011 | 482 | dma_addr_t sg_table = ap->bmdma_prd_dma; |
4113bb6b MP |
483 | unsigned int cdb_len = qc->dev->cdb_len; |
484 | u8 *cdb = qc->cdb; | |
485 | struct pdc_port_priv *pp = ap->private_data; | |
486 | u8 *buf = pp->pkt; | |
826cd156 | 487 | __le32 *buf32 = (__le32 *) buf; |
46a67143 | 488 | unsigned int dev_sel, feature; |
95006188 MP |
489 | |
490 | /* set control bits (byte 0), zero delay seq id (byte 3), | |
491 | * and seq id (byte 2) | |
492 | */ | |
fba6edbd | 493 | switch (qc->tf.protocol) { |
0dc36888 | 494 | case ATAPI_PROT_DMA: |
fba6edbd MP |
495 | if (!(qc->tf.flags & ATA_TFLAG_WRITE)) |
496 | buf32[0] = cpu_to_le32(PDC_PKT_READ); | |
497 | else | |
498 | buf32[0] = 0; | |
499 | break; | |
0dc36888 | 500 | case ATAPI_PROT_NODATA: |
fba6edbd MP |
501 | buf32[0] = cpu_to_le32(PDC_PKT_NODATA); |
502 | break; | |
503 | default: | |
504 | BUG(); | |
505 | break; | |
506 | } | |
95006188 MP |
507 | buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */ |
508 | buf32[2] = 0; /* no next-packet */ | |
509 | ||
4113bb6b | 510 | /* select drive */ |
46a67143 | 511 | if (sata_scr_valid(&ap->link)) |
4113bb6b | 512 | dev_sel = PDC_DEVICE_SATA; |
46a67143 TH |
513 | else |
514 | dev_sel = qc->tf.device; | |
515 | ||
4113bb6b MP |
516 | buf[12] = (1 << 5) | ATA_REG_DEVICE; |
517 | buf[13] = dev_sel; | |
518 | buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY; | |
519 | buf[15] = dev_sel; /* once more, waiting for BSY to clear */ | |
520 | ||
521 | buf[16] = (1 << 5) | ATA_REG_NSECT; | |
46a67143 | 522 | buf[17] = qc->tf.nsect; |
4113bb6b | 523 | buf[18] = (1 << 5) | ATA_REG_LBAL; |
46a67143 | 524 | buf[19] = qc->tf.lbal; |
4113bb6b MP |
525 | |
526 | /* set feature and byte counter registers */ | |
0dc36888 | 527 | if (qc->tf.protocol != ATAPI_PROT_DMA) |
4113bb6b | 528 | feature = PDC_FEATURE_ATAPI_PIO; |
46a67143 | 529 | else |
4113bb6b | 530 | feature = PDC_FEATURE_ATAPI_DMA; |
46a67143 | 531 | |
4113bb6b MP |
532 | buf[20] = (1 << 5) | ATA_REG_FEATURE; |
533 | buf[21] = feature; | |
534 | buf[22] = (1 << 5) | ATA_REG_BYTEL; | |
46a67143 | 535 | buf[23] = qc->tf.lbam; |
4113bb6b | 536 | buf[24] = (1 << 5) | ATA_REG_BYTEH; |
46a67143 | 537 | buf[25] = qc->tf.lbah; |
4113bb6b MP |
538 | |
539 | /* send ATAPI packet command 0xA0 */ | |
540 | buf[26] = (1 << 5) | ATA_REG_CMD; | |
46a67143 | 541 | buf[27] = qc->tf.command; |
4113bb6b MP |
542 | |
543 | /* select drive and check DRQ */ | |
544 | buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY; | |
545 | buf[29] = dev_sel; | |
546 | ||
95006188 MP |
547 | /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */ |
548 | BUG_ON(cdb_len & ~0x1E); | |
549 | ||
4113bb6b MP |
550 | /* append the CDB as the final part */ |
551 | buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG; | |
552 | memcpy(buf+31, cdb, cdb_len); | |
95006188 MP |
553 | } |
554 | ||
b9ccd4a9 MP |
555 | /** |
556 | * pdc_fill_sg - Fill PCI IDE PRD table | |
557 | * @qc: Metadata associated with taskfile to be transferred | |
558 | * | |
559 | * Fill PCI IDE PRD (scatter-gather) table with segments | |
560 | * associated with the current disk command. | |
561 | * Make sure hardware does not choke on it. | |
562 | * | |
563 | * LOCKING: | |
564 | * spin_lock_irqsave(host lock) | |
565 | * | |
566 | */ | |
567 | static void pdc_fill_sg(struct ata_queued_cmd *qc) | |
568 | { | |
569 | struct ata_port *ap = qc->ap; | |
f60d7011 | 570 | struct ata_bmdma_prd *prd = ap->bmdma_prd; |
b9ccd4a9 | 571 | struct scatterlist *sg; |
b9ccd4a9 | 572 | const u32 SG_COUNT_ASIC_BUG = 41*4; |
ff2aeb1e TH |
573 | unsigned int si, idx; |
574 | u32 len; | |
b9ccd4a9 MP |
575 | |
576 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) | |
577 | return; | |
578 | ||
b9ccd4a9 | 579 | idx = 0; |
ff2aeb1e | 580 | for_each_sg(qc->sg, sg, qc->n_elem, si) { |
b9ccd4a9 | 581 | u32 addr, offset; |
6903c0f7 | 582 | u32 sg_len; |
b9ccd4a9 MP |
583 | |
584 | /* determine if physical DMA addr spans 64K boundary. | |
585 | * Note h/w doesn't support 64-bit, so we unconditionally | |
586 | * truncate dma_addr_t to u32. | |
587 | */ | |
588 | addr = (u32) sg_dma_address(sg); | |
589 | sg_len = sg_dma_len(sg); | |
590 | ||
591 | while (sg_len) { | |
592 | offset = addr & 0xffff; | |
593 | len = sg_len; | |
594 | if ((offset + sg_len) > 0x10000) | |
595 | len = 0x10000 - offset; | |
596 | ||
f60d7011 TH |
597 | prd[idx].addr = cpu_to_le32(addr); |
598 | prd[idx].flags_len = cpu_to_le32(len & 0xffff); | |
b9ccd4a9 MP |
599 | VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len); |
600 | ||
601 | idx++; | |
602 | sg_len -= len; | |
603 | addr += len; | |
604 | } | |
605 | } | |
606 | ||
f60d7011 | 607 | len = le32_to_cpu(prd[idx - 1].flags_len); |
b9ccd4a9 | 608 | |
ff2aeb1e TH |
609 | if (len > SG_COUNT_ASIC_BUG) { |
610 | u32 addr; | |
b9ccd4a9 | 611 | |
ff2aeb1e | 612 | VPRINTK("Splitting last PRD.\n"); |
b9ccd4a9 | 613 | |
f60d7011 TH |
614 | addr = le32_to_cpu(prd[idx - 1].addr); |
615 | prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG); | |
ff2aeb1e | 616 | VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG); |
b9ccd4a9 | 617 | |
ff2aeb1e TH |
618 | addr = addr + len - SG_COUNT_ASIC_BUG; |
619 | len = SG_COUNT_ASIC_BUG; | |
f60d7011 TH |
620 | prd[idx].addr = cpu_to_le32(addr); |
621 | prd[idx].flags_len = cpu_to_le32(len); | |
ff2aeb1e | 622 | VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len); |
b9ccd4a9 | 623 | |
ff2aeb1e | 624 | idx++; |
b9ccd4a9 | 625 | } |
ff2aeb1e | 626 | |
f60d7011 | 627 | prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT); |
b9ccd4a9 MP |
628 | } |
629 | ||
95364f36 | 630 | static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc) |
1da177e4 LT |
631 | { |
632 | struct pdc_port_priv *pp = qc->ap->private_data; | |
633 | unsigned int i; | |
634 | ||
635 | VPRINTK("ENTER\n"); | |
636 | ||
637 | switch (qc->tf.protocol) { | |
638 | case ATA_PROT_DMA: | |
b9ccd4a9 | 639 | pdc_fill_sg(qc); |
df561f66 | 640 | fallthrough; |
1da177e4 | 641 | case ATA_PROT_NODATA: |
f60d7011 | 642 | i = pdc_pkt_header(&qc->tf, qc->ap->bmdma_prd_dma, |
1da177e4 | 643 | qc->dev->devno, pp->pkt); |
1da177e4 LT |
644 | if (qc->tf.flags & ATA_TFLAG_LBA48) |
645 | i = pdc_prep_lba48(&qc->tf, pp->pkt, i); | |
646 | else | |
647 | i = pdc_prep_lba28(&qc->tf, pp->pkt, i); | |
1da177e4 LT |
648 | pdc_pkt_footer(&qc->tf, pp->pkt, i); |
649 | break; | |
0dc36888 | 650 | case ATAPI_PROT_PIO: |
b9ccd4a9 | 651 | pdc_fill_sg(qc); |
95006188 | 652 | break; |
0dc36888 | 653 | case ATAPI_PROT_DMA: |
b9ccd4a9 | 654 | pdc_fill_sg(qc); |
df561f66 | 655 | fallthrough; |
0dc36888 | 656 | case ATAPI_PROT_NODATA: |
fba6edbd | 657 | pdc_atapi_pkt(qc); |
95006188 | 658 | break; |
1da177e4 LT |
659 | default: |
660 | break; | |
661 | } | |
95364f36 JS |
662 | |
663 | return AC_ERR_OK; | |
1da177e4 LT |
664 | } |
665 | ||
c07a9c49 MP |
666 | static int pdc_is_sataii_tx4(unsigned long flags) |
667 | { | |
668 | const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS; | |
669 | return (flags & mask) == mask; | |
670 | } | |
671 | ||
672 | static unsigned int pdc_port_no_to_ata_no(unsigned int port_no, | |
673 | int is_sataii_tx4) | |
674 | { | |
675 | static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2}; | |
676 | return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no; | |
677 | } | |
678 | ||
679 | static unsigned int pdc_sata_nr_ports(const struct ata_port *ap) | |
680 | { | |
681 | return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2; | |
682 | } | |
683 | ||
684 | static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap) | |
685 | { | |
686 | const struct ata_host *host = ap->host; | |
687 | unsigned int nr_ports = pdc_sata_nr_ports(ap); | |
688 | unsigned int i; | |
689 | ||
7715a6f9 | 690 | for (i = 0; i < nr_ports && host->ports[i] != ap; ++i) |
c07a9c49 MP |
691 | ; |
692 | BUG_ON(i >= nr_ports); | |
693 | return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags)); | |
694 | } | |
695 | ||
25b93d81 MP |
696 | static void pdc_freeze(struct ata_port *ap) |
697 | { | |
821d22cd | 698 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; |
25b93d81 MP |
699 | u32 tmp; |
700 | ||
821d22cd | 701 | tmp = readl(ata_mmio + PDC_CTLSTAT); |
25b93d81 MP |
702 | tmp |= PDC_IRQ_DISABLE; |
703 | tmp &= ~PDC_DMA_ENABLE; | |
821d22cd MP |
704 | writel(tmp, ata_mmio + PDC_CTLSTAT); |
705 | readl(ata_mmio + PDC_CTLSTAT); /* flush */ | |
25b93d81 MP |
706 | } |
707 | ||
c07a9c49 MP |
708 | static void pdc_sata_freeze(struct ata_port *ap) |
709 | { | |
710 | struct ata_host *host = ap->host; | |
711 | void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR]; | |
0ae6654d | 712 | unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR; |
c07a9c49 MP |
713 | unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap); |
714 | u32 hotplug_status; | |
715 | ||
716 | /* Disable hotplug events on this port. | |
717 | * | |
718 | * Locking: | |
719 | * 1) hotplug register accesses must be serialised via host->lock | |
720 | * 2) ap->lock == &ap->host->lock | |
721 | * 3) ->freeze() and ->thaw() are called with ap->lock held | |
722 | */ | |
723 | hotplug_status = readl(host_mmio + hotplug_offset); | |
724 | hotplug_status |= 0x11 << (ata_no + 16); | |
725 | writel(hotplug_status, host_mmio + hotplug_offset); | |
726 | readl(host_mmio + hotplug_offset); /* flush */ | |
727 | ||
728 | pdc_freeze(ap); | |
729 | } | |
730 | ||
25b93d81 MP |
731 | static void pdc_thaw(struct ata_port *ap) |
732 | { | |
821d22cd | 733 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; |
25b93d81 MP |
734 | u32 tmp; |
735 | ||
736 | /* clear IRQ */ | |
821d22cd | 737 | readl(ata_mmio + PDC_COMMAND); |
25b93d81 MP |
738 | |
739 | /* turn IRQ back on */ | |
821d22cd | 740 | tmp = readl(ata_mmio + PDC_CTLSTAT); |
25b93d81 | 741 | tmp &= ~PDC_IRQ_DISABLE; |
821d22cd MP |
742 | writel(tmp, ata_mmio + PDC_CTLSTAT); |
743 | readl(ata_mmio + PDC_CTLSTAT); /* flush */ | |
25b93d81 MP |
744 | } |
745 | ||
c07a9c49 MP |
746 | static void pdc_sata_thaw(struct ata_port *ap) |
747 | { | |
748 | struct ata_host *host = ap->host; | |
749 | void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR]; | |
0ae6654d | 750 | unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR; |
c07a9c49 MP |
751 | unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap); |
752 | u32 hotplug_status; | |
753 | ||
754 | pdc_thaw(ap); | |
755 | ||
756 | /* Enable hotplug events on this port. | |
757 | * Locking: see pdc_sata_freeze(). | |
758 | */ | |
759 | hotplug_status = readl(host_mmio + hotplug_offset); | |
760 | hotplug_status |= 0x11 << ata_no; | |
761 | hotplug_status &= ~(0x11 << (ata_no + 16)); | |
762 | writel(hotplug_status, host_mmio + hotplug_offset); | |
763 | readl(host_mmio + hotplug_offset); /* flush */ | |
764 | } | |
765 | ||
cadef677 MP |
766 | static int pdc_pata_softreset(struct ata_link *link, unsigned int *class, |
767 | unsigned long deadline) | |
768 | { | |
769 | pdc_reset_port(link->ap); | |
770 | return ata_sff_softreset(link, class, deadline); | |
771 | } | |
772 | ||
ff7cddf5 MP |
773 | static unsigned int pdc_ata_port_to_ata_no(const struct ata_port *ap) |
774 | { | |
775 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; | |
776 | void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR]; | |
777 | ||
778 | /* ata_mmio == host_mmio + 0x200 + ata_no * 0x80 */ | |
779 | return (ata_mmio - host_mmio - 0x200) / 0x80; | |
780 | } | |
781 | ||
782 | static void pdc_hard_reset_port(struct ata_port *ap) | |
783 | { | |
784 | void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR]; | |
785 | void __iomem *pcictl_b1_mmio = host_mmio + PDC_PCI_CTL + 1; | |
786 | unsigned int ata_no = pdc_ata_port_to_ata_no(ap); | |
3100d49d | 787 | struct pdc_host_priv *hpriv = ap->host->private_data; |
ff7cddf5 MP |
788 | u8 tmp; |
789 | ||
3100d49d | 790 | spin_lock(&hpriv->hard_reset_lock); |
ff7cddf5 MP |
791 | |
792 | tmp = readb(pcictl_b1_mmio); | |
793 | tmp &= ~(0x10 << ata_no); | |
794 | writeb(tmp, pcictl_b1_mmio); | |
795 | readb(pcictl_b1_mmio); /* flush */ | |
796 | udelay(100); | |
797 | tmp |= (0x10 << ata_no); | |
798 | writeb(tmp, pcictl_b1_mmio); | |
799 | readb(pcictl_b1_mmio); /* flush */ | |
800 | ||
3100d49d | 801 | spin_unlock(&hpriv->hard_reset_lock); |
ff7cddf5 MP |
802 | } |
803 | ||
cadef677 MP |
804 | static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class, |
805 | unsigned long deadline) | |
806 | { | |
ff7cddf5 MP |
807 | if (link->ap->flags & PDC_FLAG_GEN_II) |
808 | pdc_not_at_command_packet_phase(link->ap); | |
809 | /* hotplug IRQs should have been masked by pdc_sata_freeze() */ | |
810 | pdc_hard_reset_port(link->ap); | |
cadef677 | 811 | pdc_reset_port(link->ap); |
ff7cddf5 MP |
812 | |
813 | /* sata_promise can't reliably acquire the first D2H Reg FIS | |
814 | * after hardreset. Do non-waiting hardreset and request | |
815 | * follow-up SRST. | |
816 | */ | |
817 | return sata_std_hardreset(link, class, deadline); | |
cadef677 MP |
818 | } |
819 | ||
a1efdaba | 820 | static void pdc_error_handler(struct ata_port *ap) |
25b93d81 | 821 | { |
25b93d81 MP |
822 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) |
823 | pdc_reset_port(ap); | |
824 | ||
fe06e5f9 | 825 | ata_sff_error_handler(ap); |
724114a5 MP |
826 | } |
827 | ||
25b93d81 MP |
828 | static void pdc_post_internal_cmd(struct ata_queued_cmd *qc) |
829 | { | |
830 | struct ata_port *ap = qc->ap; | |
831 | ||
25b93d81 | 832 | /* make DMA engine forget about the failed command */ |
a51d644a | 833 | if (qc->flags & ATA_QCFLAG_FAILED) |
25b93d81 MP |
834 | pdc_reset_port(ap); |
835 | } | |
836 | ||
176efb05 MP |
837 | static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc, |
838 | u32 port_status, u32 err_mask) | |
839 | { | |
9af5c9c9 | 840 | struct ata_eh_info *ehi = &ap->link.eh_info; |
176efb05 MP |
841 | unsigned int ac_err_mask = 0; |
842 | ||
843 | ata_ehi_clear_desc(ehi); | |
844 | ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status); | |
845 | port_status &= err_mask; | |
846 | ||
847 | if (port_status & PDC_DRIVE_ERR) | |
848 | ac_err_mask |= AC_ERR_DEV; | |
849 | if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR)) | |
a2342f46 | 850 | ac_err_mask |= AC_ERR_OTHER; |
176efb05 MP |
851 | if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR)) |
852 | ac_err_mask |= AC_ERR_ATA_BUS; | |
853 | if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR | |
854 | | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR)) | |
855 | ac_err_mask |= AC_ERR_HOST_BUS; | |
856 | ||
936fd732 | 857 | if (sata_scr_valid(&ap->link)) { |
da3dbb17 TH |
858 | u32 serror; |
859 | ||
82ef04fb | 860 | pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror); |
da3dbb17 TH |
861 | ehi->serror |= serror; |
862 | } | |
ce2d3abc | 863 | |
176efb05 | 864 | qc->err_mask |= ac_err_mask; |
ce2d3abc MP |
865 | |
866 | pdc_reset_port(ap); | |
8ffcfd9d MP |
867 | |
868 | ata_port_abort(ap); | |
176efb05 MP |
869 | } |
870 | ||
7715a6f9 MP |
871 | static unsigned int pdc_host_intr(struct ata_port *ap, |
872 | struct ata_queued_cmd *qc) | |
1da177e4 | 873 | { |
a22e2eb0 | 874 | unsigned int handled = 0; |
821d22cd | 875 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; |
176efb05 MP |
876 | u32 port_status, err_mask; |
877 | ||
878 | err_mask = PDC_ERR_MASK; | |
eca25dca | 879 | if (ap->flags & PDC_FLAG_GEN_II) |
176efb05 MP |
880 | err_mask &= ~PDC1_ERR_MASK; |
881 | else | |
882 | err_mask &= ~PDC2_ERR_MASK; | |
821d22cd | 883 | port_status = readl(ata_mmio + PDC_GLOBAL_CTL); |
176efb05 MP |
884 | if (unlikely(port_status & err_mask)) { |
885 | pdc_error_intr(ap, qc, port_status, err_mask); | |
886 | return 1; | |
1da177e4 LT |
887 | } |
888 | ||
889 | switch (qc->tf.protocol) { | |
890 | case ATA_PROT_DMA: | |
891 | case ATA_PROT_NODATA: | |
0dc36888 TH |
892 | case ATAPI_PROT_DMA: |
893 | case ATAPI_PROT_NODATA: | |
a22e2eb0 AL |
894 | qc->err_mask |= ac_err_mask(ata_wait_idle(ap)); |
895 | ata_qc_complete(qc); | |
1da177e4 LT |
896 | handled = 1; |
897 | break; | |
d0e58031 | 898 | default: |
ee500aab AL |
899 | ap->stats.idle_irq++; |
900 | break; | |
d0e58031 | 901 | } |
1da177e4 | 902 | |
ee500aab | 903 | return handled; |
1da177e4 LT |
904 | } |
905 | ||
906 | static void pdc_irq_clear(struct ata_port *ap) | |
907 | { | |
821d22cd | 908 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; |
1da177e4 | 909 | |
821d22cd | 910 | readl(ata_mmio + PDC_COMMAND); |
1da177e4 LT |
911 | } |
912 | ||
5796d1c4 | 913 | static irqreturn_t pdc_interrupt(int irq, void *dev_instance) |
1da177e4 | 914 | { |
cca3974e | 915 | struct ata_host *host = dev_instance; |
1da177e4 LT |
916 | struct ata_port *ap; |
917 | u32 mask = 0; | |
918 | unsigned int i, tmp; | |
919 | unsigned int handled = 0; | |
821d22cd | 920 | void __iomem *host_mmio; |
a77720ad MP |
921 | unsigned int hotplug_offset, ata_no; |
922 | u32 hotplug_status; | |
923 | int is_sataii_tx4; | |
1da177e4 LT |
924 | |
925 | VPRINTK("ENTER\n"); | |
926 | ||
0d5ff566 | 927 | if (!host || !host->iomap[PDC_MMIO_BAR]) { |
1da177e4 LT |
928 | VPRINTK("QUICK EXIT\n"); |
929 | return IRQ_NONE; | |
930 | } | |
931 | ||
821d22cd | 932 | host_mmio = host->iomap[PDC_MMIO_BAR]; |
1da177e4 | 933 | |
c07a9c49 MP |
934 | spin_lock(&host->lock); |
935 | ||
a77720ad | 936 | /* read and clear hotplug flags for all ports */ |
0ae6654d | 937 | if (host->ports[0]->flags & PDC_FLAG_GEN_II) { |
a77720ad | 938 | hotplug_offset = PDC2_SATA_PLUG_CSR; |
0ae6654d MP |
939 | hotplug_status = readl(host_mmio + hotplug_offset); |
940 | if (hotplug_status & 0xff) | |
941 | writel(hotplug_status | 0xff, host_mmio + hotplug_offset); | |
942 | hotplug_status &= 0xff; /* clear uninteresting bits */ | |
943 | } else | |
944 | hotplug_status = 0; | |
a77720ad | 945 | |
1da177e4 | 946 | /* reading should also clear interrupts */ |
821d22cd | 947 | mask = readl(host_mmio + PDC_INT_SEQMASK); |
1da177e4 | 948 | |
a77720ad | 949 | if (mask == 0xffffffff && hotplug_status == 0) { |
1da177e4 | 950 | VPRINTK("QUICK EXIT 2\n"); |
c07a9c49 | 951 | goto done_irq; |
1da177e4 | 952 | } |
6340f019 | 953 | |
7715a6f9 | 954 | mask &= 0xffff; /* only 16 SEQIDs possible */ |
a77720ad | 955 | if (mask == 0 && hotplug_status == 0) { |
1da177e4 | 956 | VPRINTK("QUICK EXIT 3\n"); |
6340f019 | 957 | goto done_irq; |
1da177e4 LT |
958 | } |
959 | ||
821d22cd | 960 | writel(mask, host_mmio + PDC_INT_SEQMASK); |
1da177e4 | 961 | |
a77720ad MP |
962 | is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags); |
963 | ||
cca3974e | 964 | for (i = 0; i < host->n_ports; i++) { |
1da177e4 | 965 | VPRINTK("port %u\n", i); |
cca3974e | 966 | ap = host->ports[i]; |
a77720ad MP |
967 | |
968 | /* check for a plug or unplug event */ | |
969 | ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4); | |
970 | tmp = hotplug_status & (0x11 << ata_no); | |
3e4ec344 | 971 | if (tmp) { |
9af5c9c9 | 972 | struct ata_eh_info *ehi = &ap->link.eh_info; |
a77720ad MP |
973 | ata_ehi_clear_desc(ehi); |
974 | ata_ehi_hotplugged(ehi); | |
975 | ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp); | |
976 | ata_port_freeze(ap); | |
977 | ++handled; | |
978 | continue; | |
979 | } | |
980 | ||
981 | /* check for a packet interrupt */ | |
1da177e4 | 982 | tmp = mask & (1 << (i + 1)); |
3e4ec344 | 983 | if (tmp) { |
1da177e4 LT |
984 | struct ata_queued_cmd *qc; |
985 | ||
9af5c9c9 | 986 | qc = ata_qc_from_tag(ap, ap->link.active_tag); |
e50362ec | 987 | if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) |
1da177e4 LT |
988 | handled += pdc_host_intr(ap, qc); |
989 | } | |
990 | } | |
991 | ||
1da177e4 LT |
992 | VPRINTK("EXIT\n"); |
993 | ||
6340f019 | 994 | done_irq: |
cca3974e | 995 | spin_unlock(&host->lock); |
1da177e4 LT |
996 | return IRQ_RETVAL(handled); |
997 | } | |
998 | ||
7715a6f9 | 999 | static void pdc_packet_start(struct ata_queued_cmd *qc) |
1da177e4 LT |
1000 | { |
1001 | struct ata_port *ap = qc->ap; | |
1002 | struct pdc_port_priv *pp = ap->private_data; | |
821d22cd MP |
1003 | void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR]; |
1004 | void __iomem *ata_mmio = ap->ioaddr.cmd_addr; | |
1da177e4 LT |
1005 | unsigned int port_no = ap->port_no; |
1006 | u8 seq = (u8) (port_no + 1); | |
1007 | ||
1008 | VPRINTK("ENTER, ap %p\n", ap); | |
1009 | ||
821d22cd MP |
1010 | writel(0x00000001, host_mmio + (seq * 4)); |
1011 | readl(host_mmio + (seq * 4)); /* flush */ | |
1da177e4 LT |
1012 | |
1013 | pp->pkt[2] = seq; | |
1014 | wmb(); /* flush PRD, pkt writes */ | |
821d22cd MP |
1015 | writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT); |
1016 | readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */ | |
1da177e4 LT |
1017 | } |
1018 | ||
9363c382 | 1019 | static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc) |
1da177e4 LT |
1020 | { |
1021 | switch (qc->tf.protocol) { | |
0dc36888 | 1022 | case ATAPI_PROT_NODATA: |
fba6edbd MP |
1023 | if (qc->dev->flags & ATA_DFLAG_CDB_INTR) |
1024 | break; | |
df561f66 | 1025 | fallthrough; |
51b94d2a TH |
1026 | case ATA_PROT_NODATA: |
1027 | if (qc->tf.flags & ATA_TFLAG_POLLING) | |
1028 | break; | |
df561f66 | 1029 | fallthrough; |
0dc36888 | 1030 | case ATAPI_PROT_DMA: |
1da177e4 | 1031 | case ATA_PROT_DMA: |
1da177e4 LT |
1032 | pdc_packet_start(qc); |
1033 | return 0; | |
1da177e4 LT |
1034 | default: |
1035 | break; | |
1036 | } | |
9363c382 | 1037 | return ata_sff_qc_issue(qc); |
1da177e4 LT |
1038 | } |
1039 | ||
057ace5e | 1040 | static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf) |
1da177e4 | 1041 | { |
0dc36888 | 1042 | WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA); |
9363c382 | 1043 | ata_sff_tf_load(ap, tf); |
1da177e4 LT |
1044 | } |
1045 | ||
5796d1c4 JG |
1046 | static void pdc_exec_command_mmio(struct ata_port *ap, |
1047 | const struct ata_taskfile *tf) | |
1da177e4 | 1048 | { |
0dc36888 | 1049 | WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA); |
9363c382 | 1050 | ata_sff_exec_command(ap, tf); |
1da177e4 LT |
1051 | } |
1052 | ||
95006188 MP |
1053 | static int pdc_check_atapi_dma(struct ata_queued_cmd *qc) |
1054 | { | |
1055 | u8 *scsicmd = qc->scsicmd->cmnd; | |
1056 | int pio = 1; /* atapi dma off by default */ | |
1057 | ||
1058 | /* Whitelist commands that may use DMA. */ | |
1059 | switch (scsicmd[0]) { | |
1060 | case WRITE_12: | |
1061 | case WRITE_10: | |
1062 | case WRITE_6: | |
1063 | case READ_12: | |
1064 | case READ_10: | |
1065 | case READ_6: | |
1066 | case 0xad: /* READ_DVD_STRUCTURE */ | |
1067 | case 0xbe: /* READ_CD */ | |
1068 | pio = 0; | |
1069 | } | |
1070 | /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */ | |
1071 | if (scsicmd[0] == WRITE_10) { | |
5796d1c4 JG |
1072 | unsigned int lba = |
1073 | (scsicmd[2] << 24) | | |
1074 | (scsicmd[3] << 16) | | |
1075 | (scsicmd[4] << 8) | | |
1076 | scsicmd[5]; | |
95006188 MP |
1077 | if (lba >= 0xFFFF4FA2) |
1078 | pio = 1; | |
1079 | } | |
1080 | return pio; | |
1081 | } | |
1082 | ||
724114a5 | 1083 | static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc) |
95006188 | 1084 | { |
95006188 | 1085 | /* First generation chips cannot use ATAPI DMA on SATA ports */ |
724114a5 | 1086 | return 1; |
95006188 | 1087 | } |
1da177e4 | 1088 | |
eca25dca TH |
1089 | static void pdc_ata_setup_port(struct ata_port *ap, |
1090 | void __iomem *base, void __iomem *scr_addr) | |
1da177e4 | 1091 | { |
eca25dca TH |
1092 | ap->ioaddr.cmd_addr = base; |
1093 | ap->ioaddr.data_addr = base; | |
1094 | ap->ioaddr.feature_addr = | |
1095 | ap->ioaddr.error_addr = base + 0x4; | |
1096 | ap->ioaddr.nsect_addr = base + 0x8; | |
1097 | ap->ioaddr.lbal_addr = base + 0xc; | |
1098 | ap->ioaddr.lbam_addr = base + 0x10; | |
1099 | ap->ioaddr.lbah_addr = base + 0x14; | |
1100 | ap->ioaddr.device_addr = base + 0x18; | |
1101 | ap->ioaddr.command_addr = | |
1102 | ap->ioaddr.status_addr = base + 0x1c; | |
1103 | ap->ioaddr.altstatus_addr = | |
1104 | ap->ioaddr.ctl_addr = base + 0x38; | |
1105 | ap->ioaddr.scr_addr = scr_addr; | |
1da177e4 LT |
1106 | } |
1107 | ||
eca25dca | 1108 | static void pdc_host_init(struct ata_host *host) |
1da177e4 | 1109 | { |
821d22cd | 1110 | void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR]; |
eca25dca | 1111 | int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II; |
d324d462 | 1112 | int hotplug_offset; |
1da177e4 LT |
1113 | u32 tmp; |
1114 | ||
eca25dca | 1115 | if (is_gen2) |
d324d462 MP |
1116 | hotplug_offset = PDC2_SATA_PLUG_CSR; |
1117 | else | |
1118 | hotplug_offset = PDC_SATA_PLUG_CSR; | |
1119 | ||
1da177e4 LT |
1120 | /* |
1121 | * Except for the hotplug stuff, this is voodoo from the | |
1122 | * Promise driver. Label this entire section | |
1123 | * "TODO: figure out why we do this" | |
1124 | */ | |
1125 | ||
b2d1eee1 | 1126 | /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */ |
821d22cd | 1127 | tmp = readl(host_mmio + PDC_FLASH_CTL); |
b2d1eee1 | 1128 | tmp |= 0x02000; /* bit 13 (enable bmr burst) */ |
eca25dca | 1129 | if (!is_gen2) |
b2d1eee1 | 1130 | tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */ |
821d22cd | 1131 | writel(tmp, host_mmio + PDC_FLASH_CTL); |
1da177e4 LT |
1132 | |
1133 | /* clear plug/unplug flags for all ports */ | |
821d22cd MP |
1134 | tmp = readl(host_mmio + hotplug_offset); |
1135 | writel(tmp | 0xff, host_mmio + hotplug_offset); | |
1da177e4 | 1136 | |
821d22cd | 1137 | tmp = readl(host_mmio + hotplug_offset); |
0ae6654d MP |
1138 | if (is_gen2) /* unmask plug/unplug ints */ |
1139 | writel(tmp & ~0xff0000, host_mmio + hotplug_offset); | |
1140 | else /* mask plug/unplug ints */ | |
1141 | writel(tmp | 0xff0000, host_mmio + hotplug_offset); | |
1da177e4 | 1142 | |
b2d1eee1 | 1143 | /* don't initialise TBG or SLEW on 2nd generation chips */ |
eca25dca | 1144 | if (is_gen2) |
b2d1eee1 MP |
1145 | return; |
1146 | ||
1da177e4 | 1147 | /* reduce TBG clock to 133 Mhz. */ |
821d22cd | 1148 | tmp = readl(host_mmio + PDC_TBG_MODE); |
1da177e4 LT |
1149 | tmp &= ~0x30000; /* clear bit 17, 16*/ |
1150 | tmp |= 0x10000; /* set bit 17:16 = 0:1 */ | |
821d22cd | 1151 | writel(tmp, host_mmio + PDC_TBG_MODE); |
1da177e4 | 1152 | |
821d22cd | 1153 | readl(host_mmio + PDC_TBG_MODE); /* flush */ |
1da177e4 LT |
1154 | msleep(10); |
1155 | ||
1156 | /* adjust slew rate control register. */ | |
821d22cd | 1157 | tmp = readl(host_mmio + PDC_SLEW_CTL); |
1da177e4 LT |
1158 | tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */ |
1159 | tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */ | |
821d22cd | 1160 | writel(tmp, host_mmio + PDC_SLEW_CTL); |
1da177e4 LT |
1161 | } |
1162 | ||
5796d1c4 JG |
1163 | static int pdc_ata_init_one(struct pci_dev *pdev, |
1164 | const struct pci_device_id *ent) | |
1da177e4 | 1165 | { |
eca25dca TH |
1166 | const struct ata_port_info *pi = &pdc_port_info[ent->driver_data]; |
1167 | const struct ata_port_info *ppi[PDC_MAX_PORTS]; | |
1168 | struct ata_host *host; | |
3100d49d | 1169 | struct pdc_host_priv *hpriv; |
821d22cd | 1170 | void __iomem *host_mmio; |
eca25dca | 1171 | int n_ports, i, rc; |
5ac2fe57 | 1172 | int is_sataii_tx4; |
1da177e4 | 1173 | |
06296a1e | 1174 | ata_print_version_once(&pdev->dev, DRV_VERSION); |
1da177e4 | 1175 | |
eca25dca | 1176 | /* enable and acquire resources */ |
24dc5f33 | 1177 | rc = pcim_enable_device(pdev); |
1da177e4 LT |
1178 | if (rc) |
1179 | return rc; | |
1180 | ||
0d5ff566 TH |
1181 | rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME); |
1182 | if (rc == -EBUSY) | |
24dc5f33 | 1183 | pcim_pin_device(pdev); |
0d5ff566 | 1184 | if (rc) |
24dc5f33 | 1185 | return rc; |
821d22cd | 1186 | host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR]; |
1da177e4 | 1187 | |
eca25dca TH |
1188 | /* determine port configuration and setup host */ |
1189 | n_ports = 2; | |
1190 | if (pi->flags & PDC_FLAG_4_PORTS) | |
1191 | n_ports = 4; | |
1192 | for (i = 0; i < n_ports; i++) | |
1193 | ppi[i] = pi; | |
1da177e4 | 1194 | |
eca25dca | 1195 | if (pi->flags & PDC_FLAG_SATA_PATA) { |
821d22cd | 1196 | u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1); |
d0e58031 | 1197 | if (!(tmp & 0x80)) |
eca25dca | 1198 | ppi[n_ports++] = pi + 1; |
eca25dca | 1199 | } |
1da177e4 | 1200 | |
eca25dca TH |
1201 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); |
1202 | if (!host) { | |
a44fec1f | 1203 | dev_err(&pdev->dev, "failed to allocate host\n"); |
24dc5f33 | 1204 | return -ENOMEM; |
1da177e4 | 1205 | } |
3100d49d MP |
1206 | hpriv = devm_kzalloc(&pdev->dev, sizeof *hpriv, GFP_KERNEL); |
1207 | if (!hpriv) | |
1208 | return -ENOMEM; | |
1209 | spin_lock_init(&hpriv->hard_reset_lock); | |
1210 | host->private_data = hpriv; | |
eca25dca | 1211 | host->iomap = pcim_iomap_table(pdev); |
1da177e4 | 1212 | |
d0e58031 | 1213 | is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags); |
5ac2fe57 | 1214 | for (i = 0; i < host->n_ports; i++) { |
cbcdd875 | 1215 | struct ata_port *ap = host->ports[i]; |
d0e58031 | 1216 | unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4); |
821d22cd | 1217 | unsigned int ata_offset = 0x200 + ata_no * 0x80; |
cbcdd875 TH |
1218 | unsigned int scr_offset = 0x400 + ata_no * 0x100; |
1219 | ||
821d22cd | 1220 | pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset); |
cbcdd875 TH |
1221 | |
1222 | ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio"); | |
821d22cd | 1223 | ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata"); |
5ac2fe57 | 1224 | } |
1da177e4 LT |
1225 | |
1226 | /* initialize adapter */ | |
eca25dca | 1227 | pdc_host_init(host); |
1da177e4 | 1228 | |
b5e55556 | 1229 | rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK); |
eca25dca TH |
1230 | if (rc) |
1231 | return rc; | |
1da177e4 | 1232 | |
eca25dca TH |
1233 | /* start host, request IRQ and attach */ |
1234 | pci_set_master(pdev); | |
1235 | return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED, | |
1236 | &pdc_ata_sht); | |
1da177e4 LT |
1237 | } |
1238 | ||
2fc75da0 | 1239 | module_pci_driver(pdc_ata_pci_driver); |
1da177e4 | 1240 | |
1da177e4 | 1241 | MODULE_AUTHOR("Jeff Garzik"); |
f497ba73 | 1242 | MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver"); |
1da177e4 LT |
1243 | MODULE_LICENSE("GPL"); |
1244 | MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl); | |
1245 | MODULE_VERSION(DRV_VERSION); |