Merge tag 'char-misc-5.19-rc3' of git://git.kernel.org/pub/scm/linux/kernel/git/gregk...
[linux-block.git] / drivers / ata / pata_hpt37x.c
CommitLineData
09c434b8 1// SPDX-License-Identifier: GPL-2.0-only
669a5db4
JG
2/*
3 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
4 *
5 * This driver is heavily based upon:
6 *
7 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
8 *
9 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
10 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
11 * Portions Copyright (C) 2003 Red Hat Inc
8e834c2e 12 * Portions Copyright (C) 2005-2010 MontaVista Software, Inc.
669a5db4
JG
13 *
14 * TODO
d44a65f7 15 * Look into engine reset on timeout errors. Should not be required.
669a5db4 16 */
669a5db4
JG
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
669a5db4
JG
20#include <linux/blkdev.h>
21#include <linux/delay.h>
22#include <scsi/scsi_host.h>
23#include <linux/libata.h>
24
25#define DRV_NAME "pata_hpt37x"
9256766f 26#define DRV_VERSION "0.6.25"
669a5db4
JG
27
28struct hpt_clock {
29 u8 xfer_speed;
30 u32 timing;
31};
32
33struct hpt_chip {
34 const char *name;
35 unsigned int base;
36 struct hpt_clock const *clocks[4];
37};
38
39/* key for bus clock timings
40 * bit
fd5e62e2
SS
41 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
42 * cycles = value + 1
43 * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
44 * cycles = value + 1
45 * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
669a5db4 46 * register access.
fd5e62e2 47 * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
669a5db4 48 * register access.
fd5e62e2
SS
49 * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
50 * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
51 * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
52 * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
669a5db4 53 * register access.
fd5e62e2
SS
54 * 28 UDMA enable.
55 * 29 DMA enable.
56 * 30 PIO_MST enable. If set, the chip is in bus master mode during
57 * PIO xfer.
58 * 31 FIFO enable. Only for PIO.
669a5db4
JG
59 */
60
fcc2f69a
AC
61static struct hpt_clock hpt37x_timings_33[] = {
62 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
63 { XFER_UDMA_5, 0x12446231 },
64 { XFER_UDMA_4, 0x12446231 },
65 { XFER_UDMA_3, 0x126c6231 },
66 { XFER_UDMA_2, 0x12486231 },
67 { XFER_UDMA_1, 0x124c6233 },
68 { XFER_UDMA_0, 0x12506297 },
69
70 { XFER_MW_DMA_2, 0x22406c31 },
71 { XFER_MW_DMA_1, 0x22406c33 },
72 { XFER_MW_DMA_0, 0x22406c97 },
73
74 { XFER_PIO_4, 0x06414e31 },
75 { XFER_PIO_3, 0x06414e42 },
76 { XFER_PIO_2, 0x06414e53 },
77 { XFER_PIO_1, 0x06814e93 },
78 { XFER_PIO_0, 0x06814ea7 }
669a5db4
JG
79};
80
fcc2f69a
AC
81static struct hpt_clock hpt37x_timings_50[] = {
82 { XFER_UDMA_6, 0x12848242 },
83 { XFER_UDMA_5, 0x12848242 },
84 { XFER_UDMA_4, 0x12ac8242 },
85 { XFER_UDMA_3, 0x128c8242 },
86 { XFER_UDMA_2, 0x120c8242 },
87 { XFER_UDMA_1, 0x12148254 },
88 { XFER_UDMA_0, 0x121882ea },
89
90 { XFER_MW_DMA_2, 0x22808242 },
91 { XFER_MW_DMA_1, 0x22808254 },
92 { XFER_MW_DMA_0, 0x228082ea },
93
94 { XFER_PIO_4, 0x0a81f442 },
95 { XFER_PIO_3, 0x0a81f443 },
96 { XFER_PIO_2, 0x0a81f454 },
97 { XFER_PIO_1, 0x0ac1f465 },
98 { XFER_PIO_0, 0x0ac1f48a }
669a5db4
JG
99};
100
fcc2f69a
AC
101static struct hpt_clock hpt37x_timings_66[] = {
102 { XFER_UDMA_6, 0x1c869c62 },
103 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
104 { XFER_UDMA_4, 0x1c8a9c62 },
105 { XFER_UDMA_3, 0x1c8e9c62 },
106 { XFER_UDMA_2, 0x1c929c62 },
107 { XFER_UDMA_1, 0x1c9a9c62 },
108 { XFER_UDMA_0, 0x1c829c62 },
109
110 { XFER_MW_DMA_2, 0x2c829c62 },
111 { XFER_MW_DMA_1, 0x2c829c66 },
112 { XFER_MW_DMA_0, 0x2c829d2e },
113
114 { XFER_PIO_4, 0x0c829c62 },
115 { XFER_PIO_3, 0x0c829c84 },
116 { XFER_PIO_2, 0x0c829ca6 },
117 { XFER_PIO_1, 0x0d029d26 },
118 { XFER_PIO_0, 0x0d029d5e }
669a5db4
JG
119};
120
669a5db4
JG
121
122static const struct hpt_chip hpt370 = {
123 "HPT370",
124 48,
125 {
fcc2f69a 126 hpt37x_timings_33,
669a5db4
JG
127 NULL,
128 NULL,
a4734468 129 NULL
669a5db4
JG
130 }
131};
132
133static const struct hpt_chip hpt370a = {
134 "HPT370A",
135 48,
136 {
fcc2f69a 137 hpt37x_timings_33,
669a5db4 138 NULL,
fcc2f69a 139 hpt37x_timings_50,
a4734468 140 NULL
669a5db4
JG
141 }
142};
143
144static const struct hpt_chip hpt372 = {
145 "HPT372",
146 55,
147 {
fcc2f69a 148 hpt37x_timings_33,
669a5db4 149 NULL,
fcc2f69a
AC
150 hpt37x_timings_50,
151 hpt37x_timings_66
669a5db4
JG
152 }
153};
154
155static const struct hpt_chip hpt302 = {
156 "HPT302",
157 66,
158 {
fcc2f69a 159 hpt37x_timings_33,
669a5db4 160 NULL,
fcc2f69a
AC
161 hpt37x_timings_50,
162 hpt37x_timings_66
669a5db4
JG
163 }
164};
165
166static const struct hpt_chip hpt371 = {
167 "HPT371",
168 66,
169 {
fcc2f69a 170 hpt37x_timings_33,
669a5db4 171 NULL,
fcc2f69a
AC
172 hpt37x_timings_50,
173 hpt37x_timings_66
669a5db4
JG
174 }
175};
176
177static const struct hpt_chip hpt372a = {
178 "HPT372A",
179 66,
180 {
fcc2f69a 181 hpt37x_timings_33,
669a5db4 182 NULL,
fcc2f69a
AC
183 hpt37x_timings_50,
184 hpt37x_timings_66
669a5db4
JG
185 }
186};
187
188static const struct hpt_chip hpt374 = {
189 "HPT374",
190 48,
191 {
fcc2f69a 192 hpt37x_timings_33,
669a5db4
JG
193 NULL,
194 NULL,
195 NULL
196 }
197};
198
199/**
200 * hpt37x_find_mode - reset the hpt37x bus
201 * @ap: ATA port
202 * @speed: transfer mode
203 *
204 * Return the 32bit register programming information for this channel
205 * that matches the speed provided.
206 */
85cd7251 207
669a5db4
JG
208static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
209{
210 struct hpt_clock *clocks = ap->host->private_data;
85cd7251 211
49bfbd38 212 while (clocks->xfer_speed) {
669a5db4
JG
213 if (clocks->xfer_speed == speed)
214 return clocks->timing;
215 clocks++;
216 }
217 BUG();
218 return 0xffffffffU; /* silence compiler warning */
219}
220
49bfbd38
SS
221static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
222 const char * const list[])
669a5db4 223{
8bfa79fc 224 unsigned char model_num[ATA_ID_PROD_LEN + 1];
dc85ca57 225 int i;
669a5db4 226
8bfa79fc 227 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
669a5db4 228
dc85ca57
AS
229 i = match_string(list, -1, model_num);
230 if (i >= 0) {
f06c13aa
HR
231 ata_dev_warn(dev, "%s is not supported for %s\n",
232 modestr, list[i]);
dc85ca57 233 return 1;
669a5db4
JG
234 }
235 return 0;
236}
237
49bfbd38
SS
238static const char * const bad_ata33[] = {
239 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
240 "Maxtor 90845U3", "Maxtor 90650U2",
241 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
242 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
243 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
244 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
669a5db4
JG
245 "Maxtor 90510D4",
246 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
49bfbd38
SS
247 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
248 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
249 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
250 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
669a5db4
JG
251 NULL
252};
253
49bfbd38 254static const char * const bad_ata100_5[] = {
669a5db4
JG
255 "IBM-DTLA-307075",
256 "IBM-DTLA-307060",
257 "IBM-DTLA-307045",
258 "IBM-DTLA-307030",
259 "IBM-DTLA-307020",
260 "IBM-DTLA-307015",
261 "IBM-DTLA-305040",
262 "IBM-DTLA-305030",
263 "IBM-DTLA-305020",
264 "IC35L010AVER07-0",
265 "IC35L020AVER07-0",
266 "IC35L030AVER07-0",
267 "IC35L040AVER07-0",
268 "IC35L060AVER07-0",
269 "WDC AC310200R",
270 NULL
271};
272
273/**
274 * hpt370_filter - mode selection filter
669a5db4 275 * @adev: ATA device
a51746f4 276 * @mask: mode mask
669a5db4
JG
277 *
278 * Block UDMA on devices that cause trouble with this controller.
279 */
85cd7251 280
a76b62ca 281static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
669a5db4 282{
6929da44 283 if (adev->class == ATA_DEV_ATA) {
669a5db4
JG
284 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
285 mask &= ~ATA_MASK_UDMA;
286 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
6ddd6861 287 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
669a5db4 288 }
c7087652 289 return mask;
669a5db4
JG
290}
291
292/**
293 * hpt370a_filter - mode selection filter
669a5db4 294 * @adev: ATA device
a51746f4 295 * @mask: mode mask
669a5db4
JG
296 *
297 * Block UDMA on devices that cause trouble with this controller.
298 */
85cd7251 299
a76b62ca 300static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
669a5db4 301{
73946f9f 302 if (adev->class == ATA_DEV_ATA) {
669a5db4 303 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
6ddd6861 304 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
669a5db4 305 }
c7087652 306 return mask;
669a5db4 307}
85cd7251 308
8e834c2e
SS
309/**
310 * hpt372_filter - mode selection filter
311 * @adev: ATA device
312 * @mask: mode mask
313 *
314 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
315 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
316 */
317static unsigned long hpt372_filter(struct ata_device *adev, unsigned long mask)
318{
319 if (ata_id_is_sata(adev->id))
320 mask &= ~((0xE << ATA_SHIFT_UDMA) | ATA_MASK_MWDMA);
321
322 return mask;
323}
324
9e87be9e
BZ
325/**
326 * hpt37x_cable_detect - Detect the cable type
327 * @ap: ATA port to detect on
328 *
329 * Return the cable type attached to this port
330 */
331
332static int hpt37x_cable_detect(struct ata_port *ap)
333{
334 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
335 u8 scr2, ata66;
336
337 pci_read_config_byte(pdev, 0x5B, &scr2);
338 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
10a9c969
BZ
339
340 udelay(10); /* debounce */
341
9e87be9e
BZ
342 /* Cable register now active */
343 pci_read_config_byte(pdev, 0x5A, &ata66);
344 /* Restore state */
345 pci_write_config_byte(pdev, 0x5B, scr2);
346
347 if (ata66 & (2 >> ap->port_no))
348 return ATA_CBL_PATA40;
349 else
350 return ATA_CBL_PATA80;
351}
352
353/**
354 * hpt374_fn1_cable_detect - Detect the cable type
355 * @ap: ATA port to detect on
356 *
357 * Return the cable type attached to this port
358 */
359
360static int hpt374_fn1_cable_detect(struct ata_port *ap)
361{
362 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
363 unsigned int mcrbase = 0x50 + 4 * ap->port_no;
364 u16 mcr3;
365 u8 ata66;
366
367 /* Do the extra channel work */
368 pci_read_config_word(pdev, mcrbase + 2, &mcr3);
369 /* Set bit 15 of 0x52 to enable TCBLID as input */
370 pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
371 pci_read_config_byte(pdev, 0x5A, &ata66);
372 /* Reset TCBLID/FCBLID to output */
373 pci_write_config_word(pdev, mcrbase + 2, mcr3);
374
375 if (ata66 & (2 >> ap->port_no))
376 return ATA_CBL_PATA40;
377 else
378 return ATA_CBL_PATA80;
379}
380
669a5db4
JG
381/**
382 * hpt37x_pre_reset - reset the hpt37x bus
cc0680a5 383 * @link: ATA link to reset
d4b2bab4 384 * @deadline: deadline jiffies for the operation
669a5db4 385 *
ab81a505 386 * Perform the initial reset handling for the HPT37x.
669a5db4 387 */
85cd7251 388
cc0680a5 389static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
669a5db4 390{
cc0680a5 391 struct ata_port *ap = link->ap;
669a5db4 392 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
b5bf24b9
AC
393 static const struct pci_bits hpt37x_enable_bits[] = {
394 { 0x50, 1, 0x04, 0x04 },
395 { 0x54, 1, 0x04, 0x04 }
396 };
6110530b 397 u8 mcr2;
49bfbd38 398
b5bf24b9
AC
399 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
400 return -ENOENT;
f20b16ff 401
669a5db4 402 /* Reset the state machine */
fcc2f69a 403 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
669a5db4 404 udelay(100);
85cd7251 405
6110530b
SS
406 /*
407 * Disable the "fast interrupt" prediction. Don't hold off
408 * on interrupts. (== 0x01 despite what the docs say)
409 */
410 pci_read_config_byte(pdev, 0x51 + 4 * ap->port_no, &mcr2);
411 /* Is it HPT370/A? */
412 if (pdev->device == PCI_DEVICE_ID_TTI_HPT366 && pdev->revision < 5) {
413 mcr2 &= ~0x02;
414 mcr2 |= 0x01;
415 } else {
416 mcr2 &= ~0x07;
417 }
418 pci_write_config_byte(pdev, 0x51 + 4 * ap->port_no, mcr2);
419
9363c382 420 return ata_sff_prereset(link, deadline);
669a5db4
JG
421}
422
9256766f 423static void hpt37x_set_mode(struct ata_port *ap, struct ata_device *adev,
1a1b172b 424 u8 mode)
669a5db4
JG
425{
426 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
6110530b 427 int addr = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
1a1b172b 428 u32 reg, timing, mask;
85cd7251 429
1a1b172b
SS
430 /* Determine timing mask and find matching mode entry */
431 if (mode < XFER_MW_DMA_0)
432 mask = 0xcfc3ffff;
433 else if (mode < XFER_UDMA_0)
434 mask = 0x31c001ff;
435 else
436 mask = 0x303c0000;
437
438 timing = hpt37x_find_mode(ap, mode);
439
6110530b 440 pci_read_config_dword(pdev, addr, &reg);
1a1b172b 441 reg = (reg & ~mask) | (timing & mask);
6110530b 442 pci_write_config_dword(pdev, addr, reg);
1a1b172b
SS
443}
444/**
9256766f 445 * hpt37x_set_piomode - PIO setup
1a1b172b
SS
446 * @ap: ATA interface
447 * @adev: device on the interface
448 *
449 * Perform PIO mode setup.
450 */
451
9256766f 452static void hpt37x_set_piomode(struct ata_port *ap, struct ata_device *adev)
1a1b172b 453{
9256766f 454 hpt37x_set_mode(ap, adev, adev->pio_mode);
669a5db4
JG
455}
456
457/**
9256766f 458 * hpt37x_set_dmamode - DMA timing setup
669a5db4
JG
459 * @ap: ATA interface
460 * @adev: Device being configured
461 *
1a1b172b 462 * Set up the channel for MWDMA or UDMA modes.
669a5db4 463 */
85cd7251 464
9256766f 465static void hpt37x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4 466{
9256766f 467 hpt37x_set_mode(ap, adev, adev->dma_mode);
669a5db4
JG
468}
469
669a5db4 470/**
a51746f4 471 * hpt370_bmdma_stop - DMA engine stop
669a5db4
JG
472 * @qc: ATA command
473 *
474 * Work around the HPT370 DMA engine.
475 */
85cd7251 476
669a5db4
JG
477static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
478{
479 struct ata_port *ap = qc->ap;
480 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
0d5ff566 481 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
56f46f8c
SS
482 u8 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
483 u8 dma_cmd;
85cd7251 484
56f46f8c 485 if (dma_stat & ATA_DMA_ACTIVE) {
669a5db4 486 udelay(20);
56f46f8c 487 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
669a5db4 488 }
56f46f8c 489 if (dma_stat & ATA_DMA_ACTIVE) {
669a5db4
JG
490 /* Clear the engine */
491 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
492 udelay(10);
493 /* Stop DMA */
56f46f8c
SS
494 dma_cmd = ioread8(bmdma + ATA_DMA_CMD);
495 iowrite8(dma_cmd & ~ATA_DMA_START, bmdma + ATA_DMA_CMD);
669a5db4 496 /* Clear Error */
56f46f8c
SS
497 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
498 iowrite8(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR,
499 bmdma + ATA_DMA_STATUS);
669a5db4
JG
500 /* Clear the engine */
501 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
502 udelay(10);
503 }
504 ata_bmdma_stop(qc);
505}
506
669a5db4 507/**
a51746f4 508 * hpt37x_bmdma_stop - DMA engine stop
669a5db4
JG
509 * @qc: ATA command
510 *
511 * Clean up after the HPT372 and later DMA engine
512 */
85cd7251 513
669a5db4
JG
514static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
515{
516 struct ata_port *ap = qc->ap;
517 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
6929da44 518 int mscreg = 0x50 + 4 * ap->port_no;
669a5db4 519 u8 bwsr_stat, msc_stat;
85cd7251 520
669a5db4
JG
521 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
522 pci_read_config_byte(pdev, mscreg, &msc_stat);
523 if (bwsr_stat & (1 << ap->port_no))
524 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
525 ata_bmdma_stop(qc);
526}
527
528
529static struct scsi_host_template hpt37x_sht = {
68d1d07b 530 ATA_BMDMA_SHT(DRV_NAME),
669a5db4
JG
531};
532
533/*
534 * Configuration for HPT370
535 */
85cd7251 536
669a5db4 537static struct ata_port_operations hpt370_port_ops = {
029cfd6b 538 .inherits = &ata_bmdma_port_ops,
669a5db4 539
669a5db4 540 .bmdma_stop = hpt370_bmdma_stop,
669a5db4 541
029cfd6b 542 .mode_filter = hpt370_filter,
9e87be9e 543 .cable_detect = hpt37x_cable_detect,
9256766f
SS
544 .set_piomode = hpt37x_set_piomode,
545 .set_dmamode = hpt37x_set_dmamode,
a1efdaba 546 .prereset = hpt37x_pre_reset,
85cd7251 547};
669a5db4
JG
548
549/*
550 * Configuration for HPT370A. Close to 370 but less filters
551 */
85cd7251 552
669a5db4 553static struct ata_port_operations hpt370a_port_ops = {
029cfd6b 554 .inherits = &hpt370_port_ops,
669a5db4 555 .mode_filter = hpt370a_filter,
85cd7251 556};
669a5db4
JG
557
558/*
9256766f 559 * Configuration for HPT371 and HPT302.
669a5db4 560 */
85cd7251 561
8e834c2e 562static struct ata_port_operations hpt302_port_ops = {
029cfd6b 563 .inherits = &ata_bmdma_port_ops,
669a5db4 564
669a5db4 565 .bmdma_stop = hpt37x_bmdma_stop,
669a5db4 566
9e87be9e 567 .cable_detect = hpt37x_cable_detect,
9256766f
SS
568 .set_piomode = hpt37x_set_piomode,
569 .set_dmamode = hpt37x_set_dmamode,
a1efdaba 570 .prereset = hpt37x_pre_reset,
85cd7251 571};
669a5db4
JG
572
573/*
8e834c2e
SS
574 * Configuration for HPT372. Mode setting works like 371 and 302
575 * but we have a mode filter.
576 */
577
578static struct ata_port_operations hpt372_port_ops = {
579 .inherits = &hpt302_port_ops,
580 .mode_filter = hpt372_filter,
581};
582
583/*
584 * Configuration for HPT374. Mode setting and filtering works like 372
a1efdaba 585 * but we have a different cable detection procedure for function 1.
669a5db4 586 */
85cd7251 587
a1efdaba 588static struct ata_port_operations hpt374_fn1_port_ops = {
029cfd6b 589 .inherits = &hpt372_port_ops,
9e87be9e 590 .cable_detect = hpt374_fn1_cable_detect,
85cd7251 591};
669a5db4
JG
592
593/**
ad452d64 594 * hpt37x_clock_slot - Turn timing to PC clock entry
669a5db4
JG
595 * @freq: Reported frequency timing
596 * @base: Base timing
597 *
598 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
599 * and 3 for 66Mhz)
600 */
85cd7251 601
669a5db4
JG
602static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
603{
604 unsigned int f = (base * freq) / 192; /* Mhz */
605 if (f < 40)
606 return 0; /* 33Mhz slot */
607 if (f < 45)
608 return 1; /* 40Mhz slot */
609 if (f < 55)
610 return 2; /* 50Mhz slot */
611 return 3; /* 60Mhz slot */
612}
613
614/**
615 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
85cd7251 616 * @dev: PCI device
669a5db4
JG
617 *
618 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
619 * succeeds
620 */
621
622static int hpt37x_calibrate_dpll(struct pci_dev *dev)
623{
624 u8 reg5b;
625 u32 reg5c;
626 int tries;
85cd7251 627
49bfbd38 628 for (tries = 0; tries < 0x5000; tries++) {
669a5db4
JG
629 udelay(50);
630 pci_read_config_byte(dev, 0x5b, &reg5b);
631 if (reg5b & 0x80) {
632 /* See if it stays set */
49bfbd38 633 for (tries = 0; tries < 0x1000; tries++) {
669a5db4
JG
634 pci_read_config_byte(dev, 0x5b, &reg5b);
635 /* Failed ? */
636 if ((reg5b & 0x80) == 0)
637 return 0;
638 }
639 /* Turn off tuning, we have the DPLL set */
640 pci_read_config_dword(dev, 0x5c, &reg5c);
49bfbd38 641 pci_write_config_dword(dev, 0x5c, reg5c & ~0x100);
669a5db4
JG
642 return 1;
643 }
644 }
645 /* Never went stable */
646 return 0;
647}
73946f9f
AC
648
649static u32 hpt374_read_freq(struct pci_dev *pdev)
650{
651 u32 freq;
652 unsigned long io_base = pci_resource_start(pdev, 4);
49bfbd38 653
73946f9f 654 if (PCI_FUNC(pdev->devfn) & 1) {
40f46f17
AM
655 struct pci_dev *pdev_0;
656
657 pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
73946f9f
AC
658 /* Someone hot plugged the controller on us ? */
659 if (pdev_0 == NULL)
660 return 0;
661 io_base = pci_resource_start(pdev_0, 4);
662 freq = inl(io_base + 0x90);
663 pci_dev_put(pdev_0);
40f46f17 664 } else
73946f9f
AC
665 freq = inl(io_base + 0x90);
666 return freq;
667}
668
669a5db4
JG
669/**
670 * hpt37x_init_one - Initialise an HPT37X/302
671 * @dev: PCI device
672 * @id: Entry in match table
673 *
674 * Initialise an HPT37x device. There are some interesting complications
675 * here. Firstly the chip may report 366 and be one of several variants.
676 * Secondly all the timings depend on the clock for the chip which we must
677 * detect and look up
678 *
679 * This is the known chip mappings. It may be missing a couple of later
680 * releases.
681 *
682 * Chip version PCI Rev Notes
683 * HPT366 4 (HPT366) 0 Other driver
684 * HPT366 4 (HPT366) 1 Other driver
685 * HPT368 4 (HPT366) 2 Other driver
686 * HPT370 4 (HPT366) 3 UDMA100
687 * HPT370A 4 (HPT366) 4 UDMA100
688 * HPT372 4 (HPT366) 5 UDMA133 (1)
689 * HPT372N 4 (HPT366) 6 Other driver
690 * HPT372A 5 (HPT372) 1 UDMA133 (1)
691 * HPT372N 5 (HPT372) 2 Other driver
692 * HPT302 6 (HPT302) 1 UDMA133
693 * HPT302N 6 (HPT302) 2 Other driver
694 * HPT371 7 (HPT371) * UDMA133
695 * HPT374 8 (HPT374) * UDMA133 4 channel
696 * HPT372N 9 (HPT372N) * Other driver
697 *
698 * (1) UDMA133 support depends on the bus clock
699 */
85cd7251 700
669a5db4
JG
701static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
702{
703 /* HPT370 - UDMA100 */
1626aeb8 704 static const struct ata_port_info info_hpt370 = {
1d2808fd 705 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
706 .pio_mask = ATA_PIO4,
707 .mwdma_mask = ATA_MWDMA2,
bf6263a8 708 .udma_mask = ATA_UDMA5,
669a5db4
JG
709 .port_ops = &hpt370_port_ops
710 };
711 /* HPT370A - UDMA100 */
1626aeb8 712 static const struct ata_port_info info_hpt370a = {
1d2808fd 713 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
714 .pio_mask = ATA_PIO4,
715 .mwdma_mask = ATA_MWDMA2,
bf6263a8 716 .udma_mask = ATA_UDMA5,
669a5db4
JG
717 .port_ops = &hpt370a_port_ops
718 };
fc2698d5 719 /* HPT370 - UDMA66 */
1626aeb8 720 static const struct ata_port_info info_hpt370_33 = {
1d2808fd 721 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
722 .pio_mask = ATA_PIO4,
723 .mwdma_mask = ATA_MWDMA2,
fc2698d5 724 .udma_mask = ATA_UDMA4,
fcc2f69a
AC
725 .port_ops = &hpt370_port_ops
726 };
fc2698d5 727 /* HPT370A - UDMA66 */
1626aeb8 728 static const struct ata_port_info info_hpt370a_33 = {
1d2808fd 729 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
730 .pio_mask = ATA_PIO4,
731 .mwdma_mask = ATA_MWDMA2,
fc2698d5 732 .udma_mask = ATA_UDMA4,
fcc2f69a
AC
733 .port_ops = &hpt370a_port_ops
734 };
8e834c2e 735 /* HPT372 - UDMA133 */
1626aeb8 736 static const struct ata_port_info info_hpt372 = {
1d2808fd 737 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
738 .pio_mask = ATA_PIO4,
739 .mwdma_mask = ATA_MWDMA2,
bf6263a8 740 .udma_mask = ATA_UDMA6,
669a5db4
JG
741 .port_ops = &hpt372_port_ops
742 };
8e834c2e
SS
743 /* HPT371, 302 - UDMA133 */
744 static const struct ata_port_info info_hpt302 = {
745 .flags = ATA_FLAG_SLAVE_POSS,
746 .pio_mask = ATA_PIO4,
747 .mwdma_mask = ATA_MWDMA2,
748 .udma_mask = ATA_UDMA6,
749 .port_ops = &hpt302_port_ops
750 };
defed559 751 /* HPT374 - UDMA100, function 1 uses different cable_detect method */
a1efdaba
TH
752 static const struct ata_port_info info_hpt374_fn0 = {
753 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
754 .pio_mask = ATA_PIO4,
755 .mwdma_mask = ATA_MWDMA2,
a1efdaba
TH
756 .udma_mask = ATA_UDMA5,
757 .port_ops = &hpt372_port_ops
758 };
759 static const struct ata_port_info info_hpt374_fn1 = {
1d2808fd 760 .flags = ATA_FLAG_SLAVE_POSS,
14bdef98
EIB
761 .pio_mask = ATA_PIO4,
762 .mwdma_mask = ATA_MWDMA2,
bf6263a8 763 .udma_mask = ATA_UDMA5,
a1efdaba 764 .port_ops = &hpt374_fn1_port_ops
669a5db4
JG
765 };
766
767 static const int MHz[4] = { 33, 40, 50, 66 };
1626aeb8 768 void *private_data = NULL;
887125e3 769 const struct ata_port_info *ppi[] = { NULL, NULL };
89d3b360 770 u8 rev = dev->revision;
669a5db4 771 u8 irqmask;
fcc2f69a 772 u8 mcr1;
669a5db4 773 u32 freq;
fcc2f69a 774 int prefer_dpll = 1;
a617c09f 775
fcc2f69a 776 unsigned long iobase = pci_resource_start(dev, 4);
669a5db4
JG
777
778 const struct hpt_chip *chip_table;
779 int clock_slot;
f08048e9
TH
780 int rc;
781
782 rc = pcim_enable_device(dev);
783 if (rc)
784 return rc;
669a5db4 785
910f7bb1
SS
786 switch (dev->device) {
787 case PCI_DEVICE_ID_TTI_HPT366:
669a5db4
JG
788 /* May be a later chip in disguise. Check */
789 /* Older chips are in the HPT366 driver. Ignore them */
89d3b360 790 if (rev < 3)
669a5db4
JG
791 return -ENODEV;
792 /* N series chips have their own driver. Ignore */
89d3b360 793 if (rev == 6)
669a5db4
JG
794 return -ENODEV;
795
49bfbd38
SS
796 switch (rev) {
797 case 3:
798 ppi[0] = &info_hpt370;
799 chip_table = &hpt370;
800 prefer_dpll = 0;
801 break;
802 case 4:
803 ppi[0] = &info_hpt370a;
804 chip_table = &hpt370a;
805 prefer_dpll = 0;
806 break;
807 case 5:
808 ppi[0] = &info_hpt372;
809 chip_table = &hpt372;
810 break;
811 default:
f06c13aa
HR
812 dev_err(&dev->dev,
813 "Unknown HPT366 subtype, please report (%d)\n",
8d7b1c70 814 rev);
49bfbd38 815 return -ENODEV;
669a5db4 816 }
910f7bb1
SS
817 break;
818 case PCI_DEVICE_ID_TTI_HPT372:
819 /* 372N if rev >= 2 */
820 if (rev >= 2)
821 return -ENODEV;
822 ppi[0] = &info_hpt372;
823 chip_table = &hpt372a;
824 break;
825 case PCI_DEVICE_ID_TTI_HPT302:
826 /* 302N if rev > 1 */
827 if (rev > 1)
828 return -ENODEV;
829 ppi[0] = &info_hpt302;
830 /* Check this */
831 chip_table = &hpt302;
832 break;
833 case PCI_DEVICE_ID_TTI_HPT371:
834 if (rev > 1)
835 return -ENODEV;
836 ppi[0] = &info_hpt302;
837 chip_table = &hpt371;
838 /*
839 * Single channel device, master is not present but the BIOS
840 * (or us for non x86) must mark it absent
841 */
842 pci_read_config_byte(dev, 0x50, &mcr1);
843 mcr1 &= ~0x04;
844 pci_write_config_byte(dev, 0x50, mcr1);
845 break;
846 case PCI_DEVICE_ID_TTI_HPT374:
847 chip_table = &hpt374;
848 if (!(PCI_FUNC(dev->devfn) & 1))
849 *ppi = &info_hpt374_fn0;
850 else
851 *ppi = &info_hpt374_fn1;
852 break;
853 default:
f06c13aa
HR
854 dev_err(&dev->dev, "PCI table is bogus, please report (%d)\n",
855 dev->device);
910f7bb1 856 return -ENODEV;
669a5db4
JG
857 }
858 /* Ok so this is a chip we support */
859
860 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
861 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
862 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
863 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
864
865 pci_read_config_byte(dev, 0x5A, &irqmask);
866 irqmask &= ~0x10;
867 pci_write_config_byte(dev, 0x5a, irqmask);
868
8d093e02
SS
869 /*
870 * HPT371 chips physically have only one channel, the secondary one,
871 * but the primary channel registers do exist! Go figure...
872 * So, we manually disable the non-existing channel here
873 * (if the BIOS hasn't done this already).
874 */
875 if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
876 u8 mcr1;
877
878 pci_read_config_byte(dev, 0x50, &mcr1);
879 mcr1 &= ~0x04;
880 pci_write_config_byte(dev, 0x50, mcr1);
881 }
882
669a5db4
JG
883 /*
884 * default to pci clock. make sure MA15/16 are set to output
885 * to prevent drives having problems with 40-pin cables. Needed
886 * for some drives such as IBM-DTLA which will not enter ready
887 * state on reset when PDIAG is a input.
888 */
889
85cd7251 890 pci_write_config_byte(dev, 0x5b, 0x23);
a617c09f 891
fcc2f69a
AC
892 /*
893 * HighPoint does this for HPT372A.
894 * NOTE: This register is only writeable via I/O space.
895 */
896 if (chip_table == &hpt372a)
897 outb(0x0e, iobase + 0x9c);
85cd7251 898
49bfbd38
SS
899 /*
900 * Some devices do not let this value be accessed via PCI space
901 * according to the old driver. In addition we must use the value
902 * from FN 0 on the HPT374.
903 */
73946f9f
AC
904
905 if (chip_table == &hpt374) {
906 freq = hpt374_read_freq(dev);
907 if (freq == 0)
908 return -ENODEV;
909 } else
910 freq = inl(iobase + 0x90);
fcc2f69a 911
669a5db4
JG
912 if ((freq >> 12) != 0xABCDE) {
913 int i;
5f6b0f2d 914 u16 sr;
669a5db4 915 u32 total = 0;
85cd7251 916
f06c13aa 917 dev_warn(&dev->dev, "BIOS has not set timing clocks\n");
85cd7251 918
669a5db4 919 /* This is the process the HPT371 BIOS is reported to use */
49bfbd38 920 for (i = 0; i < 128; i++) {
5f6b0f2d 921 pci_read_config_word(dev, 0x78, &sr);
fcc2f69a 922 total += sr & 0x1FF;
669a5db4
JG
923 udelay(15);
924 }
925 freq = total / 128;
926 }
927 freq &= 0x1FF;
85cd7251 928
669a5db4
JG
929 /*
930 * Turn the frequency check into a band and then find a timing
931 * table to match it.
932 */
a617c09f 933
669a5db4 934 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
fcc2f69a 935 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
669a5db4
JG
936 /*
937 * We need to try PLL mode instead
fcc2f69a
AC
938 *
939 * For non UDMA133 capable devices we should
940 * use a 50MHz DPLL by choice
669a5db4 941 */
fcc2f69a 942 unsigned int f_low, f_high;
960c8a10 943 int dpll, adjust;
a617c09f 944
960c8a10 945 /* Compute DPLL */
887125e3 946 dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
a617c09f 947
960c8a10 948 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
fcc2f69a 949 f_high = f_low + 2;
960c8a10
AC
950 if (clock_slot > 1)
951 f_high += 2;
fcc2f69a
AC
952
953 /* Select the DPLL clock. */
954 pci_write_config_byte(dev, 0x5b, 0x21);
49bfbd38
SS
955 pci_write_config_dword(dev, 0x5C,
956 (f_high << 16) | f_low | 0x100);
85cd7251 957
49bfbd38 958 for (adjust = 0; adjust < 8; adjust++) {
669a5db4
JG
959 if (hpt37x_calibrate_dpll(dev))
960 break;
49bfbd38
SS
961 /*
962 * See if it'll settle at a fractionally
963 * different clock
964 */
64a81709
AC
965 if (adjust & 1)
966 f_low -= adjust >> 1;
967 else
968 f_high += adjust >> 1;
49bfbd38
SS
969 pci_write_config_dword(dev, 0x5C,
970 (f_high << 16) | f_low | 0x100);
669a5db4
JG
971 }
972 if (adjust == 8) {
f06c13aa 973 dev_err(&dev->dev, "DPLL did not stabilize!\n");
669a5db4
JG
974 return -ENODEV;
975 }
960c8a10 976 if (dpll == 3)
1626aeb8 977 private_data = (void *)hpt37x_timings_66;
fcc2f69a 978 else
1626aeb8 979 private_data = (void *)hpt37x_timings_50;
85cd7251 980
f06c13aa 981 dev_info(&dev->dev, "bus clock %dMHz, using %dMHz DPLL\n",
40d69ba0 982 MHz[clock_slot], MHz[dpll]);
669a5db4 983 } else {
1626aeb8 984 private_data = (void *)chip_table->clocks[clock_slot];
669a5db4 985 /*
a4734468
AC
986 * Perform a final fixup. Note that we will have used the
987 * DPLL on the HPT372 which means we don't have to worry
988 * about lack of UDMA133 support on lower clocks
49bfbd38 989 */
85cd7251 990
887125e3
TH
991 if (clock_slot < 2 && ppi[0] == &info_hpt370)
992 ppi[0] = &info_hpt370_33;
993 if (clock_slot < 2 && ppi[0] == &info_hpt370a)
994 ppi[0] = &info_hpt370a_33;
40d69ba0 995
f06c13aa 996 dev_info(&dev->dev, "%s using %dMHz bus clock\n",
40d69ba0 997 chip_table->name, MHz[clock_slot]);
669a5db4 998 }
fcc2f69a 999
669a5db4 1000 /* Now kick off ATA set up */
1c5afdf7 1001 return ata_pci_bmdma_init_one(dev, ppi, &hpt37x_sht, private_data, 0);
669a5db4
JG
1002}
1003
2d2744fc
JG
1004static const struct pci_device_id hpt37x[] = {
1005 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1006 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1007 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1008 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1009 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1010
1011 { },
669a5db4
JG
1012};
1013
1014static struct pci_driver hpt37x_pci_driver = {
49bfbd38 1015 .name = DRV_NAME,
669a5db4 1016 .id_table = hpt37x,
49bfbd38 1017 .probe = hpt37x_init_one,
669a5db4
JG
1018 .remove = ata_pci_remove_one
1019};
1020
2fc75da0 1021module_pci_driver(hpt37x_pci_driver);
669a5db4 1022
669a5db4
JG
1023MODULE_AUTHOR("Alan Cox");
1024MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1025MODULE_LICENSE("GPL");
1026MODULE_DEVICE_TABLE(pci, hpt37x);
1027MODULE_VERSION(DRV_VERSION);