Merge tag 'for-5.3/block-20190708' of git://git.kernel.dk/linux-block
[linux-2.6-block.git] / drivers / acpi / pci_root.c
CommitLineData
c942fddf 1// SPDX-License-Identifier: GPL-2.0-or-later
1da177e4
LT
2/*
3 * pci_root.c - ACPI PCI Root Bridge Driver ($Revision: 40 $)
4 *
5 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
6 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
1da177e4
LT
7 */
8
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/init.h>
12#include <linux/types.h>
d0020f65 13#include <linux/mutex.h>
1da177e4 14#include <linux/pm.h>
b67ea761 15#include <linux/pm_runtime.h>
1da177e4 16#include <linux/pci.h>
990a7ac5 17#include <linux/pci-acpi.h>
eca67315 18#include <linux/pci-aspm.h>
864b94ad 19#include <linux/dmar.h>
1da177e4 20#include <linux/acpi.h>
5a0e3ad6 21#include <linux/slab.h>
7bc5a2ba 22#include <linux/dmi.h>
630b3aff 23#include <linux/platform_data/x86/apple.h>
8b48463f 24#include <acpi/apei.h> /* for acpi_hest_init() */
1da177e4 25
ace8238b
RW
26#include "internal.h"
27
1da177e4 28#define _COMPONENT ACPI_PCI_COMPONENT
f52fd66d 29ACPI_MODULE_NAME("pci_root");
1da177e4 30#define ACPI_PCI_ROOT_CLASS "pci_bridge"
1da177e4 31#define ACPI_PCI_ROOT_DEVICE_NAME "PCI Root Bridge"
00c43b96
RW
32static int acpi_pci_root_add(struct acpi_device *device,
33 const struct acpi_device_id *not_used);
34static void acpi_pci_root_remove(struct acpi_device *device);
1da177e4 35
3338db00
RW
36static int acpi_pci_root_scan_dependent(struct acpi_device *adev)
37{
1f7c164b 38 acpiphp_check_host_bridge(adev);
3338db00
RW
39 return 0;
40}
41
7dab9ef4
BH
42#define ACPI_PCIE_REQ_SUPPORT (OSC_PCI_EXT_CONFIG_SUPPORT \
43 | OSC_PCI_ASPM_SUPPORT \
44 | OSC_PCI_CLOCK_PM_SUPPORT \
45 | OSC_PCI_MSI_SUPPORT)
415e12b2 46
c97adf9e 47static const struct acpi_device_id root_device_ids[] = {
1ba90e3a
TR
48 {"PNP0A03", 0},
49 {"", 0},
50};
1ba90e3a 51
00c43b96 52static struct acpi_scan_handler pci_root_handler = {
1ba90e3a 53 .ids = root_device_ids,
00c43b96
RW
54 .attach = acpi_pci_root_add,
55 .detach = acpi_pci_root_remove,
ca499fc8 56 .hotplug = {
3338db00
RW
57 .enabled = true,
58 .scan_dependent = acpi_pci_root_scan_dependent,
ca499fc8 59 },
1da177e4
LT
60};
61
63f10f0f 62static DEFINE_MUTEX(osc_lock);
1da177e4 63
27558203
AC
64/**
65 * acpi_is_root_bridge - determine whether an ACPI CA node is a PCI root bridge
66 * @handle - the ACPI CA node in question.
67 *
68 * Note: we could make this API take a struct acpi_device * instead, but
69 * for now, it's more convenient to operate on an acpi_handle.
70 */
71int acpi_is_root_bridge(acpi_handle handle)
72{
73 int ret;
74 struct acpi_device *device;
75
76 ret = acpi_bus_get_device(handle, &device);
77 if (ret)
78 return 0;
79
80 ret = acpi_match_device_ids(device, root_device_ids);
81 if (ret)
82 return 0;
83 else
84 return 1;
85}
86EXPORT_SYMBOL_GPL(acpi_is_root_bridge);
87
1da177e4 88static acpi_status
4be44fcd 89get_root_bridge_busnr_callback(struct acpi_resource *resource, void *data)
1da177e4 90{
6ad95513 91 struct resource *res = data;
1da177e4 92 struct acpi_resource_address64 address;
f6c1c8ff 93 acpi_status status;
1da177e4 94
f6c1c8ff
BH
95 status = acpi_resource_to_address64(resource, &address);
96 if (ACPI_FAILURE(status))
1da177e4
LT
97 return AE_OK;
98
a45de93e 99 if ((address.address.address_length > 0) &&
6ad95513 100 (address.resource_type == ACPI_BUS_NUMBER_RANGE)) {
a45de93e
LZ
101 res->start = address.address.minimum;
102 res->end = address.address.minimum + address.address.address_length - 1;
6ad95513 103 }
1da177e4
LT
104
105 return AE_OK;
106}
107
f5eebbe1 108static acpi_status try_get_root_bridge_busnr(acpi_handle handle,
6ad95513 109 struct resource *res)
1da177e4
LT
110{
111 acpi_status status;
112
6ad95513 113 res->start = -1;
4be44fcd
LB
114 status =
115 acpi_walk_resources(handle, METHOD_NAME__CRS,
6ad95513 116 get_root_bridge_busnr_callback, res);
1da177e4
LT
117 if (ACPI_FAILURE(status))
118 return status;
6ad95513 119 if (res->start == -1)
1da177e4
LT
120 return AE_ERROR;
121 return AE_OK;
122}
123
955f14b4
BH
124struct pci_osc_bit_struct {
125 u32 bit;
126 char *desc;
127};
128
129static struct pci_osc_bit_struct pci_osc_support_bit[] = {
130 { OSC_PCI_EXT_CONFIG_SUPPORT, "ExtendedConfig" },
131 { OSC_PCI_ASPM_SUPPORT, "ASPM" },
132 { OSC_PCI_CLOCK_PM_SUPPORT, "ClockPM" },
133 { OSC_PCI_SEGMENT_GROUPS_SUPPORT, "Segments" },
134 { OSC_PCI_MSI_SUPPORT, "MSI" },
ba11edc6 135 { OSC_PCI_HPX_TYPE_3_SUPPORT, "HPX-Type3" },
955f14b4
BH
136};
137
138static struct pci_osc_bit_struct pci_osc_control_bit[] = {
139 { OSC_PCI_EXPRESS_NATIVE_HP_CONTROL, "PCIeHotplug" },
140 { OSC_PCI_SHPC_NATIVE_HP_CONTROL, "SHPCHotplug" },
141 { OSC_PCI_EXPRESS_PME_CONTROL, "PME" },
142 { OSC_PCI_EXPRESS_AER_CONTROL, "AER" },
143 { OSC_PCI_EXPRESS_CAPABILITY_CONTROL, "PCIeCapability" },
af8bb9f8 144 { OSC_PCI_EXPRESS_LTR_CONTROL, "LTR" },
955f14b4
BH
145};
146
147static void decode_osc_bits(struct acpi_pci_root *root, char *msg, u32 word,
148 struct pci_osc_bit_struct *table, int size)
149{
150 char buf[80];
151 int i, len = 0;
152 struct pci_osc_bit_struct *entry;
153
154 buf[0] = '\0';
155 for (i = 0, entry = table; i < size; i++, entry++)
156 if (word & entry->bit)
157 len += snprintf(buf + len, sizeof(buf) - len, "%s%s",
158 len ? " " : "", entry->desc);
159
160 dev_info(&root->device->dev, "_OSC: %s [%s]\n", msg, buf);
161}
162
163static void decode_osc_support(struct acpi_pci_root *root, char *msg, u32 word)
164{
165 decode_osc_bits(root, msg, word, pci_osc_support_bit,
166 ARRAY_SIZE(pci_osc_support_bit));
167}
168
169static void decode_osc_control(struct acpi_pci_root *root, char *msg, u32 word)
170{
171 decode_osc_bits(root, msg, word, pci_osc_control_bit,
172 ARRAY_SIZE(pci_osc_control_bit));
173}
174
3a9622dc 175static u8 pci_osc_uuid_str[] = "33DB4D5B-1FF7-401C-9657-7441C03DD766";
63f10f0f
KK
176
177static acpi_status acpi_pci_run_osc(acpi_handle handle,
178 const u32 *capbuf, u32 *retval)
179{
3a9622dc
SL
180 struct acpi_osc_context context = {
181 .uuid_str = pci_osc_uuid_str,
182 .rev = 1,
183 .cap.length = 12,
184 .cap.pointer = (void *)capbuf,
185 };
63f10f0f 186 acpi_status status;
63f10f0f 187
3a9622dc
SL
188 status = acpi_run_osc(handle, &context);
189 if (ACPI_SUCCESS(status)) {
190 *retval = *((u32 *)(context.ret.pointer + 8));
191 kfree(context.ret.pointer);
63f10f0f 192 }
63f10f0f
KK
193 return status;
194}
195
ab8e8957
RW
196static acpi_status acpi_pci_query_osc(struct acpi_pci_root *root,
197 u32 support,
198 u32 *control)
63f10f0f
KK
199{
200 acpi_status status;
ab8e8957
RW
201 u32 result, capbuf[3];
202
203 support &= OSC_PCI_SUPPORT_MASKS;
204 support |= root->osc_support_set;
63f10f0f 205
b938a229
BH
206 capbuf[OSC_QUERY_DWORD] = OSC_QUERY_ENABLE;
207 capbuf[OSC_SUPPORT_DWORD] = support;
ab8e8957
RW
208 if (control) {
209 *control &= OSC_PCI_CONTROL_MASKS;
b938a229 210 capbuf[OSC_CONTROL_DWORD] = *control | root->osc_control_set;
ab8e8957 211 } else {
545d6e18 212 /* Run _OSC query only with existing controls. */
b938a229 213 capbuf[OSC_CONTROL_DWORD] = root->osc_control_set;
ab8e8957 214 }
63f10f0f
KK
215
216 status = acpi_pci_run_osc(root->device->handle, capbuf, &result);
217 if (ACPI_SUCCESS(status)) {
ab8e8957 218 root->osc_support_set = support;
2b8fd918 219 if (control)
ab8e8957 220 *control = result;
63f10f0f
KK
221 }
222 return status;
223}
224
225static acpi_status acpi_pci_osc_support(struct acpi_pci_root *root, u32 flags)
226{
227 acpi_status status;
63f10f0f 228
63f10f0f 229 mutex_lock(&osc_lock);
ab8e8957 230 status = acpi_pci_query_osc(root, flags, NULL);
63f10f0f
KK
231 mutex_unlock(&osc_lock);
232 return status;
233}
234
76d56de5 235struct acpi_pci_root *acpi_pci_find_root(acpi_handle handle)
63f10f0f
KK
236{
237 struct acpi_pci_root *root;
cd4faf9c 238 struct acpi_device *device;
c1aec834 239
cd4faf9c
TI
240 if (acpi_bus_get_device(handle, &device) ||
241 acpi_match_device_ids(device, root_device_ids))
242 return NULL;
243
244 root = acpi_driver_data(device);
245
246 return root;
63f10f0f 247}
76d56de5 248EXPORT_SYMBOL_GPL(acpi_pci_find_root);
63f10f0f 249
2f7bbceb
AC
250struct acpi_handle_node {
251 struct list_head node;
252 acpi_handle handle;
253};
254
255/**
256 * acpi_get_pci_dev - convert ACPI CA handle to struct pci_dev
257 * @handle: the handle in question
258 *
259 * Given an ACPI CA handle, the desired PCI device is located in the
260 * list of PCI devices.
261 *
262 * If the device is found, its reference count is increased and this
263 * function returns a pointer to its data structure. The caller must
264 * decrement the reference count by calling pci_dev_put().
265 * If no device is found, %NULL is returned.
266 */
267struct pci_dev *acpi_get_pci_dev(acpi_handle handle)
268{
269 int dev, fn;
270 unsigned long long adr;
271 acpi_status status;
272 acpi_handle phandle;
273 struct pci_bus *pbus;
274 struct pci_dev *pdev = NULL;
275 struct acpi_handle_node *node, *tmp;
276 struct acpi_pci_root *root;
277 LIST_HEAD(device_list);
278
279 /*
280 * Walk up the ACPI CA namespace until we reach a PCI root bridge.
281 */
282 phandle = handle;
283 while (!acpi_is_root_bridge(phandle)) {
284 node = kzalloc(sizeof(struct acpi_handle_node), GFP_KERNEL);
285 if (!node)
286 goto out;
287
288 INIT_LIST_HEAD(&node->node);
289 node->handle = phandle;
290 list_add(&node->node, &device_list);
291
292 status = acpi_get_parent(phandle, &phandle);
293 if (ACPI_FAILURE(status))
294 goto out;
295 }
296
297 root = acpi_pci_find_root(phandle);
298 if (!root)
299 goto out;
300
301 pbus = root->bus;
302
303 /*
304 * Now, walk back down the PCI device tree until we return to our
305 * original handle. Assumes that everything between the PCI root
306 * bridge and the device we're looking for must be a P2P bridge.
307 */
308 list_for_each_entry(node, &device_list, node) {
309 acpi_handle hnd = node->handle;
310 status = acpi_evaluate_integer(hnd, "_ADR", NULL, &adr);
311 if (ACPI_FAILURE(status))
312 goto out;
313 dev = (adr >> 16) & 0xffff;
314 fn = adr & 0xffff;
315
316 pdev = pci_get_slot(pbus, PCI_DEVFN(dev, fn));
412af978 317 if (!pdev || hnd == handle)
2f7bbceb
AC
318 break;
319
320 pbus = pdev->subordinate;
321 pci_dev_put(pdev);
497fb54f
RW
322
323 /*
324 * This function may be called for a non-PCI device that has a
325 * PCI parent (eg. a disk under a PCI SATA controller). In that
326 * case pdev->subordinate will be NULL for the parent.
327 */
328 if (!pbus) {
329 dev_dbg(&pdev->dev, "Not a PCI-to-PCI bridge\n");
330 pdev = NULL;
331 break;
332 }
2f7bbceb
AC
333 }
334out:
335 list_for_each_entry_safe(node, tmp, &device_list, node)
336 kfree(node);
337
338 return pdev;
339}
340EXPORT_SYMBOL_GPL(acpi_get_pci_dev);
341
63f10f0f 342/**
75fb60f2
RW
343 * acpi_pci_osc_control_set - Request control of PCI root _OSC features.
344 * @handle: ACPI handle of a PCI root bridge (or PCIe Root Complex).
345 * @mask: Mask of _OSC bits to request control of, place to store control mask.
346 * @req: Mask of _OSC bits the control of is essential to the caller.
63f10f0f 347 *
75fb60f2
RW
348 * Run _OSC query for @mask and if that is successful, compare the returned
349 * mask of control bits with @req. If all of the @req bits are set in the
350 * returned mask, run _OSC request for it.
351 *
352 * The variable at the @mask address may be modified regardless of whether or
353 * not the function returns success. On success it will contain the mask of
354 * _OSC bits the BIOS has granted control of, but its contents are meaningless
355 * on failure.
63f10f0f 356 **/
75fb60f2 357acpi_status acpi_pci_osc_control_set(acpi_handle handle, u32 *mask, u32 req)
63f10f0f 358{
75fb60f2 359 struct acpi_pci_root *root;
4ffe6e54 360 acpi_status status = AE_OK;
75fb60f2 361 u32 ctrl, capbuf[3];
63f10f0f 362
75fb60f2
RW
363 if (!mask)
364 return AE_BAD_PARAMETER;
365
366 ctrl = *mask & OSC_PCI_CONTROL_MASKS;
367 if ((ctrl & req) != req)
63f10f0f
KK
368 return AE_TYPE;
369
370 root = acpi_pci_find_root(handle);
371 if (!root)
372 return AE_NOT_EXIST;
373
374 mutex_lock(&osc_lock);
75fb60f2
RW
375
376 *mask = ctrl | root->osc_control_set;
63f10f0f 377 /* No need to evaluate _OSC if the control was already granted. */
75fb60f2 378 if ((root->osc_control_set & ctrl) == ctrl)
63f10f0f
KK
379 goto out;
380
75fb60f2
RW
381 /* Need to check the available controls bits before requesting them. */
382 while (*mask) {
383 status = acpi_pci_query_osc(root, root->osc_support_set, mask);
384 if (ACPI_FAILURE(status))
385 goto out;
386 if (ctrl == *mask)
387 break;
955f14b4
BH
388 decode_osc_control(root, "platform does not support",
389 ctrl & ~(*mask));
75fb60f2
RW
390 ctrl = *mask;
391 }
2b8fd918 392
75fb60f2 393 if ((ctrl & req) != req) {
955f14b4
BH
394 decode_osc_control(root, "not requesting control; platform does not support",
395 req & ~(ctrl));
63f10f0f
KK
396 status = AE_SUPPORT;
397 goto out;
398 }
399
b938a229
BH
400 capbuf[OSC_QUERY_DWORD] = 0;
401 capbuf[OSC_SUPPORT_DWORD] = root->osc_support_set;
402 capbuf[OSC_CONTROL_DWORD] = ctrl;
75fb60f2 403 status = acpi_pci_run_osc(handle, capbuf, mask);
63f10f0f 404 if (ACPI_SUCCESS(status))
75fb60f2 405 root->osc_control_set = *mask;
63f10f0f
KK
406out:
407 mutex_unlock(&osc_lock);
408 return status;
409}
9f5404d8 410EXPORT_SYMBOL(acpi_pci_osc_control_set);
63f10f0f 411
c238252f
SK
412static void negotiate_os_control(struct acpi_pci_root *root, int *no_aspm,
413 bool is_pcie)
1da177e4 414{
955f14b4 415 u32 support, control, requested;
3e43abb0
BH
416 acpi_status status;
417 struct acpi_device *device = root->device;
bfe2414a 418 acpi_handle handle = device->handle;
1da177e4 419
7bc5a2ba
MG
420 /*
421 * Apple always return failure on _OSC calls when _OSI("Darwin") has
422 * been called successfully. We know the feature set supported by the
423 * platform, so avoid calling _OSC at all
424 */
630b3aff 425 if (x86_apple_machine) {
7bc5a2ba
MG
426 root->osc_control_set = ~OSC_PCI_EXPRESS_PME_CONTROL;
427 decode_osc_control(root, "OS assumes control of",
428 root->osc_control_set);
429 return;
430 }
431
2786f6e3 432 /*
990a7ac5
AP
433 * All supported architectures that use ACPI have support for
434 * PCI domains, so we indicate this in _OSC support capabilities.
2786f6e3 435 */
65afe916 436 support = OSC_PCI_SEGMENT_GROUPS_SUPPORT;
ba11edc6 437 support |= OSC_PCI_HPX_TYPE_3_SUPPORT;
8c33f51d 438 if (pci_ext_cfg_avail())
b8eb67fc 439 support |= OSC_PCI_EXT_CONFIG_SUPPORT;
1b2a7be6 440 if (pcie_aspm_support_enabled())
b8eb67fc 441 support |= OSC_PCI_ASPM_SUPPORT | OSC_PCI_CLOCK_PM_SUPPORT;
07ae95f9 442 if (pci_msi_enabled())
b8eb67fc 443 support |= OSC_PCI_MSI_SUPPORT;
955f14b4
BH
444
445 decode_osc_support(root, "OS supports", support);
1b2a7be6
BH
446 status = acpi_pci_osc_support(root, support);
447 if (ACPI_FAILURE(status)) {
c238252f
SK
448 *no_aspm = 1;
449
450 /* _OSC is optional for PCI host bridges */
451 if ((status == AE_NOT_FOUND) && !is_pcie)
452 return;
453
1ad61b61
SK
454 dev_info(&device->dev, "_OSC failed (%s)%s\n",
455 acpi_format_exception(status),
456 pcie_aspm_support_enabled() ? "; disabling ASPM" : "");
65afe916 457 return;
2d9c8677 458 }
b8178f13 459
43613a1f
BH
460 if (pcie_ports_disabled) {
461 dev_info(&device->dev, "PCIe port services disabled; not requesting _OSC control\n");
462 return;
463 }
464
de189662 465 if ((support & ACPI_PCIE_REQ_SUPPORT) != ACPI_PCIE_REQ_SUPPORT) {
955f14b4
BH
466 decode_osc_support(root, "not requesting OS control; OS requires",
467 ACPI_PCIE_REQ_SUPPORT);
de189662
BH
468 return;
469 }
470
471 control = OSC_PCI_EXPRESS_CAPABILITY_CONTROL
de189662
BH
472 | OSC_PCI_EXPRESS_PME_CONTROL;
473
af8bb9f8
BH
474 if (IS_ENABLED(CONFIG_PCIEASPM))
475 control |= OSC_PCI_EXPRESS_LTR_CONTROL;
476
408fec36
MW
477 if (IS_ENABLED(CONFIG_HOTPLUG_PCI_PCIE))
478 control |= OSC_PCI_EXPRESS_NATIVE_HP_CONTROL;
479
1df81a6d
MW
480 if (IS_ENABLED(CONFIG_HOTPLUG_PCI_SHPC))
481 control |= OSC_PCI_SHPC_NATIVE_HP_CONTROL;
482
de189662
BH
483 if (pci_aer_available()) {
484 if (aer_acpi_firmware_first())
955f14b4
BH
485 dev_info(&device->dev,
486 "PCIe AER handled by firmware\n");
de189662
BH
487 else
488 control |= OSC_PCI_EXPRESS_AER_CONTROL;
489 }
415e12b2 490
955f14b4 491 requested = control;
de189662
BH
492 status = acpi_pci_osc_control_set(handle, &control,
493 OSC_PCI_EXPRESS_CAPABILITY_CONTROL);
494 if (ACPI_SUCCESS(status)) {
955f14b4 495 decode_osc_control(root, "OS now controls", control);
de189662 496 if (acpi_gbl_FADT.boot_flags & ACPI_FADT_NO_ASPM) {
3dc48af3 497 /*
387d3757
MG
498 * We have ASPM control, but the FADT indicates that
499 * it's unsupported. Leave existing configuration
500 * intact and prevent the OS from touching it.
3dc48af3 501 */
387d3757
MG
502 dev_info(&device->dev, "FADT indicates ASPM is unsupported, using BIOS configuration\n");
503 *no_aspm = 1;
eca67315 504 }
a246670d 505 } else {
955f14b4
BH
506 decode_osc_control(root, "OS requested", requested);
507 decode_osc_control(root, "platform willing to grant", control);
508 dev_info(&device->dev, "_OSC failed (%s); disabling ASPM\n",
509 acpi_format_exception(status));
510
de189662
BH
511 /*
512 * We want to disable ASPM here, but aspm_disabled
513 * needs to remain in its state from boot so that we
514 * properly handle PCIe 1.1 devices. So we set this
515 * flag here, to defer the action until after the ACPI
516 * root scan.
517 */
518 *no_aspm = 1;
415e12b2 519 }
3e43abb0
BH
520}
521
00c43b96
RW
522static int acpi_pci_root_add(struct acpi_device *device,
523 const struct acpi_device_id *not_used)
1da177e4 524{
f5eebbe1
BH
525 unsigned long long segment, bus;
526 acpi_status status;
527 int result;
528 struct acpi_pci_root *root;
bfe2414a 529 acpi_handle handle = device->handle;
387d3757 530 int no_aspm = 0;
9762b33d 531 bool hotadd = system_state == SYSTEM_RUNNING;
c238252f 532 bool is_pcie;
1da177e4 533
6ad95513
BH
534 root = kzalloc(sizeof(struct acpi_pci_root), GFP_KERNEL);
535 if (!root)
536 return -ENOMEM;
537
f5eebbe1 538 segment = 0;
bfe2414a 539 status = acpi_evaluate_integer(handle, METHOD_NAME__SEG, NULL,
f5eebbe1
BH
540 &segment);
541 if (ACPI_FAILURE(status) && status != AE_NOT_FOUND) {
6dc7d22c 542 dev_err(&device->dev, "can't evaluate _SEG\n");
6ad95513
BH
543 result = -ENODEV;
544 goto end;
f5eebbe1 545 }
1da177e4 546
f5eebbe1 547 /* Check _CRS first, then _BBN. If no _BBN, default to zero. */
6ad95513 548 root->secondary.flags = IORESOURCE_BUS;
bfe2414a 549 status = try_get_root_bridge_busnr(handle, &root->secondary);
f5eebbe1 550 if (ACPI_FAILURE(status)) {
6ad95513
BH
551 /*
552 * We need both the start and end of the downstream bus range
553 * to interpret _CBA (MMCONFIG base address), so it really is
554 * supposed to be in _CRS. If we don't find it there, all we
555 * can do is assume [_BBN-0xFF] or [0-0xFF].
556 */
557 root->secondary.end = 0xFF;
6dc7d22c
JL
558 dev_warn(&device->dev,
559 FW_BUG "no secondary bus range in _CRS\n");
bfe2414a 560 status = acpi_evaluate_integer(handle, METHOD_NAME__BBN,
e545b55a 561 NULL, &bus);
6ad95513
BH
562 if (ACPI_SUCCESS(status))
563 root->secondary.start = bus;
564 else if (status == AE_NOT_FOUND)
565 root->secondary.start = 0;
566 else {
6dc7d22c 567 dev_err(&device->dev, "can't evaluate _BBN\n");
6ad95513
BH
568 result = -ENODEV;
569 goto end;
f5eebbe1
BH
570 }
571 }
1da177e4 572
32917e5b 573 root->device = device;
0705495d 574 root->segment = segment & 0xFFFF;
1da177e4
LT
575 strcpy(acpi_device_name(device), ACPI_PCI_ROOT_DEVICE_NAME);
576 strcpy(acpi_device_class(device), ACPI_PCI_ROOT_CLASS);
db89b4f0 577 device->driver_data = root;
1da177e4 578
864b94ad
JL
579 if (hotadd && dmar_device_add(handle)) {
580 result = -ENXIO;
581 goto end;
582 }
583
6dc7d22c 584 pr_info(PREFIX "%s [%s] (domain %04x %pR)\n",
4be44fcd 585 acpi_device_name(device), acpi_device_bid(device),
6ad95513 586 root->segment, &root->secondary);
1da177e4 587
bfe2414a 588 root->mcfg_addr = acpi_pci_root_get_mcfg_addr(handle);
1da177e4 589
c238252f
SK
590 is_pcie = strcmp(acpi_device_hid(device), "PNP0A08") == 0;
591 negotiate_os_control(root, &no_aspm, is_pcie);
415e12b2 592
3dc48af3
NH
593 /*
594 * TBD: Need PCI interface for enumeration/configuration of roots.
595 */
596
597 /*
598 * Scan the Root Bridge
599 * --------------------
600 * Must do this prior to any attempt to bind the root device, as the
601 * PCI namespace does not get created until this call is made (and
602 * thus the root bridge's pci_dev does not exist).
603 */
604 root->bus = pci_acpi_scan_root(root);
605 if (!root->bus) {
606 dev_err(&device->dev,
607 "Bus %04x:%02x not present in PCI namespace\n",
608 root->segment, (unsigned int)root->secondary.start);
f516bde5 609 device->driver_data = NULL;
3dc48af3 610 result = -ENODEV;
864b94ad 611 goto remove_dmar;
3dc48af3
NH
612 }
613
3dc48af3
NH
614 if (no_aspm)
615 pcie_no_aspm();
616
c072530f 617 pci_acpi_add_bus_pm_notifier(device);
de3ef1eb 618 device_set_wakeup_capable(root->bus->bridge, device->wakeup.flags.valid);
b67ea761 619
864b94ad 620 if (hotadd) {
3c449ed0 621 pcibios_resource_survey_bus(root->bus);
39772038 622 pci_assign_unassigned_root_bus_resources(root->bus);
584c5c42
RW
623 /*
624 * This is only called for the hotadd case. For the boot-time
625 * case, we need to wait until after PCI initialization in
626 * order to deal with IOAPICs mapped in on a PCI BAR.
627 *
628 * This is currently x86-specific, because acpi_ioapic_add()
629 * is an empty function without CONFIG_ACPI_HOTPLUG_IOAPIC.
630 * And CONFIG_ACPI_HOTPLUG_IOAPIC depends on CONFIG_X86_IO_APIC
631 * (see drivers/acpi/Kconfig).
632 */
fe7bd58f 633 acpi_ioapic_add(root->device->handle);
516ca223 634 }
62a08c5a 635
7a3bb55e 636 pci_lock_rescan_remove();
caf420c6 637 pci_bus_add_devices(root->bus);
7a3bb55e 638 pci_unlock_rescan_remove();
00c43b96 639 return 1;
47525cda 640
864b94ad
JL
641remove_dmar:
642 if (hotadd)
643 dmar_device_remove(handle);
47525cda
RW
644end:
645 kfree(root);
646 return result;
c431ada4 647}
1da177e4 648
00c43b96 649static void acpi_pci_root_remove(struct acpi_device *device)
1da177e4 650{
caf420c6 651 struct acpi_pci_root *root = acpi_driver_data(device);
c8e9afb1 652
7a3bb55e
RW
653 pci_lock_rescan_remove();
654
9738a1fd
YL
655 pci_stop_root_bus(root->bus);
656
f2ae5da7 657 pci_ioapic_remove(root);
de3ef1eb 658 device_set_wakeup_capable(root->bus->bridge, false);
b67ea761
RW
659 pci_acpi_remove_bus_pm_notifier(device);
660
9738a1fd 661 pci_remove_root_bus(root->bus);
f2ae5da7 662 WARN_ON(acpi_ioapic_remove(root));
9738a1fd 663
864b94ad
JL
664 dmar_device_remove(device->handle);
665
7a3bb55e
RW
666 pci_unlock_rescan_remove();
667
1da177e4 668 kfree(root);
1da177e4
LT
669}
670
2c204383
JL
671/*
672 * Following code to support acpi_pci_root_create() is copied from
673 * arch/x86/pci/acpi.c and modified so it could be reused by x86, IA64
674 * and ARM64.
675 */
676static void acpi_pci_root_validate_resources(struct device *dev,
677 struct list_head *resources,
678 unsigned long type)
679{
680 LIST_HEAD(list);
681 struct resource *res1, *res2, *root = NULL;
682 struct resource_entry *tmp, *entry, *entry2;
683
684 BUG_ON((type & (IORESOURCE_MEM | IORESOURCE_IO)) == 0);
685 root = (type & IORESOURCE_MEM) ? &iomem_resource : &ioport_resource;
686
687 list_splice_init(resources, &list);
688 resource_list_for_each_entry_safe(entry, tmp, &list) {
689 bool free = false;
690 resource_size_t end;
691
692 res1 = entry->res;
693 if (!(res1->flags & type))
694 goto next;
695
696 /* Exclude non-addressable range or non-addressable portion */
697 end = min(res1->end, root->end);
698 if (end <= res1->start) {
699 dev_info(dev, "host bridge window %pR (ignored, not CPU addressable)\n",
700 res1);
701 free = true;
702 goto next;
703 } else if (res1->end != end) {
704 dev_info(dev, "host bridge window %pR ([%#llx-%#llx] ignored, not CPU addressable)\n",
705 res1, (unsigned long long)end + 1,
706 (unsigned long long)res1->end);
707 res1->end = end;
708 }
709
710 resource_list_for_each_entry(entry2, resources) {
711 res2 = entry2->res;
712 if (!(res2->flags & type))
713 continue;
714
715 /*
716 * I don't like throwing away windows because then
717 * our resources no longer match the ACPI _CRS, but
718 * the kernel resource tree doesn't allow overlaps.
719 */
720 if (resource_overlaps(res1, res2)) {
721 res2->start = min(res1->start, res2->start);
722 res2->end = max(res1->end, res2->end);
723 dev_info(dev, "host bridge window expanded to %pR; %pR ignored\n",
724 res2, res1);
725 free = true;
726 goto next;
727 }
728 }
729
730next:
731 resource_list_del(entry);
732 if (free)
733 resource_list_free_entry(entry);
734 else
735 resource_list_add_tail(entry, resources);
736 }
737}
738
fcfaab30
GP
739static void acpi_pci_root_remap_iospace(struct fwnode_handle *fwnode,
740 struct resource_entry *entry)
0a70abb3
J
741{
742#ifdef PCI_IOBASE
743 struct resource *res = entry->res;
744 resource_size_t cpu_addr = res->start;
745 resource_size_t pci_addr = cpu_addr - entry->offset;
746 resource_size_t length = resource_size(res);
747 unsigned long port;
748
fcfaab30 749 if (pci_register_io_range(fwnode, cpu_addr, length))
0a70abb3
J
750 goto err;
751
752 port = pci_address_to_pio(cpu_addr);
753 if (port == (unsigned long)-1)
754 goto err;
755
756 res->start = port;
757 res->end = port + length - 1;
758 entry->offset = port - pci_addr;
759
760 if (pci_remap_iospace(res, cpu_addr) < 0)
761 goto err;
762
763 pr_info("Remapped I/O %pa to %pR\n", &cpu_addr, res);
764 return;
765err:
766 res->flags |= IORESOURCE_DISABLED;
767#endif
768}
769
2c204383
JL
770int acpi_pci_probe_root_resources(struct acpi_pci_root_info *info)
771{
772 int ret;
773 struct list_head *list = &info->resources;
774 struct acpi_device *device = info->bridge;
775 struct resource_entry *entry, *tmp;
776 unsigned long flags;
777
778 flags = IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_MEM_8AND16BIT;
779 ret = acpi_dev_get_resources(device, list,
780 acpi_dev_filter_resource_type_cb,
781 (void *)flags);
782 if (ret < 0)
783 dev_warn(&device->dev,
784 "failed to parse _CRS method, error code %d\n", ret);
785 else if (ret == 0)
786 dev_dbg(&device->dev,
787 "no IO and memory resources present in _CRS\n");
788 else {
789 resource_list_for_each_entry_safe(entry, tmp, list) {
0a70abb3 790 if (entry->res->flags & IORESOURCE_IO)
fcfaab30
GP
791 acpi_pci_root_remap_iospace(&device->fwnode,
792 entry);
0a70abb3 793
2c204383
JL
794 if (entry->res->flags & IORESOURCE_DISABLED)
795 resource_list_destroy_entry(entry);
796 else
797 entry->res->name = info->name;
798 }
799 acpi_pci_root_validate_resources(&device->dev, list,
800 IORESOURCE_MEM);
801 acpi_pci_root_validate_resources(&device->dev, list,
802 IORESOURCE_IO);
803 }
804
805 return ret;
806}
807
808static void pci_acpi_root_add_resources(struct acpi_pci_root_info *info)
809{
810 struct resource_entry *entry, *tmp;
811 struct resource *res, *conflict, *root = NULL;
812
813 resource_list_for_each_entry_safe(entry, tmp, &info->resources) {
814 res = entry->res;
815 if (res->flags & IORESOURCE_MEM)
816 root = &iomem_resource;
817 else if (res->flags & IORESOURCE_IO)
818 root = &ioport_resource;
819 else
820 continue;
821
727ae8be
LJ
822 /*
823 * Some legacy x86 host bridge drivers use iomem_resource and
824 * ioport_resource as default resource pool, skip it.
825 */
826 if (res == root)
827 continue;
828
2c204383
JL
829 conflict = insert_resource_conflict(root, res);
830 if (conflict) {
831 dev_info(&info->bridge->dev,
832 "ignoring host bridge window %pR (conflicts with %s %pR)\n",
833 res, conflict->name, conflict);
834 resource_list_destroy_entry(entry);
835 }
836 }
837}
838
839static void __acpi_pci_root_release_info(struct acpi_pci_root_info *info)
840{
841 struct resource *res;
842 struct resource_entry *entry, *tmp;
843
844 if (!info)
845 return;
846
847 resource_list_for_each_entry_safe(entry, tmp, &info->resources) {
848 res = entry->res;
849 if (res->parent &&
850 (res->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
851 release_resource(res);
852 resource_list_destroy_entry(entry);
853 }
854
855 info->ops->release_info(info);
856}
857
858static void acpi_pci_root_release_info(struct pci_host_bridge *bridge)
859{
860 struct resource *res;
861 struct resource_entry *entry;
862
863 resource_list_for_each_entry(entry, &bridge->windows) {
864 res = entry->res;
0a70abb3
J
865 if (res->flags & IORESOURCE_IO)
866 pci_unmap_iospace(res);
2c204383
JL
867 if (res->parent &&
868 (res->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
869 release_resource(res);
870 }
871 __acpi_pci_root_release_info(bridge->release_data);
872}
873
874struct pci_bus *acpi_pci_root_create(struct acpi_pci_root *root,
875 struct acpi_pci_root_ops *ops,
876 struct acpi_pci_root_info *info,
877 void *sysdata)
878{
879 int ret, busnum = root->secondary.start;
880 struct acpi_device *device = root->device;
881 int node = acpi_get_node(device->handle);
882 struct pci_bus *bus;
02bfeb48 883 struct pci_host_bridge *host_bridge;
2c204383
JL
884
885 info->root = root;
886 info->bridge = device;
887 info->ops = ops;
888 INIT_LIST_HEAD(&info->resources);
889 snprintf(info->name, sizeof(info->name), "PCI Bus %04x:%02x",
890 root->segment, busnum);
891
892 if (ops->init_info && ops->init_info(info))
893 goto out_release_info;
894 if (ops->prepare_resources)
895 ret = ops->prepare_resources(info);
896 else
897 ret = acpi_pci_probe_root_resources(info);
898 if (ret < 0)
899 goto out_release_info;
900
901 pci_acpi_root_add_resources(info);
902 pci_add_resource(&info->resources, &root->secondary);
903 bus = pci_create_root_bus(NULL, busnum, ops->pci_ops,
904 sysdata, &info->resources);
905 if (!bus)
906 goto out_release_info;
907
02bfeb48
BH
908 host_bridge = to_pci_host_bridge(bus->bridge);
909 if (!(root->osc_control_set & OSC_PCI_EXPRESS_NATIVE_HP_CONTROL))
9310f0dc 910 host_bridge->native_pcie_hotplug = 0;
1df81a6d
MW
911 if (!(root->osc_control_set & OSC_PCI_SHPC_NATIVE_HP_CONTROL))
912 host_bridge->native_shpc_hotplug = 0;
02bfeb48
BH
913 if (!(root->osc_control_set & OSC_PCI_EXPRESS_AER_CONTROL))
914 host_bridge->native_aer = 0;
915 if (!(root->osc_control_set & OSC_PCI_EXPRESS_PME_CONTROL))
916 host_bridge->native_pme = 0;
af8bb9f8
BH
917 if (!(root->osc_control_set & OSC_PCI_EXPRESS_LTR_CONTROL))
918 host_bridge->native_ltr = 0;
02bfeb48 919
2c204383 920 pci_scan_child_bus(bus);
02bfeb48
BH
921 pci_set_host_bridge_release(host_bridge, acpi_pci_root_release_info,
922 info);
2c204383
JL
923 if (node != NUMA_NO_NODE)
924 dev_printk(KERN_DEBUG, &bus->dev, "on NUMA node %d\n", node);
925 return bus;
926
927out_release_info:
928 __acpi_pci_root_release_info(info);
929 return NULL;
930}
931
00c43b96 932void __init acpi_pci_root_init(void)
1da177e4 933{
d3072e6a 934 acpi_hest_init();
3338db00 935 if (acpi_pci_disabled)
668192b6 936 return;
668192b6 937
3338db00
RW
938 pci_acpi_crs_quirks();
939 acpi_scan_add_handler_with_hotplug(&pci_root_handler, "pci_root");
668192b6 940}