Merge back earlier 'acpi-lpss' material for 3.18-rc1
[linux-block.git] / drivers / acpi / acpi_lpss.c
CommitLineData
f58b082a
RW
1/*
2 * ACPI support for Intel Lynxpoint LPSS.
3 *
4 * Copyright (C) 2013, Intel Corporation
5 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/acpi.h>
14#include <linux/clk.h>
15#include <linux/clkdev.h>
16#include <linux/clk-provider.h>
17#include <linux/err.h>
18#include <linux/io.h>
19#include <linux/platform_device.h>
20#include <linux/platform_data/clk-lpss.h>
2e0f8822 21#include <linux/pm_runtime.h>
c78b0830 22#include <linux/delay.h>
f58b082a
RW
23
24#include "internal.h"
25
26ACPI_MODULE_NAME("acpi_lpss");
27
d6ddaaac
RW
28#ifdef CONFIG_X86_INTEL_LPSS
29
30#define LPSS_ADDR(desc) ((unsigned long)&desc)
31
f58b082a 32#define LPSS_CLK_SIZE 0x04
2e0f8822
RW
33#define LPSS_LTR_SIZE 0x18
34
35/* Offsets relative to LPSS_PRIVATE_OFFSET */
ed3a872e 36#define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
765bdd4e
MW
37#define LPSS_RESETS 0x04
38#define LPSS_RESETS_RESET_FUNC BIT(0)
39#define LPSS_RESETS_RESET_APB BIT(1)
2e0f8822
RW
40#define LPSS_GENERAL 0x08
41#define LPSS_GENERAL_LTR_MODE_SW BIT(2)
088f1fd2 42#define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
2e0f8822
RW
43#define LPSS_SW_LTR 0x10
44#define LPSS_AUTO_LTR 0x14
1a8f8351
RW
45#define LPSS_LTR_SNOOP_REQ BIT(15)
46#define LPSS_LTR_SNOOP_MASK 0x0000FFFF
47#define LPSS_LTR_SNOOP_LAT_1US 0x800
48#define LPSS_LTR_SNOOP_LAT_32US 0xC00
49#define LPSS_LTR_SNOOP_LAT_SHIFT 5
50#define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
51#define LPSS_LTR_MAX_VAL 0x3FF
06d86415
HK
52#define LPSS_TX_INT 0x20
53#define LPSS_TX_INT_MASK BIT(1)
f58b082a 54
c78b0830
HK
55#define LPSS_PRV_REG_COUNT 9
56
ff8c1af5
HK
57/* LPSS Flags */
58#define LPSS_CLK BIT(0)
59#define LPSS_CLK_GATE BIT(1)
60#define LPSS_CLK_DIVIDER BIT(2)
61#define LPSS_LTR BIT(3)
62#define LPSS_SAVE_CTX BIT(4)
f6272170 63
06d86415 64struct lpss_private_data;
f58b082a
RW
65
66struct lpss_device_desc {
ff8c1af5 67 unsigned int flags;
2e0f8822 68 unsigned int prv_offset;
958c4eb2 69 size_t prv_size_override;
06d86415 70 void (*setup)(struct lpss_private_data *pdata);
f58b082a
RW
71};
72
b59cc200 73static struct lpss_device_desc lpss_dma_desc = {
ff8c1af5 74 .flags = LPSS_CLK,
b59cc200
RW
75};
76
f58b082a
RW
77struct lpss_private_data {
78 void __iomem *mmio_base;
79 resource_size_t mmio_size;
03f09f73 80 unsigned int fixed_clk_rate;
f58b082a
RW
81 struct clk *clk;
82 const struct lpss_device_desc *dev_desc;
c78b0830 83 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
f58b082a
RW
84};
85
06d86415
HK
86static void lpss_uart_setup(struct lpss_private_data *pdata)
87{
088f1fd2 88 unsigned int offset;
06d86415
HK
89 u32 reg;
90
088f1fd2
HK
91 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
92 reg = readl(pdata->mmio_base + offset);
93 writel(reg | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
94
95 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
96 reg = readl(pdata->mmio_base + offset);
97 writel(reg | LPSS_GENERAL_UART_RTS_OVRD, pdata->mmio_base + offset);
06d86415
HK
98}
99
03f09f73 100static void byt_i2c_setup(struct lpss_private_data *pdata)
765bdd4e
MW
101{
102 unsigned int offset;
103 u32 val;
104
105 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
106 val = readl(pdata->mmio_base + offset);
107 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
108 writel(val, pdata->mmio_base + offset);
765bdd4e 109
03f09f73
HK
110 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
111 pdata->fixed_clk_rate = 133000000;
765bdd4e 112}
43218a1b 113
f58b082a 114static struct lpss_device_desc lpt_dev_desc = {
ff8c1af5 115 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
ed3a872e 116 .prv_offset = 0x800,
ed3a872e
HK
117};
118
119static struct lpss_device_desc lpt_i2c_dev_desc = {
ff8c1af5 120 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
2e0f8822 121 .prv_offset = 0x800,
2e0f8822
RW
122};
123
06d86415 124static struct lpss_device_desc lpt_uart_dev_desc = {
ff8c1af5 125 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
06d86415 126 .prv_offset = 0x800,
06d86415 127 .setup = lpss_uart_setup,
2e0f8822
RW
128};
129
130static struct lpss_device_desc lpt_sdio_dev_desc = {
ff8c1af5 131 .flags = LPSS_LTR,
2e0f8822 132 .prv_offset = 0x1000,
958c4eb2 133 .prv_size_override = 0x1018,
e1c74817
CCE
134};
135
136static struct lpss_device_desc byt_pwm_dev_desc = {
3f56bf3e 137 .flags = LPSS_SAVE_CTX,
e1c74817
CCE
138};
139
f6272170 140static struct lpss_device_desc byt_uart_dev_desc = {
ff8c1af5 141 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
f6272170 142 .prv_offset = 0x800,
06d86415 143 .setup = lpss_uart_setup,
f6272170
MW
144};
145
f6272170 146static struct lpss_device_desc byt_spi_dev_desc = {
ff8c1af5 147 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
f6272170 148 .prv_offset = 0x400,
f6272170
MW
149};
150
151static struct lpss_device_desc byt_sdio_dev_desc = {
ff8c1af5 152 .flags = LPSS_CLK,
f6272170
MW
153};
154
155static struct lpss_device_desc byt_i2c_dev_desc = {
ff8c1af5 156 .flags = LPSS_CLK | LPSS_SAVE_CTX,
f6272170 157 .prv_offset = 0x800,
03f09f73 158 .setup = byt_i2c_setup,
1bfbd8eb
AC
159};
160
d6ddaaac
RW
161#else
162
163#define LPSS_ADDR(desc) (0UL)
164
165#endif /* CONFIG_X86_INTEL_LPSS */
166
f58b082a 167static const struct acpi_device_id acpi_lpss_device_ids[] = {
b59cc200 168 /* Generic LPSS devices */
d6ddaaac 169 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
b59cc200 170
f58b082a 171 /* Lynxpoint LPSS devices */
d6ddaaac
RW
172 { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
173 { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
174 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
175 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
176 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
177 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
178 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
f58b082a
RW
179 { "INT33C7", },
180
f6272170 181 /* BayTrail LPSS devices */
d6ddaaac
RW
182 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
183 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
184 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
185 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
186 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
f6272170 187 { "INT33B2", },
20482d32 188 { "INT33FC", },
f6272170 189
1bfbd8eb 190 /* Braswell LPSS devices */
3f56bf3e 191 { "80862288", LPSS_ADDR(byt_pwm_dev_desc) },
1bfbd8eb
AC
192 { "8086228A", LPSS_ADDR(byt_uart_dev_desc) },
193 { "8086228E", LPSS_ADDR(byt_spi_dev_desc) },
194 { "808622C1", LPSS_ADDR(byt_i2c_dev_desc) },
195
d6ddaaac
RW
196 { "INT3430", LPSS_ADDR(lpt_dev_desc) },
197 { "INT3431", LPSS_ADDR(lpt_dev_desc) },
198 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
199 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
200 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
201 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
202 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
a4d97536
MW
203 { "INT3437", },
204
ff8c1af5
HK
205 /* Wildcat Point LPSS devices */
206 { "INT3438", LPSS_ADDR(lpt_dev_desc) },
43218a1b 207
f58b082a
RW
208 { }
209};
210
d6ddaaac
RW
211#ifdef CONFIG_X86_INTEL_LPSS
212
f58b082a
RW
213static int is_memory(struct acpi_resource *res, void *not_used)
214{
215 struct resource r;
216 return !acpi_dev_resource_memory(res, &r);
217}
218
219/* LPSS main clock device. */
220static struct platform_device *lpss_clk_dev;
221
222static inline void lpt_register_clock_device(void)
223{
224 lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
225}
226
227static int register_device_clock(struct acpi_device *adev,
228 struct lpss_private_data *pdata)
229{
230 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
ed3a872e 231 const char *devname = dev_name(&adev->dev);
f6272170 232 struct clk *clk = ERR_PTR(-ENODEV);
b59cc200 233 struct lpss_clk_data *clk_data;
ed3a872e
HK
234 const char *parent, *clk_name;
235 void __iomem *prv_base;
f58b082a
RW
236
237 if (!lpss_clk_dev)
238 lpt_register_clock_device();
239
b59cc200
RW
240 clk_data = platform_get_drvdata(lpss_clk_dev);
241 if (!clk_data)
242 return -ENODEV;
b0d00f8b 243 clk = clk_data->clk;
b59cc200
RW
244
245 if (!pdata->mmio_base
2e0f8822 246 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
f58b082a
RW
247 return -ENODATA;
248
f6272170 249 parent = clk_data->name;
ed3a872e 250 prv_base = pdata->mmio_base + dev_desc->prv_offset;
f6272170 251
03f09f73
HK
252 if (pdata->fixed_clk_rate) {
253 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
254 pdata->fixed_clk_rate);
255 goto out;
f6272170
MW
256 }
257
ff8c1af5 258 if (dev_desc->flags & LPSS_CLK_GATE) {
ed3a872e
HK
259 clk = clk_register_gate(NULL, devname, parent, 0,
260 prv_base, 0, 0, NULL);
261 parent = devname;
262 }
263
ff8c1af5 264 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
ed3a872e
HK
265 /* Prevent division by zero */
266 if (!readl(prv_base))
267 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
268
269 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
270 if (!clk_name)
271 return -ENOMEM;
272 clk = clk_register_fractional_divider(NULL, clk_name, parent,
273 0, prv_base,
274 1, 15, 16, 15, 0, NULL);
275 parent = clk_name;
276
277 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
278 if (!clk_name) {
279 kfree(parent);
280 return -ENOMEM;
281 }
282 clk = clk_register_gate(NULL, clk_name, parent,
283 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
284 prv_base, 31, 0, NULL);
285 kfree(parent);
286 kfree(clk_name);
f6272170 287 }
03f09f73 288out:
f6272170
MW
289 if (IS_ERR(clk))
290 return PTR_ERR(clk);
f58b082a 291
ed3a872e
HK
292 pdata->clk = clk;
293 clk_register_clkdev(clk, NULL, devname);
f58b082a
RW
294 return 0;
295}
296
297static int acpi_lpss_create_device(struct acpi_device *adev,
298 const struct acpi_device_id *id)
299{
300 struct lpss_device_desc *dev_desc;
301 struct lpss_private_data *pdata;
302 struct resource_list_entry *rentry;
303 struct list_head resource_list;
8ce62f85 304 struct platform_device *pdev;
f58b082a
RW
305 int ret;
306
307 dev_desc = (struct lpss_device_desc *)id->driver_data;
8ce62f85
RW
308 if (!dev_desc) {
309 pdev = acpi_create_platform_device(adev);
310 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
311 }
f58b082a
RW
312 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
313 if (!pdata)
314 return -ENOMEM;
315
316 INIT_LIST_HEAD(&resource_list);
317 ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
318 if (ret < 0)
319 goto err_out;
320
321 list_for_each_entry(rentry, &resource_list, node)
322 if (resource_type(&rentry->res) == IORESOURCE_MEM) {
958c4eb2
MW
323 if (dev_desc->prv_size_override)
324 pdata->mmio_size = dev_desc->prv_size_override;
325 else
326 pdata->mmio_size = resource_size(&rentry->res);
f58b082a
RW
327 pdata->mmio_base = ioremap(rentry->res.start,
328 pdata->mmio_size);
f58b082a
RW
329 break;
330 }
331
332 acpi_dev_free_resource_list(&resource_list);
333
af65cfe9
MW
334 pdata->dev_desc = dev_desc;
335
03f09f73
HK
336 if (dev_desc->setup)
337 dev_desc->setup(pdata);
338
ff8c1af5 339 if (dev_desc->flags & LPSS_CLK) {
f58b082a
RW
340 ret = register_device_clock(adev, pdata);
341 if (ret) {
b9e95fc6
RW
342 /* Skip the device, but continue the namespace scan. */
343 ret = 0;
344 goto err_out;
f58b082a
RW
345 }
346 }
347
b9e95fc6
RW
348 /*
349 * This works around a known issue in ACPI tables where LPSS devices
350 * have _PS0 and _PS3 without _PSC (and no power resources), so
351 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
352 */
353 ret = acpi_device_fix_up_power(adev);
354 if (ret) {
355 /* Skip the device, but continue the namespace scan. */
356 ret = 0;
357 goto err_out;
358 }
359
f58b082a 360 adev->driver_data = pdata;
8ce62f85
RW
361 pdev = acpi_create_platform_device(adev);
362 if (!IS_ERR_OR_NULL(pdev)) {
363 device_enable_async_suspend(&pdev->dev);
364 return 1;
365 }
f58b082a 366
8ce62f85 367 ret = PTR_ERR(pdev);
f58b082a
RW
368 adev->driver_data = NULL;
369
370 err_out:
371 kfree(pdata);
372 return ret;
373}
374
1a8f8351
RW
375static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
376{
377 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
378}
379
380static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
381 unsigned int reg)
382{
383 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
384}
385
2e0f8822
RW
386static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
387{
388 struct acpi_device *adev;
389 struct lpss_private_data *pdata;
390 unsigned long flags;
391 int ret;
392
393 ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
394 if (WARN_ON(ret))
395 return ret;
396
397 spin_lock_irqsave(&dev->power.lock, flags);
398 if (pm_runtime_suspended(dev)) {
399 ret = -EAGAIN;
400 goto out;
401 }
402 pdata = acpi_driver_data(adev);
403 if (WARN_ON(!pdata || !pdata->mmio_base)) {
404 ret = -ENODEV;
405 goto out;
406 }
1a8f8351 407 *val = __lpss_reg_read(pdata, reg);
2e0f8822
RW
408
409 out:
410 spin_unlock_irqrestore(&dev->power.lock, flags);
411 return ret;
412}
413
414static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
415 char *buf)
416{
417 u32 ltr_value = 0;
418 unsigned int reg;
419 int ret;
420
421 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
422 ret = lpss_reg_read(dev, reg, &ltr_value);
423 if (ret)
424 return ret;
425
426 return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
427}
428
429static ssize_t lpss_ltr_mode_show(struct device *dev,
430 struct device_attribute *attr, char *buf)
431{
432 u32 ltr_mode = 0;
433 char *outstr;
434 int ret;
435
436 ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
437 if (ret)
438 return ret;
439
440 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
441 return sprintf(buf, "%s\n", outstr);
442}
443
444static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
445static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
446static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
447
448static struct attribute *lpss_attrs[] = {
449 &dev_attr_auto_ltr.attr,
450 &dev_attr_sw_ltr.attr,
451 &dev_attr_ltr_mode.attr,
452 NULL,
453};
454
455static struct attribute_group lpss_attr_group = {
456 .attrs = lpss_attrs,
457 .name = "lpss_ltr",
458};
459
1a8f8351
RW
460static void acpi_lpss_set_ltr(struct device *dev, s32 val)
461{
462 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
463 u32 ltr_mode, ltr_val;
464
465 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
466 if (val < 0) {
467 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
468 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
469 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
470 }
471 return;
472 }
473 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
474 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
475 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
476 val = LPSS_LTR_MAX_VAL;
477 } else if (val > LPSS_LTR_MAX_VAL) {
478 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
479 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
480 } else {
481 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
482 }
483 ltr_val |= val;
484 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
485 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
486 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
487 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
488 }
489}
490
c78b0830
HK
491#ifdef CONFIG_PM
492/**
493 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
494 * @dev: LPSS device
495 *
496 * Most LPSS devices have private registers which may loose their context when
497 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
498 * prv_reg_ctx array.
499 */
500static void acpi_lpss_save_ctx(struct device *dev)
501{
502 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
503 unsigned int i;
504
505 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
506 unsigned long offset = i * sizeof(u32);
507
508 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
509 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
510 pdata->prv_reg_ctx[i], offset);
511 }
512}
513
514/**
515 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
516 * @dev: LPSS device
517 *
518 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
519 */
520static void acpi_lpss_restore_ctx(struct device *dev)
521{
522 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
523 unsigned int i;
524
525 /*
526 * The following delay is needed or the subsequent write operations may
527 * fail. The LPSS devices are actually PCI devices and the PCI spec
528 * expects 10ms delay before the device can be accessed after D3 to D0
529 * transition.
530 */
531 msleep(10);
532
533 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
534 unsigned long offset = i * sizeof(u32);
535
536 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
537 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
538 pdata->prv_reg_ctx[i], offset);
539 }
540}
541
542#ifdef CONFIG_PM_SLEEP
543static int acpi_lpss_suspend_late(struct device *dev)
544{
545 int ret = pm_generic_suspend_late(dev);
546
547 if (ret)
548 return ret;
549
550 acpi_lpss_save_ctx(dev);
551 return acpi_dev_suspend_late(dev);
552}
553
f4168b61 554static int acpi_lpss_resume_early(struct device *dev)
c78b0830
HK
555{
556 int ret = acpi_dev_resume_early(dev);
557
558 if (ret)
559 return ret;
560
561 acpi_lpss_restore_ctx(dev);
562 return pm_generic_resume_early(dev);
563}
564#endif /* CONFIG_PM_SLEEP */
565
566#ifdef CONFIG_PM_RUNTIME
567static int acpi_lpss_runtime_suspend(struct device *dev)
568{
569 int ret = pm_generic_runtime_suspend(dev);
570
571 if (ret)
572 return ret;
573
574 acpi_lpss_save_ctx(dev);
575 return acpi_dev_runtime_suspend(dev);
576}
577
578static int acpi_lpss_runtime_resume(struct device *dev)
579{
580 int ret = acpi_dev_runtime_resume(dev);
581
582 if (ret)
583 return ret;
584
585 acpi_lpss_restore_ctx(dev);
586 return pm_generic_runtime_resume(dev);
587}
588#endif /* CONFIG_PM_RUNTIME */
589#endif /* CONFIG_PM */
590
591static struct dev_pm_domain acpi_lpss_pm_domain = {
592 .ops = {
593#ifdef CONFIG_PM_SLEEP
c78b0830
HK
594 .prepare = acpi_subsys_prepare,
595 .complete = acpi_subsys_complete,
596 .suspend = acpi_subsys_suspend,
f4168b61
FZ
597 .suspend_late = acpi_lpss_suspend_late,
598 .resume_early = acpi_lpss_resume_early,
c78b0830
HK
599 .freeze = acpi_subsys_freeze,
600 .poweroff = acpi_subsys_suspend,
f4168b61
FZ
601 .poweroff_late = acpi_lpss_suspend_late,
602 .restore_early = acpi_lpss_resume_early,
c78b0830
HK
603#endif
604#ifdef CONFIG_PM_RUNTIME
605 .runtime_suspend = acpi_lpss_runtime_suspend,
606 .runtime_resume = acpi_lpss_runtime_resume,
607#endif
608 },
609};
610
2e0f8822
RW
611static int acpi_lpss_platform_notify(struct notifier_block *nb,
612 unsigned long action, void *data)
613{
614 struct platform_device *pdev = to_platform_device(data);
615 struct lpss_private_data *pdata;
616 struct acpi_device *adev;
617 const struct acpi_device_id *id;
2e0f8822
RW
618
619 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
620 if (!id || !id->driver_data)
621 return 0;
622
623 if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
624 return 0;
625
626 pdata = acpi_driver_data(adev);
c78b0830 627 if (!pdata || !pdata->mmio_base)
2e0f8822
RW
628 return 0;
629
630 if (pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
631 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
632 return 0;
633 }
634
c78b0830
HK
635 switch (action) {
636 case BUS_NOTIFY_BOUND_DRIVER:
ff8c1af5 637 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
c78b0830
HK
638 pdev->dev.pm_domain = &acpi_lpss_pm_domain;
639 break;
640 case BUS_NOTIFY_UNBOUND_DRIVER:
ff8c1af5 641 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
c78b0830
HK
642 pdev->dev.pm_domain = NULL;
643 break;
644 case BUS_NOTIFY_ADD_DEVICE:
ff8c1af5 645 if (pdata->dev_desc->flags & LPSS_LTR)
c78b0830
HK
646 return sysfs_create_group(&pdev->dev.kobj,
647 &lpss_attr_group);
648 case BUS_NOTIFY_DEL_DEVICE:
ff8c1af5 649 if (pdata->dev_desc->flags & LPSS_LTR)
c78b0830
HK
650 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
651 default:
652 break;
653 }
2e0f8822 654
c78b0830 655 return 0;
2e0f8822
RW
656}
657
658static struct notifier_block acpi_lpss_nb = {
659 .notifier_call = acpi_lpss_platform_notify,
660};
661
1a8f8351
RW
662static void acpi_lpss_bind(struct device *dev)
663{
664 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
665
ff8c1af5 666 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
1a8f8351
RW
667 return;
668
669 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
670 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
671 else
672 dev_err(dev, "MMIO size insufficient to access LTR\n");
673}
674
675static void acpi_lpss_unbind(struct device *dev)
676{
677 dev->power.set_latency_tolerance = NULL;
678}
679
f58b082a
RW
680static struct acpi_scan_handler lpss_handler = {
681 .ids = acpi_lpss_device_ids,
682 .attach = acpi_lpss_create_device,
1a8f8351
RW
683 .bind = acpi_lpss_bind,
684 .unbind = acpi_lpss_unbind,
f58b082a
RW
685};
686
687void __init acpi_lpss_init(void)
688{
2e0f8822
RW
689 if (!lpt_clk_init()) {
690 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
f58b082a 691 acpi_scan_add_handler(&lpss_handler);
2e0f8822 692 }
f58b082a 693}
d6ddaaac
RW
694
695#else
696
697static struct acpi_scan_handler lpss_handler = {
698 .ids = acpi_lpss_device_ids,
699};
700
701void __init acpi_lpss_init(void)
702{
703 acpi_scan_add_handler(&lpss_handler);
704}
705
706#endif /* CONFIG_X86_INTEL_LPSS */