drm/amdgpu: change gfx 11.0.4 external_id range
[linux-block.git] / drivers / acpi / acpi_lpss.c
CommitLineData
d2912cb1 1// SPDX-License-Identifier: GPL-2.0-only
f58b082a
RW
2/*
3 * ACPI support for Intel Lynxpoint LPSS.
4 *
3df2da96 5 * Copyright (C) 2013, Intel Corporation
f58b082a
RW
6 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
7 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
f58b082a
RW
8 */
9
10#include <linux/acpi.h>
f58b082a
RW
11#include <linux/clkdev.h>
12#include <linux/clk-provider.h>
6025e2fa 13#include <linux/dmi.h>
f58b082a
RW
14#include <linux/err.h>
15#include <linux/io.h>
eebb3e8d 16#include <linux/mutex.h>
1e30124a 17#include <linux/pci.h>
f58b082a 18#include <linux/platform_device.h>
a9443a63 19#include <linux/platform_data/x86/clk-lpss.h>
80a7581f 20#include <linux/platform_data/x86/pmc_atom.h>
989561de 21#include <linux/pm_domain.h>
2e0f8822 22#include <linux/pm_runtime.h>
bf7696a1 23#include <linux/pwm.h>
620c803f 24#include <linux/pxa2xx_ssp.h>
a09c5913 25#include <linux/suspend.h>
c78b0830 26#include <linux/delay.h>
f58b082a
RW
27
28#include "internal.h"
29
d6ddaaac
RW
30#ifdef CONFIG_X86_INTEL_LPSS
31
eebb3e8d 32#include <asm/cpu_device_id.h>
4626d840 33#include <asm/intel-family.h>
eebb3e8d 34#include <asm/iosf_mbi.h>
eebb3e8d 35
d6ddaaac
RW
36#define LPSS_ADDR(desc) ((unsigned long)&desc)
37
f58b082a 38#define LPSS_CLK_SIZE 0x04
2e0f8822
RW
39#define LPSS_LTR_SIZE 0x18
40
41/* Offsets relative to LPSS_PRIVATE_OFFSET */
ed3a872e 42#define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
765bdd4e
MW
43#define LPSS_RESETS 0x04
44#define LPSS_RESETS_RESET_FUNC BIT(0)
45#define LPSS_RESETS_RESET_APB BIT(1)
2e0f8822
RW
46#define LPSS_GENERAL 0x08
47#define LPSS_GENERAL_LTR_MODE_SW BIT(2)
088f1fd2 48#define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
2e0f8822
RW
49#define LPSS_SW_LTR 0x10
50#define LPSS_AUTO_LTR 0x14
1a8f8351
RW
51#define LPSS_LTR_SNOOP_REQ BIT(15)
52#define LPSS_LTR_SNOOP_MASK 0x0000FFFF
53#define LPSS_LTR_SNOOP_LAT_1US 0x800
54#define LPSS_LTR_SNOOP_LAT_32US 0xC00
55#define LPSS_LTR_SNOOP_LAT_SHIFT 5
56#define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
57#define LPSS_LTR_MAX_VAL 0x3FF
06d86415
HK
58#define LPSS_TX_INT 0x20
59#define LPSS_TX_INT_MASK BIT(1)
f58b082a 60
c78b0830
HK
61#define LPSS_PRV_REG_COUNT 9
62
ff8c1af5
HK
63/* LPSS Flags */
64#define LPSS_CLK BIT(0)
65#define LPSS_CLK_GATE BIT(1)
66#define LPSS_CLK_DIVIDER BIT(2)
67#define LPSS_LTR BIT(3)
68#define LPSS_SAVE_CTX BIT(4)
15aa5e4c
HG
69/*
70 * For some devices the DSDT AML code for another device turns off the device
71 * before our suspend handler runs, causing us to read/save all 1-s (0xffffffff)
72 * as ctx register values.
73 * Luckily these devices always use the same ctx register values, so we can
74 * work around this by saving the ctx registers once on activation.
75 */
76#define LPSS_SAVE_CTX_ONCE BIT(5)
77#define LPSS_NO_D3_DELAY BIT(6)
f6272170 78
06d86415 79struct lpss_private_data;
f58b082a
RW
80
81struct lpss_device_desc {
ff8c1af5 82 unsigned int flags;
fcf0789a 83 const char *clk_con_id;
2e0f8822 84 unsigned int prv_offset;
958c4eb2 85 size_t prv_size_override;
f167c1a1 86 const struct property_entry *properties;
06d86415 87 void (*setup)(struct lpss_private_data *pdata);
48402cee 88 bool resume_from_noirq;
f58b082a
RW
89};
90
eebb3e8d 91static const struct lpss_device_desc lpss_dma_desc = {
3df2da96 92 .flags = LPSS_CLK,
b59cc200
RW
93};
94
f58b082a 95struct lpss_private_data {
dd242a08 96 struct acpi_device *adev;
f58b082a
RW
97 void __iomem *mmio_base;
98 resource_size_t mmio_size;
03f09f73 99 unsigned int fixed_clk_rate;
f58b082a
RW
100 struct clk *clk;
101 const struct lpss_device_desc *dev_desc;
c78b0830 102 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
f58b082a
RW
103};
104
86b62e5c
HG
105/* Devices which need to be in D3 before lpss_iosf_enter_d3_state() proceeds */
106static u32 pmc_atom_d3_mask = 0xfe000ffe;
107
eebb3e8d
AS
108/* LPSS run time quirks */
109static unsigned int lpss_quirks;
110
111/*
112 * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
113 *
fa9e93b1 114 * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
eebb3e8d
AS
115 * it can be powered off automatically whenever the last LPSS device goes down.
116 * In case of no power any access to the DMA controller will hang the system.
117 * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
118 * well as on ASuS T100TA transformer.
119 *
120 * This quirk overrides power state of entire LPSS island to keep DMA powered
121 * on whenever we have at least one other device in use.
122 */
123#define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0)
124
1f47a77c
HK
125/* UART Component Parameter Register */
126#define LPSS_UART_CPR 0xF4
127#define LPSS_UART_CPR_AFCE BIT(4)
128
06d86415
HK
129static void lpss_uart_setup(struct lpss_private_data *pdata)
130{
088f1fd2 131 unsigned int offset;
1f47a77c 132 u32 val;
06d86415 133
088f1fd2 134 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
1f47a77c
HK
135 val = readl(pdata->mmio_base + offset);
136 writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
137
138 val = readl(pdata->mmio_base + LPSS_UART_CPR);
139 if (!(val & LPSS_UART_CPR_AFCE)) {
140 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
141 val = readl(pdata->mmio_base + offset);
142 val |= LPSS_GENERAL_UART_RTS_OVRD;
143 writel(val, pdata->mmio_base + offset);
144 }
06d86415
HK
145}
146
3095794a 147static void lpss_deassert_reset(struct lpss_private_data *pdata)
765bdd4e
MW
148{
149 unsigned int offset;
150 u32 val;
151
152 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
153 val = readl(pdata->mmio_base + offset);
154 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
155 writel(val, pdata->mmio_base + offset);
3095794a
MW
156}
157
04434ab5
HG
158/*
159 * BYT PWM used for backlight control by the i915 driver on systems without
160 * the Crystal Cove PMIC.
161 */
162static struct pwm_lookup byt_pwm_lookup[] = {
163 PWM_LOOKUP_WITH_MODULE("80860F09:00", 0, "0000:00:02.0",
b2147a3a 164 "pwm_soc_backlight", 0, PWM_POLARITY_NORMAL,
04434ab5
HG
165 "pwm-lpss-platform"),
166};
167
168static void byt_pwm_setup(struct lpss_private_data *pdata)
169{
2a036e48 170 u64 uid;
dd242a08
HG
171
172 /* Only call pwm_add_table for the first PWM controller */
2a036e48 173 if (acpi_dev_uid_to_integer(pdata->adev, &uid) || uid != 1)
dd242a08
HG
174 return;
175
b2147a3a 176 pwm_add_table(byt_pwm_lookup, ARRAY_SIZE(byt_pwm_lookup));
04434ab5
HG
177}
178
3095794a
MW
179#define LPSS_I2C_ENABLE 0x6c
180
181static void byt_i2c_setup(struct lpss_private_data *pdata)
182{
86b62e5c
HG
183 acpi_handle handle = pdata->adev->handle;
184 unsigned long long shared_host = 0;
185 acpi_status status;
2a036e48 186 u64 uid;
86b62e5c 187
2a036e48
AS
188 /* Expected to always be successfull, but better safe then sorry */
189 if (!acpi_dev_uid_to_integer(pdata->adev, &uid) && uid) {
8e3ecc68
LS
190 /* Detect I2C bus shared with PUNIT and ignore its d3 status */
191 status = acpi_evaluate_integer(handle, "_SEM", NULL, &shared_host);
192 if (ACPI_SUCCESS(status) && shared_host)
193 pmc_atom_d3_mask &= ~(BIT_LPSS2_F1_I2C1 << (uid - 1));
194 }
86b62e5c 195
3095794a 196 lpss_deassert_reset(pdata);
765bdd4e 197
03f09f73
HK
198 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
199 pdata->fixed_clk_rate = 133000000;
3293c7b8
MW
200
201 writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
765bdd4e 202}
43218a1b 203
bf7696a1
HG
204/* BSW PWM used for backlight control by the i915 driver */
205static struct pwm_lookup bsw_pwm_lookup[] = {
206 PWM_LOOKUP_WITH_MODULE("80862288:00", 0, "0000:00:02.0",
b2147a3a 207 "pwm_soc_backlight", 0, PWM_POLARITY_NORMAL,
bf7696a1
HG
208 "pwm-lpss-platform"),
209};
210
211static void bsw_pwm_setup(struct lpss_private_data *pdata)
212{
2a036e48 213 u64 uid;
dd242a08
HG
214
215 /* Only call pwm_add_table for the first PWM controller */
2a036e48 216 if (acpi_dev_uid_to_integer(pdata->adev, &uid) || uid != 1)
dd242a08
HG
217 return;
218
bf7696a1
HG
219 pwm_add_table(bsw_pwm_lookup, ARRAY_SIZE(bsw_pwm_lookup));
220}
221
620c803f
AS
222static const struct property_entry lpt_spi_properties[] = {
223 PROPERTY_ENTRY_U32("intel,spi-pxa2xx-type", LPSS_LPT_SSP),
224 { }
225};
226
227static const struct lpss_device_desc lpt_spi_dev_desc = {
57b30064
JN
228 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR
229 | LPSS_SAVE_CTX,
ed3a872e 230 .prv_offset = 0x800,
620c803f 231 .properties = lpt_spi_properties,
ed3a872e
HK
232};
233
b2687cd7 234static const struct lpss_device_desc lpt_i2c_dev_desc = {
57b30064 235 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR | LPSS_SAVE_CTX,
2e0f8822 236 .prv_offset = 0x800,
2e0f8822
RW
237};
238
a5565cf2
HK
239static struct property_entry uart_properties[] = {
240 PROPERTY_ENTRY_U32("reg-io-width", 4),
241 PROPERTY_ENTRY_U32("reg-shift", 2),
242 PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
243 { },
244};
245
b2687cd7 246static const struct lpss_device_desc lpt_uart_dev_desc = {
57b30064
JN
247 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR
248 | LPSS_SAVE_CTX,
fcf0789a 249 .clk_con_id = "baudclk",
06d86415 250 .prv_offset = 0x800,
06d86415 251 .setup = lpss_uart_setup,
a5565cf2 252 .properties = uart_properties,
2e0f8822
RW
253};
254
b2687cd7 255static const struct lpss_device_desc lpt_sdio_dev_desc = {
ff8c1af5 256 .flags = LPSS_LTR,
2e0f8822 257 .prv_offset = 0x1000,
958c4eb2 258 .prv_size_override = 0x1018,
e1c74817
CCE
259};
260
b2687cd7 261static const struct lpss_device_desc byt_pwm_dev_desc = {
3f56bf3e 262 .flags = LPSS_SAVE_CTX,
fdcb613d 263 .prv_offset = 0x800,
04434ab5 264 .setup = byt_pwm_setup,
e1c74817
CCE
265};
266
b00855ae 267static const struct lpss_device_desc bsw_pwm_dev_desc = {
15aa5e4c 268 .flags = LPSS_SAVE_CTX_ONCE | LPSS_NO_D3_DELAY,
fdcb613d 269 .prv_offset = 0x800,
bf7696a1 270 .setup = bsw_pwm_setup,
5e31ee84 271 .resume_from_noirq = true,
b00855ae
SK
272};
273
03c57b01
HG
274static const struct lpss_device_desc bsw_pwm2_dev_desc = {
275 .flags = LPSS_SAVE_CTX_ONCE | LPSS_NO_D3_DELAY,
276 .prv_offset = 0x800,
277 .resume_from_noirq = true,
278};
279
b2687cd7 280static const struct lpss_device_desc byt_uart_dev_desc = {
3df2da96 281 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
fcf0789a 282 .clk_con_id = "baudclk",
f6272170 283 .prv_offset = 0x800,
06d86415 284 .setup = lpss_uart_setup,
a5565cf2 285 .properties = uart_properties,
f6272170
MW
286};
287
b00855ae
SK
288static const struct lpss_device_desc bsw_uart_dev_desc = {
289 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
290 | LPSS_NO_D3_DELAY,
291 .clk_con_id = "baudclk",
292 .prv_offset = 0x800,
293 .setup = lpss_uart_setup,
a5565cf2 294 .properties = uart_properties,
b00855ae
SK
295};
296
620c803f
AS
297static const struct property_entry byt_spi_properties[] = {
298 PROPERTY_ENTRY_U32("intel,spi-pxa2xx-type", LPSS_BYT_SSP),
299 { }
300};
301
b2687cd7 302static const struct lpss_device_desc byt_spi_dev_desc = {
3df2da96 303 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
f6272170 304 .prv_offset = 0x400,
620c803f 305 .properties = byt_spi_properties,
f6272170
MW
306};
307
b2687cd7 308static const struct lpss_device_desc byt_sdio_dev_desc = {
3df2da96 309 .flags = LPSS_CLK,
f6272170
MW
310};
311
b2687cd7 312static const struct lpss_device_desc byt_i2c_dev_desc = {
3df2da96 313 .flags = LPSS_CLK | LPSS_SAVE_CTX,
f6272170 314 .prv_offset = 0x800,
03f09f73 315 .setup = byt_i2c_setup,
48402cee 316 .resume_from_noirq = true,
1bfbd8eb
AC
317};
318
b00855ae
SK
319static const struct lpss_device_desc bsw_i2c_dev_desc = {
320 .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
321 .prv_offset = 0x800,
322 .setup = byt_i2c_setup,
48402cee 323 .resume_from_noirq = true,
b00855ae
SK
324};
325
620c803f
AS
326static const struct property_entry bsw_spi_properties[] = {
327 PROPERTY_ENTRY_U32("intel,spi-pxa2xx-type", LPSS_BSW_SSP),
328 { }
329};
330
eebb3e8d 331static const struct lpss_device_desc bsw_spi_dev_desc = {
b00855ae
SK
332 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
333 | LPSS_NO_D3_DELAY,
3095794a
MW
334 .prv_offset = 0x400,
335 .setup = lpss_deassert_reset,
620c803f 336 .properties = bsw_spi_properties,
3095794a
MW
337};
338
eebb3e8d 339static const struct x86_cpu_id lpss_cpu_ids[] = {
e36cf2f7
TG
340 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT, NULL),
341 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT, NULL),
eebb3e8d
AS
342 {}
343};
344
d6ddaaac
RW
345#else
346
347#define LPSS_ADDR(desc) (0UL)
348
349#endif /* CONFIG_X86_INTEL_LPSS */
350
f58b082a 351static const struct acpi_device_id acpi_lpss_device_ids[] = {
b59cc200 352 /* Generic LPSS devices */
d6ddaaac 353 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
b59cc200 354
f58b082a 355 /* Lynxpoint LPSS devices */
620c803f
AS
356 { "INT33C0", LPSS_ADDR(lpt_spi_dev_desc) },
357 { "INT33C1", LPSS_ADDR(lpt_spi_dev_desc) },
d6ddaaac
RW
358 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
359 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
360 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
361 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
362 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
f58b082a
RW
363 { "INT33C7", },
364
f6272170 365 /* BayTrail LPSS devices */
d6ddaaac
RW
366 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
367 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
368 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
369 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
370 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
f6272170 371 { "INT33B2", },
20482d32 372 { "INT33FC", },
f6272170 373
1bfbd8eb 374 /* Braswell LPSS devices */
24071406 375 { "80862286", LPSS_ADDR(lpss_dma_desc) },
b00855ae 376 { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
03c57b01 377 { "80862289", LPSS_ADDR(bsw_pwm2_dev_desc) },
b00855ae 378 { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
3095794a 379 { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
24071406 380 { "808622C0", LPSS_ADDR(lpss_dma_desc) },
b00855ae 381 { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
1bfbd8eb 382
b00855ae 383 /* Broadwell LPSS devices */
620c803f
AS
384 { "INT3430", LPSS_ADDR(lpt_spi_dev_desc) },
385 { "INT3431", LPSS_ADDR(lpt_spi_dev_desc) },
d6ddaaac
RW
386 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
387 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
388 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
389 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
390 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
a4d97536
MW
391 { "INT3437", },
392
ff8c1af5 393 /* Wildcat Point LPSS devices */
620c803f 394 { "INT3438", LPSS_ADDR(lpt_spi_dev_desc) },
43218a1b 395
f58b082a
RW
396 { }
397};
398
d6ddaaac
RW
399#ifdef CONFIG_X86_INTEL_LPSS
400
f58b082a
RW
401/* LPSS main clock device. */
402static struct platform_device *lpss_clk_dev;
403
404static inline void lpt_register_clock_device(void)
405{
cf0a9565
AS
406 lpss_clk_dev = platform_device_register_simple("clk-lpss-atom",
407 PLATFORM_DEVID_NONE,
408 NULL, 0);
f58b082a
RW
409}
410
411static int register_device_clock(struct acpi_device *adev,
412 struct lpss_private_data *pdata)
413{
414 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
ed3a872e 415 const char *devname = dev_name(&adev->dev);
71c50dbe 416 struct clk *clk;
b59cc200 417 struct lpss_clk_data *clk_data;
ed3a872e
HK
418 const char *parent, *clk_name;
419 void __iomem *prv_base;
f58b082a
RW
420
421 if (!lpss_clk_dev)
422 lpt_register_clock_device();
423
b4f1f61e 424 if (IS_ERR(lpss_clk_dev))
425 return PTR_ERR(lpss_clk_dev);
426
b59cc200
RW
427 clk_data = platform_get_drvdata(lpss_clk_dev);
428 if (!clk_data)
429 return -ENODEV;
b0d00f8b 430 clk = clk_data->clk;
b59cc200
RW
431
432 if (!pdata->mmio_base
2e0f8822 433 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
f58b082a
RW
434 return -ENODATA;
435
f6272170 436 parent = clk_data->name;
ed3a872e 437 prv_base = pdata->mmio_base + dev_desc->prv_offset;
f6272170 438
03f09f73
HK
439 if (pdata->fixed_clk_rate) {
440 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
441 pdata->fixed_clk_rate);
442 goto out;
f6272170
MW
443 }
444
ff8c1af5 445 if (dev_desc->flags & LPSS_CLK_GATE) {
ed3a872e
HK
446 clk = clk_register_gate(NULL, devname, parent, 0,
447 prv_base, 0, 0, NULL);
448 parent = devname;
449 }
450
ff8c1af5 451 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
ed3a872e
HK
452 /* Prevent division by zero */
453 if (!readl(prv_base))
454 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
455
456 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
457 if (!clk_name)
458 return -ENOMEM;
459 clk = clk_register_fractional_divider(NULL, clk_name, parent,
82f53f9e
AS
460 CLK_FRAC_DIVIDER_POWER_OF_TWO_PS,
461 prv_base, 1, 15, 16, 15, 0, NULL);
ed3a872e
HK
462 parent = clk_name;
463
464 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
465 if (!clk_name) {
466 kfree(parent);
467 return -ENOMEM;
468 }
469 clk = clk_register_gate(NULL, clk_name, parent,
470 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
471 prv_base, 31, 0, NULL);
472 kfree(parent);
473 kfree(clk_name);
f6272170 474 }
03f09f73 475out:
f6272170
MW
476 if (IS_ERR(clk))
477 return PTR_ERR(clk);
f58b082a 478
ed3a872e 479 pdata->clk = clk;
fcf0789a 480 clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
f58b082a
RW
481 return 0;
482}
483
e6ce0ce3
AH
484struct lpss_device_links {
485 const char *supplier_hid;
486 const char *supplier_uid;
487 const char *consumer_hid;
488 const char *consumer_uid;
489 u32 flags;
6025e2fa
HG
490 const struct dmi_system_id *dep_missing_ids;
491};
492
493/* Please keep this list sorted alphabetically by vendor and model */
494static const struct dmi_system_id i2c1_dep_missing_dmi_ids[] = {
495 {
496 .matches = {
497 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK COMPUTER INC."),
498 DMI_MATCH(DMI_PRODUCT_NAME, "T200TA"),
499 },
500 },
501 {}
e6ce0ce3
AH
502};
503
504/*
505 * The _DEP method is used to identify dependencies but instead of creating
506 * device links for every handle in _DEP, only links in the following list are
507 * created. That is necessary because, in the general case, _DEP can refer to
508 * devices that might not have drivers, or that are on different buses, or where
509 * the supplier is not enumerated until after the consumer is probed.
510 */
511static const struct lpss_device_links lpss_device_links[] = {
cc18735f 512 /* CHT External sdcard slot controller depends on PMIC I2C ctrl */
e6ce0ce3 513 {"808622C1", "7", "80860F14", "3", DL_FLAG_PM_RUNTIME},
cc18735f 514 /* CHT iGPU depends on PMIC I2C controller */
bd0f4e34 515 {"808622C1", "7", "LNXVIDEO", NULL, DL_FLAG_PM_RUNTIME},
b3b3519c 516 /* BYT iGPU depends on the Embedded Controller I2C controller (UID 1) */
6025e2fa
HG
517 {"80860F41", "1", "LNXVIDEO", NULL, DL_FLAG_PM_RUNTIME,
518 i2c1_dep_missing_dmi_ids},
cc18735f 519 /* BYT CR iGPU depends on PMIC I2C controller (UID 5 on CR) */
2d71ee0c 520 {"80860F41", "5", "LNXVIDEO", NULL, DL_FLAG_PM_RUNTIME},
cc18735f
HG
521 /* BYT iGPU depends on PMIC I2C controller (UID 7 on non CR) */
522 {"80860F41", "7", "LNXVIDEO", NULL, DL_FLAG_PM_RUNTIME},
e6ce0ce3
AH
523};
524
e6ce0ce3
AH
525static bool acpi_lpss_is_supplier(struct acpi_device *adev,
526 const struct lpss_device_links *link)
527{
7e70c8ac 528 return acpi_dev_hid_uid_match(adev, link->supplier_hid, link->supplier_uid);
e6ce0ce3
AH
529}
530
531static bool acpi_lpss_is_consumer(struct acpi_device *adev,
532 const struct lpss_device_links *link)
533{
7e70c8ac 534 return acpi_dev_hid_uid_match(adev, link->consumer_hid, link->consumer_uid);
e6ce0ce3
AH
535}
536
537struct hid_uid {
538 const char *hid;
539 const char *uid;
540};
541
418e3ea1 542static int match_hid_uid(struct device *dev, const void *data)
e6ce0ce3
AH
543{
544 struct acpi_device *adev = ACPI_COMPANION(dev);
418e3ea1 545 const struct hid_uid *id = data;
e6ce0ce3
AH
546
547 if (!adev)
548 return 0;
549
7e70c8ac 550 return acpi_dev_hid_uid_match(adev, id->hid, id->uid);
e6ce0ce3
AH
551}
552
553static struct device *acpi_lpss_find_device(const char *hid, const char *uid)
554{
1e30124a
HG
555 struct device *dev;
556
e6ce0ce3
AH
557 struct hid_uid data = {
558 .hid = hid,
559 .uid = uid,
560 };
561
1e30124a
HG
562 dev = bus_find_device(&platform_bus_type, NULL, &data, match_hid_uid);
563 if (dev)
564 return dev;
565
566 return bus_find_device(&pci_bus_type, NULL, &data, match_hid_uid);
e6ce0ce3
AH
567}
568
569static bool acpi_lpss_dep(struct acpi_device *adev, acpi_handle handle)
570{
571 struct acpi_handle_list dep_devices;
572 acpi_status status;
573 int i;
574
575 if (!acpi_has_method(adev->handle, "_DEP"))
576 return false;
577
578 status = acpi_evaluate_reference(adev->handle, "_DEP", NULL,
579 &dep_devices);
580 if (ACPI_FAILURE(status)) {
581 dev_dbg(&adev->dev, "Failed to evaluate _DEP.\n");
582 return false;
583 }
584
585 for (i = 0; i < dep_devices.count; i++) {
586 if (dep_devices.handles[i] == handle)
587 return true;
588 }
589
590 return false;
591}
592
593static void acpi_lpss_link_consumer(struct device *dev1,
594 const struct lpss_device_links *link)
595{
596 struct device *dev2;
597
598 dev2 = acpi_lpss_find_device(link->consumer_hid, link->consumer_uid);
599 if (!dev2)
600 return;
601
6025e2fa
HG
602 if ((link->dep_missing_ids && dmi_check_system(link->dep_missing_ids))
603 || acpi_lpss_dep(ACPI_COMPANION(dev2), ACPI_HANDLE(dev1)))
e6ce0ce3
AH
604 device_link_add(dev2, dev1, link->flags);
605
606 put_device(dev2);
607}
608
609static void acpi_lpss_link_supplier(struct device *dev1,
610 const struct lpss_device_links *link)
611{
612 struct device *dev2;
613
614 dev2 = acpi_lpss_find_device(link->supplier_hid, link->supplier_uid);
615 if (!dev2)
616 return;
617
6025e2fa
HG
618 if ((link->dep_missing_ids && dmi_check_system(link->dep_missing_ids))
619 || acpi_lpss_dep(ACPI_COMPANION(dev1), ACPI_HANDLE(dev2)))
e6ce0ce3
AH
620 device_link_add(dev1, dev2, link->flags);
621
622 put_device(dev2);
623}
624
625static void acpi_lpss_create_device_links(struct acpi_device *adev,
626 struct platform_device *pdev)
627{
628 int i;
629
630 for (i = 0; i < ARRAY_SIZE(lpss_device_links); i++) {
631 const struct lpss_device_links *link = &lpss_device_links[i];
632
633 if (acpi_lpss_is_supplier(adev, link))
634 acpi_lpss_link_consumer(&pdev->dev, link);
635
636 if (acpi_lpss_is_consumer(adev, link))
637 acpi_lpss_link_supplier(&pdev->dev, link);
638 }
639}
640
f58b082a
RW
641static int acpi_lpss_create_device(struct acpi_device *adev,
642 const struct acpi_device_id *id)
643{
b2687cd7 644 const struct lpss_device_desc *dev_desc;
f58b082a 645 struct lpss_private_data *pdata;
90e97820 646 struct resource_entry *rentry;
f58b082a 647 struct list_head resource_list;
8ce62f85 648 struct platform_device *pdev;
f58b082a
RW
649 int ret;
650
b2687cd7 651 dev_desc = (const struct lpss_device_desc *)id->driver_data;
8ce62f85 652 if (!dev_desc) {
1571875b 653 pdev = acpi_create_platform_device(adev, NULL);
8ce62f85
RW
654 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
655 }
f58b082a
RW
656 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
657 if (!pdata)
658 return -ENOMEM;
659
660 INIT_LIST_HEAD(&resource_list);
840baca4 661 ret = acpi_dev_get_memory_resources(adev, &resource_list);
f58b082a
RW
662 if (ret < 0)
663 goto err_out;
664
da13b336
AS
665 rentry = list_first_entry_or_null(&resource_list, struct resource_entry, node);
666 if (rentry) {
667 if (dev_desc->prv_size_override)
668 pdata->mmio_size = dev_desc->prv_size_override;
669 else
670 pdata->mmio_size = resource_size(rentry->res);
671 pdata->mmio_base = ioremap(rentry->res->start, pdata->mmio_size);
672 }
f58b082a
RW
673
674 acpi_dev_free_resource_list(&resource_list);
675
d3e13ff3 676 if (!pdata->mmio_base) {
e1681599
HG
677 /* Avoid acpi_bus_attach() instantiating a pdev for this dev. */
678 adev->pnp.type.platform_id = 0;
6cc401be 679 goto out_free;
d3e13ff3
RW
680 }
681
dd242a08 682 pdata->adev = adev;
af65cfe9
MW
683 pdata->dev_desc = dev_desc;
684
03f09f73
HK
685 if (dev_desc->setup)
686 dev_desc->setup(pdata);
687
ff8c1af5 688 if (dev_desc->flags & LPSS_CLK) {
f58b082a 689 ret = register_device_clock(adev, pdata);
6cc401be
AS
690 if (ret)
691 goto out_free;
f58b082a
RW
692 }
693
b9e95fc6
RW
694 /*
695 * This works around a known issue in ACPI tables where LPSS devices
696 * have _PS0 and _PS3 without _PSC (and no power resources), so
697 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
698 */
1a2fa02f 699 acpi_device_fix_up_power(adev);
b9e95fc6 700
f58b082a 701 adev->driver_data = pdata;
1571875b 702 pdev = acpi_create_platform_device(adev, dev_desc->properties);
6cc401be
AS
703 if (IS_ERR_OR_NULL(pdev)) {
704 adev->driver_data = NULL;
705 ret = PTR_ERR(pdev);
706 goto err_out;
8ce62f85 707 }
f58b082a 708
6cc401be
AS
709 acpi_lpss_create_device_links(adev, pdev);
710 return 1;
f58b082a 711
6cc401be
AS
712out_free:
713 /* Skip the device, but continue the namespace scan */
714 ret = 0;
715err_out:
f58b082a
RW
716 kfree(pdata);
717 return ret;
718}
719
1a8f8351
RW
720static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
721{
722 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
723}
724
725static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
726 unsigned int reg)
727{
728 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
729}
730
2e0f8822
RW
731static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
732{
50861d43 733 struct acpi_device *adev = ACPI_COMPANION(dev);
2e0f8822
RW
734 struct lpss_private_data *pdata;
735 unsigned long flags;
736 int ret;
737
50861d43
RW
738 if (WARN_ON(!adev))
739 return -ENODEV;
2e0f8822
RW
740
741 spin_lock_irqsave(&dev->power.lock, flags);
742 if (pm_runtime_suspended(dev)) {
743 ret = -EAGAIN;
744 goto out;
745 }
746 pdata = acpi_driver_data(adev);
747 if (WARN_ON(!pdata || !pdata->mmio_base)) {
748 ret = -ENODEV;
749 goto out;
750 }
1a8f8351 751 *val = __lpss_reg_read(pdata, reg);
50861d43 752 ret = 0;
2e0f8822
RW
753
754 out:
755 spin_unlock_irqrestore(&dev->power.lock, flags);
756 return ret;
757}
758
759static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
760 char *buf)
761{
762 u32 ltr_value = 0;
763 unsigned int reg;
764 int ret;
765
766 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
767 ret = lpss_reg_read(dev, reg, &ltr_value);
768 if (ret)
769 return ret;
770
d47e983e 771 return sysfs_emit(buf, "%08x\n", ltr_value);
2e0f8822
RW
772}
773
774static ssize_t lpss_ltr_mode_show(struct device *dev,
775 struct device_attribute *attr, char *buf)
776{
777 u32 ltr_mode = 0;
778 char *outstr;
779 int ret;
780
781 ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
782 if (ret)
783 return ret;
784
785 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
786 return sprintf(buf, "%s\n", outstr);
787}
788
789static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
790static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
791static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
792
793static struct attribute *lpss_attrs[] = {
794 &dev_attr_auto_ltr.attr,
795 &dev_attr_sw_ltr.attr,
796 &dev_attr_ltr_mode.attr,
797 NULL,
798};
799
31945d0e 800static const struct attribute_group lpss_attr_group = {
2e0f8822
RW
801 .attrs = lpss_attrs,
802 .name = "lpss_ltr",
803};
804
1a8f8351
RW
805static void acpi_lpss_set_ltr(struct device *dev, s32 val)
806{
807 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
808 u32 ltr_mode, ltr_val;
809
810 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
811 if (val < 0) {
812 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
813 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
814 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
815 }
816 return;
817 }
818 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
819 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
820 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
821 val = LPSS_LTR_MAX_VAL;
822 } else if (val > LPSS_LTR_MAX_VAL) {
823 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
824 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
825 } else {
826 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
827 }
828 ltr_val |= val;
829 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
830 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
831 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
832 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
833 }
834}
835
c78b0830
HK
836#ifdef CONFIG_PM
837/**
838 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
839 * @dev: LPSS device
cb39dcdd 840 * @pdata: pointer to the private data of the LPSS device
c78b0830
HK
841 *
842 * Most LPSS devices have private registers which may loose their context when
843 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
844 * prv_reg_ctx array.
845 */
cb39dcdd
AS
846static void acpi_lpss_save_ctx(struct device *dev,
847 struct lpss_private_data *pdata)
c78b0830 848{
c78b0830
HK
849 unsigned int i;
850
851 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
852 unsigned long offset = i * sizeof(u32);
853
854 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
855 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
856 pdata->prv_reg_ctx[i], offset);
857 }
858}
859
860/**
861 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
862 * @dev: LPSS device
cb39dcdd 863 * @pdata: pointer to the private data of the LPSS device
c78b0830
HK
864 *
865 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
866 */
cb39dcdd
AS
867static void acpi_lpss_restore_ctx(struct device *dev,
868 struct lpss_private_data *pdata)
c78b0830 869{
c78b0830
HK
870 unsigned int i;
871
02b98540
AS
872 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
873 unsigned long offset = i * sizeof(u32);
874
875 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
876 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
877 pdata->prv_reg_ctx[i], offset);
878 }
879}
880
881static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
882{
c78b0830
HK
883 /*
884 * The following delay is needed or the subsequent write operations may
885 * fail. The LPSS devices are actually PCI devices and the PCI spec
886 * expects 10ms delay before the device can be accessed after D3 to D0
b00855ae 887 * transition. However some platforms like BSW does not need this delay.
c78b0830 888 */
b00855ae
SK
889 unsigned int delay = 10; /* default 10ms delay */
890
891 if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
892 delay = 0;
893
894 msleep(delay);
c78b0830
HK
895}
896
c3a49cf3
AS
897static int acpi_lpss_activate(struct device *dev)
898{
899 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
900 int ret;
901
63705c40 902 ret = acpi_dev_resume(dev);
c3a49cf3
AS
903 if (ret)
904 return ret;
905
906 acpi_lpss_d3_to_d0_delay(pdata);
907
908 /*
909 * This is called only on ->probe() stage where a device is either in
910 * known state defined by BIOS or most likely powered off. Due to this
911 * we have to deassert reset line to be sure that ->probe() will
912 * recognize the device.
913 */
15aa5e4c 914 if (pdata->dev_desc->flags & (LPSS_SAVE_CTX | LPSS_SAVE_CTX_ONCE))
c3a49cf3
AS
915 lpss_deassert_reset(pdata);
916
15aa5e4c
HG
917#ifdef CONFIG_PM
918 if (pdata->dev_desc->flags & LPSS_SAVE_CTX_ONCE)
919 acpi_lpss_save_ctx(dev, pdata);
920#endif
921
c3a49cf3
AS
922 return 0;
923}
924
925static void acpi_lpss_dismiss(struct device *dev)
926{
cbe25ce3 927 acpi_dev_suspend(dev, false);
c3a49cf3
AS
928}
929
eebb3e8d
AS
930/* IOSF SB for LPSS island */
931#define LPSS_IOSF_UNIT_LPIOEP 0xA0
932#define LPSS_IOSF_UNIT_LPIO1 0xAB
933#define LPSS_IOSF_UNIT_LPIO2 0xAC
934
935#define LPSS_IOSF_PMCSR 0x84
936#define LPSS_PMCSR_D0 0
937#define LPSS_PMCSR_D3hot 3
938#define LPSS_PMCSR_Dx_MASK GENMASK(1, 0)
939
940#define LPSS_IOSF_GPIODEF0 0x154
941#define LPSS_GPIODEF0_DMA1_D3 BIT(2)
942#define LPSS_GPIODEF0_DMA2_D3 BIT(3)
943#define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2)
d132d6d5 944#define LPSS_GPIODEF0_DMA_LLP BIT(13)
eebb3e8d
AS
945
946static DEFINE_MUTEX(lpss_iosf_mutex);
f11fc4bc 947static bool lpss_iosf_d3_entered = true;
eebb3e8d
AS
948
949static void lpss_iosf_enter_d3_state(void)
950{
951 u32 value1 = 0;
d132d6d5 952 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
eebb3e8d
AS
953 u32 value2 = LPSS_PMCSR_D3hot;
954 u32 mask2 = LPSS_PMCSR_Dx_MASK;
955 /*
956 * PMC provides an information about actual status of the LPSS devices.
957 * Here we read the values related to LPSS power island, i.e. LPSS
958 * devices, excluding both LPSS DMA controllers, along with SCC domain.
959 */
86b62e5c 960 u32 func_dis, d3_sts_0, pmc_status;
eebb3e8d
AS
961 int ret;
962
963 ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
964 if (ret)
965 return;
966
967 mutex_lock(&lpss_iosf_mutex);
968
969 ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
970 if (ret)
971 goto exit;
972
973 /*
974 * Get the status of entire LPSS power island per device basis.
975 * Shutdown both LPSS DMA controllers if and only if all other devices
976 * are already in D3hot.
977 */
86b62e5c 978 pmc_status = (~(d3_sts_0 | func_dis)) & pmc_atom_d3_mask;
eebb3e8d
AS
979 if (pmc_status)
980 goto exit;
981
982 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
983 LPSS_IOSF_PMCSR, value2, mask2);
984
985 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
986 LPSS_IOSF_PMCSR, value2, mask2);
987
988 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
989 LPSS_IOSF_GPIODEF0, value1, mask1);
12864ff8
RW
990
991 lpss_iosf_d3_entered = true;
992
eebb3e8d
AS
993exit:
994 mutex_unlock(&lpss_iosf_mutex);
995}
996
997static void lpss_iosf_exit_d3_state(void)
998{
d132d6d5
AS
999 u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3 |
1000 LPSS_GPIODEF0_DMA_LLP;
1001 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
eebb3e8d
AS
1002 u32 value2 = LPSS_PMCSR_D0;
1003 u32 mask2 = LPSS_PMCSR_Dx_MASK;
1004
1005 mutex_lock(&lpss_iosf_mutex);
1006
12864ff8
RW
1007 if (!lpss_iosf_d3_entered)
1008 goto exit;
1009
1010 lpss_iosf_d3_entered = false;
1011
eebb3e8d
AS
1012 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
1013 LPSS_IOSF_GPIODEF0, value1, mask1);
1014
1015 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
1016 LPSS_IOSF_PMCSR, value2, mask2);
1017
1018 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
1019 LPSS_IOSF_PMCSR, value2, mask2);
1020
12864ff8 1021exit:
eebb3e8d
AS
1022 mutex_unlock(&lpss_iosf_mutex);
1023}
1024
12864ff8 1025static int acpi_lpss_suspend(struct device *dev, bool wakeup)
c78b0830 1026{
cb39dcdd
AS
1027 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1028 int ret;
c78b0830 1029
cb39dcdd
AS
1030 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
1031 acpi_lpss_save_ctx(dev, pdata);
1032
a192aa92 1033 ret = acpi_dev_suspend(dev, wakeup);
eebb3e8d
AS
1034
1035 /*
1036 * This call must be last in the sequence, otherwise PMC will return
1037 * wrong status for devices being about to be powered off. See
1038 * lpss_iosf_enter_d3_state() for further information.
1039 */
12864ff8 1040 if (acpi_target_system_state() == ACPI_STATE_S0 &&
a09c5913 1041 lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
eebb3e8d
AS
1042 lpss_iosf_enter_d3_state();
1043
1044 return ret;
c78b0830
HK
1045}
1046
12864ff8 1047static int acpi_lpss_resume(struct device *dev)
c78b0830 1048{
cb39dcdd
AS
1049 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1050 int ret;
c78b0830 1051
eebb3e8d
AS
1052 /*
1053 * This call is kept first to be in symmetry with
1054 * acpi_lpss_runtime_suspend() one.
1055 */
12864ff8 1056 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
eebb3e8d
AS
1057 lpss_iosf_exit_d3_state();
1058
63705c40 1059 ret = acpi_dev_resume(dev);
c78b0830
HK
1060 if (ret)
1061 return ret;
1062
02b98540
AS
1063 acpi_lpss_d3_to_d0_delay(pdata);
1064
15aa5e4c 1065 if (pdata->dev_desc->flags & (LPSS_SAVE_CTX | LPSS_SAVE_CTX_ONCE))
cb39dcdd
AS
1066 acpi_lpss_restore_ctx(dev, pdata);
1067
a192aa92
RW
1068 return 0;
1069}
1070
1071#ifdef CONFIG_PM_SLEEP
48402cee 1072static int acpi_lpss_do_suspend_late(struct device *dev)
a192aa92 1073{
05087360
RW
1074 int ret;
1075
fa2bfead 1076 if (dev_pm_skip_suspend(dev))
05087360 1077 return 0;
a192aa92 1078
05087360 1079 ret = pm_generic_suspend_late(dev);
12864ff8 1080 return ret ? ret : acpi_lpss_suspend(dev, device_may_wakeup(dev));
a192aa92
RW
1081}
1082
48402cee
HG
1083static int acpi_lpss_suspend_late(struct device *dev)
1084{
1085 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1086
1087 if (pdata->dev_desc->resume_from_noirq)
1088 return 0;
1089
1090 return acpi_lpss_do_suspend_late(dev);
1091}
1092
1093static int acpi_lpss_suspend_noirq(struct device *dev)
1094{
1095 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1096 int ret;
1097
1098 if (pdata->dev_desc->resume_from_noirq) {
c95b7595
RW
1099 /*
1100 * The driver's ->suspend_late callback will be invoked by
1101 * acpi_lpss_do_suspend_late(), with the assumption that the
1102 * driver really wanted to run that code in ->suspend_noirq, but
1103 * it could not run after acpi_dev_suspend() and the driver
1104 * expected the latter to be called in the "late" phase.
1105 */
48402cee
HG
1106 ret = acpi_lpss_do_suspend_late(dev);
1107 if (ret)
1108 return ret;
1109 }
1110
1111 return acpi_subsys_suspend_noirq(dev);
1112}
1113
1114static int acpi_lpss_do_resume_early(struct device *dev)
a192aa92 1115{
12864ff8 1116 int ret = acpi_lpss_resume(dev);
a192aa92
RW
1117
1118 return ret ? ret : pm_generic_resume_early(dev);
1119}
48402cee
HG
1120
1121static int acpi_lpss_resume_early(struct device *dev)
1122{
1123 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1124
1125 if (pdata->dev_desc->resume_from_noirq)
1126 return 0;
1127
76c70cb5 1128 if (dev_pm_skip_resume(dev))
6e176bf8
RW
1129 return 0;
1130
48402cee
HG
1131 return acpi_lpss_do_resume_early(dev);
1132}
1133
1134static int acpi_lpss_resume_noirq(struct device *dev)
1135{
1136 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1137 int ret;
1138
3cd7957e 1139 /* Follow acpi_subsys_resume_noirq(). */
76c70cb5 1140 if (dev_pm_skip_resume(dev))
3cd7957e
RW
1141 return 0;
1142
3cd7957e 1143 ret = pm_generic_resume_noirq(dev);
48402cee
HG
1144 if (ret)
1145 return ret;
1146
3cd7957e
RW
1147 if (!pdata->dev_desc->resume_from_noirq)
1148 return 0;
48402cee 1149
3cd7957e
RW
1150 /*
1151 * The driver's ->resume_early callback will be invoked by
1152 * acpi_lpss_do_resume_early(), with the assumption that the driver
1153 * really wanted to run that code in ->resume_noirq, but it could not
1154 * run before acpi_dev_resume() and the driver expected the latter to be
1155 * called in the "early" phase.
1156 */
1157 return acpi_lpss_do_resume_early(dev);
1158}
1159
1160static int acpi_lpss_do_restore_early(struct device *dev)
1161{
1162 int ret = acpi_lpss_resume(dev);
1163
1164 return ret ? ret : pm_generic_restore_early(dev);
48402cee
HG
1165}
1166
3cd7957e
RW
1167static int acpi_lpss_restore_early(struct device *dev)
1168{
1169 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1170
1171 if (pdata->dev_desc->resume_from_noirq)
1172 return 0;
1173
1174 return acpi_lpss_do_restore_early(dev);
48402cee
HG
1175}
1176
3cd7957e
RW
1177static int acpi_lpss_restore_noirq(struct device *dev)
1178{
1179 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1180 int ret;
1181
1182 ret = pm_generic_restore_noirq(dev);
1183 if (ret)
1184 return ret;
1185
1186 if (!pdata->dev_desc->resume_from_noirq)
1187 return 0;
1188
1189 /* This is analogous to what happens in acpi_lpss_resume_noirq(). */
1190 return acpi_lpss_do_restore_early(dev);
1191}
c95b7595
RW
1192
1193static int acpi_lpss_do_poweroff_late(struct device *dev)
1194{
1195 int ret = pm_generic_poweroff_late(dev);
1196
1197 return ret ? ret : acpi_lpss_suspend(dev, device_may_wakeup(dev));
1198}
1199
1200static int acpi_lpss_poweroff_late(struct device *dev)
1201{
1202 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1203
fa2bfead 1204 if (dev_pm_skip_suspend(dev))
c95b7595
RW
1205 return 0;
1206
1207 if (pdata->dev_desc->resume_from_noirq)
1208 return 0;
1209
1210 return acpi_lpss_do_poweroff_late(dev);
1211}
1212
1213static int acpi_lpss_poweroff_noirq(struct device *dev)
1214{
1215 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1216
fa2bfead 1217 if (dev_pm_skip_suspend(dev))
c95b7595
RW
1218 return 0;
1219
1220 if (pdata->dev_desc->resume_from_noirq) {
1221 /* This is analogous to the acpi_lpss_suspend_noirq() case. */
1222 int ret = acpi_lpss_do_poweroff_late(dev);
bb415ed5 1223
c95b7595
RW
1224 if (ret)
1225 return ret;
1226 }
1227
1228 return pm_generic_poweroff_noirq(dev);
1229}
a192aa92
RW
1230#endif /* CONFIG_PM_SLEEP */
1231
1232static int acpi_lpss_runtime_suspend(struct device *dev)
1233{
1234 int ret = pm_generic_runtime_suspend(dev);
1235
1236 return ret ? ret : acpi_lpss_suspend(dev, true);
1237}
1238
1239static int acpi_lpss_runtime_resume(struct device *dev)
1240{
12864ff8 1241 int ret = acpi_lpss_resume(dev);
a192aa92
RW
1242
1243 return ret ? ret : pm_generic_runtime_resume(dev);
c78b0830 1244}
c78b0830
HK
1245#endif /* CONFIG_PM */
1246
1247static struct dev_pm_domain acpi_lpss_pm_domain = {
c3a49cf3
AS
1248#ifdef CONFIG_PM
1249 .activate = acpi_lpss_activate,
1250 .dismiss = acpi_lpss_dismiss,
1251#endif
c78b0830 1252 .ops = {
5de21bb9 1253#ifdef CONFIG_PM
c78b0830 1254#ifdef CONFIG_PM_SLEEP
c78b0830 1255 .prepare = acpi_subsys_prepare,
e4da817d 1256 .complete = acpi_subsys_complete,
c78b0830 1257 .suspend = acpi_subsys_suspend,
f4168b61 1258 .suspend_late = acpi_lpss_suspend_late,
48402cee
HG
1259 .suspend_noirq = acpi_lpss_suspend_noirq,
1260 .resume_noirq = acpi_lpss_resume_noirq,
f4168b61 1261 .resume_early = acpi_lpss_resume_early,
c78b0830 1262 .freeze = acpi_subsys_freeze,
c95b7595
RW
1263 .poweroff = acpi_subsys_poweroff,
1264 .poweroff_late = acpi_lpss_poweroff_late,
1265 .poweroff_noirq = acpi_lpss_poweroff_noirq,
3cd7957e
RW
1266 .restore_noirq = acpi_lpss_restore_noirq,
1267 .restore_early = acpi_lpss_restore_early,
c78b0830 1268#endif
c78b0830
HK
1269 .runtime_suspend = acpi_lpss_runtime_suspend,
1270 .runtime_resume = acpi_lpss_runtime_resume,
1271#endif
1272 },
1273};
1274
2e0f8822
RW
1275static int acpi_lpss_platform_notify(struct notifier_block *nb,
1276 unsigned long action, void *data)
1277{
1278 struct platform_device *pdev = to_platform_device(data);
1279 struct lpss_private_data *pdata;
1280 struct acpi_device *adev;
1281 const struct acpi_device_id *id;
2e0f8822
RW
1282
1283 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
1284 if (!id || !id->driver_data)
1285 return 0;
1286
50861d43
RW
1287 adev = ACPI_COMPANION(&pdev->dev);
1288 if (!adev)
2e0f8822
RW
1289 return 0;
1290
1291 pdata = acpi_driver_data(adev);
cb39dcdd 1292 if (!pdata)
2e0f8822
RW
1293 return 0;
1294
cb39dcdd
AS
1295 if (pdata->mmio_base &&
1296 pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
2e0f8822
RW
1297 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
1298 return 0;
1299 }
1300
c78b0830 1301 switch (action) {
de16d552 1302 case BUS_NOTIFY_BIND_DRIVER:
989561de 1303 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
b5f88dd1 1304 break;
de16d552 1305 case BUS_NOTIFY_DRIVER_NOT_BOUND:
b5f88dd1 1306 case BUS_NOTIFY_UNBOUND_DRIVER:
5be6ada3 1307 dev_pm_domain_set(&pdev->dev, NULL);
b5f88dd1
AS
1308 break;
1309 case BUS_NOTIFY_ADD_DEVICE:
989561de 1310 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
ff8c1af5 1311 if (pdata->dev_desc->flags & LPSS_LTR)
c78b0830
HK
1312 return sysfs_create_group(&pdev->dev.kobj,
1313 &lpss_attr_group);
01ac170b 1314 break;
c78b0830 1315 case BUS_NOTIFY_DEL_DEVICE:
ff8c1af5 1316 if (pdata->dev_desc->flags & LPSS_LTR)
c78b0830 1317 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
989561de 1318 dev_pm_domain_set(&pdev->dev, NULL);
01ac170b 1319 break;
c78b0830
HK
1320 default:
1321 break;
1322 }
2e0f8822 1323
c78b0830 1324 return 0;
2e0f8822
RW
1325}
1326
1327static struct notifier_block acpi_lpss_nb = {
1328 .notifier_call = acpi_lpss_platform_notify,
1329};
1330
1a8f8351
RW
1331static void acpi_lpss_bind(struct device *dev)
1332{
1333 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
1334
ff8c1af5 1335 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
1a8f8351
RW
1336 return;
1337
1338 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
1339 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
1340 else
1341 dev_err(dev, "MMIO size insufficient to access LTR\n");
1342}
1343
1344static void acpi_lpss_unbind(struct device *dev)
1345{
1346 dev->power.set_latency_tolerance = NULL;
1347}
1348
f58b082a
RW
1349static struct acpi_scan_handler lpss_handler = {
1350 .ids = acpi_lpss_device_ids,
1351 .attach = acpi_lpss_create_device,
1a8f8351
RW
1352 .bind = acpi_lpss_bind,
1353 .unbind = acpi_lpss_unbind,
f58b082a
RW
1354};
1355
1356void __init acpi_lpss_init(void)
1357{
eebb3e8d
AS
1358 const struct x86_cpu_id *id;
1359 int ret;
1360
cf0a9565 1361 ret = lpss_atom_clk_init();
eebb3e8d
AS
1362 if (ret)
1363 return;
1364
1365 id = x86_match_cpu(lpss_cpu_ids);
1366 if (id)
1367 lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;
1368
1369 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
1370 acpi_scan_add_handler(&lpss_handler);
f58b082a 1371}
d6ddaaac
RW
1372
1373#else
1374
1375static struct acpi_scan_handler lpss_handler = {
1376 .ids = acpi_lpss_device_ids,
1377};
1378
1379void __init acpi_lpss_init(void)
1380{
1381 acpi_scan_add_handler(&lpss_handler);
1382}
1383
1384#endif /* CONFIG_X86_INTEL_LPSS */