x86/xen: Probe target addresses in set_aliased_prot() before the hypercall
[linux-2.6-block.git] / arch / x86 / xen / enlighten.c
CommitLineData
5ead97c8
JF
1/*
2 * Core of Xen paravirt_ops implementation.
3 *
4 * This file contains the xen_paravirt_ops structure itself, and the
5 * implementations for:
6 * - privileged instructions
7 * - interrupt flags
8 * - segment operations
9 * - booting and setup
10 *
11 * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
12 */
13
38e20b07 14#include <linux/cpu.h>
5ead97c8
JF
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/smp.h>
18#include <linux/preempt.h>
f120f13e 19#include <linux/hardirq.h>
5ead97c8
JF
20#include <linux/percpu.h>
21#include <linux/delay.h>
22#include <linux/start_kernel.h>
23#include <linux/sched.h>
6cac5a92 24#include <linux/kprobes.h>
5ead97c8
JF
25#include <linux/bootmem.h>
26#include <linux/module.h>
f4f97b3e
JF
27#include <linux/mm.h>
28#include <linux/page-flags.h>
29#include <linux/highmem.h>
b8c2d3df 30#include <linux/console.h>
5d990b62 31#include <linux/pci.h>
5a0e3ad6 32#include <linux/gfp.h>
236260b9 33#include <linux/memblock.h>
96f28bc6 34#include <linux/edd.h>
5ead97c8 35
1ccbf534 36#include <xen/xen.h>
0ec53ecf 37#include <xen/events.h>
5ead97c8 38#include <xen/interface/xen.h>
ecbf29cd 39#include <xen/interface/version.h>
5ead97c8
JF
40#include <xen/interface/physdev.h>
41#include <xen/interface/vcpu.h>
bee6ab53 42#include <xen/interface/memory.h>
f221b04f 43#include <xen/interface/nmi.h>
cef12ee5 44#include <xen/interface/xen-mca.h>
5ead97c8
JF
45#include <xen/features.h>
46#include <xen/page.h>
38e20b07 47#include <xen/hvm.h>
084a2a4e 48#include <xen/hvc-console.h>
211063dc 49#include <xen/acpi.h>
5ead97c8
JF
50
51#include <asm/paravirt.h>
7b6aa335 52#include <asm/apic.h>
5ead97c8 53#include <asm/page.h>
b5401a96 54#include <asm/xen/pci.h>
5ead97c8
JF
55#include <asm/xen/hypercall.h>
56#include <asm/xen/hypervisor.h>
57#include <asm/fixmap.h>
58#include <asm/processor.h>
707ebbc8 59#include <asm/proto.h>
1153968a 60#include <asm/msr-index.h>
6cac5a92 61#include <asm/traps.h>
5ead97c8
JF
62#include <asm/setup.h>
63#include <asm/desc.h>
817a824b 64#include <asm/pgalloc.h>
5ead97c8 65#include <asm/pgtable.h>
f87e4cac 66#include <asm/tlbflush.h>
fefa629a 67#include <asm/reboot.h>
577eebea 68#include <asm/stackprotector.h>
bee6ab53 69#include <asm/hypervisor.h>
f221b04f 70#include <asm/mach_traps.h>
73c154c6 71#include <asm/mwait.h>
76a8df7b 72#include <asm/pci_x86.h>
c79c4982 73#include <asm/pat.h>
73c154c6
KRW
74
75#ifdef CONFIG_ACPI
76#include <linux/acpi.h>
77#include <asm/acpi.h>
78#include <acpi/pdc_intel.h>
79#include <acpi/processor.h>
80#include <xen/interface/platform.h>
81#endif
5ead97c8
JF
82
83#include "xen-ops.h"
3b827c1b 84#include "mmu.h"
f447d56d 85#include "smp.h"
5ead97c8
JF
86#include "multicalls.h"
87
88EXPORT_SYMBOL_GPL(hypercall_page);
89
a520996a
KRW
90/*
91 * Pointer to the xen_vcpu_info structure or
92 * &HYPERVISOR_shared_info->vcpu_info[cpu]. See xen_hvm_init_shared_info
93 * and xen_vcpu_setup for details. By default it points to share_info->vcpu_info
94 * but if the hypervisor supports VCPUOP_register_vcpu_info then it can point
95 * to xen_vcpu_info. The pointer is used in __xen_evtchn_do_upcall to
96 * acknowledge pending events.
97 * Also more subtly it is used by the patched version of irq enable/disable
98 * e.g. xen_irq_enable_direct and xen_iret in PV mode.
99 *
100 * The desire to be able to do those mask/unmask operations as a single
101 * instruction by using the per-cpu offset held in %gs is the real reason
102 * vcpu info is in a per-cpu pointer and the original reason for this
103 * hypercall.
104 *
105 */
5ead97c8 106DEFINE_PER_CPU(struct vcpu_info *, xen_vcpu);
a520996a
KRW
107
108/*
109 * Per CPU pages used if hypervisor supports VCPUOP_register_vcpu_info
110 * hypercall. This can be used both in PV and PVHVM mode. The structure
111 * overrides the default per_cpu(xen_vcpu, cpu) value.
112 */
5ead97c8 113DEFINE_PER_CPU(struct vcpu_info, xen_vcpu_info);
9f79991d 114
6e833587
JF
115enum xen_domain_type xen_domain_type = XEN_NATIVE;
116EXPORT_SYMBOL_GPL(xen_domain_type);
117
7e77506a
IC
118unsigned long *machine_to_phys_mapping = (void *)MACH2PHYS_VIRT_START;
119EXPORT_SYMBOL(machine_to_phys_mapping);
ccbcdf7c
JB
120unsigned long machine_to_phys_nr;
121EXPORT_SYMBOL(machine_to_phys_nr);
7e77506a 122
5ead97c8
JF
123struct start_info *xen_start_info;
124EXPORT_SYMBOL_GPL(xen_start_info);
125
a0d695c8 126struct shared_info xen_dummy_shared_info;
60223a32 127
38341432
JF
128void *xen_initial_gdt;
129
bee6ab53 130RESERVE_BRK(shared_info_page_brk, PAGE_SIZE);
38e20b07
SY
131__read_mostly int xen_have_vector_callback;
132EXPORT_SYMBOL_GPL(xen_have_vector_callback);
bee6ab53 133
60223a32
JF
134/*
135 * Point at some empty memory to start with. We map the real shared_info
136 * page as soon as fixmap is up and running.
137 */
4648da7c 138struct shared_info *HYPERVISOR_shared_info = &xen_dummy_shared_info;
60223a32
JF
139
140/*
141 * Flag to determine whether vcpu info placement is available on all
142 * VCPUs. We assume it is to start with, and then set it to zero on
143 * the first failure. This is because it can succeed on some VCPUs
144 * and not others, since it can involve hypervisor memory allocation,
145 * or because the guest failed to guarantee all the appropriate
146 * constraints on all VCPUs (ie buffer can't cross a page boundary).
147 *
148 * Note that any particular CPU may be using a placed vcpu structure,
149 * but we can only optimise if the all are.
150 *
151 * 0: not available, 1: available
152 */
e4d04071 153static int have_vcpu_info_placement = 1;
60223a32 154
1c32cdc6
DV
155struct tls_descs {
156 struct desc_struct desc[3];
157};
158
159/*
160 * Updating the 3 TLS descriptors in the GDT on every task switch is
161 * surprisingly expensive so we avoid updating them if they haven't
162 * changed. Since Xen writes different descriptors than the one
163 * passed in the update_descriptor hypercall we keep shadow copies to
164 * compare against.
165 */
166static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
167
c06ee78d
MR
168static void clamp_max_cpus(void)
169{
170#ifdef CONFIG_SMP
171 if (setup_max_cpus > MAX_VIRT_CPUS)
172 setup_max_cpus = MAX_VIRT_CPUS;
173#endif
174}
175
9c7a7942 176static void xen_vcpu_setup(int cpu)
5ead97c8 177{
60223a32
JF
178 struct vcpu_register_vcpu_info info;
179 int err;
180 struct vcpu_info *vcpup;
181
a0d695c8 182 BUG_ON(HYPERVISOR_shared_info == &xen_dummy_shared_info);
60223a32 183
7f1fc268
KRW
184 /*
185 * This path is called twice on PVHVM - first during bootup via
186 * smp_init -> xen_hvm_cpu_notify, and then if the VCPU is being
187 * hotplugged: cpu_up -> xen_hvm_cpu_notify.
188 * As we can only do the VCPUOP_register_vcpu_info once lets
189 * not over-write its result.
190 *
191 * For PV it is called during restore (xen_vcpu_restore) and bootup
192 * (xen_setup_vcpu_info_placement). The hotplug mechanism does not
193 * use this function.
194 */
195 if (xen_hvm_domain()) {
196 if (per_cpu(xen_vcpu, cpu) == &per_cpu(xen_vcpu_info, cpu))
197 return;
198 }
c06ee78d
MR
199 if (cpu < MAX_VIRT_CPUS)
200 per_cpu(xen_vcpu,cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
60223a32 201
c06ee78d
MR
202 if (!have_vcpu_info_placement) {
203 if (cpu >= MAX_VIRT_CPUS)
204 clamp_max_cpus();
205 return;
206 }
60223a32 207
c06ee78d 208 vcpup = &per_cpu(xen_vcpu_info, cpu);
9976b39b 209 info.mfn = arbitrary_virt_to_mfn(vcpup);
60223a32
JF
210 info.offset = offset_in_page(vcpup);
211
60223a32
JF
212 /* Check to see if the hypervisor will put the vcpu_info
213 structure where we want it, which allows direct access via
a520996a
KRW
214 a percpu-variable.
215 N.B. This hypercall can _only_ be called once per CPU. Subsequent
216 calls will error out with -EINVAL. This is due to the fact that
217 hypervisor has no unregister variant and this hypercall does not
218 allow to over-write info.mfn and info.offset.
219 */
60223a32
JF
220 err = HYPERVISOR_vcpu_op(VCPUOP_register_vcpu_info, cpu, &info);
221
222 if (err) {
223 printk(KERN_DEBUG "register_vcpu_info failed: err=%d\n", err);
224 have_vcpu_info_placement = 0;
c06ee78d 225 clamp_max_cpus();
60223a32
JF
226 } else {
227 /* This cpu is using the registered vcpu info, even if
228 later ones fail to. */
229 per_cpu(xen_vcpu, cpu) = vcpup;
60223a32 230 }
5ead97c8
JF
231}
232
9c7a7942
JF
233/*
234 * On restore, set the vcpu placement up again.
235 * If it fails, then we're in a bad state, since
236 * we can't back out from using it...
237 */
238void xen_vcpu_restore(void)
239{
3905bb2a 240 int cpu;
9c7a7942 241
9d328a94 242 for_each_possible_cpu(cpu) {
3905bb2a 243 bool other_cpu = (cpu != smp_processor_id());
9d328a94 244 bool is_up = HYPERVISOR_vcpu_op(VCPUOP_is_up, cpu, NULL);
9c7a7942 245
9d328a94 246 if (other_cpu && is_up &&
3905bb2a
JF
247 HYPERVISOR_vcpu_op(VCPUOP_down, cpu, NULL))
248 BUG();
9c7a7942 249
3905bb2a 250 xen_setup_runstate_info(cpu);
9c7a7942 251
3905bb2a 252 if (have_vcpu_info_placement)
9c7a7942 253 xen_vcpu_setup(cpu);
9c7a7942 254
9d328a94 255 if (other_cpu && is_up &&
3905bb2a
JF
256 HYPERVISOR_vcpu_op(VCPUOP_up, cpu, NULL))
257 BUG();
9c7a7942
JF
258 }
259}
260
5ead97c8
JF
261static void __init xen_banner(void)
262{
95c7c23b
JF
263 unsigned version = HYPERVISOR_xen_version(XENVER_version, NULL);
264 struct xen_extraversion extra;
265 HYPERVISOR_xen_version(XENVER_extraversion, &extra);
266
d285d683
MR
267 pr_info("Booting paravirtualized kernel %son %s\n",
268 xen_feature(XENFEAT_auto_translated_physmap) ?
269 "with PVH extensions " : "", pv_info.name);
95c7c23b
JF
270 printk(KERN_INFO "Xen version: %d.%d%s%s\n",
271 version >> 16, version & 0xffff, extra.extraversion,
e57778a1 272 xen_feature(XENFEAT_mmu_pt_update_preserve_ad) ? " (preserve-AD)" : "");
5ead97c8 273}
394b40f6
KRW
274/* Check if running on Xen version (major, minor) or later */
275bool
276xen_running_on_version_or_later(unsigned int major, unsigned int minor)
277{
278 unsigned int version;
279
280 if (!xen_domain())
281 return false;
282
283 version = HYPERVISOR_xen_version(XENVER_version, NULL);
284 if ((((version >> 16) == major) && ((version & 0xffff) >= minor)) ||
285 ((version >> 16) > major))
286 return true;
287 return false;
288}
5ead97c8 289
5e626254
AP
290#define CPUID_THERM_POWER_LEAF 6
291#define APERFMPERF_PRESENT 0
292
e826fe1b
JF
293static __read_mostly unsigned int cpuid_leaf1_edx_mask = ~0;
294static __read_mostly unsigned int cpuid_leaf1_ecx_mask = ~0;
295
73c154c6
KRW
296static __read_mostly unsigned int cpuid_leaf1_ecx_set_mask;
297static __read_mostly unsigned int cpuid_leaf5_ecx_val;
298static __read_mostly unsigned int cpuid_leaf5_edx_val;
299
65ea5b03
PA
300static void xen_cpuid(unsigned int *ax, unsigned int *bx,
301 unsigned int *cx, unsigned int *dx)
5ead97c8 302{
82d64699 303 unsigned maskebx = ~0;
e826fe1b 304 unsigned maskecx = ~0;
5ead97c8 305 unsigned maskedx = ~0;
73c154c6 306 unsigned setecx = 0;
5ead97c8
JF
307 /*
308 * Mask out inconvenient features, to try and disable as many
309 * unsupported kernel subsystems as possible.
310 */
82d64699
JF
311 switch (*ax) {
312 case 1:
e826fe1b 313 maskecx = cpuid_leaf1_ecx_mask;
73c154c6 314 setecx = cpuid_leaf1_ecx_set_mask;
e826fe1b 315 maskedx = cpuid_leaf1_edx_mask;
82d64699
JF
316 break;
317
73c154c6
KRW
318 case CPUID_MWAIT_LEAF:
319 /* Synthesize the values.. */
320 *ax = 0;
321 *bx = 0;
322 *cx = cpuid_leaf5_ecx_val;
323 *dx = cpuid_leaf5_edx_val;
324 return;
325
5e626254
AP
326 case CPUID_THERM_POWER_LEAF:
327 /* Disabling APERFMPERF for kernel usage */
328 maskecx = ~(1 << APERFMPERF_PRESENT);
329 break;
330
82d64699
JF
331 case 0xb:
332 /* Suppress extended topology stuff */
333 maskebx = 0;
334 break;
e826fe1b 335 }
5ead97c8
JF
336
337 asm(XEN_EMULATE_PREFIX "cpuid"
65ea5b03
PA
338 : "=a" (*ax),
339 "=b" (*bx),
340 "=c" (*cx),
341 "=d" (*dx)
342 : "0" (*ax), "2" (*cx));
e826fe1b 343
82d64699 344 *bx &= maskebx;
e826fe1b 345 *cx &= maskecx;
73c154c6 346 *cx |= setecx;
65ea5b03 347 *dx &= maskedx;
73c154c6 348
5ead97c8
JF
349}
350
73c154c6
KRW
351static bool __init xen_check_mwait(void)
352{
e3aa4e61 353#ifdef CONFIG_ACPI
73c154c6
KRW
354 struct xen_platform_op op = {
355 .cmd = XENPF_set_processor_pminfo,
356 .u.set_pminfo.id = -1,
357 .u.set_pminfo.type = XEN_PM_PDC,
358 };
359 uint32_t buf[3];
360 unsigned int ax, bx, cx, dx;
361 unsigned int mwait_mask;
362
363 /* We need to determine whether it is OK to expose the MWAIT
364 * capability to the kernel to harvest deeper than C3 states from ACPI
365 * _CST using the processor_harvest_xen.c module. For this to work, we
366 * need to gather the MWAIT_LEAF values (which the cstate.c code
367 * checks against). The hypervisor won't expose the MWAIT flag because
368 * it would break backwards compatibility; so we will find out directly
369 * from the hardware and hypercall.
370 */
371 if (!xen_initial_domain())
372 return false;
373
e3aa4e61
LJ
374 /*
375 * When running under platform earlier than Xen4.2, do not expose
376 * mwait, to avoid the risk of loading native acpi pad driver
377 */
378 if (!xen_running_on_version_or_later(4, 2))
379 return false;
380
73c154c6
KRW
381 ax = 1;
382 cx = 0;
383
384 native_cpuid(&ax, &bx, &cx, &dx);
385
386 mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
387 (1 << (X86_FEATURE_MWAIT % 32));
388
389 if ((cx & mwait_mask) != mwait_mask)
390 return false;
391
392 /* We need to emulate the MWAIT_LEAF and for that we need both
393 * ecx and edx. The hypercall provides only partial information.
394 */
395
396 ax = CPUID_MWAIT_LEAF;
397 bx = 0;
398 cx = 0;
399 dx = 0;
400
401 native_cpuid(&ax, &bx, &cx, &dx);
402
403 /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
404 * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
405 */
406 buf[0] = ACPI_PDC_REVISION_ID;
407 buf[1] = 1;
408 buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
409
410 set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
411
412 if ((HYPERVISOR_dom0_op(&op) == 0) &&
413 (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
414 cpuid_leaf5_ecx_val = cx;
415 cpuid_leaf5_edx_val = dx;
416 }
417 return true;
418#else
419 return false;
420#endif
421}
ad3062a0 422static void __init xen_init_cpuid_mask(void)
e826fe1b
JF
423{
424 unsigned int ax, bx, cx, dx;
947ccf9c 425 unsigned int xsave_mask;
e826fe1b
JF
426
427 cpuid_leaf1_edx_mask =
cef12ee5 428 ~((1 << X86_FEATURE_MTRR) | /* disable MTRR */
e826fe1b
JF
429 (1 << X86_FEATURE_ACC)); /* thermal monitoring */
430
431 if (!xen_initial_domain())
432 cpuid_leaf1_edx_mask &=
6efa20e4 433 ~((1 << X86_FEATURE_ACPI)); /* disable ACPI */
4ea9b9ac
ZD
434
435 cpuid_leaf1_ecx_mask &= ~(1 << (X86_FEATURE_X2APIC % 32));
436
947ccf9c 437 ax = 1;
5e287830 438 cx = 0;
d285d683 439 cpuid(1, &ax, &bx, &cx, &dx);
e826fe1b 440
947ccf9c
SH
441 xsave_mask =
442 (1 << (X86_FEATURE_XSAVE % 32)) |
443 (1 << (X86_FEATURE_OSXSAVE % 32));
444
445 /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
446 if ((cx & xsave_mask) != xsave_mask)
447 cpuid_leaf1_ecx_mask &= ~xsave_mask; /* disable XSAVE & OSXSAVE */
73c154c6
KRW
448 if (xen_check_mwait())
449 cpuid_leaf1_ecx_set_mask = (1 << (X86_FEATURE_MWAIT % 32));
e826fe1b
JF
450}
451
5ead97c8
JF
452static void xen_set_debugreg(int reg, unsigned long val)
453{
454 HYPERVISOR_set_debugreg(reg, val);
455}
456
457static unsigned long xen_get_debugreg(int reg)
458{
459 return HYPERVISOR_get_debugreg(reg);
460}
461
224101ed 462static void xen_end_context_switch(struct task_struct *next)
5ead97c8 463{
5ead97c8 464 xen_mc_flush();
224101ed 465 paravirt_end_context_switch(next);
5ead97c8
JF
466}
467
468static unsigned long xen_store_tr(void)
469{
470 return 0;
471}
472
a05d2eba 473/*
cef43bf6
JF
474 * Set the page permissions for a particular virtual address. If the
475 * address is a vmalloc mapping (or other non-linear mapping), then
476 * find the linear mapping of the page and also set its protections to
477 * match.
a05d2eba
JF
478 */
479static void set_aliased_prot(void *v, pgprot_t prot)
480{
481 int level;
482 pte_t *ptep;
483 pte_t pte;
484 unsigned long pfn;
485 struct page *page;
aa1acff3 486 unsigned char dummy;
a05d2eba
JF
487
488 ptep = lookup_address((unsigned long)v, &level);
489 BUG_ON(ptep == NULL);
490
491 pfn = pte_pfn(*ptep);
492 page = pfn_to_page(pfn);
493
494 pte = pfn_pte(pfn, prot);
495
aa1acff3
AL
496 /*
497 * Careful: update_va_mapping() will fail if the virtual address
498 * we're poking isn't populated in the page tables. We don't
499 * need to worry about the direct map (that's always in the page
500 * tables), but we need to be careful about vmap space. In
501 * particular, the top level page table can lazily propagate
502 * entries between processes, so if we've switched mms since we
503 * vmapped the target in the first place, we might not have the
504 * top-level page table entry populated.
505 *
506 * We disable preemption because we want the same mm active when
507 * we probe the target and when we issue the hypercall. We'll
508 * have the same nominal mm, but if we're a kernel thread, lazy
509 * mm dropping could change our pgd.
510 *
511 * Out of an abundance of caution, this uses __get_user() to fault
512 * in the target address just in case there's some obscure case
513 * in which the target address isn't readable.
514 */
515
516 preempt_disable();
517
518 pagefault_disable(); /* Avoid warnings due to being atomic. */
519 __get_user(dummy, (unsigned char __user __force *)v);
520 pagefault_enable();
521
a05d2eba
JF
522 if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
523 BUG();
524
525 if (!PageHighMem(page)) {
526 void *av = __va(PFN_PHYS(pfn));
527
528 if (av != v)
529 if (HYPERVISOR_update_va_mapping((unsigned long)av, pte, 0))
530 BUG();
531 } else
532 kmap_flush_unused();
aa1acff3
AL
533
534 preempt_enable();
a05d2eba
JF
535}
536
38ffbe66
JF
537static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
538{
a05d2eba 539 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
540 int i;
541
aa1acff3
AL
542 /*
543 * We need to mark the all aliases of the LDT pages RO. We
544 * don't need to call vm_flush_aliases(), though, since that's
545 * only responsible for flushing aliases out the TLBs, not the
546 * page tables, and Xen will flush the TLB for us if needed.
547 *
548 * To avoid confusing future readers: none of this is necessary
549 * to load the LDT. The hypervisor only checks this when the
550 * LDT is faulted in due to subsequent descriptor access.
551 */
552
a05d2eba
JF
553 for(i = 0; i < entries; i += entries_per_page)
554 set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
38ffbe66
JF
555}
556
557static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
558{
a05d2eba 559 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
560 int i;
561
a05d2eba
JF
562 for(i = 0; i < entries; i += entries_per_page)
563 set_aliased_prot(ldt + i, PAGE_KERNEL);
38ffbe66
JF
564}
565
5ead97c8
JF
566static void xen_set_ldt(const void *addr, unsigned entries)
567{
5ead97c8
JF
568 struct mmuext_op *op;
569 struct multicall_space mcs = xen_mc_entry(sizeof(*op));
570
ab78f7ad
JF
571 trace_xen_cpu_set_ldt(addr, entries);
572
5ead97c8
JF
573 op = mcs.args;
574 op->cmd = MMUEXT_SET_LDT;
4dbf7af6 575 op->arg1.linear_addr = (unsigned long)addr;
5ead97c8
JF
576 op->arg2.nr_ents = entries;
577
578 MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
579
580 xen_mc_issue(PARAVIRT_LAZY_CPU);
581}
582
6b68f01b 583static void xen_load_gdt(const struct desc_ptr *dtr)
5ead97c8 584{
5ead97c8
JF
585 unsigned long va = dtr->address;
586 unsigned int size = dtr->size + 1;
587 unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
3ce5fa7e 588 unsigned long frames[pages];
5ead97c8 589 int f;
5ead97c8 590
577eebea
JF
591 /*
592 * A GDT can be up to 64k in size, which corresponds to 8192
593 * 8-byte entries, or 16 4k pages..
594 */
5ead97c8
JF
595
596 BUG_ON(size > 65536);
597 BUG_ON(va & ~PAGE_MASK);
598
5ead97c8 599 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
6ed6bf42 600 int level;
577eebea 601 pte_t *ptep;
6ed6bf42
JF
602 unsigned long pfn, mfn;
603 void *virt;
604
577eebea
JF
605 /*
606 * The GDT is per-cpu and is in the percpu data area.
607 * That can be virtually mapped, so we need to do a
608 * page-walk to get the underlying MFN for the
609 * hypercall. The page can also be in the kernel's
610 * linear range, so we need to RO that mapping too.
611 */
612 ptep = lookup_address(va, &level);
6ed6bf42
JF
613 BUG_ON(ptep == NULL);
614
615 pfn = pte_pfn(*ptep);
616 mfn = pfn_to_mfn(pfn);
617 virt = __va(PFN_PHYS(pfn));
618
619 frames[f] = mfn;
9976b39b 620
5ead97c8 621 make_lowmem_page_readonly((void *)va);
6ed6bf42 622 make_lowmem_page_readonly(virt);
5ead97c8
JF
623 }
624
3ce5fa7e
JF
625 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
626 BUG();
5ead97c8
JF
627}
628
577eebea
JF
629/*
630 * load_gdt for early boot, when the gdt is only mapped once
631 */
ad3062a0 632static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
577eebea
JF
633{
634 unsigned long va = dtr->address;
635 unsigned int size = dtr->size + 1;
636 unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
637 unsigned long frames[pages];
638 int f;
639
640 /*
641 * A GDT can be up to 64k in size, which corresponds to 8192
642 * 8-byte entries, or 16 4k pages..
643 */
644
645 BUG_ON(size > 65536);
646 BUG_ON(va & ~PAGE_MASK);
647
648 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
649 pte_t pte;
650 unsigned long pfn, mfn;
651
652 pfn = virt_to_pfn(va);
653 mfn = pfn_to_mfn(pfn);
654
655 pte = pfn_pte(pfn, PAGE_KERNEL_RO);
656
657 if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
658 BUG();
659
660 frames[f] = mfn;
661 }
662
663 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
664 BUG();
665}
666
59290362
DV
667static inline bool desc_equal(const struct desc_struct *d1,
668 const struct desc_struct *d2)
669{
670 return d1->a == d2->a && d1->b == d2->b;
671}
672
5ead97c8
JF
673static void load_TLS_descriptor(struct thread_struct *t,
674 unsigned int cpu, unsigned int i)
675{
1c32cdc6
DV
676 struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
677 struct desc_struct *gdt;
678 xmaddr_t maddr;
679 struct multicall_space mc;
680
681 if (desc_equal(shadow, &t->tls_array[i]))
682 return;
683
684 *shadow = t->tls_array[i];
685
686 gdt = get_cpu_gdt_table(cpu);
687 maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
688 mc = __xen_mc_entry(0);
5ead97c8
JF
689
690 MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
691}
692
693static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
694{
8b84ad94 695 /*
ccbeed3a
TH
696 * XXX sleazy hack: If we're being called in a lazy-cpu zone
697 * and lazy gs handling is enabled, it means we're in a
698 * context switch, and %gs has just been saved. This means we
699 * can zero it out to prevent faults on exit from the
700 * hypervisor if the next process has no %gs. Either way, it
701 * has been saved, and the new value will get loaded properly.
702 * This will go away as soon as Xen has been modified to not
703 * save/restore %gs for normal hypercalls.
8a95408e
EH
704 *
705 * On x86_64, this hack is not used for %gs, because gs points
706 * to KERNEL_GS_BASE (and uses it for PDA references), so we
707 * must not zero %gs on x86_64
708 *
709 * For x86_64, we need to zero %fs, otherwise we may get an
710 * exception between the new %fs descriptor being loaded and
711 * %fs being effectively cleared at __switch_to().
8b84ad94 712 */
8a95408e
EH
713 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU) {
714#ifdef CONFIG_X86_32
ccbeed3a 715 lazy_load_gs(0);
8a95408e
EH
716#else
717 loadsegment(fs, 0);
718#endif
719 }
720
721 xen_mc_batch();
722
723 load_TLS_descriptor(t, cpu, 0);
724 load_TLS_descriptor(t, cpu, 1);
725 load_TLS_descriptor(t, cpu, 2);
726
727 xen_mc_issue(PARAVIRT_LAZY_CPU);
5ead97c8
JF
728}
729
a8fc1089
EH
730#ifdef CONFIG_X86_64
731static void xen_load_gs_index(unsigned int idx)
732{
733 if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
734 BUG();
5ead97c8 735}
a8fc1089 736#endif
5ead97c8
JF
737
738static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
75b8bb3e 739 const void *ptr)
5ead97c8 740{
cef43bf6 741 xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
75b8bb3e 742 u64 entry = *(u64 *)ptr;
5ead97c8 743
ab78f7ad
JF
744 trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
745
f120f13e
JF
746 preempt_disable();
747
5ead97c8
JF
748 xen_mc_flush();
749 if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
750 BUG();
f120f13e
JF
751
752 preempt_enable();
5ead97c8
JF
753}
754
e176d367 755static int cvt_gate_to_trap(int vector, const gate_desc *val,
5ead97c8
JF
756 struct trap_info *info)
757{
6cac5a92
JF
758 unsigned long addr;
759
6d02c426 760 if (val->type != GATE_TRAP && val->type != GATE_INTERRUPT)
5ead97c8
JF
761 return 0;
762
763 info->vector = vector;
6cac5a92
JF
764
765 addr = gate_offset(*val);
766#ifdef CONFIG_X86_64
b80119bb
JF
767 /*
768 * Look for known traps using IST, and substitute them
769 * appropriately. The debugger ones are the only ones we care
05e36006
LJ
770 * about. Xen will handle faults like double_fault,
771 * so we should never see them. Warn if
b80119bb
JF
772 * there's an unexpected IST-using fault handler.
773 */
6cac5a92
JF
774 if (addr == (unsigned long)debug)
775 addr = (unsigned long)xen_debug;
776 else if (addr == (unsigned long)int3)
777 addr = (unsigned long)xen_int3;
778 else if (addr == (unsigned long)stack_segment)
779 addr = (unsigned long)xen_stack_segment;
6efa20e4 780 else if (addr == (unsigned long)double_fault) {
b80119bb
JF
781 /* Don't need to handle these */
782 return 0;
783#ifdef CONFIG_X86_MCE
784 } else if (addr == (unsigned long)machine_check) {
05e36006
LJ
785 /*
786 * when xen hypervisor inject vMCE to guest,
787 * use native mce handler to handle it
788 */
789 ;
b80119bb 790#endif
6efa20e4
KRW
791 } else if (addr == (unsigned long)nmi)
792 /*
793 * Use the native version as well.
794 */
795 ;
796 else {
b80119bb
JF
797 /* Some other trap using IST? */
798 if (WARN_ON(val->ist != 0))
799 return 0;
800 }
6cac5a92
JF
801#endif /* CONFIG_X86_64 */
802 info->address = addr;
803
e176d367
EH
804 info->cs = gate_segment(*val);
805 info->flags = val->dpl;
5ead97c8 806 /* interrupt gates clear IF */
6d02c426
JF
807 if (val->type == GATE_INTERRUPT)
808 info->flags |= 1 << 2;
5ead97c8
JF
809
810 return 1;
811}
812
813/* Locations of each CPU's IDT */
6b68f01b 814static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
5ead97c8
JF
815
816/* Set an IDT entry. If the entry is part of the current IDT, then
817 also update Xen. */
8d947344 818static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
5ead97c8 819{
5ead97c8 820 unsigned long p = (unsigned long)&dt[entrynum];
f120f13e
JF
821 unsigned long start, end;
822
ab78f7ad
JF
823 trace_xen_cpu_write_idt_entry(dt, entrynum, g);
824
f120f13e
JF
825 preempt_disable();
826
780f36d8
CL
827 start = __this_cpu_read(idt_desc.address);
828 end = start + __this_cpu_read(idt_desc.size) + 1;
5ead97c8
JF
829
830 xen_mc_flush();
831
8d947344 832 native_write_idt_entry(dt, entrynum, g);
5ead97c8
JF
833
834 if (p >= start && (p + 8) <= end) {
835 struct trap_info info[2];
836
837 info[1].address = 0;
838
e176d367 839 if (cvt_gate_to_trap(entrynum, g, &info[0]))
5ead97c8
JF
840 if (HYPERVISOR_set_trap_table(info))
841 BUG();
842 }
f120f13e
JF
843
844 preempt_enable();
5ead97c8
JF
845}
846
6b68f01b 847static void xen_convert_trap_info(const struct desc_ptr *desc,
f87e4cac 848 struct trap_info *traps)
5ead97c8 849{
5ead97c8
JF
850 unsigned in, out, count;
851
e176d367 852 count = (desc->size+1) / sizeof(gate_desc);
5ead97c8
JF
853 BUG_ON(count > 256);
854
5ead97c8 855 for (in = out = 0; in < count; in++) {
e176d367 856 gate_desc *entry = (gate_desc*)(desc->address) + in;
5ead97c8 857
e176d367 858 if (cvt_gate_to_trap(in, entry, &traps[out]))
5ead97c8
JF
859 out++;
860 }
861 traps[out].address = 0;
f87e4cac
JF
862}
863
864void xen_copy_trap_info(struct trap_info *traps)
865{
89cbc767 866 const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
f87e4cac
JF
867
868 xen_convert_trap_info(desc, traps);
f87e4cac
JF
869}
870
871/* Load a new IDT into Xen. In principle this can be per-CPU, so we
872 hold a spinlock to protect the static traps[] array (static because
873 it avoids allocation, and saves stack space). */
6b68f01b 874static void xen_load_idt(const struct desc_ptr *desc)
f87e4cac
JF
875{
876 static DEFINE_SPINLOCK(lock);
877 static struct trap_info traps[257];
f87e4cac 878
ab78f7ad
JF
879 trace_xen_cpu_load_idt(desc);
880
f87e4cac
JF
881 spin_lock(&lock);
882
89cbc767 883 memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
f120f13e 884
f87e4cac 885 xen_convert_trap_info(desc, traps);
5ead97c8
JF
886
887 xen_mc_flush();
888 if (HYPERVISOR_set_trap_table(traps))
889 BUG();
890
891 spin_unlock(&lock);
892}
893
894/* Write a GDT descriptor entry. Ignore LDT descriptors, since
895 they're handled differently. */
896static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
014b15be 897 const void *desc, int type)
5ead97c8 898{
ab78f7ad
JF
899 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
900
f120f13e
JF
901 preempt_disable();
902
014b15be
GOC
903 switch (type) {
904 case DESC_LDT:
905 case DESC_TSS:
5ead97c8
JF
906 /* ignore */
907 break;
908
909 default: {
9976b39b 910 xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
5ead97c8
JF
911
912 xen_mc_flush();
014b15be 913 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
5ead97c8
JF
914 BUG();
915 }
916
917 }
f120f13e
JF
918
919 preempt_enable();
5ead97c8
JF
920}
921
577eebea
JF
922/*
923 * Version of write_gdt_entry for use at early boot-time needed to
924 * update an entry as simply as possible.
925 */
ad3062a0 926static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
577eebea
JF
927 const void *desc, int type)
928{
ab78f7ad
JF
929 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
930
577eebea
JF
931 switch (type) {
932 case DESC_LDT:
933 case DESC_TSS:
934 /* ignore */
935 break;
936
937 default: {
938 xmaddr_t maddr = virt_to_machine(&dt[entry]);
939
940 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
941 dt[entry] = *(struct desc_struct *)desc;
942 }
943
944 }
945}
946
faca6227 947static void xen_load_sp0(struct tss_struct *tss,
a05d2eba 948 struct thread_struct *thread)
5ead97c8 949{
ab78f7ad
JF
950 struct multicall_space mcs;
951
952 mcs = xen_mc_entry(0);
faca6227 953 MULTI_stack_switch(mcs.mc, __KERNEL_DS, thread->sp0);
5ead97c8 954 xen_mc_issue(PARAVIRT_LAZY_CPU);
8ef46a67 955 tss->x86_tss.sp0 = thread->sp0;
5ead97c8
JF
956}
957
958static void xen_set_iopl_mask(unsigned mask)
959{
960 struct physdev_set_iopl set_iopl;
961
962 /* Force the change at ring 0. */
963 set_iopl.iopl = (mask == 0) ? 1 : (mask >> 12) & 3;
964 HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
965}
966
967static void xen_io_delay(void)
968{
969}
970
7b1333aa
JF
971static void xen_clts(void)
972{
973 struct multicall_space mcs;
974
975 mcs = xen_mc_entry(0);
976
977 MULTI_fpu_taskswitch(mcs.mc, 0);
978
979 xen_mc_issue(PARAVIRT_LAZY_CPU);
980}
981
a789ed5f
JF
982static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
983
984static unsigned long xen_read_cr0(void)
985{
2113f469 986 unsigned long cr0 = this_cpu_read(xen_cr0_value);
a789ed5f
JF
987
988 if (unlikely(cr0 == 0)) {
989 cr0 = native_read_cr0();
2113f469 990 this_cpu_write(xen_cr0_value, cr0);
a789ed5f
JF
991 }
992
993 return cr0;
994}
995
7b1333aa
JF
996static void xen_write_cr0(unsigned long cr0)
997{
998 struct multicall_space mcs;
999
2113f469 1000 this_cpu_write(xen_cr0_value, cr0);
a789ed5f 1001
7b1333aa
JF
1002 /* Only pay attention to cr0.TS; everything else is
1003 ignored. */
1004 mcs = xen_mc_entry(0);
1005
1006 MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
1007
1008 xen_mc_issue(PARAVIRT_LAZY_CPU);
1009}
1010
5ead97c8
JF
1011static void xen_write_cr4(unsigned long cr4)
1012{
2956a351
JF
1013 cr4 &= ~X86_CR4_PGE;
1014 cr4 &= ~X86_CR4_PSE;
1015
1016 native_write_cr4(cr4);
5ead97c8 1017}
1a7bbda5
KRW
1018#ifdef CONFIG_X86_64
1019static inline unsigned long xen_read_cr8(void)
1020{
1021 return 0;
1022}
1023static inline void xen_write_cr8(unsigned long val)
1024{
1025 BUG_ON(val);
1026}
1027#endif
31795b47
BO
1028
1029static u64 xen_read_msr_safe(unsigned int msr, int *err)
1030{
1031 u64 val;
1032
1033 val = native_read_msr_safe(msr, err);
1034 switch (msr) {
1035 case MSR_IA32_APICBASE:
1036#ifdef CONFIG_X86_X2APIC
1037 if (!(cpuid_ecx(1) & (1 << (X86_FEATURE_X2APIC & 31))))
1038#endif
1039 val &= ~X2APIC_ENABLE;
1040 break;
1041 }
1042 return val;
1043}
1044
1153968a
JF
1045static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
1046{
1047 int ret;
1048
1049 ret = 0;
1050
f63c2f24 1051 switch (msr) {
1153968a
JF
1052#ifdef CONFIG_X86_64
1053 unsigned which;
1054 u64 base;
1055
1056 case MSR_FS_BASE: which = SEGBASE_FS; goto set;
1057 case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
1058 case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
1059
1060 set:
1061 base = ((u64)high << 32) | low;
1062 if (HYPERVISOR_set_segment_base(which, base) != 0)
0cc0213e 1063 ret = -EIO;
1153968a
JF
1064 break;
1065#endif
d89961e2
JF
1066
1067 case MSR_STAR:
1068 case MSR_CSTAR:
1069 case MSR_LSTAR:
1070 case MSR_SYSCALL_MASK:
1071 case MSR_IA32_SYSENTER_CS:
1072 case MSR_IA32_SYSENTER_ESP:
1073 case MSR_IA32_SYSENTER_EIP:
1074 /* Fast syscall setup is all done in hypercalls, so
1075 these are all ignored. Stub them out here to stop
1076 Xen console noise. */
41f2e477 1077
1153968a
JF
1078 default:
1079 ret = native_write_msr_safe(msr, low, high);
1080 }
1081
1082 return ret;
1083}
1084
0e91398f 1085void xen_setup_shared_info(void)
5ead97c8
JF
1086{
1087 if (!xen_feature(XENFEAT_auto_translated_physmap)) {
15664f96
JF
1088 set_fixmap(FIX_PARAVIRT_BOOTMAP,
1089 xen_start_info->shared_info);
1090
1091 HYPERVISOR_shared_info =
1092 (struct shared_info *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
5ead97c8
JF
1093 } else
1094 HYPERVISOR_shared_info =
1095 (struct shared_info *)__va(xen_start_info->shared_info);
1096
2e8fe719
JF
1097#ifndef CONFIG_SMP
1098 /* In UP this is as good a place as any to set up shared info */
1099 xen_setup_vcpu_info_placement();
1100#endif
d5edbc1f
JF
1101
1102 xen_setup_mfn_list_list();
2e8fe719
JF
1103}
1104
5f054e31 1105/* This is called once we have the cpu_possible_mask */
0e91398f 1106void xen_setup_vcpu_info_placement(void)
60223a32
JF
1107{
1108 int cpu;
1109
1110 for_each_possible_cpu(cpu)
1111 xen_vcpu_setup(cpu);
1112
1113 /* xen_vcpu_setup managed to place the vcpu_info within the
2771374d
MR
1114 * percpu area for all cpus, so make use of it. Note that for
1115 * PVH we want to use native IRQ mechanism. */
1116 if (have_vcpu_info_placement && !xen_pvh_domain()) {
ecb93d1c
JF
1117 pv_irq_ops.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
1118 pv_irq_ops.restore_fl = __PV_IS_CALLEE_SAVE(xen_restore_fl_direct);
1119 pv_irq_ops.irq_disable = __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
1120 pv_irq_ops.irq_enable = __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
93b1eab3 1121 pv_mmu_ops.read_cr2 = xen_read_cr2_direct;
60223a32 1122 }
5ead97c8
JF
1123}
1124
ab144f5e
AK
1125static unsigned xen_patch(u8 type, u16 clobbers, void *insnbuf,
1126 unsigned long addr, unsigned len)
6487673b
JF
1127{
1128 char *start, *end, *reloc;
1129 unsigned ret;
1130
1131 start = end = reloc = NULL;
1132
93b1eab3
JF
1133#define SITE(op, x) \
1134 case PARAVIRT_PATCH(op.x): \
6487673b
JF
1135 if (have_vcpu_info_placement) { \
1136 start = (char *)xen_##x##_direct; \
1137 end = xen_##x##_direct_end; \
1138 reloc = xen_##x##_direct_reloc; \
1139 } \
1140 goto patch_site
1141
1142 switch (type) {
93b1eab3
JF
1143 SITE(pv_irq_ops, irq_enable);
1144 SITE(pv_irq_ops, irq_disable);
1145 SITE(pv_irq_ops, save_fl);
1146 SITE(pv_irq_ops, restore_fl);
6487673b
JF
1147#undef SITE
1148
1149 patch_site:
1150 if (start == NULL || (end-start) > len)
1151 goto default_patch;
1152
ab144f5e 1153 ret = paravirt_patch_insns(insnbuf, len, start, end);
6487673b
JF
1154
1155 /* Note: because reloc is assigned from something that
1156 appears to be an array, gcc assumes it's non-null,
1157 but doesn't know its relationship with start and
1158 end. */
1159 if (reloc > start && reloc < end) {
1160 int reloc_off = reloc - start;
ab144f5e
AK
1161 long *relocp = (long *)(insnbuf + reloc_off);
1162 long delta = start - (char *)addr;
6487673b
JF
1163
1164 *relocp += delta;
1165 }
1166 break;
1167
1168 default_patch:
1169 default:
ab144f5e
AK
1170 ret = paravirt_patch_default(type, clobbers, insnbuf,
1171 addr, len);
6487673b
JF
1172 break;
1173 }
1174
1175 return ret;
1176}
1177
ad3062a0 1178static const struct pv_info xen_info __initconst = {
5ead97c8
JF
1179 .paravirt_enabled = 1,
1180 .shared_kernel_pmd = 0,
1181
318f5a2a
AL
1182#ifdef CONFIG_X86_64
1183 .extra_user_64bit_cs = FLAT_USER_CS64,
1184#endif
1185
5ead97c8 1186 .name = "Xen",
93b1eab3 1187};
5ead97c8 1188
ad3062a0 1189static const struct pv_init_ops xen_init_ops __initconst = {
6487673b 1190 .patch = xen_patch,
93b1eab3 1191};
5ead97c8 1192
ad3062a0 1193static const struct pv_cpu_ops xen_cpu_ops __initconst = {
5ead97c8
JF
1194 .cpuid = xen_cpuid,
1195
1196 .set_debugreg = xen_set_debugreg,
1197 .get_debugreg = xen_get_debugreg,
1198
7b1333aa 1199 .clts = xen_clts,
5ead97c8 1200
a789ed5f 1201 .read_cr0 = xen_read_cr0,
7b1333aa 1202 .write_cr0 = xen_write_cr0,
5ead97c8 1203
5ead97c8
JF
1204 .read_cr4 = native_read_cr4,
1205 .read_cr4_safe = native_read_cr4_safe,
1206 .write_cr4 = xen_write_cr4,
1207
1a7bbda5
KRW
1208#ifdef CONFIG_X86_64
1209 .read_cr8 = xen_read_cr8,
1210 .write_cr8 = xen_write_cr8,
1211#endif
1212
5ead97c8
JF
1213 .wbinvd = native_wbinvd,
1214
31795b47 1215 .read_msr = xen_read_msr_safe,
1153968a 1216 .write_msr = xen_write_msr_safe,
1ab46fd3 1217
5ead97c8
JF
1218 .read_tsc = native_read_tsc,
1219 .read_pmc = native_read_pmc,
1220
cd0608e7
KRW
1221 .read_tscp = native_read_tscp,
1222
81e103f1 1223 .iret = xen_iret,
6fcac6d3
JF
1224#ifdef CONFIG_X86_64
1225 .usergs_sysret32 = xen_sysret32,
1226 .usergs_sysret64 = xen_sysret64,
aac82d31
AL
1227#else
1228 .irq_enable_sysexit = xen_sysexit,
6fcac6d3 1229#endif
5ead97c8
JF
1230
1231 .load_tr_desc = paravirt_nop,
1232 .set_ldt = xen_set_ldt,
1233 .load_gdt = xen_load_gdt,
1234 .load_idt = xen_load_idt,
1235 .load_tls = xen_load_tls,
a8fc1089
EH
1236#ifdef CONFIG_X86_64
1237 .load_gs_index = xen_load_gs_index,
1238#endif
5ead97c8 1239
38ffbe66
JF
1240 .alloc_ldt = xen_alloc_ldt,
1241 .free_ldt = xen_free_ldt,
1242
5ead97c8
JF
1243 .store_idt = native_store_idt,
1244 .store_tr = xen_store_tr,
1245
1246 .write_ldt_entry = xen_write_ldt_entry,
1247 .write_gdt_entry = xen_write_gdt_entry,
1248 .write_idt_entry = xen_write_idt_entry,
faca6227 1249 .load_sp0 = xen_load_sp0,
5ead97c8
JF
1250
1251 .set_iopl_mask = xen_set_iopl_mask,
1252 .io_delay = xen_io_delay,
1253
952d1d70
JF
1254 /* Xen takes care of %gs when switching to usermode for us */
1255 .swapgs = paravirt_nop,
1256
224101ed
JF
1257 .start_context_switch = paravirt_start_context_switch,
1258 .end_context_switch = xen_end_context_switch,
93b1eab3
JF
1259};
1260
ad3062a0 1261static const struct pv_apic_ops xen_apic_ops __initconst = {
5ead97c8 1262#ifdef CONFIG_X86_LOCAL_APIC
5ead97c8
JF
1263 .startup_ipi_hook = paravirt_nop,
1264#endif
93b1eab3
JF
1265};
1266
fefa629a
JF
1267static void xen_reboot(int reason)
1268{
349c709f
JF
1269 struct sched_shutdown r = { .reason = reason };
1270
349c709f 1271 if (HYPERVISOR_sched_op(SCHEDOP_shutdown, &r))
fefa629a
JF
1272 BUG();
1273}
1274
1275static void xen_restart(char *msg)
1276{
1277 xen_reboot(SHUTDOWN_reboot);
1278}
1279
1280static void xen_emergency_restart(void)
1281{
1282 xen_reboot(SHUTDOWN_reboot);
1283}
1284
1285static void xen_machine_halt(void)
1286{
1287 xen_reboot(SHUTDOWN_poweroff);
1288}
1289
b2abe506
TG
1290static void xen_machine_power_off(void)
1291{
1292 if (pm_power_off)
1293 pm_power_off();
1294 xen_reboot(SHUTDOWN_poweroff);
1295}
1296
fefa629a
JF
1297static void xen_crash_shutdown(struct pt_regs *regs)
1298{
1299 xen_reboot(SHUTDOWN_crash);
1300}
1301
f09f6d19
DD
1302static int
1303xen_panic_event(struct notifier_block *this, unsigned long event, void *ptr)
1304{
086748e5 1305 xen_reboot(SHUTDOWN_crash);
f09f6d19
DD
1306 return NOTIFY_DONE;
1307}
1308
1309static struct notifier_block xen_panic_block = {
1310 .notifier_call= xen_panic_event,
bc5eb201 1311 .priority = INT_MIN
f09f6d19
DD
1312};
1313
1314int xen_panic_handler_init(void)
1315{
1316 atomic_notifier_chain_register(&panic_notifier_list, &xen_panic_block);
1317 return 0;
1318}
1319
ad3062a0 1320static const struct machine_ops xen_machine_ops __initconst = {
fefa629a
JF
1321 .restart = xen_restart,
1322 .halt = xen_machine_halt,
b2abe506 1323 .power_off = xen_machine_power_off,
fefa629a
JF
1324 .shutdown = xen_machine_halt,
1325 .crash_shutdown = xen_crash_shutdown,
1326 .emergency_restart = xen_emergency_restart,
1327};
1328
f221b04f
JB
1329static unsigned char xen_get_nmi_reason(void)
1330{
1331 unsigned char reason = 0;
1332
1333 /* Construct a value which looks like it came from port 0x61. */
1334 if (test_bit(_XEN_NMIREASON_io_error,
1335 &HYPERVISOR_shared_info->arch.nmi_reason))
1336 reason |= NMI_REASON_IOCHK;
1337 if (test_bit(_XEN_NMIREASON_pci_serr,
1338 &HYPERVISOR_shared_info->arch.nmi_reason))
1339 reason |= NMI_REASON_SERR;
1340
1341 return reason;
1342}
1343
96f28bc6
DV
1344static void __init xen_boot_params_init_edd(void)
1345{
1346#if IS_ENABLED(CONFIG_EDD)
1347 struct xen_platform_op op;
1348 struct edd_info *edd_info;
1349 u32 *mbr_signature;
1350 unsigned nr;
1351 int ret;
1352
1353 edd_info = boot_params.eddbuf;
1354 mbr_signature = boot_params.edd_mbr_sig_buffer;
1355
1356 op.cmd = XENPF_firmware_info;
1357
1358 op.u.firmware_info.type = XEN_FW_DISK_INFO;
1359 for (nr = 0; nr < EDDMAXNR; nr++) {
1360 struct edd_info *info = edd_info + nr;
1361
1362 op.u.firmware_info.index = nr;
1363 info->params.length = sizeof(info->params);
1364 set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
1365 &info->params);
1366 ret = HYPERVISOR_dom0_op(&op);
1367 if (ret)
1368 break;
1369
1370#define C(x) info->x = op.u.firmware_info.u.disk_info.x
1371 C(device);
1372 C(version);
1373 C(interface_support);
1374 C(legacy_max_cylinder);
1375 C(legacy_max_head);
1376 C(legacy_sectors_per_track);
1377#undef C
1378 }
1379 boot_params.eddbuf_entries = nr;
1380
1381 op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
1382 for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
1383 op.u.firmware_info.index = nr;
1384 ret = HYPERVISOR_dom0_op(&op);
1385 if (ret)
1386 break;
1387 mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
1388 }
1389 boot_params.edd_mbr_sig_buf_entries = nr;
1390#endif
1391}
1392
577eebea
JF
1393/*
1394 * Set up the GDT and segment registers for -fstack-protector. Until
1395 * we do this, we have to be careful not to call any stack-protected
1396 * function, which is most of the kernel.
5840c84b
MR
1397 *
1398 * Note, that it is __ref because the only caller of this after init
1399 * is PVH which is not going to use xen_load_gdt_boot or other
1400 * __init functions.
577eebea 1401 */
c9f6e997 1402static void __ref xen_setup_gdt(int cpu)
577eebea 1403{
8d656bbe
MR
1404 if (xen_feature(XENFEAT_auto_translated_physmap)) {
1405#ifdef CONFIG_X86_64
1406 unsigned long dummy;
1407
5840c84b
MR
1408 load_percpu_segment(cpu); /* We need to access per-cpu area */
1409 switch_to_new_gdt(cpu); /* GDT and GS set */
8d656bbe
MR
1410
1411 /* We are switching of the Xen provided GDT to our HVM mode
1412 * GDT. The new GDT has __KERNEL_CS with CS.L = 1
1413 * and we are jumping to reload it.
1414 */
1415 asm volatile ("pushq %0\n"
1416 "leaq 1f(%%rip),%0\n"
1417 "pushq %0\n"
1418 "lretq\n"
1419 "1:\n"
1420 : "=&r" (dummy) : "0" (__KERNEL_CS));
1421
1422 /*
1423 * While not needed, we also set the %es, %ds, and %fs
1424 * to zero. We don't care about %ss as it is NULL.
1425 * Strictly speaking this is not needed as Xen zeros those
1426 * out (and also MSR_FS_BASE, MSR_GS_BASE, MSR_KERNEL_GS_BASE)
1427 *
1428 * Linux zeros them in cpu_init() and in secondary_startup_64
1429 * (for BSP).
1430 */
1431 loadsegment(es, 0);
1432 loadsegment(ds, 0);
1433 loadsegment(fs, 0);
1434#else
1435 /* PVH: TODO Implement. */
1436 BUG();
1437#endif
1438 return; /* PVH does not need any PV GDT ops. */
1439 }
577eebea
JF
1440 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry_boot;
1441 pv_cpu_ops.load_gdt = xen_load_gdt_boot;
1442
1443 setup_stack_canary_segment(0);
1444 switch_to_new_gdt(0);
1445
1446 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry;
1447 pv_cpu_ops.load_gdt = xen_load_gdt;
1448}
1449
a2ef5dc2 1450#ifdef CONFIG_XEN_PVH
c9f6e997
RPM
1451/*
1452 * A PV guest starts with default flags that are not set for PVH, set them
1453 * here asap.
1454 */
1455static void xen_pvh_set_cr_flags(int cpu)
1456{
1457
1458 /* Some of these are setup in 'secondary_startup_64'. The others:
1459 * X86_CR0_TS, X86_CR0_PE, X86_CR0_ET are set by Xen for HVM guests
1460 * (which PVH shared codepaths), while X86_CR0_PG is for PVH. */
1461 write_cr0(read_cr0() | X86_CR0_MP | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM);
afca5013
MR
1462
1463 if (!cpu)
1464 return;
1465 /*
1466 * For BSP, PSE PGE are set in probe_page_size_mask(), for APs
21c4cd10 1467 * set them here. For all, OSFXSR OSXMMEXCPT are set in fpu__init_cpu().
afca5013
MR
1468 */
1469 if (cpu_has_pse)
375074cc 1470 cr4_set_bits_and_update_boot(X86_CR4_PSE);
afca5013
MR
1471
1472 if (cpu_has_pge)
375074cc 1473 cr4_set_bits_and_update_boot(X86_CR4_PGE);
c9f6e997
RPM
1474}
1475
1476/*
1477 * Note, that it is ref - because the only caller of this after init
1478 * is PVH which is not going to use xen_load_gdt_boot or other
1479 * __init functions.
1480 */
1481void __ref xen_pvh_secondary_vcpu_init(int cpu)
1482{
1483 xen_setup_gdt(cpu);
1484 xen_pvh_set_cr_flags(cpu);
1485}
1486
d285d683
MR
1487static void __init xen_pvh_early_guest_init(void)
1488{
1489 if (!xen_feature(XENFEAT_auto_translated_physmap))
1490 return;
1491
c9f6e997
RPM
1492 if (!xen_feature(XENFEAT_hvm_callback_vector))
1493 return;
1494
1495 xen_have_vector_callback = 1;
a2ef5dc2
MR
1496
1497 xen_pvh_early_cpu_init(0, false);
c9f6e997 1498 xen_pvh_set_cr_flags(0);
d285d683
MR
1499
1500#ifdef CONFIG_X86_32
1501 BUG(); /* PVH: Implement proper support. */
1502#endif
1503}
a2ef5dc2 1504#endif /* CONFIG_XEN_PVH */
d285d683 1505
5ead97c8 1506/* First C function to be called on Xen boot */
2605fc21 1507asmlinkage __visible void __init xen_start_kernel(void)
5ead97c8 1508{
ec35a69c 1509 struct physdev_set_iopl set_iopl;
d1e9abd6 1510 unsigned long initrd_start = 0;
9cd25aac 1511 u64 pat;
ec35a69c 1512 int rc;
5ead97c8
JF
1513
1514 if (!xen_start_info)
1515 return;
1516
6e833587
JF
1517 xen_domain_type = XEN_PV_DOMAIN;
1518
d285d683 1519 xen_setup_features();
a2ef5dc2 1520#ifdef CONFIG_XEN_PVH
d285d683 1521 xen_pvh_early_guest_init();
a2ef5dc2 1522#endif
7e77506a
IC
1523 xen_setup_machphys_mapping();
1524
5ead97c8 1525 /* Install Xen paravirt ops */
93b1eab3
JF
1526 pv_info = xen_info;
1527 pv_init_ops = xen_init_ops;
93b1eab3 1528 pv_apic_ops = xen_apic_ops;
f221b04f 1529 if (!xen_pvh_domain()) {
d285d683 1530 pv_cpu_ops = xen_cpu_ops;
93b1eab3 1531
f221b04f
JB
1532 x86_platform.get_nmi_reason = xen_get_nmi_reason;
1533 }
1534
abacaadc
DV
1535 if (xen_feature(XENFEAT_auto_translated_physmap))
1536 x86_init.resources.memory_setup = xen_auto_xlated_memory_setup;
1537 else
1538 x86_init.resources.memory_setup = xen_memory_setup;
42bbdb43 1539 x86_init.oem.arch_setup = xen_arch_setup;
6f30c1ac 1540 x86_init.oem.banner = xen_banner;
845b3944 1541
409771d2 1542 xen_init_time_ops();
93b1eab3 1543
ce2eef33 1544 /*
577eebea 1545 * Set up some pagetable state before starting to set any ptes.
ce2eef33 1546 */
577eebea 1547
973df35e
JF
1548 xen_init_mmu_ops();
1549
577eebea
JF
1550 /* Prevent unwanted bits from being set in PTEs. */
1551 __supported_pte_mask &= ~_PAGE_GLOBAL;
577eebea 1552
817a824b
IC
1553 /*
1554 * Prevent page tables from being allocated in highmem, even
1555 * if CONFIG_HIGHPTE is enabled.
1556 */
1557 __userpte_alloc_gfp &= ~__GFP_HIGHMEM;
1558
b75fe4e5 1559 /* Work out if we support NX */
4763ed4d 1560 x86_configure_nx();
b75fe4e5 1561
577eebea 1562 /* Get mfn list */
696fd7c5 1563 xen_build_dynamic_phys_to_machine();
577eebea
JF
1564
1565 /*
1566 * Set up kernel GDT and segment registers, mainly so that
1567 * -fstack-protector code can be executed.
1568 */
5840c84b 1569 xen_setup_gdt(0);
0d1edf46 1570
ce2eef33 1571 xen_init_irq_ops();
e826fe1b
JF
1572 xen_init_cpuid_mask();
1573
94a8c3c2 1574#ifdef CONFIG_X86_LOCAL_APIC
ad66dd34 1575 /*
94a8c3c2 1576 * set up the basic apic ops.
ad66dd34 1577 */
feb44f1f 1578 xen_init_apic();
ad66dd34 1579#endif
93b1eab3 1580
e57778a1
JF
1581 if (xen_feature(XENFEAT_mmu_pt_update_preserve_ad)) {
1582 pv_mmu_ops.ptep_modify_prot_start = xen_ptep_modify_prot_start;
1583 pv_mmu_ops.ptep_modify_prot_commit = xen_ptep_modify_prot_commit;
1584 }
1585
fefa629a
JF
1586 machine_ops = xen_machine_ops;
1587
38341432
JF
1588 /*
1589 * The only reliable way to retain the initial address of the
1590 * percpu gdt_page is to remember it here, so we can go and
1591 * mark it RW later, when the initial percpu area is freed.
1592 */
1593 xen_initial_gdt = &per_cpu(gdt_page, 0);
795f99b6 1594
a9e7062d 1595 xen_smp_init();
5ead97c8 1596
c1f5db1a
IC
1597#ifdef CONFIG_ACPI_NUMA
1598 /*
1599 * The pages we from Xen are not related to machine pages, so
1600 * any NUMA information the kernel tries to get from ACPI will
1601 * be meaningless. Prevent it from trying.
1602 */
1603 acpi_numa = -1;
c79c4982 1604#endif
60223a32 1605 /* Don't do the full vcpu_info placement stuff until we have a
2e8fe719 1606 possible map and a non-dummy shared_info. */
60223a32 1607 per_cpu(xen_vcpu, 0) = &HYPERVISOR_shared_info->vcpu_info[0];
5ead97c8 1608
55d80856 1609 local_irq_disable();
2ce802f6 1610 early_boot_irqs_disabled = true;
55d80856 1611
084a2a4e 1612 xen_raw_console_write("mapping kernel into physical memory\n");
3699aad0 1613 xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base, xen_start_info->nr_pages);
5ead97c8 1614
47591df5
JG
1615 /*
1616 * Modify the cache mode translation tables to match Xen's PAT
1617 * configuration.
1618 */
9cd25aac
BP
1619 rdmsrl(MSR_IA32_CR_PAT, pat);
1620 pat_init_cache_modes(pat);
47591df5 1621
5ead97c8
JF
1622 /* keep using Xen gdt for now; no urgent need to change it */
1623
e68266b7 1624#ifdef CONFIG_X86_32
93b1eab3 1625 pv_info.kernel_rpl = 1;
5ead97c8 1626 if (xen_feature(XENFEAT_supervisor_mode_kernel))
93b1eab3 1627 pv_info.kernel_rpl = 0;
e68266b7
IC
1628#else
1629 pv_info.kernel_rpl = 0;
1630#endif
5ead97c8 1631 /* set the limit of our address space */
fb1d8404 1632 xen_reserve_top();
5ead97c8 1633
d285d683
MR
1634 /* PVH: runs at default kernel iopl of 0 */
1635 if (!xen_pvh_domain()) {
1636 /*
1637 * We used to do this in xen_arch_setup, but that is too late
1638 * on AMD were early_cpu_init (run before ->arch_setup()) calls
1639 * early_amd_init which pokes 0xcf8 port.
1640 */
1641 set_iopl.iopl = 1;
1642 rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
1643 if (rc != 0)
1644 xen_raw_printk("physdev_op failed %d\n", rc);
1645 }
ec35a69c 1646
7d087b68 1647#ifdef CONFIG_X86_32
5ead97c8
JF
1648 /* set up basic CPUID stuff */
1649 cpu_detect(&new_cpu_data);
60e019eb 1650 set_cpu_cap(&new_cpu_data, X86_FEATURE_FPU);
d560bc61 1651 new_cpu_data.wp_works_ok = 1;
5ead97c8 1652 new_cpu_data.x86_capability[0] = cpuid_edx(1);
7d087b68 1653#endif
5ead97c8 1654
d1e9abd6
JG
1655 if (xen_start_info->mod_start) {
1656 if (xen_start_info->flags & SIF_MOD_START_PFN)
1657 initrd_start = PFN_PHYS(xen_start_info->mod_start);
1658 else
1659 initrd_start = __pa(xen_start_info->mod_start);
1660 }
1661
5ead97c8 1662 /* Poke various useful things into boot_params */
30c82645 1663 boot_params.hdr.type_of_loader = (9 << 4) | 0;
d1e9abd6 1664 boot_params.hdr.ramdisk_image = initrd_start;
30c82645 1665 boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
b7c3c5c1 1666 boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
5ead97c8 1667
6e833587 1668 if (!xen_initial_domain()) {
83abc70a 1669 add_preferred_console("xenboot", 0, NULL);
9e124fe1 1670 add_preferred_console("tty", 0, NULL);
b8c2d3df 1671 add_preferred_console("hvc", 0, NULL);
b5401a96
AN
1672 if (pci_xen)
1673 x86_init.pci.arch_init = pci_xen_init;
5d990b62 1674 } else {
c2419b4a
JF
1675 const struct dom0_vga_console_info *info =
1676 (void *)((char *)xen_start_info +
1677 xen_start_info->console.dom0.info_off);
ffb8b233
KRW
1678 struct xen_platform_op op = {
1679 .cmd = XENPF_firmware_info,
1680 .interface_version = XENPF_INTERFACE_VERSION,
1681 .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
1682 };
c2419b4a
JF
1683
1684 xen_init_vga(info, xen_start_info->console.dom0.info_size);
1685 xen_start_info->console.domU.mfn = 0;
1686 xen_start_info->console.domU.evtchn = 0;
1687
ffb8b233
KRW
1688 if (HYPERVISOR_dom0_op(&op) == 0)
1689 boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
1690
5d990b62
CW
1691 /* Make sure ACS will be enabled */
1692 pci_request_acs();
211063dc
KRW
1693
1694 xen_acpi_sleep_register();
bd49940a
KRW
1695
1696 /* Avoid searching for BIOS MP tables */
1697 x86_init.mpparse.find_smp_config = x86_init_noop;
1698 x86_init.mpparse.get_smp_config = x86_init_uint_noop;
96f28bc6
DV
1699
1700 xen_boot_params_init_edd();
9e124fe1 1701 }
76a8df7b
DV
1702#ifdef CONFIG_PCI
1703 /* PCI BIOS service won't work from a PV guest. */
1704 pci_probe &= ~PCI_PROBE_BIOS;
1705#endif
084a2a4e
JF
1706 xen_raw_console_write("about to get started...\n");
1707
499d19b8
JF
1708 xen_setup_runstate_info(0);
1709
c7341d6a 1710 xen_efi_init();
be81c8a1 1711
5ead97c8 1712 /* Start the world */
f5d36de0 1713#ifdef CONFIG_X86_32
f0d43100 1714 i386_start_kernel();
f5d36de0 1715#else
5054daa2 1716 cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
084a2a4e 1717 x86_64_start_reservations((char *)__pa_symbol(&boot_params));
f5d36de0 1718#endif
5ead97c8 1719}
bee6ab53 1720
e9daff24 1721void __ref xen_hvm_init_shared_info(void)
bee6ab53 1722{
e9daff24 1723 int cpu;
bee6ab53 1724 struct xen_add_to_physmap xatp;
e9daff24 1725 static struct shared_info *shared_info_page = 0;
bee6ab53 1726
e9daff24
KRW
1727 if (!shared_info_page)
1728 shared_info_page = (struct shared_info *)
1729 extend_brk(PAGE_SIZE, PAGE_SIZE);
bee6ab53
SY
1730 xatp.domid = DOMID_SELF;
1731 xatp.idx = 0;
1732 xatp.space = XENMAPSPACE_shared_info;
e9daff24 1733 xatp.gpfn = __pa(shared_info_page) >> PAGE_SHIFT;
bee6ab53
SY
1734 if (HYPERVISOR_memory_op(XENMEM_add_to_physmap, &xatp))
1735 BUG();
1736
e9daff24 1737 HYPERVISOR_shared_info = (struct shared_info *)shared_info_page;
bee6ab53 1738
016b6f5f
SS
1739 /* xen_vcpu is a pointer to the vcpu_info struct in the shared_info
1740 * page, we use it in the event channel upcall and in some pvclock
1741 * related functions. We don't need the vcpu_info placement
1742 * optimizations because we don't use any pv_mmu or pv_irq op on
e9daff24
KRW
1743 * HVM.
1744 * When xen_hvm_init_shared_info is run at boot time only vcpu 0 is
1745 * online but xen_hvm_init_shared_info is run at resume time too and
1746 * in that case multiple vcpus might be online. */
1747 for_each_online_cpu(cpu) {
d5b17dbf
KRW
1748 /* Leave it to be NULL. */
1749 if (cpu >= MAX_VIRT_CPUS)
1750 continue;
016b6f5f
SS
1751 per_cpu(xen_vcpu, cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
1752 }
bee6ab53
SY
1753}
1754
e9daff24 1755#ifdef CONFIG_XEN_PVHVM
4ff2d062
OH
1756static void __init init_hvm_pv_info(void)
1757{
e9daff24 1758 int major, minor;
5eb65be2 1759 uint32_t eax, ebx, ecx, edx, pages, msr, base;
4ff2d062
OH
1760 u64 pfn;
1761
1762 base = xen_cpuid_base();
e9daff24
KRW
1763 cpuid(base + 1, &eax, &ebx, &ecx, &edx);
1764
1765 major = eax >> 16;
1766 minor = eax & 0xffff;
1767 printk(KERN_INFO "Xen version %d.%d.\n", major, minor);
1768
4ff2d062
OH
1769 cpuid(base + 2, &pages, &msr, &ecx, &edx);
1770
1771 pfn = __pa(hypercall_page);
1772 wrmsr_safe(msr, (u32)pfn, (u32)(pfn >> 32));
1773
1774 xen_setup_features();
1775
1776 pv_info.name = "Xen HVM";
1777
1778 xen_domain_type = XEN_HVM_DOMAIN;
1779}
1780
148f9bb8
PG
1781static int xen_hvm_cpu_notify(struct notifier_block *self, unsigned long action,
1782 void *hcpu)
38e20b07
SY
1783{
1784 int cpu = (long)hcpu;
1785 switch (action) {
1786 case CPU_UP_PREPARE:
90d4f553 1787 xen_vcpu_setup(cpu);
7918c92a 1788 if (xen_have_vector_callback) {
7918c92a
KRW
1789 if (xen_feature(XENFEAT_hvm_safe_pvclock))
1790 xen_setup_timer(cpu);
1791 }
38e20b07
SY
1792 break;
1793 default:
1794 break;
1795 }
1796 return NOTIFY_OK;
1797}
1798
148f9bb8 1799static struct notifier_block xen_hvm_cpu_notifier = {
38e20b07
SY
1800 .notifier_call = xen_hvm_cpu_notify,
1801};
1802
bee6ab53
SY
1803static void __init xen_hvm_guest_init(void)
1804{
a71dbdaa
BO
1805 if (xen_pv_domain())
1806 return;
1807
4ff2d062 1808 init_hvm_pv_info();
bee6ab53 1809
016b6f5f 1810 xen_hvm_init_shared_info();
38e20b07 1811
669b0ae9
VC
1812 xen_panic_handler_init();
1813
38e20b07
SY
1814 if (xen_feature(XENFEAT_hvm_callback_vector))
1815 xen_have_vector_callback = 1;
99bbb3a8 1816 xen_hvm_smp_init();
38e20b07 1817 register_cpu_notifier(&xen_hvm_cpu_notifier);
c1c5413a 1818 xen_unplug_emulated_devices();
38e20b07 1819 x86_init.irqs.intr_init = xen_init_IRQ;
409771d2 1820 xen_hvm_init_time_ops();
59151001 1821 xen_hvm_init_mmu_ops();
bee6ab53 1822}
a71dbdaa 1823#endif
bee6ab53 1824
8d693b91
KRW
1825static bool xen_nopv = false;
1826static __init int xen_parse_nopv(char *arg)
1827{
1828 xen_nopv = true;
1829 return 0;
1830}
1831early_param("xen_nopv", xen_parse_nopv);
1832
a71dbdaa 1833static uint32_t __init xen_platform(void)
bee6ab53 1834{
8d693b91
KRW
1835 if (xen_nopv)
1836 return 0;
1837
9df56f19 1838 return xen_cpuid_base();
bee6ab53
SY
1839}
1840
d9b8ca84
SY
1841bool xen_hvm_need_lapic(void)
1842{
8d693b91
KRW
1843 if (xen_nopv)
1844 return false;
d9b8ca84
SY
1845 if (xen_pv_domain())
1846 return false;
1847 if (!xen_hvm_domain())
1848 return false;
1849 if (xen_feature(XENFEAT_hvm_pirqs) && xen_have_vector_callback)
1850 return false;
1851 return true;
1852}
1853EXPORT_SYMBOL_GPL(xen_hvm_need_lapic);
1854
a71dbdaa
BO
1855static void xen_set_cpu_features(struct cpuinfo_x86 *c)
1856{
1857 if (xen_pv_domain())
1858 clear_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1859}
1860
1861const struct hypervisor_x86 x86_hyper_xen = {
1862 .name = "Xen",
1863 .detect = xen_platform,
1864#ifdef CONFIG_XEN_PVHVM
bee6ab53 1865 .init_platform = xen_hvm_guest_init,
a71dbdaa 1866#endif
4cca6ea0 1867 .x2apic_available = xen_x2apic_para_available,
a71dbdaa 1868 .set_cpu_features = xen_set_cpu_features,
bee6ab53 1869};
a71dbdaa 1870EXPORT_SYMBOL(x86_hyper_xen);