Merge branch 'x86-debug-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[linux-2.6-block.git] / arch / x86 / xen / enlighten.c
CommitLineData
5ead97c8
JF
1/*
2 * Core of Xen paravirt_ops implementation.
3 *
4 * This file contains the xen_paravirt_ops structure itself, and the
5 * implementations for:
6 * - privileged instructions
7 * - interrupt flags
8 * - segment operations
9 * - booting and setup
10 *
11 * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
12 */
13
38e20b07 14#include <linux/cpu.h>
5ead97c8
JF
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/smp.h>
18#include <linux/preempt.h>
f120f13e 19#include <linux/hardirq.h>
5ead97c8
JF
20#include <linux/percpu.h>
21#include <linux/delay.h>
22#include <linux/start_kernel.h>
23#include <linux/sched.h>
6cac5a92 24#include <linux/kprobes.h>
5ead97c8
JF
25#include <linux/bootmem.h>
26#include <linux/module.h>
f4f97b3e
JF
27#include <linux/mm.h>
28#include <linux/page-flags.h>
29#include <linux/highmem.h>
b8c2d3df 30#include <linux/console.h>
5d990b62 31#include <linux/pci.h>
5a0e3ad6 32#include <linux/gfp.h>
236260b9 33#include <linux/memblock.h>
96f28bc6 34#include <linux/edd.h>
5ead97c8 35
0b34a166
VK
36#ifdef CONFIG_KEXEC_CORE
37#include <linux/kexec.h>
38#endif
39
1ccbf534 40#include <xen/xen.h>
0ec53ecf 41#include <xen/events.h>
5ead97c8 42#include <xen/interface/xen.h>
ecbf29cd 43#include <xen/interface/version.h>
5ead97c8
JF
44#include <xen/interface/physdev.h>
45#include <xen/interface/vcpu.h>
bee6ab53 46#include <xen/interface/memory.h>
f221b04f 47#include <xen/interface/nmi.h>
cef12ee5 48#include <xen/interface/xen-mca.h>
5ead97c8
JF
49#include <xen/features.h>
50#include <xen/page.h>
38e20b07 51#include <xen/hvm.h>
084a2a4e 52#include <xen/hvc-console.h>
211063dc 53#include <xen/acpi.h>
5ead97c8
JF
54
55#include <asm/paravirt.h>
7b6aa335 56#include <asm/apic.h>
5ead97c8 57#include <asm/page.h>
b5401a96 58#include <asm/xen/pci.h>
5ead97c8
JF
59#include <asm/xen/hypercall.h>
60#include <asm/xen/hypervisor.h>
61#include <asm/fixmap.h>
62#include <asm/processor.h>
707ebbc8 63#include <asm/proto.h>
1153968a 64#include <asm/msr-index.h>
6cac5a92 65#include <asm/traps.h>
5ead97c8
JF
66#include <asm/setup.h>
67#include <asm/desc.h>
817a824b 68#include <asm/pgalloc.h>
5ead97c8 69#include <asm/pgtable.h>
f87e4cac 70#include <asm/tlbflush.h>
fefa629a 71#include <asm/reboot.h>
577eebea 72#include <asm/stackprotector.h>
bee6ab53 73#include <asm/hypervisor.h>
f221b04f 74#include <asm/mach_traps.h>
73c154c6 75#include <asm/mwait.h>
76a8df7b 76#include <asm/pci_x86.h>
c79c4982 77#include <asm/pat.h>
73c154c6
KRW
78
79#ifdef CONFIG_ACPI
80#include <linux/acpi.h>
81#include <asm/acpi.h>
82#include <acpi/pdc_intel.h>
83#include <acpi/processor.h>
84#include <xen/interface/platform.h>
85#endif
5ead97c8
JF
86
87#include "xen-ops.h"
3b827c1b 88#include "mmu.h"
f447d56d 89#include "smp.h"
5ead97c8 90#include "multicalls.h"
65d0cf0b 91#include "pmu.h"
5ead97c8
JF
92
93EXPORT_SYMBOL_GPL(hypercall_page);
94
a520996a
KRW
95/*
96 * Pointer to the xen_vcpu_info structure or
97 * &HYPERVISOR_shared_info->vcpu_info[cpu]. See xen_hvm_init_shared_info
98 * and xen_vcpu_setup for details. By default it points to share_info->vcpu_info
99 * but if the hypervisor supports VCPUOP_register_vcpu_info then it can point
100 * to xen_vcpu_info. The pointer is used in __xen_evtchn_do_upcall to
101 * acknowledge pending events.
102 * Also more subtly it is used by the patched version of irq enable/disable
103 * e.g. xen_irq_enable_direct and xen_iret in PV mode.
104 *
105 * The desire to be able to do those mask/unmask operations as a single
106 * instruction by using the per-cpu offset held in %gs is the real reason
107 * vcpu info is in a per-cpu pointer and the original reason for this
108 * hypercall.
109 *
110 */
5ead97c8 111DEFINE_PER_CPU(struct vcpu_info *, xen_vcpu);
a520996a
KRW
112
113/*
114 * Per CPU pages used if hypervisor supports VCPUOP_register_vcpu_info
115 * hypercall. This can be used both in PV and PVHVM mode. The structure
116 * overrides the default per_cpu(xen_vcpu, cpu) value.
117 */
5ead97c8 118DEFINE_PER_CPU(struct vcpu_info, xen_vcpu_info);
9f79991d 119
6e833587
JF
120enum xen_domain_type xen_domain_type = XEN_NATIVE;
121EXPORT_SYMBOL_GPL(xen_domain_type);
122
7e77506a
IC
123unsigned long *machine_to_phys_mapping = (void *)MACH2PHYS_VIRT_START;
124EXPORT_SYMBOL(machine_to_phys_mapping);
ccbcdf7c
JB
125unsigned long machine_to_phys_nr;
126EXPORT_SYMBOL(machine_to_phys_nr);
7e77506a 127
5ead97c8
JF
128struct start_info *xen_start_info;
129EXPORT_SYMBOL_GPL(xen_start_info);
130
a0d695c8 131struct shared_info xen_dummy_shared_info;
60223a32 132
38341432
JF
133void *xen_initial_gdt;
134
bee6ab53 135RESERVE_BRK(shared_info_page_brk, PAGE_SIZE);
38e20b07
SY
136__read_mostly int xen_have_vector_callback;
137EXPORT_SYMBOL_GPL(xen_have_vector_callback);
bee6ab53 138
60223a32
JF
139/*
140 * Point at some empty memory to start with. We map the real shared_info
141 * page as soon as fixmap is up and running.
142 */
4648da7c 143struct shared_info *HYPERVISOR_shared_info = &xen_dummy_shared_info;
60223a32
JF
144
145/*
146 * Flag to determine whether vcpu info placement is available on all
147 * VCPUs. We assume it is to start with, and then set it to zero on
148 * the first failure. This is because it can succeed on some VCPUs
149 * and not others, since it can involve hypervisor memory allocation,
150 * or because the guest failed to guarantee all the appropriate
151 * constraints on all VCPUs (ie buffer can't cross a page boundary).
152 *
153 * Note that any particular CPU may be using a placed vcpu structure,
154 * but we can only optimise if the all are.
155 *
156 * 0: not available, 1: available
157 */
e4d04071 158static int have_vcpu_info_placement = 1;
60223a32 159
1c32cdc6
DV
160struct tls_descs {
161 struct desc_struct desc[3];
162};
163
164/*
165 * Updating the 3 TLS descriptors in the GDT on every task switch is
166 * surprisingly expensive so we avoid updating them if they haven't
167 * changed. Since Xen writes different descriptors than the one
168 * passed in the update_descriptor hypercall we keep shadow copies to
169 * compare against.
170 */
171static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
172
c06ee78d
MR
173static void clamp_max_cpus(void)
174{
175#ifdef CONFIG_SMP
176 if (setup_max_cpus > MAX_VIRT_CPUS)
177 setup_max_cpus = MAX_VIRT_CPUS;
178#endif
179}
180
9c7a7942 181static void xen_vcpu_setup(int cpu)
5ead97c8 182{
60223a32
JF
183 struct vcpu_register_vcpu_info info;
184 int err;
185 struct vcpu_info *vcpup;
186
a0d695c8 187 BUG_ON(HYPERVISOR_shared_info == &xen_dummy_shared_info);
60223a32 188
7f1fc268
KRW
189 /*
190 * This path is called twice on PVHVM - first during bootup via
191 * smp_init -> xen_hvm_cpu_notify, and then if the VCPU is being
192 * hotplugged: cpu_up -> xen_hvm_cpu_notify.
193 * As we can only do the VCPUOP_register_vcpu_info once lets
194 * not over-write its result.
195 *
196 * For PV it is called during restore (xen_vcpu_restore) and bootup
197 * (xen_setup_vcpu_info_placement). The hotplug mechanism does not
198 * use this function.
199 */
200 if (xen_hvm_domain()) {
201 if (per_cpu(xen_vcpu, cpu) == &per_cpu(xen_vcpu_info, cpu))
202 return;
203 }
c06ee78d
MR
204 if (cpu < MAX_VIRT_CPUS)
205 per_cpu(xen_vcpu,cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
60223a32 206
c06ee78d
MR
207 if (!have_vcpu_info_placement) {
208 if (cpu >= MAX_VIRT_CPUS)
209 clamp_max_cpus();
210 return;
211 }
60223a32 212
c06ee78d 213 vcpup = &per_cpu(xen_vcpu_info, cpu);
9976b39b 214 info.mfn = arbitrary_virt_to_mfn(vcpup);
60223a32
JF
215 info.offset = offset_in_page(vcpup);
216
60223a32
JF
217 /* Check to see if the hypervisor will put the vcpu_info
218 structure where we want it, which allows direct access via
a520996a
KRW
219 a percpu-variable.
220 N.B. This hypercall can _only_ be called once per CPU. Subsequent
221 calls will error out with -EINVAL. This is due to the fact that
222 hypervisor has no unregister variant and this hypercall does not
223 allow to over-write info.mfn and info.offset.
224 */
60223a32
JF
225 err = HYPERVISOR_vcpu_op(VCPUOP_register_vcpu_info, cpu, &info);
226
227 if (err) {
228 printk(KERN_DEBUG "register_vcpu_info failed: err=%d\n", err);
229 have_vcpu_info_placement = 0;
c06ee78d 230 clamp_max_cpus();
60223a32
JF
231 } else {
232 /* This cpu is using the registered vcpu info, even if
233 later ones fail to. */
234 per_cpu(xen_vcpu, cpu) = vcpup;
60223a32 235 }
5ead97c8
JF
236}
237
9c7a7942
JF
238/*
239 * On restore, set the vcpu placement up again.
240 * If it fails, then we're in a bad state, since
241 * we can't back out from using it...
242 */
243void xen_vcpu_restore(void)
244{
3905bb2a 245 int cpu;
9c7a7942 246
9d328a94 247 for_each_possible_cpu(cpu) {
3905bb2a 248 bool other_cpu = (cpu != smp_processor_id());
9d328a94 249 bool is_up = HYPERVISOR_vcpu_op(VCPUOP_is_up, cpu, NULL);
9c7a7942 250
9d328a94 251 if (other_cpu && is_up &&
3905bb2a
JF
252 HYPERVISOR_vcpu_op(VCPUOP_down, cpu, NULL))
253 BUG();
9c7a7942 254
3905bb2a 255 xen_setup_runstate_info(cpu);
9c7a7942 256
3905bb2a 257 if (have_vcpu_info_placement)
9c7a7942 258 xen_vcpu_setup(cpu);
9c7a7942 259
9d328a94 260 if (other_cpu && is_up &&
3905bb2a
JF
261 HYPERVISOR_vcpu_op(VCPUOP_up, cpu, NULL))
262 BUG();
9c7a7942
JF
263 }
264}
265
5ead97c8
JF
266static void __init xen_banner(void)
267{
95c7c23b
JF
268 unsigned version = HYPERVISOR_xen_version(XENVER_version, NULL);
269 struct xen_extraversion extra;
270 HYPERVISOR_xen_version(XENVER_extraversion, &extra);
271
d285d683
MR
272 pr_info("Booting paravirtualized kernel %son %s\n",
273 xen_feature(XENFEAT_auto_translated_physmap) ?
274 "with PVH extensions " : "", pv_info.name);
95c7c23b
JF
275 printk(KERN_INFO "Xen version: %d.%d%s%s\n",
276 version >> 16, version & 0xffff, extra.extraversion,
e57778a1 277 xen_feature(XENFEAT_mmu_pt_update_preserve_ad) ? " (preserve-AD)" : "");
5ead97c8 278}
394b40f6
KRW
279/* Check if running on Xen version (major, minor) or later */
280bool
281xen_running_on_version_or_later(unsigned int major, unsigned int minor)
282{
283 unsigned int version;
284
285 if (!xen_domain())
286 return false;
287
288 version = HYPERVISOR_xen_version(XENVER_version, NULL);
289 if ((((version >> 16) == major) && ((version & 0xffff) >= minor)) ||
290 ((version >> 16) > major))
291 return true;
292 return false;
293}
5ead97c8 294
5e626254
AP
295#define CPUID_THERM_POWER_LEAF 6
296#define APERFMPERF_PRESENT 0
297
e826fe1b
JF
298static __read_mostly unsigned int cpuid_leaf1_edx_mask = ~0;
299static __read_mostly unsigned int cpuid_leaf1_ecx_mask = ~0;
300
73c154c6
KRW
301static __read_mostly unsigned int cpuid_leaf1_ecx_set_mask;
302static __read_mostly unsigned int cpuid_leaf5_ecx_val;
303static __read_mostly unsigned int cpuid_leaf5_edx_val;
304
65ea5b03
PA
305static void xen_cpuid(unsigned int *ax, unsigned int *bx,
306 unsigned int *cx, unsigned int *dx)
5ead97c8 307{
82d64699 308 unsigned maskebx = ~0;
e826fe1b 309 unsigned maskecx = ~0;
5ead97c8 310 unsigned maskedx = ~0;
73c154c6 311 unsigned setecx = 0;
5ead97c8
JF
312 /*
313 * Mask out inconvenient features, to try and disable as many
314 * unsupported kernel subsystems as possible.
315 */
82d64699
JF
316 switch (*ax) {
317 case 1:
e826fe1b 318 maskecx = cpuid_leaf1_ecx_mask;
73c154c6 319 setecx = cpuid_leaf1_ecx_set_mask;
e826fe1b 320 maskedx = cpuid_leaf1_edx_mask;
82d64699
JF
321 break;
322
73c154c6
KRW
323 case CPUID_MWAIT_LEAF:
324 /* Synthesize the values.. */
325 *ax = 0;
326 *bx = 0;
327 *cx = cpuid_leaf5_ecx_val;
328 *dx = cpuid_leaf5_edx_val;
329 return;
330
5e626254
AP
331 case CPUID_THERM_POWER_LEAF:
332 /* Disabling APERFMPERF for kernel usage */
333 maskecx = ~(1 << APERFMPERF_PRESENT);
334 break;
335
82d64699
JF
336 case 0xb:
337 /* Suppress extended topology stuff */
338 maskebx = 0;
339 break;
e826fe1b 340 }
5ead97c8
JF
341
342 asm(XEN_EMULATE_PREFIX "cpuid"
65ea5b03
PA
343 : "=a" (*ax),
344 "=b" (*bx),
345 "=c" (*cx),
346 "=d" (*dx)
347 : "0" (*ax), "2" (*cx));
e826fe1b 348
82d64699 349 *bx &= maskebx;
e826fe1b 350 *cx &= maskecx;
73c154c6 351 *cx |= setecx;
65ea5b03 352 *dx &= maskedx;
73c154c6 353
5ead97c8
JF
354}
355
73c154c6
KRW
356static bool __init xen_check_mwait(void)
357{
e3aa4e61 358#ifdef CONFIG_ACPI
73c154c6
KRW
359 struct xen_platform_op op = {
360 .cmd = XENPF_set_processor_pminfo,
361 .u.set_pminfo.id = -1,
362 .u.set_pminfo.type = XEN_PM_PDC,
363 };
364 uint32_t buf[3];
365 unsigned int ax, bx, cx, dx;
366 unsigned int mwait_mask;
367
368 /* We need to determine whether it is OK to expose the MWAIT
369 * capability to the kernel to harvest deeper than C3 states from ACPI
370 * _CST using the processor_harvest_xen.c module. For this to work, we
371 * need to gather the MWAIT_LEAF values (which the cstate.c code
372 * checks against). The hypervisor won't expose the MWAIT flag because
373 * it would break backwards compatibility; so we will find out directly
374 * from the hardware and hypercall.
375 */
376 if (!xen_initial_domain())
377 return false;
378
e3aa4e61
LJ
379 /*
380 * When running under platform earlier than Xen4.2, do not expose
381 * mwait, to avoid the risk of loading native acpi pad driver
382 */
383 if (!xen_running_on_version_or_later(4, 2))
384 return false;
385
73c154c6
KRW
386 ax = 1;
387 cx = 0;
388
389 native_cpuid(&ax, &bx, &cx, &dx);
390
391 mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
392 (1 << (X86_FEATURE_MWAIT % 32));
393
394 if ((cx & mwait_mask) != mwait_mask)
395 return false;
396
397 /* We need to emulate the MWAIT_LEAF and for that we need both
398 * ecx and edx. The hypercall provides only partial information.
399 */
400
401 ax = CPUID_MWAIT_LEAF;
402 bx = 0;
403 cx = 0;
404 dx = 0;
405
406 native_cpuid(&ax, &bx, &cx, &dx);
407
408 /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
409 * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
410 */
411 buf[0] = ACPI_PDC_REVISION_ID;
412 buf[1] = 1;
413 buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
414
415 set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
416
417 if ((HYPERVISOR_dom0_op(&op) == 0) &&
418 (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
419 cpuid_leaf5_ecx_val = cx;
420 cpuid_leaf5_edx_val = dx;
421 }
422 return true;
423#else
424 return false;
425#endif
426}
ad3062a0 427static void __init xen_init_cpuid_mask(void)
e826fe1b
JF
428{
429 unsigned int ax, bx, cx, dx;
947ccf9c 430 unsigned int xsave_mask;
e826fe1b
JF
431
432 cpuid_leaf1_edx_mask =
cef12ee5 433 ~((1 << X86_FEATURE_MTRR) | /* disable MTRR */
e826fe1b
JF
434 (1 << X86_FEATURE_ACC)); /* thermal monitoring */
435
436 if (!xen_initial_domain())
437 cpuid_leaf1_edx_mask &=
6efa20e4 438 ~((1 << X86_FEATURE_ACPI)); /* disable ACPI */
4ea9b9ac
ZD
439
440 cpuid_leaf1_ecx_mask &= ~(1 << (X86_FEATURE_X2APIC % 32));
441
947ccf9c 442 ax = 1;
5e287830 443 cx = 0;
d285d683 444 cpuid(1, &ax, &bx, &cx, &dx);
e826fe1b 445
947ccf9c
SH
446 xsave_mask =
447 (1 << (X86_FEATURE_XSAVE % 32)) |
448 (1 << (X86_FEATURE_OSXSAVE % 32));
449
450 /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
451 if ((cx & xsave_mask) != xsave_mask)
452 cpuid_leaf1_ecx_mask &= ~xsave_mask; /* disable XSAVE & OSXSAVE */
73c154c6
KRW
453 if (xen_check_mwait())
454 cpuid_leaf1_ecx_set_mask = (1 << (X86_FEATURE_MWAIT % 32));
e826fe1b
JF
455}
456
5ead97c8
JF
457static void xen_set_debugreg(int reg, unsigned long val)
458{
459 HYPERVISOR_set_debugreg(reg, val);
460}
461
462static unsigned long xen_get_debugreg(int reg)
463{
464 return HYPERVISOR_get_debugreg(reg);
465}
466
224101ed 467static void xen_end_context_switch(struct task_struct *next)
5ead97c8 468{
5ead97c8 469 xen_mc_flush();
224101ed 470 paravirt_end_context_switch(next);
5ead97c8
JF
471}
472
473static unsigned long xen_store_tr(void)
474{
475 return 0;
476}
477
a05d2eba 478/*
cef43bf6
JF
479 * Set the page permissions for a particular virtual address. If the
480 * address is a vmalloc mapping (or other non-linear mapping), then
481 * find the linear mapping of the page and also set its protections to
482 * match.
a05d2eba
JF
483 */
484static void set_aliased_prot(void *v, pgprot_t prot)
485{
486 int level;
487 pte_t *ptep;
488 pte_t pte;
489 unsigned long pfn;
490 struct page *page;
aa1acff3 491 unsigned char dummy;
a05d2eba
JF
492
493 ptep = lookup_address((unsigned long)v, &level);
494 BUG_ON(ptep == NULL);
495
496 pfn = pte_pfn(*ptep);
497 page = pfn_to_page(pfn);
498
499 pte = pfn_pte(pfn, prot);
500
aa1acff3
AL
501 /*
502 * Careful: update_va_mapping() will fail if the virtual address
503 * we're poking isn't populated in the page tables. We don't
504 * need to worry about the direct map (that's always in the page
505 * tables), but we need to be careful about vmap space. In
506 * particular, the top level page table can lazily propagate
507 * entries between processes, so if we've switched mms since we
508 * vmapped the target in the first place, we might not have the
509 * top-level page table entry populated.
510 *
511 * We disable preemption because we want the same mm active when
512 * we probe the target and when we issue the hypercall. We'll
513 * have the same nominal mm, but if we're a kernel thread, lazy
514 * mm dropping could change our pgd.
515 *
516 * Out of an abundance of caution, this uses __get_user() to fault
517 * in the target address just in case there's some obscure case
518 * in which the target address isn't readable.
519 */
520
521 preempt_disable();
522
523 pagefault_disable(); /* Avoid warnings due to being atomic. */
524 __get_user(dummy, (unsigned char __user __force *)v);
525 pagefault_enable();
526
a05d2eba
JF
527 if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
528 BUG();
529
530 if (!PageHighMem(page)) {
531 void *av = __va(PFN_PHYS(pfn));
532
533 if (av != v)
534 if (HYPERVISOR_update_va_mapping((unsigned long)av, pte, 0))
535 BUG();
536 } else
537 kmap_flush_unused();
aa1acff3
AL
538
539 preempt_enable();
a05d2eba
JF
540}
541
38ffbe66
JF
542static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
543{
a05d2eba 544 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
545 int i;
546
aa1acff3
AL
547 /*
548 * We need to mark the all aliases of the LDT pages RO. We
549 * don't need to call vm_flush_aliases(), though, since that's
550 * only responsible for flushing aliases out the TLBs, not the
551 * page tables, and Xen will flush the TLB for us if needed.
552 *
553 * To avoid confusing future readers: none of this is necessary
554 * to load the LDT. The hypervisor only checks this when the
555 * LDT is faulted in due to subsequent descriptor access.
556 */
557
a05d2eba
JF
558 for(i = 0; i < entries; i += entries_per_page)
559 set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
38ffbe66
JF
560}
561
562static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
563{
a05d2eba 564 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
565 int i;
566
a05d2eba
JF
567 for(i = 0; i < entries; i += entries_per_page)
568 set_aliased_prot(ldt + i, PAGE_KERNEL);
38ffbe66
JF
569}
570
5ead97c8
JF
571static void xen_set_ldt(const void *addr, unsigned entries)
572{
5ead97c8
JF
573 struct mmuext_op *op;
574 struct multicall_space mcs = xen_mc_entry(sizeof(*op));
575
ab78f7ad
JF
576 trace_xen_cpu_set_ldt(addr, entries);
577
5ead97c8
JF
578 op = mcs.args;
579 op->cmd = MMUEXT_SET_LDT;
4dbf7af6 580 op->arg1.linear_addr = (unsigned long)addr;
5ead97c8
JF
581 op->arg2.nr_ents = entries;
582
583 MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
584
585 xen_mc_issue(PARAVIRT_LAZY_CPU);
586}
587
6b68f01b 588static void xen_load_gdt(const struct desc_ptr *dtr)
5ead97c8 589{
5ead97c8
JF
590 unsigned long va = dtr->address;
591 unsigned int size = dtr->size + 1;
592 unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
3ce5fa7e 593 unsigned long frames[pages];
5ead97c8 594 int f;
5ead97c8 595
577eebea
JF
596 /*
597 * A GDT can be up to 64k in size, which corresponds to 8192
598 * 8-byte entries, or 16 4k pages..
599 */
5ead97c8
JF
600
601 BUG_ON(size > 65536);
602 BUG_ON(va & ~PAGE_MASK);
603
5ead97c8 604 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
6ed6bf42 605 int level;
577eebea 606 pte_t *ptep;
6ed6bf42
JF
607 unsigned long pfn, mfn;
608 void *virt;
609
577eebea
JF
610 /*
611 * The GDT is per-cpu and is in the percpu data area.
612 * That can be virtually mapped, so we need to do a
613 * page-walk to get the underlying MFN for the
614 * hypercall. The page can also be in the kernel's
615 * linear range, so we need to RO that mapping too.
616 */
617 ptep = lookup_address(va, &level);
6ed6bf42
JF
618 BUG_ON(ptep == NULL);
619
620 pfn = pte_pfn(*ptep);
621 mfn = pfn_to_mfn(pfn);
622 virt = __va(PFN_PHYS(pfn));
623
624 frames[f] = mfn;
9976b39b 625
5ead97c8 626 make_lowmem_page_readonly((void *)va);
6ed6bf42 627 make_lowmem_page_readonly(virt);
5ead97c8
JF
628 }
629
3ce5fa7e
JF
630 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
631 BUG();
5ead97c8
JF
632}
633
577eebea
JF
634/*
635 * load_gdt for early boot, when the gdt is only mapped once
636 */
ad3062a0 637static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
577eebea
JF
638{
639 unsigned long va = dtr->address;
640 unsigned int size = dtr->size + 1;
641 unsigned pages = (size + PAGE_SIZE - 1) / PAGE_SIZE;
642 unsigned long frames[pages];
643 int f;
644
645 /*
646 * A GDT can be up to 64k in size, which corresponds to 8192
647 * 8-byte entries, or 16 4k pages..
648 */
649
650 BUG_ON(size > 65536);
651 BUG_ON(va & ~PAGE_MASK);
652
653 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
654 pte_t pte;
655 unsigned long pfn, mfn;
656
657 pfn = virt_to_pfn(va);
658 mfn = pfn_to_mfn(pfn);
659
660 pte = pfn_pte(pfn, PAGE_KERNEL_RO);
661
662 if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
663 BUG();
664
665 frames[f] = mfn;
666 }
667
668 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
669 BUG();
670}
671
59290362
DV
672static inline bool desc_equal(const struct desc_struct *d1,
673 const struct desc_struct *d2)
674{
675 return d1->a == d2->a && d1->b == d2->b;
676}
677
5ead97c8
JF
678static void load_TLS_descriptor(struct thread_struct *t,
679 unsigned int cpu, unsigned int i)
680{
1c32cdc6
DV
681 struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
682 struct desc_struct *gdt;
683 xmaddr_t maddr;
684 struct multicall_space mc;
685
686 if (desc_equal(shadow, &t->tls_array[i]))
687 return;
688
689 *shadow = t->tls_array[i];
690
691 gdt = get_cpu_gdt_table(cpu);
692 maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
693 mc = __xen_mc_entry(0);
5ead97c8
JF
694
695 MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
696}
697
698static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
699{
8b84ad94 700 /*
ccbeed3a
TH
701 * XXX sleazy hack: If we're being called in a lazy-cpu zone
702 * and lazy gs handling is enabled, it means we're in a
703 * context switch, and %gs has just been saved. This means we
704 * can zero it out to prevent faults on exit from the
705 * hypervisor if the next process has no %gs. Either way, it
706 * has been saved, and the new value will get loaded properly.
707 * This will go away as soon as Xen has been modified to not
708 * save/restore %gs for normal hypercalls.
8a95408e
EH
709 *
710 * On x86_64, this hack is not used for %gs, because gs points
711 * to KERNEL_GS_BASE (and uses it for PDA references), so we
712 * must not zero %gs on x86_64
713 *
714 * For x86_64, we need to zero %fs, otherwise we may get an
715 * exception between the new %fs descriptor being loaded and
716 * %fs being effectively cleared at __switch_to().
8b84ad94 717 */
8a95408e
EH
718 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU) {
719#ifdef CONFIG_X86_32
ccbeed3a 720 lazy_load_gs(0);
8a95408e
EH
721#else
722 loadsegment(fs, 0);
723#endif
724 }
725
726 xen_mc_batch();
727
728 load_TLS_descriptor(t, cpu, 0);
729 load_TLS_descriptor(t, cpu, 1);
730 load_TLS_descriptor(t, cpu, 2);
731
732 xen_mc_issue(PARAVIRT_LAZY_CPU);
5ead97c8
JF
733}
734
a8fc1089
EH
735#ifdef CONFIG_X86_64
736static void xen_load_gs_index(unsigned int idx)
737{
738 if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
739 BUG();
5ead97c8 740}
a8fc1089 741#endif
5ead97c8
JF
742
743static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
75b8bb3e 744 const void *ptr)
5ead97c8 745{
cef43bf6 746 xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
75b8bb3e 747 u64 entry = *(u64 *)ptr;
5ead97c8 748
ab78f7ad
JF
749 trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
750
f120f13e
JF
751 preempt_disable();
752
5ead97c8
JF
753 xen_mc_flush();
754 if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
755 BUG();
f120f13e
JF
756
757 preempt_enable();
5ead97c8
JF
758}
759
e176d367 760static int cvt_gate_to_trap(int vector, const gate_desc *val,
5ead97c8
JF
761 struct trap_info *info)
762{
6cac5a92
JF
763 unsigned long addr;
764
6d02c426 765 if (val->type != GATE_TRAP && val->type != GATE_INTERRUPT)
5ead97c8
JF
766 return 0;
767
768 info->vector = vector;
6cac5a92
JF
769
770 addr = gate_offset(*val);
771#ifdef CONFIG_X86_64
b80119bb
JF
772 /*
773 * Look for known traps using IST, and substitute them
774 * appropriately. The debugger ones are the only ones we care
05e36006
LJ
775 * about. Xen will handle faults like double_fault,
776 * so we should never see them. Warn if
b80119bb
JF
777 * there's an unexpected IST-using fault handler.
778 */
6cac5a92
JF
779 if (addr == (unsigned long)debug)
780 addr = (unsigned long)xen_debug;
781 else if (addr == (unsigned long)int3)
782 addr = (unsigned long)xen_int3;
783 else if (addr == (unsigned long)stack_segment)
784 addr = (unsigned long)xen_stack_segment;
6efa20e4 785 else if (addr == (unsigned long)double_fault) {
b80119bb
JF
786 /* Don't need to handle these */
787 return 0;
788#ifdef CONFIG_X86_MCE
789 } else if (addr == (unsigned long)machine_check) {
05e36006
LJ
790 /*
791 * when xen hypervisor inject vMCE to guest,
792 * use native mce handler to handle it
793 */
794 ;
b80119bb 795#endif
6efa20e4
KRW
796 } else if (addr == (unsigned long)nmi)
797 /*
798 * Use the native version as well.
799 */
800 ;
801 else {
b80119bb
JF
802 /* Some other trap using IST? */
803 if (WARN_ON(val->ist != 0))
804 return 0;
805 }
6cac5a92
JF
806#endif /* CONFIG_X86_64 */
807 info->address = addr;
808
e176d367
EH
809 info->cs = gate_segment(*val);
810 info->flags = val->dpl;
5ead97c8 811 /* interrupt gates clear IF */
6d02c426
JF
812 if (val->type == GATE_INTERRUPT)
813 info->flags |= 1 << 2;
5ead97c8
JF
814
815 return 1;
816}
817
818/* Locations of each CPU's IDT */
6b68f01b 819static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
5ead97c8
JF
820
821/* Set an IDT entry. If the entry is part of the current IDT, then
822 also update Xen. */
8d947344 823static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
5ead97c8 824{
5ead97c8 825 unsigned long p = (unsigned long)&dt[entrynum];
f120f13e
JF
826 unsigned long start, end;
827
ab78f7ad
JF
828 trace_xen_cpu_write_idt_entry(dt, entrynum, g);
829
f120f13e
JF
830 preempt_disable();
831
780f36d8
CL
832 start = __this_cpu_read(idt_desc.address);
833 end = start + __this_cpu_read(idt_desc.size) + 1;
5ead97c8
JF
834
835 xen_mc_flush();
836
8d947344 837 native_write_idt_entry(dt, entrynum, g);
5ead97c8
JF
838
839 if (p >= start && (p + 8) <= end) {
840 struct trap_info info[2];
841
842 info[1].address = 0;
843
e176d367 844 if (cvt_gate_to_trap(entrynum, g, &info[0]))
5ead97c8
JF
845 if (HYPERVISOR_set_trap_table(info))
846 BUG();
847 }
f120f13e
JF
848
849 preempt_enable();
5ead97c8
JF
850}
851
6b68f01b 852static void xen_convert_trap_info(const struct desc_ptr *desc,
f87e4cac 853 struct trap_info *traps)
5ead97c8 854{
5ead97c8
JF
855 unsigned in, out, count;
856
e176d367 857 count = (desc->size+1) / sizeof(gate_desc);
5ead97c8
JF
858 BUG_ON(count > 256);
859
5ead97c8 860 for (in = out = 0; in < count; in++) {
e176d367 861 gate_desc *entry = (gate_desc*)(desc->address) + in;
5ead97c8 862
e176d367 863 if (cvt_gate_to_trap(in, entry, &traps[out]))
5ead97c8
JF
864 out++;
865 }
866 traps[out].address = 0;
f87e4cac
JF
867}
868
869void xen_copy_trap_info(struct trap_info *traps)
870{
89cbc767 871 const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
f87e4cac
JF
872
873 xen_convert_trap_info(desc, traps);
f87e4cac
JF
874}
875
876/* Load a new IDT into Xen. In principle this can be per-CPU, so we
877 hold a spinlock to protect the static traps[] array (static because
878 it avoids allocation, and saves stack space). */
6b68f01b 879static void xen_load_idt(const struct desc_ptr *desc)
f87e4cac
JF
880{
881 static DEFINE_SPINLOCK(lock);
882 static struct trap_info traps[257];
f87e4cac 883
ab78f7ad
JF
884 trace_xen_cpu_load_idt(desc);
885
f87e4cac
JF
886 spin_lock(&lock);
887
89cbc767 888 memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
f120f13e 889
f87e4cac 890 xen_convert_trap_info(desc, traps);
5ead97c8
JF
891
892 xen_mc_flush();
893 if (HYPERVISOR_set_trap_table(traps))
894 BUG();
895
896 spin_unlock(&lock);
897}
898
899/* Write a GDT descriptor entry. Ignore LDT descriptors, since
900 they're handled differently. */
901static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
014b15be 902 const void *desc, int type)
5ead97c8 903{
ab78f7ad
JF
904 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
905
f120f13e
JF
906 preempt_disable();
907
014b15be
GOC
908 switch (type) {
909 case DESC_LDT:
910 case DESC_TSS:
5ead97c8
JF
911 /* ignore */
912 break;
913
914 default: {
9976b39b 915 xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
5ead97c8
JF
916
917 xen_mc_flush();
014b15be 918 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
5ead97c8
JF
919 BUG();
920 }
921
922 }
f120f13e
JF
923
924 preempt_enable();
5ead97c8
JF
925}
926
577eebea
JF
927/*
928 * Version of write_gdt_entry for use at early boot-time needed to
929 * update an entry as simply as possible.
930 */
ad3062a0 931static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
577eebea
JF
932 const void *desc, int type)
933{
ab78f7ad
JF
934 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
935
577eebea
JF
936 switch (type) {
937 case DESC_LDT:
938 case DESC_TSS:
939 /* ignore */
940 break;
941
942 default: {
943 xmaddr_t maddr = virt_to_machine(&dt[entry]);
944
945 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
946 dt[entry] = *(struct desc_struct *)desc;
947 }
948
949 }
950}
951
faca6227 952static void xen_load_sp0(struct tss_struct *tss,
a05d2eba 953 struct thread_struct *thread)
5ead97c8 954{
ab78f7ad
JF
955 struct multicall_space mcs;
956
957 mcs = xen_mc_entry(0);
faca6227 958 MULTI_stack_switch(mcs.mc, __KERNEL_DS, thread->sp0);
5ead97c8 959 xen_mc_issue(PARAVIRT_LAZY_CPU);
8ef46a67 960 tss->x86_tss.sp0 = thread->sp0;
5ead97c8
JF
961}
962
963static void xen_set_iopl_mask(unsigned mask)
964{
965 struct physdev_set_iopl set_iopl;
966
967 /* Force the change at ring 0. */
968 set_iopl.iopl = (mask == 0) ? 1 : (mask >> 12) & 3;
969 HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
970}
971
972static void xen_io_delay(void)
973{
974}
975
7b1333aa
JF
976static void xen_clts(void)
977{
978 struct multicall_space mcs;
979
980 mcs = xen_mc_entry(0);
981
982 MULTI_fpu_taskswitch(mcs.mc, 0);
983
984 xen_mc_issue(PARAVIRT_LAZY_CPU);
985}
986
a789ed5f
JF
987static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
988
989static unsigned long xen_read_cr0(void)
990{
2113f469 991 unsigned long cr0 = this_cpu_read(xen_cr0_value);
a789ed5f
JF
992
993 if (unlikely(cr0 == 0)) {
994 cr0 = native_read_cr0();
2113f469 995 this_cpu_write(xen_cr0_value, cr0);
a789ed5f
JF
996 }
997
998 return cr0;
999}
1000
7b1333aa
JF
1001static void xen_write_cr0(unsigned long cr0)
1002{
1003 struct multicall_space mcs;
1004
2113f469 1005 this_cpu_write(xen_cr0_value, cr0);
a789ed5f 1006
7b1333aa
JF
1007 /* Only pay attention to cr0.TS; everything else is
1008 ignored. */
1009 mcs = xen_mc_entry(0);
1010
1011 MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
1012
1013 xen_mc_issue(PARAVIRT_LAZY_CPU);
1014}
1015
5ead97c8
JF
1016static void xen_write_cr4(unsigned long cr4)
1017{
3375d828 1018 cr4 &= ~(X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PCE);
2956a351
JF
1019
1020 native_write_cr4(cr4);
5ead97c8 1021}
1a7bbda5
KRW
1022#ifdef CONFIG_X86_64
1023static inline unsigned long xen_read_cr8(void)
1024{
1025 return 0;
1026}
1027static inline void xen_write_cr8(unsigned long val)
1028{
1029 BUG_ON(val);
1030}
1031#endif
31795b47
BO
1032
1033static u64 xen_read_msr_safe(unsigned int msr, int *err)
1034{
1035 u64 val;
1036
6b08cd63
BO
1037 if (pmu_msr_read(msr, &val, err))
1038 return val;
1039
31795b47
BO
1040 val = native_read_msr_safe(msr, err);
1041 switch (msr) {
1042 case MSR_IA32_APICBASE:
1043#ifdef CONFIG_X86_X2APIC
1044 if (!(cpuid_ecx(1) & (1 << (X86_FEATURE_X2APIC & 31))))
1045#endif
1046 val &= ~X2APIC_ENABLE;
1047 break;
1048 }
1049 return val;
1050}
1051
1153968a
JF
1052static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
1053{
1054 int ret;
1055
1056 ret = 0;
1057
f63c2f24 1058 switch (msr) {
1153968a
JF
1059#ifdef CONFIG_X86_64
1060 unsigned which;
1061 u64 base;
1062
1063 case MSR_FS_BASE: which = SEGBASE_FS; goto set;
1064 case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
1065 case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
1066
1067 set:
1068 base = ((u64)high << 32) | low;
1069 if (HYPERVISOR_set_segment_base(which, base) != 0)
0cc0213e 1070 ret = -EIO;
1153968a
JF
1071 break;
1072#endif
d89961e2
JF
1073
1074 case MSR_STAR:
1075 case MSR_CSTAR:
1076 case MSR_LSTAR:
1077 case MSR_SYSCALL_MASK:
1078 case MSR_IA32_SYSENTER_CS:
1079 case MSR_IA32_SYSENTER_ESP:
1080 case MSR_IA32_SYSENTER_EIP:
1081 /* Fast syscall setup is all done in hypercalls, so
1082 these are all ignored. Stub them out here to stop
1083 Xen console noise. */
2ecf91b6 1084 break;
41f2e477 1085
1153968a 1086 default:
6b08cd63
BO
1087 if (!pmu_msr_write(msr, low, high, &ret))
1088 ret = native_write_msr_safe(msr, low, high);
1153968a
JF
1089 }
1090
1091 return ret;
1092}
1093
0e91398f 1094void xen_setup_shared_info(void)
5ead97c8
JF
1095{
1096 if (!xen_feature(XENFEAT_auto_translated_physmap)) {
15664f96
JF
1097 set_fixmap(FIX_PARAVIRT_BOOTMAP,
1098 xen_start_info->shared_info);
1099
1100 HYPERVISOR_shared_info =
1101 (struct shared_info *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
5ead97c8
JF
1102 } else
1103 HYPERVISOR_shared_info =
1104 (struct shared_info *)__va(xen_start_info->shared_info);
1105
2e8fe719
JF
1106#ifndef CONFIG_SMP
1107 /* In UP this is as good a place as any to set up shared info */
1108 xen_setup_vcpu_info_placement();
1109#endif
d5edbc1f
JF
1110
1111 xen_setup_mfn_list_list();
2e8fe719
JF
1112}
1113
5f054e31 1114/* This is called once we have the cpu_possible_mask */
0e91398f 1115void xen_setup_vcpu_info_placement(void)
60223a32
JF
1116{
1117 int cpu;
1118
1119 for_each_possible_cpu(cpu)
1120 xen_vcpu_setup(cpu);
1121
1122 /* xen_vcpu_setup managed to place the vcpu_info within the
2771374d
MR
1123 * percpu area for all cpus, so make use of it. Note that for
1124 * PVH we want to use native IRQ mechanism. */
1125 if (have_vcpu_info_placement && !xen_pvh_domain()) {
ecb93d1c
JF
1126 pv_irq_ops.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
1127 pv_irq_ops.restore_fl = __PV_IS_CALLEE_SAVE(xen_restore_fl_direct);
1128 pv_irq_ops.irq_disable = __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
1129 pv_irq_ops.irq_enable = __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
93b1eab3 1130 pv_mmu_ops.read_cr2 = xen_read_cr2_direct;
60223a32 1131 }
5ead97c8
JF
1132}
1133
ab144f5e
AK
1134static unsigned xen_patch(u8 type, u16 clobbers, void *insnbuf,
1135 unsigned long addr, unsigned len)
6487673b
JF
1136{
1137 char *start, *end, *reloc;
1138 unsigned ret;
1139
1140 start = end = reloc = NULL;
1141
93b1eab3
JF
1142#define SITE(op, x) \
1143 case PARAVIRT_PATCH(op.x): \
6487673b
JF
1144 if (have_vcpu_info_placement) { \
1145 start = (char *)xen_##x##_direct; \
1146 end = xen_##x##_direct_end; \
1147 reloc = xen_##x##_direct_reloc; \
1148 } \
1149 goto patch_site
1150
1151 switch (type) {
93b1eab3
JF
1152 SITE(pv_irq_ops, irq_enable);
1153 SITE(pv_irq_ops, irq_disable);
1154 SITE(pv_irq_ops, save_fl);
1155 SITE(pv_irq_ops, restore_fl);
6487673b
JF
1156#undef SITE
1157
1158 patch_site:
1159 if (start == NULL || (end-start) > len)
1160 goto default_patch;
1161
ab144f5e 1162 ret = paravirt_patch_insns(insnbuf, len, start, end);
6487673b
JF
1163
1164 /* Note: because reloc is assigned from something that
1165 appears to be an array, gcc assumes it's non-null,
1166 but doesn't know its relationship with start and
1167 end. */
1168 if (reloc > start && reloc < end) {
1169 int reloc_off = reloc - start;
ab144f5e
AK
1170 long *relocp = (long *)(insnbuf + reloc_off);
1171 long delta = start - (char *)addr;
6487673b
JF
1172
1173 *relocp += delta;
1174 }
1175 break;
1176
1177 default_patch:
1178 default:
ab144f5e
AK
1179 ret = paravirt_patch_default(type, clobbers, insnbuf,
1180 addr, len);
6487673b
JF
1181 break;
1182 }
1183
1184 return ret;
1185}
1186
ad3062a0 1187static const struct pv_info xen_info __initconst = {
5ead97c8
JF
1188 .paravirt_enabled = 1,
1189 .shared_kernel_pmd = 0,
1190
318f5a2a
AL
1191#ifdef CONFIG_X86_64
1192 .extra_user_64bit_cs = FLAT_USER_CS64,
1193#endif
1194
5ead97c8 1195 .name = "Xen",
93b1eab3 1196};
5ead97c8 1197
ad3062a0 1198static const struct pv_init_ops xen_init_ops __initconst = {
6487673b 1199 .patch = xen_patch,
93b1eab3 1200};
5ead97c8 1201
ad3062a0 1202static const struct pv_cpu_ops xen_cpu_ops __initconst = {
5ead97c8
JF
1203 .cpuid = xen_cpuid,
1204
1205 .set_debugreg = xen_set_debugreg,
1206 .get_debugreg = xen_get_debugreg,
1207
7b1333aa 1208 .clts = xen_clts,
5ead97c8 1209
a789ed5f 1210 .read_cr0 = xen_read_cr0,
7b1333aa 1211 .write_cr0 = xen_write_cr0,
5ead97c8 1212
5ead97c8
JF
1213 .read_cr4 = native_read_cr4,
1214 .read_cr4_safe = native_read_cr4_safe,
1215 .write_cr4 = xen_write_cr4,
1216
1a7bbda5
KRW
1217#ifdef CONFIG_X86_64
1218 .read_cr8 = xen_read_cr8,
1219 .write_cr8 = xen_write_cr8,
1220#endif
1221
5ead97c8
JF
1222 .wbinvd = native_wbinvd,
1223
31795b47 1224 .read_msr = xen_read_msr_safe,
1153968a 1225 .write_msr = xen_write_msr_safe,
1ab46fd3 1226
65d0cf0b 1227 .read_pmc = xen_read_pmc,
5ead97c8 1228
81e103f1 1229 .iret = xen_iret,
6fcac6d3
JF
1230#ifdef CONFIG_X86_64
1231 .usergs_sysret32 = xen_sysret32,
1232 .usergs_sysret64 = xen_sysret64,
aac82d31
AL
1233#else
1234 .irq_enable_sysexit = xen_sysexit,
6fcac6d3 1235#endif
5ead97c8
JF
1236
1237 .load_tr_desc = paravirt_nop,
1238 .set_ldt = xen_set_ldt,
1239 .load_gdt = xen_load_gdt,
1240 .load_idt = xen_load_idt,
1241 .load_tls = xen_load_tls,
a8fc1089
EH
1242#ifdef CONFIG_X86_64
1243 .load_gs_index = xen_load_gs_index,
1244#endif
5ead97c8 1245
38ffbe66
JF
1246 .alloc_ldt = xen_alloc_ldt,
1247 .free_ldt = xen_free_ldt,
1248
5ead97c8
JF
1249 .store_idt = native_store_idt,
1250 .store_tr = xen_store_tr,
1251
1252 .write_ldt_entry = xen_write_ldt_entry,
1253 .write_gdt_entry = xen_write_gdt_entry,
1254 .write_idt_entry = xen_write_idt_entry,
faca6227 1255 .load_sp0 = xen_load_sp0,
5ead97c8
JF
1256
1257 .set_iopl_mask = xen_set_iopl_mask,
1258 .io_delay = xen_io_delay,
1259
952d1d70
JF
1260 /* Xen takes care of %gs when switching to usermode for us */
1261 .swapgs = paravirt_nop,
1262
224101ed
JF
1263 .start_context_switch = paravirt_start_context_switch,
1264 .end_context_switch = xen_end_context_switch,
93b1eab3
JF
1265};
1266
ad3062a0 1267static const struct pv_apic_ops xen_apic_ops __initconst = {
5ead97c8 1268#ifdef CONFIG_X86_LOCAL_APIC
5ead97c8
JF
1269 .startup_ipi_hook = paravirt_nop,
1270#endif
93b1eab3
JF
1271};
1272
fefa629a
JF
1273static void xen_reboot(int reason)
1274{
349c709f 1275 struct sched_shutdown r = { .reason = reason };
65d0cf0b
BO
1276 int cpu;
1277
1278 for_each_online_cpu(cpu)
1279 xen_pmu_finish(cpu);
349c709f 1280
349c709f 1281 if (HYPERVISOR_sched_op(SCHEDOP_shutdown, &r))
fefa629a
JF
1282 BUG();
1283}
1284
1285static void xen_restart(char *msg)
1286{
1287 xen_reboot(SHUTDOWN_reboot);
1288}
1289
1290static void xen_emergency_restart(void)
1291{
1292 xen_reboot(SHUTDOWN_reboot);
1293}
1294
1295static void xen_machine_halt(void)
1296{
1297 xen_reboot(SHUTDOWN_poweroff);
1298}
1299
b2abe506
TG
1300static void xen_machine_power_off(void)
1301{
1302 if (pm_power_off)
1303 pm_power_off();
1304 xen_reboot(SHUTDOWN_poweroff);
1305}
1306
fefa629a
JF
1307static void xen_crash_shutdown(struct pt_regs *regs)
1308{
1309 xen_reboot(SHUTDOWN_crash);
1310}
1311
f09f6d19
DD
1312static int
1313xen_panic_event(struct notifier_block *this, unsigned long event, void *ptr)
1314{
086748e5 1315 xen_reboot(SHUTDOWN_crash);
f09f6d19
DD
1316 return NOTIFY_DONE;
1317}
1318
1319static struct notifier_block xen_panic_block = {
1320 .notifier_call= xen_panic_event,
bc5eb201 1321 .priority = INT_MIN
f09f6d19
DD
1322};
1323
1324int xen_panic_handler_init(void)
1325{
1326 atomic_notifier_chain_register(&panic_notifier_list, &xen_panic_block);
1327 return 0;
1328}
1329
ad3062a0 1330static const struct machine_ops xen_machine_ops __initconst = {
fefa629a
JF
1331 .restart = xen_restart,
1332 .halt = xen_machine_halt,
b2abe506 1333 .power_off = xen_machine_power_off,
fefa629a
JF
1334 .shutdown = xen_machine_halt,
1335 .crash_shutdown = xen_crash_shutdown,
1336 .emergency_restart = xen_emergency_restart,
1337};
1338
f221b04f
JB
1339static unsigned char xen_get_nmi_reason(void)
1340{
1341 unsigned char reason = 0;
1342
1343 /* Construct a value which looks like it came from port 0x61. */
1344 if (test_bit(_XEN_NMIREASON_io_error,
1345 &HYPERVISOR_shared_info->arch.nmi_reason))
1346 reason |= NMI_REASON_IOCHK;
1347 if (test_bit(_XEN_NMIREASON_pci_serr,
1348 &HYPERVISOR_shared_info->arch.nmi_reason))
1349 reason |= NMI_REASON_SERR;
1350
1351 return reason;
1352}
1353
96f28bc6
DV
1354static void __init xen_boot_params_init_edd(void)
1355{
1356#if IS_ENABLED(CONFIG_EDD)
1357 struct xen_platform_op op;
1358 struct edd_info *edd_info;
1359 u32 *mbr_signature;
1360 unsigned nr;
1361 int ret;
1362
1363 edd_info = boot_params.eddbuf;
1364 mbr_signature = boot_params.edd_mbr_sig_buffer;
1365
1366 op.cmd = XENPF_firmware_info;
1367
1368 op.u.firmware_info.type = XEN_FW_DISK_INFO;
1369 for (nr = 0; nr < EDDMAXNR; nr++) {
1370 struct edd_info *info = edd_info + nr;
1371
1372 op.u.firmware_info.index = nr;
1373 info->params.length = sizeof(info->params);
1374 set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
1375 &info->params);
1376 ret = HYPERVISOR_dom0_op(&op);
1377 if (ret)
1378 break;
1379
1380#define C(x) info->x = op.u.firmware_info.u.disk_info.x
1381 C(device);
1382 C(version);
1383 C(interface_support);
1384 C(legacy_max_cylinder);
1385 C(legacy_max_head);
1386 C(legacy_sectors_per_track);
1387#undef C
1388 }
1389 boot_params.eddbuf_entries = nr;
1390
1391 op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
1392 for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
1393 op.u.firmware_info.index = nr;
1394 ret = HYPERVISOR_dom0_op(&op);
1395 if (ret)
1396 break;
1397 mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
1398 }
1399 boot_params.edd_mbr_sig_buf_entries = nr;
1400#endif
1401}
1402
577eebea
JF
1403/*
1404 * Set up the GDT and segment registers for -fstack-protector. Until
1405 * we do this, we have to be careful not to call any stack-protected
1406 * function, which is most of the kernel.
5840c84b
MR
1407 *
1408 * Note, that it is __ref because the only caller of this after init
1409 * is PVH which is not going to use xen_load_gdt_boot or other
1410 * __init functions.
577eebea 1411 */
c9f6e997 1412static void __ref xen_setup_gdt(int cpu)
577eebea 1413{
8d656bbe
MR
1414 if (xen_feature(XENFEAT_auto_translated_physmap)) {
1415#ifdef CONFIG_X86_64
1416 unsigned long dummy;
1417
5840c84b
MR
1418 load_percpu_segment(cpu); /* We need to access per-cpu area */
1419 switch_to_new_gdt(cpu); /* GDT and GS set */
8d656bbe
MR
1420
1421 /* We are switching of the Xen provided GDT to our HVM mode
1422 * GDT. The new GDT has __KERNEL_CS with CS.L = 1
1423 * and we are jumping to reload it.
1424 */
1425 asm volatile ("pushq %0\n"
1426 "leaq 1f(%%rip),%0\n"
1427 "pushq %0\n"
1428 "lretq\n"
1429 "1:\n"
1430 : "=&r" (dummy) : "0" (__KERNEL_CS));
1431
1432 /*
1433 * While not needed, we also set the %es, %ds, and %fs
1434 * to zero. We don't care about %ss as it is NULL.
1435 * Strictly speaking this is not needed as Xen zeros those
1436 * out (and also MSR_FS_BASE, MSR_GS_BASE, MSR_KERNEL_GS_BASE)
1437 *
1438 * Linux zeros them in cpu_init() and in secondary_startup_64
1439 * (for BSP).
1440 */
1441 loadsegment(es, 0);
1442 loadsegment(ds, 0);
1443 loadsegment(fs, 0);
1444#else
1445 /* PVH: TODO Implement. */
1446 BUG();
1447#endif
1448 return; /* PVH does not need any PV GDT ops. */
1449 }
577eebea
JF
1450 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry_boot;
1451 pv_cpu_ops.load_gdt = xen_load_gdt_boot;
1452
1453 setup_stack_canary_segment(0);
1454 switch_to_new_gdt(0);
1455
1456 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry;
1457 pv_cpu_ops.load_gdt = xen_load_gdt;
1458}
1459
a2ef5dc2 1460#ifdef CONFIG_XEN_PVH
c9f6e997
RPM
1461/*
1462 * A PV guest starts with default flags that are not set for PVH, set them
1463 * here asap.
1464 */
1465static void xen_pvh_set_cr_flags(int cpu)
1466{
1467
1468 /* Some of these are setup in 'secondary_startup_64'. The others:
1469 * X86_CR0_TS, X86_CR0_PE, X86_CR0_ET are set by Xen for HVM guests
1470 * (which PVH shared codepaths), while X86_CR0_PG is for PVH. */
1471 write_cr0(read_cr0() | X86_CR0_MP | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM);
afca5013
MR
1472
1473 if (!cpu)
1474 return;
1475 /*
1476 * For BSP, PSE PGE are set in probe_page_size_mask(), for APs
21c4cd10 1477 * set them here. For all, OSFXSR OSXMMEXCPT are set in fpu__init_cpu().
afca5013
MR
1478 */
1479 if (cpu_has_pse)
375074cc 1480 cr4_set_bits_and_update_boot(X86_CR4_PSE);
afca5013
MR
1481
1482 if (cpu_has_pge)
375074cc 1483 cr4_set_bits_and_update_boot(X86_CR4_PGE);
c9f6e997
RPM
1484}
1485
1486/*
1487 * Note, that it is ref - because the only caller of this after init
1488 * is PVH which is not going to use xen_load_gdt_boot or other
1489 * __init functions.
1490 */
1491void __ref xen_pvh_secondary_vcpu_init(int cpu)
1492{
1493 xen_setup_gdt(cpu);
1494 xen_pvh_set_cr_flags(cpu);
1495}
1496
d285d683
MR
1497static void __init xen_pvh_early_guest_init(void)
1498{
1499 if (!xen_feature(XENFEAT_auto_translated_physmap))
1500 return;
1501
c9f6e997
RPM
1502 if (!xen_feature(XENFEAT_hvm_callback_vector))
1503 return;
1504
1505 xen_have_vector_callback = 1;
a2ef5dc2
MR
1506
1507 xen_pvh_early_cpu_init(0, false);
c9f6e997 1508 xen_pvh_set_cr_flags(0);
d285d683
MR
1509
1510#ifdef CONFIG_X86_32
1511 BUG(); /* PVH: Implement proper support. */
1512#endif
1513}
a2ef5dc2 1514#endif /* CONFIG_XEN_PVH */
d285d683 1515
5ead97c8 1516/* First C function to be called on Xen boot */
2605fc21 1517asmlinkage __visible void __init xen_start_kernel(void)
5ead97c8 1518{
ec35a69c 1519 struct physdev_set_iopl set_iopl;
d1e9abd6 1520 unsigned long initrd_start = 0;
9cd25aac 1521 u64 pat;
ec35a69c 1522 int rc;
5ead97c8
JF
1523
1524 if (!xen_start_info)
1525 return;
1526
6e833587
JF
1527 xen_domain_type = XEN_PV_DOMAIN;
1528
d285d683 1529 xen_setup_features();
a2ef5dc2 1530#ifdef CONFIG_XEN_PVH
d285d683 1531 xen_pvh_early_guest_init();
a2ef5dc2 1532#endif
7e77506a
IC
1533 xen_setup_machphys_mapping();
1534
5ead97c8 1535 /* Install Xen paravirt ops */
93b1eab3
JF
1536 pv_info = xen_info;
1537 pv_init_ops = xen_init_ops;
93b1eab3 1538 pv_apic_ops = xen_apic_ops;
f221b04f 1539 if (!xen_pvh_domain()) {
d285d683 1540 pv_cpu_ops = xen_cpu_ops;
93b1eab3 1541
f221b04f
JB
1542 x86_platform.get_nmi_reason = xen_get_nmi_reason;
1543 }
1544
abacaadc
DV
1545 if (xen_feature(XENFEAT_auto_translated_physmap))
1546 x86_init.resources.memory_setup = xen_auto_xlated_memory_setup;
1547 else
1548 x86_init.resources.memory_setup = xen_memory_setup;
42bbdb43 1549 x86_init.oem.arch_setup = xen_arch_setup;
6f30c1ac 1550 x86_init.oem.banner = xen_banner;
845b3944 1551
409771d2 1552 xen_init_time_ops();
93b1eab3 1553
ce2eef33 1554 /*
577eebea 1555 * Set up some pagetable state before starting to set any ptes.
ce2eef33 1556 */
577eebea 1557
973df35e
JF
1558 xen_init_mmu_ops();
1559
577eebea
JF
1560 /* Prevent unwanted bits from being set in PTEs. */
1561 __supported_pte_mask &= ~_PAGE_GLOBAL;
577eebea 1562
817a824b
IC
1563 /*
1564 * Prevent page tables from being allocated in highmem, even
1565 * if CONFIG_HIGHPTE is enabled.
1566 */
1567 __userpte_alloc_gfp &= ~__GFP_HIGHMEM;
1568
b75fe4e5 1569 /* Work out if we support NX */
4763ed4d 1570 x86_configure_nx();
b75fe4e5 1571
577eebea 1572 /* Get mfn list */
696fd7c5 1573 xen_build_dynamic_phys_to_machine();
577eebea
JF
1574
1575 /*
1576 * Set up kernel GDT and segment registers, mainly so that
1577 * -fstack-protector code can be executed.
1578 */
5840c84b 1579 xen_setup_gdt(0);
0d1edf46 1580
ce2eef33 1581 xen_init_irq_ops();
e826fe1b
JF
1582 xen_init_cpuid_mask();
1583
94a8c3c2 1584#ifdef CONFIG_X86_LOCAL_APIC
ad66dd34 1585 /*
94a8c3c2 1586 * set up the basic apic ops.
ad66dd34 1587 */
feb44f1f 1588 xen_init_apic();
ad66dd34 1589#endif
93b1eab3 1590
e57778a1
JF
1591 if (xen_feature(XENFEAT_mmu_pt_update_preserve_ad)) {
1592 pv_mmu_ops.ptep_modify_prot_start = xen_ptep_modify_prot_start;
1593 pv_mmu_ops.ptep_modify_prot_commit = xen_ptep_modify_prot_commit;
1594 }
1595
fefa629a
JF
1596 machine_ops = xen_machine_ops;
1597
38341432
JF
1598 /*
1599 * The only reliable way to retain the initial address of the
1600 * percpu gdt_page is to remember it here, so we can go and
1601 * mark it RW later, when the initial percpu area is freed.
1602 */
1603 xen_initial_gdt = &per_cpu(gdt_page, 0);
795f99b6 1604
a9e7062d 1605 xen_smp_init();
5ead97c8 1606
c1f5db1a
IC
1607#ifdef CONFIG_ACPI_NUMA
1608 /*
1609 * The pages we from Xen are not related to machine pages, so
1610 * any NUMA information the kernel tries to get from ACPI will
1611 * be meaningless. Prevent it from trying.
1612 */
1613 acpi_numa = -1;
c79c4982 1614#endif
60223a32 1615 /* Don't do the full vcpu_info placement stuff until we have a
2e8fe719 1616 possible map and a non-dummy shared_info. */
60223a32 1617 per_cpu(xen_vcpu, 0) = &HYPERVISOR_shared_info->vcpu_info[0];
5ead97c8 1618
55d80856 1619 local_irq_disable();
2ce802f6 1620 early_boot_irqs_disabled = true;
55d80856 1621
084a2a4e 1622 xen_raw_console_write("mapping kernel into physical memory\n");
6c2681c8
JG
1623 xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base,
1624 xen_start_info->nr_pages);
1625 xen_reserve_special_pages();
5ead97c8 1626
47591df5
JG
1627 /*
1628 * Modify the cache mode translation tables to match Xen's PAT
1629 * configuration.
1630 */
9cd25aac
BP
1631 rdmsrl(MSR_IA32_CR_PAT, pat);
1632 pat_init_cache_modes(pat);
47591df5 1633
5ead97c8
JF
1634 /* keep using Xen gdt for now; no urgent need to change it */
1635
e68266b7 1636#ifdef CONFIG_X86_32
93b1eab3 1637 pv_info.kernel_rpl = 1;
5ead97c8 1638 if (xen_feature(XENFEAT_supervisor_mode_kernel))
93b1eab3 1639 pv_info.kernel_rpl = 0;
e68266b7
IC
1640#else
1641 pv_info.kernel_rpl = 0;
1642#endif
5ead97c8 1643 /* set the limit of our address space */
fb1d8404 1644 xen_reserve_top();
5ead97c8 1645
d285d683
MR
1646 /* PVH: runs at default kernel iopl of 0 */
1647 if (!xen_pvh_domain()) {
1648 /*
1649 * We used to do this in xen_arch_setup, but that is too late
1650 * on AMD were early_cpu_init (run before ->arch_setup()) calls
1651 * early_amd_init which pokes 0xcf8 port.
1652 */
1653 set_iopl.iopl = 1;
1654 rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
1655 if (rc != 0)
1656 xen_raw_printk("physdev_op failed %d\n", rc);
1657 }
ec35a69c 1658
7d087b68 1659#ifdef CONFIG_X86_32
5ead97c8
JF
1660 /* set up basic CPUID stuff */
1661 cpu_detect(&new_cpu_data);
60e019eb 1662 set_cpu_cap(&new_cpu_data, X86_FEATURE_FPU);
d560bc61 1663 new_cpu_data.wp_works_ok = 1;
5ead97c8 1664 new_cpu_data.x86_capability[0] = cpuid_edx(1);
7d087b68 1665#endif
5ead97c8 1666
d1e9abd6
JG
1667 if (xen_start_info->mod_start) {
1668 if (xen_start_info->flags & SIF_MOD_START_PFN)
1669 initrd_start = PFN_PHYS(xen_start_info->mod_start);
1670 else
1671 initrd_start = __pa(xen_start_info->mod_start);
1672 }
1673
5ead97c8 1674 /* Poke various useful things into boot_params */
30c82645 1675 boot_params.hdr.type_of_loader = (9 << 4) | 0;
d1e9abd6 1676 boot_params.hdr.ramdisk_image = initrd_start;
30c82645 1677 boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
b7c3c5c1 1678 boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
5ead97c8 1679
6e833587 1680 if (!xen_initial_domain()) {
83abc70a 1681 add_preferred_console("xenboot", 0, NULL);
9e124fe1 1682 add_preferred_console("tty", 0, NULL);
b8c2d3df 1683 add_preferred_console("hvc", 0, NULL);
b5401a96
AN
1684 if (pci_xen)
1685 x86_init.pci.arch_init = pci_xen_init;
5d990b62 1686 } else {
c2419b4a
JF
1687 const struct dom0_vga_console_info *info =
1688 (void *)((char *)xen_start_info +
1689 xen_start_info->console.dom0.info_off);
ffb8b233
KRW
1690 struct xen_platform_op op = {
1691 .cmd = XENPF_firmware_info,
1692 .interface_version = XENPF_INTERFACE_VERSION,
1693 .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
1694 };
c2419b4a
JF
1695
1696 xen_init_vga(info, xen_start_info->console.dom0.info_size);
1697 xen_start_info->console.domU.mfn = 0;
1698 xen_start_info->console.domU.evtchn = 0;
1699
ffb8b233
KRW
1700 if (HYPERVISOR_dom0_op(&op) == 0)
1701 boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
1702
5d990b62
CW
1703 /* Make sure ACS will be enabled */
1704 pci_request_acs();
211063dc
KRW
1705
1706 xen_acpi_sleep_register();
bd49940a
KRW
1707
1708 /* Avoid searching for BIOS MP tables */
1709 x86_init.mpparse.find_smp_config = x86_init_noop;
1710 x86_init.mpparse.get_smp_config = x86_init_uint_noop;
96f28bc6
DV
1711
1712 xen_boot_params_init_edd();
9e124fe1 1713 }
76a8df7b
DV
1714#ifdef CONFIG_PCI
1715 /* PCI BIOS service won't work from a PV guest. */
1716 pci_probe &= ~PCI_PROBE_BIOS;
1717#endif
084a2a4e
JF
1718 xen_raw_console_write("about to get started...\n");
1719
499d19b8
JF
1720 xen_setup_runstate_info(0);
1721
c7341d6a 1722 xen_efi_init();
be81c8a1 1723
5ead97c8 1724 /* Start the world */
f5d36de0 1725#ifdef CONFIG_X86_32
f0d43100 1726 i386_start_kernel();
f5d36de0 1727#else
5054daa2 1728 cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
084a2a4e 1729 x86_64_start_reservations((char *)__pa_symbol(&boot_params));
f5d36de0 1730#endif
5ead97c8 1731}
bee6ab53 1732
e9daff24 1733void __ref xen_hvm_init_shared_info(void)
bee6ab53 1734{
e9daff24 1735 int cpu;
bee6ab53 1736 struct xen_add_to_physmap xatp;
e9daff24 1737 static struct shared_info *shared_info_page = 0;
bee6ab53 1738
e9daff24
KRW
1739 if (!shared_info_page)
1740 shared_info_page = (struct shared_info *)
1741 extend_brk(PAGE_SIZE, PAGE_SIZE);
bee6ab53
SY
1742 xatp.domid = DOMID_SELF;
1743 xatp.idx = 0;
1744 xatp.space = XENMAPSPACE_shared_info;
e9daff24 1745 xatp.gpfn = __pa(shared_info_page) >> PAGE_SHIFT;
bee6ab53
SY
1746 if (HYPERVISOR_memory_op(XENMEM_add_to_physmap, &xatp))
1747 BUG();
1748
e9daff24 1749 HYPERVISOR_shared_info = (struct shared_info *)shared_info_page;
bee6ab53 1750
016b6f5f
SS
1751 /* xen_vcpu is a pointer to the vcpu_info struct in the shared_info
1752 * page, we use it in the event channel upcall and in some pvclock
1753 * related functions. We don't need the vcpu_info placement
1754 * optimizations because we don't use any pv_mmu or pv_irq op on
e9daff24
KRW
1755 * HVM.
1756 * When xen_hvm_init_shared_info is run at boot time only vcpu 0 is
1757 * online but xen_hvm_init_shared_info is run at resume time too and
1758 * in that case multiple vcpus might be online. */
1759 for_each_online_cpu(cpu) {
d5b17dbf
KRW
1760 /* Leave it to be NULL. */
1761 if (cpu >= MAX_VIRT_CPUS)
1762 continue;
016b6f5f
SS
1763 per_cpu(xen_vcpu, cpu) = &HYPERVISOR_shared_info->vcpu_info[cpu];
1764 }
bee6ab53
SY
1765}
1766
e9daff24 1767#ifdef CONFIG_XEN_PVHVM
4ff2d062
OH
1768static void __init init_hvm_pv_info(void)
1769{
e9daff24 1770 int major, minor;
5eb65be2 1771 uint32_t eax, ebx, ecx, edx, pages, msr, base;
4ff2d062
OH
1772 u64 pfn;
1773
1774 base = xen_cpuid_base();
e9daff24
KRW
1775 cpuid(base + 1, &eax, &ebx, &ecx, &edx);
1776
1777 major = eax >> 16;
1778 minor = eax & 0xffff;
1779 printk(KERN_INFO "Xen version %d.%d.\n", major, minor);
1780
4ff2d062
OH
1781 cpuid(base + 2, &pages, &msr, &ecx, &edx);
1782
1783 pfn = __pa(hypercall_page);
1784 wrmsr_safe(msr, (u32)pfn, (u32)(pfn >> 32));
1785
1786 xen_setup_features();
1787
1788 pv_info.name = "Xen HVM";
1789
1790 xen_domain_type = XEN_HVM_DOMAIN;
1791}
1792
148f9bb8
PG
1793static int xen_hvm_cpu_notify(struct notifier_block *self, unsigned long action,
1794 void *hcpu)
38e20b07
SY
1795{
1796 int cpu = (long)hcpu;
1797 switch (action) {
1798 case CPU_UP_PREPARE:
90d4f553 1799 xen_vcpu_setup(cpu);
7918c92a 1800 if (xen_have_vector_callback) {
7918c92a
KRW
1801 if (xen_feature(XENFEAT_hvm_safe_pvclock))
1802 xen_setup_timer(cpu);
1803 }
38e20b07
SY
1804 break;
1805 default:
1806 break;
1807 }
1808 return NOTIFY_OK;
1809}
1810
148f9bb8 1811static struct notifier_block xen_hvm_cpu_notifier = {
38e20b07
SY
1812 .notifier_call = xen_hvm_cpu_notify,
1813};
1814
0b34a166
VK
1815#ifdef CONFIG_KEXEC_CORE
1816static void xen_hvm_shutdown(void)
1817{
1818 native_machine_shutdown();
1819 if (kexec_in_progress)
1820 xen_reboot(SHUTDOWN_soft_reset);
1821}
1822
1823static void xen_hvm_crash_shutdown(struct pt_regs *regs)
1824{
1825 native_machine_crash_shutdown(regs);
1826 xen_reboot(SHUTDOWN_soft_reset);
1827}
1828#endif
1829
bee6ab53
SY
1830static void __init xen_hvm_guest_init(void)
1831{
a71dbdaa
BO
1832 if (xen_pv_domain())
1833 return;
1834
4ff2d062 1835 init_hvm_pv_info();
bee6ab53 1836
016b6f5f 1837 xen_hvm_init_shared_info();
38e20b07 1838
669b0ae9
VC
1839 xen_panic_handler_init();
1840
38e20b07
SY
1841 if (xen_feature(XENFEAT_hvm_callback_vector))
1842 xen_have_vector_callback = 1;
99bbb3a8 1843 xen_hvm_smp_init();
38e20b07 1844 register_cpu_notifier(&xen_hvm_cpu_notifier);
c1c5413a 1845 xen_unplug_emulated_devices();
38e20b07 1846 x86_init.irqs.intr_init = xen_init_IRQ;
409771d2 1847 xen_hvm_init_time_ops();
59151001 1848 xen_hvm_init_mmu_ops();
0b34a166
VK
1849#ifdef CONFIG_KEXEC_CORE
1850 machine_ops.shutdown = xen_hvm_shutdown;
1851 machine_ops.crash_shutdown = xen_hvm_crash_shutdown;
1852#endif
bee6ab53 1853}
a71dbdaa 1854#endif
bee6ab53 1855
8d693b91
KRW
1856static bool xen_nopv = false;
1857static __init int xen_parse_nopv(char *arg)
1858{
1859 xen_nopv = true;
1860 return 0;
1861}
1862early_param("xen_nopv", xen_parse_nopv);
1863
a71dbdaa 1864static uint32_t __init xen_platform(void)
bee6ab53 1865{
8d693b91
KRW
1866 if (xen_nopv)
1867 return 0;
1868
9df56f19 1869 return xen_cpuid_base();
bee6ab53
SY
1870}
1871
d9b8ca84
SY
1872bool xen_hvm_need_lapic(void)
1873{
8d693b91
KRW
1874 if (xen_nopv)
1875 return false;
d9b8ca84
SY
1876 if (xen_pv_domain())
1877 return false;
1878 if (!xen_hvm_domain())
1879 return false;
1880 if (xen_feature(XENFEAT_hvm_pirqs) && xen_have_vector_callback)
1881 return false;
1882 return true;
1883}
1884EXPORT_SYMBOL_GPL(xen_hvm_need_lapic);
1885
a71dbdaa
BO
1886static void xen_set_cpu_features(struct cpuinfo_x86 *c)
1887{
1888 if (xen_pv_domain())
1889 clear_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1890}
1891
1892const struct hypervisor_x86 x86_hyper_xen = {
1893 .name = "Xen",
1894 .detect = xen_platform,
1895#ifdef CONFIG_XEN_PVHVM
bee6ab53 1896 .init_platform = xen_hvm_guest_init,
a71dbdaa 1897#endif
4cca6ea0 1898 .x2apic_available = xen_x2apic_para_available,
a71dbdaa 1899 .set_cpu_features = xen_set_cpu_features,
bee6ab53 1900};
a71dbdaa 1901EXPORT_SYMBOL(x86_hyper_xen);