i387: Split up <asm/i387.h> into exported and internal interfaces
[linux-2.6-block.git] / arch / x86 / power / cpu.c
CommitLineData
1da177e4 1/*
6d48becd 2 * Suspend support specific for i386/x86-64.
1da177e4
LT
3 *
4 * Distribute under GPLv2
5 *
cf7700fe 6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
a2531293 7 * Copyright (c) 2002 Pavel Machek <pavel@ucw.cz>
1da177e4
LT
8 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
9 */
10
1da177e4 11#include <linux/suspend.h>
69c60c88 12#include <linux/export.h>
f6783d20
SL
13#include <linux/smp.h>
14
3dd08325 15#include <asm/pgtable.h>
f6783d20 16#include <asm/proto.h>
3ebad590 17#include <asm/mtrr.h>
f6783d20
SL
18#include <asm/page.h>
19#include <asm/mce.h>
83b8e28b 20#include <asm/xcr.h>
a8af7898 21#include <asm/suspend.h>
1e350066 22#include <asm/debugreg.h>
1361b83a 23#include <asm/fpu-internal.h> /* pcntxt_mask */
1da177e4 24
833b2ca0
SL
25#ifdef CONFIG_X86_32
26static struct saved_context saved_context;
cae45957 27
833b2ca0
SL
28unsigned long saved_context_ebx;
29unsigned long saved_context_esp, saved_context_ebp;
30unsigned long saved_context_esi, saved_context_edi;
31unsigned long saved_context_eflags;
32#else
33/* CONFIG_X86_64 */
1da177e4 34struct saved_context saved_context;
833b2ca0 35#endif
1da177e4 36
5c9c9bec
RW
37/**
38 * __save_processor_state - save CPU registers before creating a
39 * hibernation image and before restoring the memory state from it
40 * @ctxt - structure to store the registers contents in
41 *
42 * NOTE: If there is a CPU register the modification of which by the
43 * boot kernel (ie. the kernel used for loading the hibernation image)
44 * might affect the operations of the restored target kernel (ie. the one
45 * saved in the hibernation image), then its contents must be saved by this
46 * function. In other words, if kernel A is hibernated and different
47 * kernel B is used for loading the hibernation image into memory, the
48 * kernel A's __save_processor_state() function must save all registers
49 * needed by kernel A, so that it can operate correctly after the resume
50 * regardless of what kernel B does in the meantime.
51 */
cae45957 52static void __save_processor_state(struct saved_context *ctxt)
1da177e4 53{
f9ebbe53
SL
54#ifdef CONFIG_X86_32
55 mtrr_save_fixed_ranges(NULL);
56#endif
1da177e4
LT
57 kernel_fpu_begin();
58
59 /*
60 * descriptor tables
61 */
f9ebbe53
SL
62#ifdef CONFIG_X86_32
63 store_gdt(&ctxt->gdt);
64 store_idt(&ctxt->idt);
65#else
66/* CONFIG_X86_64 */
9d1c6e7c
GOC
67 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
68 store_idt((struct desc_ptr *)&ctxt->idt_limit);
f9ebbe53 69#endif
9d1c6e7c 70 store_tr(ctxt->tr);
1da177e4
LT
71
72 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
1da177e4
LT
73 /*
74 * segment registers
75 */
f9ebbe53
SL
76#ifdef CONFIG_X86_32
77 savesegment(es, ctxt->es);
78 savesegment(fs, ctxt->fs);
79 savesegment(gs, ctxt->gs);
80 savesegment(ss, ctxt->ss);
81#else
82/* CONFIG_X86_64 */
1da177e4
LT
83 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
84 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
85 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
86 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
87 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
88
89 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
90 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
91 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
3ebad590 92 mtrr_save_fixed_ranges(NULL);
1da177e4 93
f9ebbe53
SL
94 rdmsrl(MSR_EFER, ctxt->efer);
95#endif
96
1da177e4 97 /*
cf7700fe 98 * control registers
1da177e4 99 */
f51c9452
GOC
100 ctxt->cr0 = read_cr0();
101 ctxt->cr2 = read_cr2();
102 ctxt->cr3 = read_cr3();
f9ebbe53
SL
103#ifdef CONFIG_X86_32
104 ctxt->cr4 = read_cr4_safe();
105#else
106/* CONFIG_X86_64 */
f51c9452
GOC
107 ctxt->cr4 = read_cr4();
108 ctxt->cr8 = read_cr8();
f9ebbe53 109#endif
85a0e753
OZ
110 ctxt->misc_enable_saved = !rdmsrl_safe(MSR_IA32_MISC_ENABLE,
111 &ctxt->misc_enable);
1da177e4
LT
112}
113
f9ebbe53 114/* Needed by apm.c */
1da177e4
LT
115void save_processor_state(void)
116{
117 __save_processor_state(&saved_context);
cd7240c0 118 save_sched_clock_state();
1da177e4 119}
f9ebbe53
SL
120#ifdef CONFIG_X86_32
121EXPORT_SYMBOL(save_processor_state);
122#endif
1da177e4 123
08967f94 124static void do_fpu_end(void)
1da177e4 125{
08967f94 126 /*
3134d04b 127 * Restore FPU regs if necessary.
08967f94
SL
128 */
129 kernel_fpu_end();
1da177e4
LT
130}
131
3134d04b
SL
132static void fix_processor_context(void)
133{
134 int cpu = smp_processor_id();
135 struct tss_struct *t = &per_cpu(init_tss, cpu);
136
137 set_tss_desc(cpu, t); /*
138 * This just modifies memory; should not be
139 * necessary. But... This is necessary, because
140 * 386 hardware has concept of busy TSS or some
141 * similar stupidity.
142 */
143
144#ifdef CONFIG_X86_64
145 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
146
147 syscall_init(); /* This sets MSR_*STAR and related */
148#endif
149 load_TR_desc(); /* This does ltr */
150 load_LDT(&current->active_mm->context); /* This does lldt */
3134d04b
SL
151}
152
5c9c9bec
RW
153/**
154 * __restore_processor_state - restore the contents of CPU registers saved
155 * by __save_processor_state()
156 * @ctxt - structure to load the registers contents from
157 */
cae45957 158static void __restore_processor_state(struct saved_context *ctxt)
1da177e4 159{
85a0e753
OZ
160 if (ctxt->misc_enable_saved)
161 wrmsrl(MSR_IA32_MISC_ENABLE, ctxt->misc_enable);
1da177e4
LT
162 /*
163 * control registers
164 */
3134d04b
SL
165 /* cr4 was introduced in the Pentium CPU */
166#ifdef CONFIG_X86_32
167 if (ctxt->cr4)
168 write_cr4(ctxt->cr4);
169#else
170/* CONFIG X86_64 */
3c321bce 171 wrmsrl(MSR_EFER, ctxt->efer);
f51c9452
GOC
172 write_cr8(ctxt->cr8);
173 write_cr4(ctxt->cr4);
3134d04b 174#endif
f51c9452
GOC
175 write_cr3(ctxt->cr3);
176 write_cr2(ctxt->cr2);
177 write_cr0(ctxt->cr0);
1da177e4 178
8d783b3e
PM
179 /*
180 * now restore the descriptor tables to their proper values
181 * ltr is done i fix_processor_context().
182 */
3134d04b
SL
183#ifdef CONFIG_X86_32
184 load_gdt(&ctxt->gdt);
185 load_idt(&ctxt->idt);
186#else
187/* CONFIG_X86_64 */
9d1c6e7c
GOC
188 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
189 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
3134d04b 190#endif
8d783b3e 191
1da177e4
LT
192 /*
193 * segment registers
194 */
3134d04b
SL
195#ifdef CONFIG_X86_32
196 loadsegment(es, ctxt->es);
197 loadsegment(fs, ctxt->fs);
198 loadsegment(gs, ctxt->gs);
199 loadsegment(ss, ctxt->ss);
200
201 /*
202 * sysenter MSRs
203 */
204 if (boot_cpu_has(X86_FEATURE_SEP))
205 enable_sep_cpu();
206#else
207/* CONFIG_X86_64 */
1da177e4
LT
208 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
209 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
210 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
211 load_gs_index(ctxt->gs);
212 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
213
214 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
215 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
216 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
3134d04b 217#endif
1da177e4 218
83b8e28b
SS
219 /*
220 * restore XCR0 for xsave capable cpu's.
221 */
222 if (cpu_has_xsave)
223 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
224
1da177e4
LT
225 fix_processor_context();
226
227 do_fpu_end();
d0af9eed 228 mtrr_bp_restore();
1da177e4
LT
229}
230
3134d04b 231/* Needed by apm.c */
1da177e4
LT
232void restore_processor_state(void)
233{
234 __restore_processor_state(&saved_context);
cd7240c0 235 restore_sched_clock_state();
1da177e4 236}
3134d04b
SL
237#ifdef CONFIG_X86_32
238EXPORT_SYMBOL(restore_processor_state);
239#endif