x86/mm/mtrr: Generalize runtime disabling of MTRRs
[linux-2.6-block.git] / arch / x86 / mm / pat.c
CommitLineData
2e5d9c85 1/*
2 * Handle caching attributes in page tables (PAT)
3 *
4 * Authors: Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
5 * Suresh B Siddha <suresh.b.siddha@intel.com>
6 *
7 * Loosely based on earlier PAT patchset from Eric Biederman and Andi Kleen.
8 */
9
ad2cde16
IM
10#include <linux/seq_file.h>
11#include <linux/bootmem.h>
12#include <linux/debugfs.h>
2e5d9c85 13#include <linux/kernel.h>
92b9af9e 14#include <linux/module.h>
5a0e3ad6 15#include <linux/slab.h>
ad2cde16 16#include <linux/mm.h>
2e5d9c85 17#include <linux/fs.h>
335ef896 18#include <linux/rbtree.h>
2e5d9c85 19
ad2cde16 20#include <asm/cacheflush.h>
2e5d9c85 21#include <asm/processor.h>
ad2cde16 22#include <asm/tlbflush.h>
fd12a0d6 23#include <asm/x86_init.h>
2e5d9c85 24#include <asm/pgtable.h>
2e5d9c85 25#include <asm/fcntl.h>
ad2cde16 26#include <asm/e820.h>
2e5d9c85 27#include <asm/mtrr.h>
ad2cde16
IM
28#include <asm/page.h>
29#include <asm/msr.h>
30#include <asm/pat.h>
e7f260a2 31#include <asm/io.h>
2e5d9c85 32
be5a0c12 33#include "pat_internal.h"
bd809af1 34#include "mm_internal.h"
be5a0c12 35
9e76561f
LR
36#undef pr_fmt
37#define pr_fmt(fmt) "" fmt
38
8d4a4300 39#ifdef CONFIG_X86_PAT
499f8f84 40int __read_mostly pat_enabled = 1;
2e5d9c85 41
1ee4bd92 42static inline void pat_disable(const char *reason)
2e5d9c85 43{
499f8f84 44 pat_enabled = 0;
9e76561f 45 pr_info("x86/PAT: %s\n", reason);
2e5d9c85 46}
2e5d9c85 47
be524fb9 48static int __init nopat(char *str)
2e5d9c85 49{
8d4a4300 50 pat_disable("PAT support disabled.");
2e5d9c85 51 return 0;
52}
8d4a4300 53early_param("nopat", nopat);
75a04811
PA
54#else
55static inline void pat_disable(const char *reason)
56{
57 (void)reason;
58}
8d4a4300
TG
59#endif
60
77b52b4c 61
be5a0c12 62int pat_debug_enable;
ad2cde16 63
77b52b4c
VP
64static int __init pat_debug_setup(char *str)
65{
be5a0c12 66 pat_debug_enable = 1;
77b52b4c
VP
67 return 0;
68}
69__setup("debugpat", pat_debug_setup);
70
8d4a4300 71static u64 __read_mostly boot_pat_state;
2e5d9c85 72
0dbcae88
TG
73#ifdef CONFIG_X86_PAT
74/*
75 * X86 PAT uses page flags WC and Uncached together to keep track of
76 * memory type of pages that have backing page struct. X86 PAT supports 3
77 * different memory types, _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC and
78 * _PAGE_CACHE_MODE_UC_MINUS and fourth state where page's memory type has not
79 * been changed from its default (value of -1 used to denote this).
80 * Note we do not support _PAGE_CACHE_MODE_UC here.
81 */
82
83#define _PGMT_DEFAULT 0
84#define _PGMT_WC (1UL << PG_arch_1)
85#define _PGMT_UC_MINUS (1UL << PG_uncached)
86#define _PGMT_WB (1UL << PG_uncached | 1UL << PG_arch_1)
87#define _PGMT_MASK (1UL << PG_uncached | 1UL << PG_arch_1)
88#define _PGMT_CLEAR_MASK (~_PGMT_MASK)
89
90static inline enum page_cache_mode get_page_memtype(struct page *pg)
91{
92 unsigned long pg_flags = pg->flags & _PGMT_MASK;
93
94 if (pg_flags == _PGMT_DEFAULT)
95 return -1;
96 else if (pg_flags == _PGMT_WC)
97 return _PAGE_CACHE_MODE_WC;
98 else if (pg_flags == _PGMT_UC_MINUS)
99 return _PAGE_CACHE_MODE_UC_MINUS;
100 else
101 return _PAGE_CACHE_MODE_WB;
102}
103
104static inline void set_page_memtype(struct page *pg,
105 enum page_cache_mode memtype)
106{
107 unsigned long memtype_flags;
108 unsigned long old_flags;
109 unsigned long new_flags;
110
111 switch (memtype) {
112 case _PAGE_CACHE_MODE_WC:
113 memtype_flags = _PGMT_WC;
114 break;
115 case _PAGE_CACHE_MODE_UC_MINUS:
116 memtype_flags = _PGMT_UC_MINUS;
117 break;
118 case _PAGE_CACHE_MODE_WB:
119 memtype_flags = _PGMT_WB;
120 break;
121 default:
122 memtype_flags = _PGMT_DEFAULT;
123 break;
124 }
125
126 do {
127 old_flags = pg->flags;
128 new_flags = (old_flags & _PGMT_CLEAR_MASK) | memtype_flags;
129 } while (cmpxchg(&pg->flags, old_flags, new_flags) != old_flags);
130}
131#else
132static inline enum page_cache_mode get_page_memtype(struct page *pg)
133{
134 return -1;
135}
136static inline void set_page_memtype(struct page *pg,
137 enum page_cache_mode memtype)
138{
139}
140#endif
141
2e5d9c85 142enum {
143 PAT_UC = 0, /* uncached */
144 PAT_WC = 1, /* Write combining */
145 PAT_WT = 4, /* Write Through */
146 PAT_WP = 5, /* Write Protected */
147 PAT_WB = 6, /* Write Back (default) */
148 PAT_UC_MINUS = 7, /* UC, but can be overriden by MTRR */
149};
150
bd809af1
JG
151#define CM(c) (_PAGE_CACHE_MODE_ ## c)
152
153static enum page_cache_mode pat_get_cache_mode(unsigned pat_val, char *msg)
154{
155 enum page_cache_mode cache;
156 char *cache_mode;
157
158 switch (pat_val) {
159 case PAT_UC: cache = CM(UC); cache_mode = "UC "; break;
160 case PAT_WC: cache = CM(WC); cache_mode = "WC "; break;
161 case PAT_WT: cache = CM(WT); cache_mode = "WT "; break;
162 case PAT_WP: cache = CM(WP); cache_mode = "WP "; break;
163 case PAT_WB: cache = CM(WB); cache_mode = "WB "; break;
164 case PAT_UC_MINUS: cache = CM(UC_MINUS); cache_mode = "UC- "; break;
165 default: cache = CM(WB); cache_mode = "WB "; break;
166 }
167
168 memcpy(msg, cache_mode, 4);
169
170 return cache;
171}
172
173#undef CM
174
175/*
176 * Update the cache mode to pgprot translation tables according to PAT
177 * configuration.
178 * Using lower indices is preferred, so we start with highest index.
179 */
180void pat_init_cache_modes(void)
181{
182 int i;
183 enum page_cache_mode cache;
184 char pat_msg[33];
185 u64 pat;
186
187 rdmsrl(MSR_IA32_CR_PAT, pat);
188 pat_msg[32] = 0;
189 for (i = 7; i >= 0; i--) {
190 cache = pat_get_cache_mode((pat >> (i * 8)) & 7,
191 pat_msg + 4 * i);
192 update_cache_mode_entry(i, cache);
193 }
9e76561f 194 pr_info("x86/PAT: Configuration [0-7]: %s\n", pat_msg);
bd809af1
JG
195}
196
cd7a4e93 197#define PAT(x, y) ((u64)PAT_ ## y << ((x)*8))
2e5d9c85 198
199void pat_init(void)
200{
201 u64 pat;
e23a8b6a 202 bool boot_cpu = !boot_pat_state;
2e5d9c85 203
499f8f84 204 if (!pat_enabled)
2e5d9c85 205 return;
206
75a04811
PA
207 if (!cpu_has_pat) {
208 if (!boot_pat_state) {
209 pat_disable("PAT not supported by CPU.");
210 return;
211 } else {
212 /*
213 * If this happens we are on a secondary CPU, but
214 * switched to PAT on the boot CPU. We have no way to
215 * undo PAT.
216 */
9e76561f 217 pr_err("x86/PAT: PAT enabled, but not supported by secondary CPU\n");
75a04811
PA
218 BUG();
219 }
8d4a4300 220 }
2e5d9c85 221
222 /* Set PWT to Write-Combining. All other bits stay the same */
223 /*
224 * PTE encoding used in Linux:
225 * PAT
226 * |PCD
227 * ||PWT
228 * |||
229 * 000 WB _PAGE_CACHE_WB
230 * 001 WC _PAGE_CACHE_WC
231 * 010 UC- _PAGE_CACHE_UC_MINUS
232 * 011 UC _PAGE_CACHE_UC
233 * PAT bit unused
234 */
cd7a4e93
AH
235 pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
236 PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, UC);
2e5d9c85 237
238 /* Boot CPU check */
9d34cfdf 239 if (!boot_pat_state) {
2e5d9c85 240 rdmsrl(MSR_IA32_CR_PAT, boot_pat_state);
9d34cfdf
JG
241 if (!boot_pat_state) {
242 pat_disable("PAT read returns always zero, disabled.");
243 return;
244 }
245 }
2e5d9c85 246
247 wrmsrl(MSR_IA32_CR_PAT, pat);
e23a8b6a
RD
248
249 if (boot_cpu)
bd809af1 250 pat_init_cache_modes();
2e5d9c85 251}
252
253#undef PAT
254
9e41a49a 255static DEFINE_SPINLOCK(memtype_lock); /* protects memtype accesses */
335ef896 256
2e5d9c85 257/*
258 * Does intersection of PAT memory type and MTRR memory type and returns
259 * the resulting memory type as PAT understands it.
260 * (Type in pat and mtrr will not have same value)
261 * The intersection is based on "Effective Memory Type" tables in IA-32
262 * SDM vol 3a
263 */
e00c8cc9
JG
264static unsigned long pat_x_mtrr_type(u64 start, u64 end,
265 enum page_cache_mode req_type)
2e5d9c85 266{
c26421d0
VP
267 /*
268 * Look for MTRR hint to get the effective type in case where PAT
269 * request is for WB.
270 */
e00c8cc9 271 if (req_type == _PAGE_CACHE_MODE_WB) {
b73522e0 272 u8 mtrr_type, uniform;
dd0c7c49 273
b73522e0 274 mtrr_type = mtrr_type_lookup(start, end, &uniform);
b6ff32d9 275 if (mtrr_type != MTRR_TYPE_WRBACK)
e00c8cc9 276 return _PAGE_CACHE_MODE_UC_MINUS;
b6ff32d9 277
e00c8cc9 278 return _PAGE_CACHE_MODE_WB;
dd0c7c49
AH
279 }
280
281 return req_type;
2e5d9c85 282}
283
fa83523f
JD
284struct pagerange_state {
285 unsigned long cur_pfn;
286 int ram;
287 int not_ram;
288};
289
290static int
291pagerange_is_ram_callback(unsigned long initial_pfn, unsigned long total_nr_pages, void *arg)
292{
293 struct pagerange_state *state = arg;
294
295 state->not_ram |= initial_pfn > state->cur_pfn;
296 state->ram |= total_nr_pages > 0;
297 state->cur_pfn = initial_pfn + total_nr_pages;
298
299 return state->ram && state->not_ram;
300}
301
3709c857 302static int pat_pagerange_is_ram(resource_size_t start, resource_size_t end)
be03d9e8 303{
fa83523f
JD
304 int ret = 0;
305 unsigned long start_pfn = start >> PAGE_SHIFT;
306 unsigned long end_pfn = (end + PAGE_SIZE - 1) >> PAGE_SHIFT;
307 struct pagerange_state state = {start_pfn, 0, 0};
308
309 /*
310 * For legacy reasons, physical address range in the legacy ISA
311 * region is tracked as non-RAM. This will allow users of
312 * /dev/mem to map portions of legacy ISA region, even when
313 * some of those portions are listed(or not even listed) with
314 * different e820 types(RAM/reserved/..)
315 */
316 if (start_pfn < ISA_END_ADDRESS >> PAGE_SHIFT)
317 start_pfn = ISA_END_ADDRESS >> PAGE_SHIFT;
318
319 if (start_pfn < end_pfn) {
320 ret = walk_system_ram_range(start_pfn, end_pfn - start_pfn,
321 &state, pagerange_is_ram_callback);
be03d9e8
SS
322 }
323
fa83523f 324 return (ret > 0) ? -1 : (state.ram ? 1 : 0);
be03d9e8
SS
325}
326
9542ada8 327/*
f5841740
VP
328 * For RAM pages, we use page flags to mark the pages with appropriate type.
329 * Here we do two pass:
330 * - Find the memtype of all the pages in the range, look for any conflicts
331 * - In case of no conflicts, set the new memtype for pages in the range
9542ada8 332 */
e00c8cc9
JG
333static int reserve_ram_pages_type(u64 start, u64 end,
334 enum page_cache_mode req_type,
335 enum page_cache_mode *new_type)
9542ada8
SS
336{
337 struct page *page;
f5841740
VP
338 u64 pfn;
339
e00c8cc9 340 if (req_type == _PAGE_CACHE_MODE_UC) {
f5841740
VP
341 /* We do not support strong UC */
342 WARN_ON_ONCE(1);
e00c8cc9 343 req_type = _PAGE_CACHE_MODE_UC_MINUS;
f5841740 344 }
9542ada8
SS
345
346 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
e00c8cc9 347 enum page_cache_mode type;
9542ada8 348
f5841740
VP
349 page = pfn_to_page(pfn);
350 type = get_page_memtype(page);
351 if (type != -1) {
9e76561f 352 pr_info("x86/PAT: reserve_ram_pages_type failed [mem %#010Lx-%#010Lx], track 0x%x, req 0x%x\n",
365811d6 353 start, end - 1, type, req_type);
f5841740
VP
354 if (new_type)
355 *new_type = type;
356
357 return -EBUSY;
358 }
9542ada8 359 }
9542ada8 360
f5841740
VP
361 if (new_type)
362 *new_type = req_type;
363
364 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
9542ada8 365 page = pfn_to_page(pfn);
f5841740 366 set_page_memtype(page, req_type);
9542ada8 367 }
f5841740 368 return 0;
9542ada8
SS
369}
370
371static int free_ram_pages_type(u64 start, u64 end)
372{
373 struct page *page;
f5841740 374 u64 pfn;
9542ada8
SS
375
376 for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
377 page = pfn_to_page(pfn);
f5841740 378 set_page_memtype(page, -1);
9542ada8
SS
379 }
380 return 0;
9542ada8
SS
381}
382
e7f260a2 383/*
384 * req_type typically has one of the:
e00c8cc9
JG
385 * - _PAGE_CACHE_MODE_WB
386 * - _PAGE_CACHE_MODE_WC
387 * - _PAGE_CACHE_MODE_UC_MINUS
388 * - _PAGE_CACHE_MODE_UC
e7f260a2 389 *
ac97991e
AH
390 * If new_type is NULL, function will return an error if it cannot reserve the
391 * region with req_type. If new_type is non-NULL, function will return
392 * available type in new_type in case of no error. In case of any error
e7f260a2 393 * it will return a negative return value.
394 */
e00c8cc9
JG
395int reserve_memtype(u64 start, u64 end, enum page_cache_mode req_type,
396 enum page_cache_mode *new_type)
2e5d9c85 397{
be5a0c12 398 struct memtype *new;
e00c8cc9 399 enum page_cache_mode actual_type;
9542ada8 400 int is_range_ram;
ad2cde16 401 int err = 0;
2e5d9c85 402
ad2cde16 403 BUG_ON(start >= end); /* end is exclusive */
69e26be9 404
499f8f84 405 if (!pat_enabled) {
e7f260a2 406 /* This is identical to page table setting without PAT */
ac97991e 407 if (new_type) {
e00c8cc9
JG
408 if (req_type == _PAGE_CACHE_MODE_WC)
409 *new_type = _PAGE_CACHE_MODE_UC_MINUS;
ac97991e 410 else
e00c8cc9 411 *new_type = req_type;
e7f260a2 412 }
2e5d9c85 413 return 0;
414 }
415
416 /* Low ISA region is always mapped WB in page table. No need to track */
8a271389 417 if (x86_platform.is_untracked_pat_range(start, end)) {
ac97991e 418 if (new_type)
e00c8cc9 419 *new_type = _PAGE_CACHE_MODE_WB;
2e5d9c85 420 return 0;
421 }
422
b6ff32d9
SS
423 /*
424 * Call mtrr_lookup to get the type hint. This is an
425 * optimization for /dev/mem mmap'ers into WB memory (BIOS
426 * tools and ACPI tools). Use WB request for WB memory and use
427 * UC_MINUS otherwise.
428 */
e00c8cc9 429 actual_type = pat_x_mtrr_type(start, end, req_type);
2e5d9c85 430
95971342
SS
431 if (new_type)
432 *new_type = actual_type;
433
be03d9e8 434 is_range_ram = pat_pagerange_is_ram(start, end);
f5841740
VP
435 if (is_range_ram == 1) {
436
f5841740 437 err = reserve_ram_pages_type(start, end, req_type, new_type);
f5841740
VP
438
439 return err;
440 } else if (is_range_ram < 0) {
9542ada8 441 return -EINVAL;
f5841740 442 }
9542ada8 443
6a4f3b52 444 new = kzalloc(sizeof(struct memtype), GFP_KERNEL);
ac97991e 445 if (!new)
2e5d9c85 446 return -ENOMEM;
447
ad2cde16
IM
448 new->start = start;
449 new->end = end;
450 new->type = actual_type;
2e5d9c85 451
2e5d9c85 452 spin_lock(&memtype_lock);
453
9e41a49a 454 err = rbt_memtype_check_insert(new, new_type);
2e5d9c85 455 if (err) {
9e76561f
LR
456 pr_info("x86/PAT: reserve_memtype failed [mem %#010Lx-%#010Lx], track %s, req %s\n",
457 start, end - 1,
458 cattr_name(new->type), cattr_name(req_type));
ac97991e 459 kfree(new);
2e5d9c85 460 spin_unlock(&memtype_lock);
ad2cde16 461
2e5d9c85 462 return err;
463 }
464
2e5d9c85 465 spin_unlock(&memtype_lock);
3e9c83b3 466
365811d6
BH
467 dprintk("reserve_memtype added [mem %#010Lx-%#010Lx], track %s, req %s, ret %s\n",
468 start, end - 1, cattr_name(new->type), cattr_name(req_type),
3e9c83b3
AH
469 new_type ? cattr_name(*new_type) : "-");
470
2e5d9c85 471 return err;
472}
473
474int free_memtype(u64 start, u64 end)
475{
2e5d9c85 476 int err = -EINVAL;
9542ada8 477 int is_range_ram;
20413f27 478 struct memtype *entry;
2e5d9c85 479
69e26be9 480 if (!pat_enabled)
2e5d9c85 481 return 0;
2e5d9c85 482
483 /* Low ISA region is always mapped WB. No need to track */
8a271389 484 if (x86_platform.is_untracked_pat_range(start, end))
2e5d9c85 485 return 0;
2e5d9c85 486
be03d9e8 487 is_range_ram = pat_pagerange_is_ram(start, end);
f5841740
VP
488 if (is_range_ram == 1) {
489
f5841740 490 err = free_ram_pages_type(start, end);
f5841740
VP
491
492 return err;
493 } else if (is_range_ram < 0) {
9542ada8 494 return -EINVAL;
f5841740 495 }
9542ada8 496
2e5d9c85 497 spin_lock(&memtype_lock);
20413f27 498 entry = rbt_memtype_erase(start, end);
2e5d9c85 499 spin_unlock(&memtype_lock);
500
20413f27 501 if (!entry) {
9e76561f
LR
502 pr_info("x86/PAT: %s:%d freeing invalid memtype [mem %#010Lx-%#010Lx]\n",
503 current->comm, current->pid, start, end - 1);
20413f27 504 return -EINVAL;
2e5d9c85 505 }
6997ab49 506
20413f27
XF
507 kfree(entry);
508
365811d6 509 dprintk("free_memtype request [mem %#010Lx-%#010Lx]\n", start, end - 1);
ad2cde16 510
20413f27 511 return 0;
2e5d9c85 512}
513
f0970c13 514
637b86e7
VP
515/**
516 * lookup_memtype - Looksup the memory type for a physical address
517 * @paddr: physical address of which memory type needs to be looked up
518 *
519 * Only to be called when PAT is enabled
520 *
2a374698
JG
521 * Returns _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC, _PAGE_CACHE_MODE_UC_MINUS
522 * or _PAGE_CACHE_MODE_UC
637b86e7 523 */
2a374698 524static enum page_cache_mode lookup_memtype(u64 paddr)
637b86e7 525{
2a374698 526 enum page_cache_mode rettype = _PAGE_CACHE_MODE_WB;
637b86e7
VP
527 struct memtype *entry;
528
8a271389 529 if (x86_platform.is_untracked_pat_range(paddr, paddr + PAGE_SIZE))
637b86e7
VP
530 return rettype;
531
532 if (pat_pagerange_is_ram(paddr, paddr + PAGE_SIZE)) {
533 struct page *page;
637b86e7
VP
534 page = pfn_to_page(paddr >> PAGE_SHIFT);
535 rettype = get_page_memtype(page);
637b86e7
VP
536 /*
537 * -1 from get_page_memtype() implies RAM page is in its
538 * default state and not reserved, and hence of type WB
539 */
540 if (rettype == -1)
2a374698 541 rettype = _PAGE_CACHE_MODE_WB;
637b86e7
VP
542
543 return rettype;
544 }
545
546 spin_lock(&memtype_lock);
547
9e41a49a 548 entry = rbt_memtype_lookup(paddr);
637b86e7
VP
549 if (entry != NULL)
550 rettype = entry->type;
551 else
2a374698 552 rettype = _PAGE_CACHE_MODE_UC_MINUS;
637b86e7
VP
553
554 spin_unlock(&memtype_lock);
555 return rettype;
556}
557
9fd126bc
VP
558/**
559 * io_reserve_memtype - Request a memory type mapping for a region of memory
560 * @start: start (physical address) of the region
561 * @end: end (physical address) of the region
562 * @type: A pointer to memtype, with requested type. On success, requested
563 * or any other compatible type that was available for the region is returned
564 *
565 * On success, returns 0
566 * On failure, returns non-zero
567 */
568int io_reserve_memtype(resource_size_t start, resource_size_t end,
49a3b3cb 569 enum page_cache_mode *type)
9fd126bc 570{
b855192c 571 resource_size_t size = end - start;
49a3b3cb
JG
572 enum page_cache_mode req_type = *type;
573 enum page_cache_mode new_type;
9fd126bc
VP
574 int ret;
575
b855192c 576 WARN_ON_ONCE(iomem_map_sanity_check(start, size));
9fd126bc
VP
577
578 ret = reserve_memtype(start, end, req_type, &new_type);
579 if (ret)
580 goto out_err;
581
b855192c 582 if (!is_new_memtype_allowed(start, size, req_type, new_type))
9fd126bc
VP
583 goto out_free;
584
b855192c 585 if (kernel_map_sync_memtype(start, size, new_type) < 0)
9fd126bc
VP
586 goto out_free;
587
588 *type = new_type;
589 return 0;
590
591out_free:
592 free_memtype(start, end);
593 ret = -EBUSY;
594out_err:
595 return ret;
596}
597
598/**
599 * io_free_memtype - Release a memory type mapping for a region of memory
600 * @start: start (physical address) of the region
601 * @end: end (physical address) of the region
602 */
603void io_free_memtype(resource_size_t start, resource_size_t end)
604{
605 free_memtype(start, end);
606}
607
f0970c13 608pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
609 unsigned long size, pgprot_t vma_prot)
610{
611 return vma_prot;
612}
613
d092633b 614#ifdef CONFIG_STRICT_DEVMEM
1f40a8bf 615/* This check is done in drivers/char/mem.c in case of STRICT_DEVMEM */
0124cecf
VP
616static inline int range_is_allowed(unsigned long pfn, unsigned long size)
617{
618 return 1;
619}
620#else
9e41bff2 621/* This check is needed to avoid cache aliasing when PAT is enabled */
0124cecf
VP
622static inline int range_is_allowed(unsigned long pfn, unsigned long size)
623{
624 u64 from = ((u64)pfn) << PAGE_SHIFT;
625 u64 to = from + size;
626 u64 cursor = from;
627
9e41bff2
RT
628 if (!pat_enabled)
629 return 1;
630
0124cecf
VP
631 while (cursor < to) {
632 if (!devmem_is_allowed(pfn)) {
9e76561f
LR
633 pr_info("x86/PAT: Program %s tried to access /dev/mem between [mem %#010Lx-%#010Lx], PAT prevents it\n",
634 current->comm, from, to - 1);
0124cecf
VP
635 return 0;
636 }
637 cursor += PAGE_SIZE;
638 pfn++;
639 }
640 return 1;
641}
d092633b 642#endif /* CONFIG_STRICT_DEVMEM */
0124cecf 643
f0970c13 644int phys_mem_access_prot_allowed(struct file *file, unsigned long pfn,
645 unsigned long size, pgprot_t *vma_prot)
646{
e00c8cc9 647 enum page_cache_mode pcm = _PAGE_CACHE_MODE_WB;
f0970c13 648
0124cecf
VP
649 if (!range_is_allowed(pfn, size))
650 return 0;
651
6b2f3d1f 652 if (file->f_flags & O_DSYNC)
e00c8cc9 653 pcm = _PAGE_CACHE_MODE_UC_MINUS;
f0970c13 654
655#ifdef CONFIG_X86_32
656 /*
657 * On the PPro and successors, the MTRRs are used to set
658 * memory types for physical addresses outside main memory,
659 * so blindly setting UC or PWT on those pages is wrong.
660 * For Pentiums and earlier, the surround logic should disable
661 * caching for the high addresses through the KEN pin, but
662 * we maintain the tradition of paranoia in this code.
663 */
499f8f84 664 if (!pat_enabled &&
cd7a4e93
AH
665 !(boot_cpu_has(X86_FEATURE_MTRR) ||
666 boot_cpu_has(X86_FEATURE_K6_MTRR) ||
667 boot_cpu_has(X86_FEATURE_CYRIX_ARR) ||
668 boot_cpu_has(X86_FEATURE_CENTAUR_MCR)) &&
669 (pfn << PAGE_SHIFT) >= __pa(high_memory)) {
e00c8cc9 670 pcm = _PAGE_CACHE_MODE_UC;
f0970c13 671 }
672#endif
673
e7f260a2 674 *vma_prot = __pgprot((pgprot_val(*vma_prot) & ~_PAGE_CACHE_MASK) |
e00c8cc9 675 cachemode2protval(pcm));
f0970c13 676 return 1;
677}
e7f260a2 678
7880f746
VP
679/*
680 * Change the memory type for the physial address range in kernel identity
681 * mapping space if that range is a part of identity map.
682 */
b14097bd
JG
683int kernel_map_sync_memtype(u64 base, unsigned long size,
684 enum page_cache_mode pcm)
7880f746
VP
685{
686 unsigned long id_sz;
687
a25b9316 688 if (base > __pa(high_memory-1))
7880f746
VP
689 return 0;
690
60f583d5
DH
691 /*
692 * some areas in the middle of the kernel identity range
693 * are not mapped, like the PCI space.
694 */
695 if (!page_is_ram(base >> PAGE_SHIFT))
696 return 0;
697
a25b9316 698 id_sz = (__pa(high_memory-1) <= base + size) ?
7880f746
VP
699 __pa(high_memory) - base :
700 size;
701
b14097bd 702 if (ioremap_change_attr((unsigned long)__va(base), id_sz, pcm) < 0) {
9e76561f 703 pr_info("x86/PAT: %s:%d ioremap_change_attr failed %s for [mem %#010Lx-%#010Lx]\n",
7880f746 704 current->comm, current->pid,
e00c8cc9 705 cattr_name(pcm),
365811d6 706 base, (unsigned long long)(base + size-1));
7880f746
VP
707 return -EINVAL;
708 }
709 return 0;
710}
711
5899329b 712/*
713 * Internal interface to reserve a range of physical memory with prot.
714 * Reserved non RAM regions only and after successful reserve_memtype,
715 * this func also keeps identity mapping (if any) in sync with this new prot.
716 */
cdecff68 717static int reserve_pfn_range(u64 paddr, unsigned long size, pgprot_t *vma_prot,
718 int strict_prot)
5899329b 719{
720 int is_ram = 0;
7880f746 721 int ret;
e00c8cc9
JG
722 enum page_cache_mode want_pcm = pgprot2cachemode(*vma_prot);
723 enum page_cache_mode pcm = want_pcm;
5899329b 724
be03d9e8 725 is_ram = pat_pagerange_is_ram(paddr, paddr + size);
5899329b 726
be03d9e8 727 /*
d886c73c
VP
728 * reserve_pfn_range() for RAM pages. We do not refcount to keep
729 * track of number of mappings of RAM pages. We can assert that
730 * the type requested matches the type of first page in the range.
be03d9e8 731 */
d886c73c
VP
732 if (is_ram) {
733 if (!pat_enabled)
734 return 0;
735
e00c8cc9
JG
736 pcm = lookup_memtype(paddr);
737 if (want_pcm != pcm) {
9e76561f 738 pr_warn("x86/PAT: %s:%d map pfn RAM range req %s for [mem %#010Lx-%#010Lx], got %s\n",
d886c73c 739 current->comm, current->pid,
e00c8cc9 740 cattr_name(want_pcm),
d886c73c 741 (unsigned long long)paddr,
365811d6 742 (unsigned long long)(paddr + size - 1),
e00c8cc9 743 cattr_name(pcm));
d886c73c 744 *vma_prot = __pgprot((pgprot_val(*vma_prot) &
e00c8cc9
JG
745 (~_PAGE_CACHE_MASK)) |
746 cachemode2protval(pcm));
d886c73c 747 }
4bb9c5c0 748 return 0;
d886c73c 749 }
5899329b 750
e00c8cc9 751 ret = reserve_memtype(paddr, paddr + size, want_pcm, &pcm);
5899329b 752 if (ret)
753 return ret;
754
e00c8cc9 755 if (pcm != want_pcm) {
1adcaafe 756 if (strict_prot ||
e00c8cc9 757 !is_new_memtype_allowed(paddr, size, want_pcm, pcm)) {
cdecff68 758 free_memtype(paddr, paddr + size);
9e76561f
LR
759 pr_err("x86/PAT: %s:%d map pfn expected mapping type %s for [mem %#010Lx-%#010Lx], got %s\n",
760 current->comm, current->pid,
761 cattr_name(want_pcm),
762 (unsigned long long)paddr,
763 (unsigned long long)(paddr + size - 1),
764 cattr_name(pcm));
cdecff68 765 return -EINVAL;
766 }
767 /*
768 * We allow returning different type than the one requested in
769 * non strict case.
770 */
771 *vma_prot = __pgprot((pgprot_val(*vma_prot) &
772 (~_PAGE_CACHE_MASK)) |
e00c8cc9 773 cachemode2protval(pcm));
5899329b 774 }
775
e00c8cc9 776 if (kernel_map_sync_memtype(paddr, size, pcm) < 0) {
5899329b 777 free_memtype(paddr, paddr + size);
5899329b 778 return -EINVAL;
779 }
780 return 0;
781}
782
783/*
784 * Internal interface to free a range of physical memory.
785 * Frees non RAM regions only.
786 */
787static void free_pfn_range(u64 paddr, unsigned long size)
788{
789 int is_ram;
790
be03d9e8 791 is_ram = pat_pagerange_is_ram(paddr, paddr + size);
5899329b 792 if (is_ram == 0)
793 free_memtype(paddr, paddr + size);
794}
795
796/*
5180da41 797 * track_pfn_copy is called when vma that is covering the pfnmap gets
5899329b 798 * copied through copy_page_range().
799 *
800 * If the vma has a linear pfn mapping for the entire range, we get the prot
801 * from pte and reserve the entire vma range with single reserve_pfn_range call.
5899329b 802 */
5180da41 803int track_pfn_copy(struct vm_area_struct *vma)
5899329b 804{
c1c15b65 805 resource_size_t paddr;
982d789a 806 unsigned long prot;
4b065046 807 unsigned long vma_size = vma->vm_end - vma->vm_start;
cdecff68 808 pgprot_t pgprot;
5899329b 809
b3b9c293 810 if (vma->vm_flags & VM_PAT) {
5899329b 811 /*
982d789a 812 * reserve the whole chunk covered by vma. We need the
813 * starting address and protection from pte.
5899329b 814 */
4b065046 815 if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
5899329b 816 WARN_ON_ONCE(1);
982d789a 817 return -EINVAL;
5899329b 818 }
cdecff68 819 pgprot = __pgprot(prot);
820 return reserve_pfn_range(paddr, vma_size, &pgprot, 1);
5899329b 821 }
822
5899329b 823 return 0;
5899329b 824}
825
826/*
5899329b 827 * prot is passed in as a parameter for the new mapping. If the vma has a
828 * linear pfn mapping for the entire range reserve the entire vma range with
829 * single reserve_pfn_range call.
5899329b 830 */
5180da41 831int track_pfn_remap(struct vm_area_struct *vma, pgprot_t *prot,
b3b9c293 832 unsigned long pfn, unsigned long addr, unsigned long size)
5899329b 833{
b1a86e15 834 resource_size_t paddr = (resource_size_t)pfn << PAGE_SHIFT;
2a374698 835 enum page_cache_mode pcm;
5899329b 836
b1a86e15 837 /* reserve the whole chunk starting from paddr */
b3b9c293
KK
838 if (addr == vma->vm_start && size == (vma->vm_end - vma->vm_start)) {
839 int ret;
840
841 ret = reserve_pfn_range(paddr, size, prot, 0);
842 if (!ret)
843 vma->vm_flags |= VM_PAT;
844 return ret;
845 }
5899329b 846
10876376
VP
847 if (!pat_enabled)
848 return 0;
849
5180da41
SS
850 /*
851 * For anything smaller than the vma size we set prot based on the
852 * lookup.
853 */
2a374698 854 pcm = lookup_memtype(paddr);
5180da41
SS
855
856 /* Check memtype for the remaining pages */
857 while (size > PAGE_SIZE) {
858 size -= PAGE_SIZE;
859 paddr += PAGE_SIZE;
2a374698 860 if (pcm != lookup_memtype(paddr))
5180da41
SS
861 return -EINVAL;
862 }
863
864 *prot = __pgprot((pgprot_val(vma->vm_page_prot) & (~_PAGE_CACHE_MASK)) |
2a374698 865 cachemode2protval(pcm));
5180da41
SS
866
867 return 0;
868}
869
870int track_pfn_insert(struct vm_area_struct *vma, pgprot_t *prot,
871 unsigned long pfn)
872{
2a374698 873 enum page_cache_mode pcm;
5180da41
SS
874
875 if (!pat_enabled)
876 return 0;
877
878 /* Set prot based on lookup */
2a374698 879 pcm = lookup_memtype((resource_size_t)pfn << PAGE_SHIFT);
10876376 880 *prot = __pgprot((pgprot_val(vma->vm_page_prot) & (~_PAGE_CACHE_MASK)) |
2a374698 881 cachemode2protval(pcm));
10876376 882
5899329b 883 return 0;
5899329b 884}
885
886/*
5180da41 887 * untrack_pfn is called while unmapping a pfnmap for a region.
5899329b 888 * untrack can be called for a specific region indicated by pfn and size or
b1a86e15 889 * can be for the entire vma (in which case pfn, size are zero).
5899329b 890 */
5180da41
SS
891void untrack_pfn(struct vm_area_struct *vma, unsigned long pfn,
892 unsigned long size)
5899329b 893{
c1c15b65 894 resource_size_t paddr;
b1a86e15 895 unsigned long prot;
5899329b 896
b3b9c293 897 if (!(vma->vm_flags & VM_PAT))
5899329b 898 return;
b1a86e15
SS
899
900 /* free the chunk starting from pfn or the whole chunk */
901 paddr = (resource_size_t)pfn << PAGE_SHIFT;
902 if (!paddr && !size) {
903 if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
904 WARN_ON_ONCE(1);
905 return;
906 }
907
908 size = vma->vm_end - vma->vm_start;
5899329b 909 }
b1a86e15 910 free_pfn_range(paddr, size);
b3b9c293 911 vma->vm_flags &= ~VM_PAT;
5899329b 912}
913
2520bd31 914pgprot_t pgprot_writecombine(pgprot_t prot)
915{
916 if (pat_enabled)
e00c8cc9
JG
917 return __pgprot(pgprot_val(prot) |
918 cachemode2protval(_PAGE_CACHE_MODE_WC));
2520bd31 919 else
920 return pgprot_noncached(prot);
921}
92b9af9e 922EXPORT_SYMBOL_GPL(pgprot_writecombine);
2520bd31 923
012f09e7 924#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_X86_PAT)
fec0962e 925
fec0962e 926static struct memtype *memtype_get_idx(loff_t pos)
927{
be5a0c12 928 struct memtype *print_entry;
929 int ret;
fec0962e 930
be5a0c12 931 print_entry = kzalloc(sizeof(struct memtype), GFP_KERNEL);
fec0962e 932 if (!print_entry)
933 return NULL;
934
935 spin_lock(&memtype_lock);
9e41a49a 936 ret = rbt_memtype_copy_nth_element(print_entry, pos);
fec0962e 937 spin_unlock(&memtype_lock);
ad2cde16 938
be5a0c12 939 if (!ret) {
940 return print_entry;
941 } else {
942 kfree(print_entry);
943 return NULL;
944 }
fec0962e 945}
946
947static void *memtype_seq_start(struct seq_file *seq, loff_t *pos)
948{
949 if (*pos == 0) {
950 ++*pos;
3736708f 951 seq_puts(seq, "PAT memtype list:\n");
fec0962e 952 }
953
954 return memtype_get_idx(*pos);
955}
956
957static void *memtype_seq_next(struct seq_file *seq, void *v, loff_t *pos)
958{
959 ++*pos;
960 return memtype_get_idx(*pos);
961}
962
963static void memtype_seq_stop(struct seq_file *seq, void *v)
964{
965}
966
967static int memtype_seq_show(struct seq_file *seq, void *v)
968{
969 struct memtype *print_entry = (struct memtype *)v;
970
971 seq_printf(seq, "%s @ 0x%Lx-0x%Lx\n", cattr_name(print_entry->type),
972 print_entry->start, print_entry->end);
973 kfree(print_entry);
ad2cde16 974
fec0962e 975 return 0;
976}
977
d535e431 978static const struct seq_operations memtype_seq_ops = {
fec0962e 979 .start = memtype_seq_start,
980 .next = memtype_seq_next,
981 .stop = memtype_seq_stop,
982 .show = memtype_seq_show,
983};
984
985static int memtype_seq_open(struct inode *inode, struct file *file)
986{
987 return seq_open(file, &memtype_seq_ops);
988}
989
990static const struct file_operations memtype_fops = {
991 .open = memtype_seq_open,
992 .read = seq_read,
993 .llseek = seq_lseek,
994 .release = seq_release,
995};
996
997static int __init pat_memtype_list_init(void)
998{
dd4377b0
XF
999 if (pat_enabled) {
1000 debugfs_create_file("pat_memtype_list", S_IRUSR,
1001 arch_debugfs_dir, NULL, &memtype_fops);
1002 }
fec0962e 1003 return 0;
1004}
1005
1006late_initcall(pat_memtype_list_init);
1007
012f09e7 1008#endif /* CONFIG_DEBUG_FS && CONFIG_X86_PAT */