Merge tag 'arm64-perf' of git://git.kernel.org/pub/scm/linux/kernel/git/arm64/linux
[linux-2.6-block.git] / arch / x86 / mm / pageattr.c
CommitLineData
9f4c815c
IM
1/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
1da177e4 3 * Thanks to Ben LaHaise for precious feedback.
9f4c815c 4 */
1da177e4 5#include <linux/highmem.h>
8192206d 6#include <linux/bootmem.h>
9f4c815c 7#include <linux/sched.h>
9f4c815c 8#include <linux/mm.h>
76ebd054 9#include <linux/interrupt.h>
ee7ae7a1
TG
10#include <linux/seq_file.h>
11#include <linux/debugfs.h>
e59a1bb2 12#include <linux/pfn.h>
8c4bfc6e 13#include <linux/percpu.h>
5a0e3ad6 14#include <linux/gfp.h>
5bd5a452 15#include <linux/pci.h>
d6472302 16#include <linux/vmalloc.h>
9f4c815c 17
950f9d95 18#include <asm/e820.h>
1da177e4
LT
19#include <asm/processor.h>
20#include <asm/tlbflush.h>
f8af095d 21#include <asm/sections.h>
93dbda7c 22#include <asm/setup.h>
9f4c815c
IM
23#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
c31c7d48 25#include <asm/proto.h>
1219333d 26#include <asm/pat.h>
1da177e4 27
9df84993
IM
28/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
72e458df 31struct cpa_data {
d75586ad 32 unsigned long *vaddr;
0fd64c23 33 pgd_t *pgd;
72e458df
TG
34 pgprot_t mask_set;
35 pgprot_t mask_clr;
74256377 36 unsigned long numpages;
d75586ad 37 int flags;
c31c7d48 38 unsigned long pfn;
c9caa02c 39 unsigned force_split : 1;
d75586ad 40 int curpage;
9ae28475 41 struct page **pages;
72e458df
TG
42};
43
ad5ca55f
SS
44/*
45 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
46 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
47 * entries change the page attribute in parallel to some other cpu
48 * splitting a large page entry along with changing the attribute.
49 */
50static DEFINE_SPINLOCK(cpa_lock);
51
d75586ad
SL
52#define CPA_FLUSHTLB 1
53#define CPA_ARRAY 2
9ae28475 54#define CPA_PAGES_ARRAY 4
d75586ad 55
65280e61 56#ifdef CONFIG_PROC_FS
ce0c0e50
AK
57static unsigned long direct_pages_count[PG_LEVEL_NUM];
58
65280e61 59void update_page_count(int level, unsigned long pages)
ce0c0e50 60{
ce0c0e50 61 /* Protect against CPA */
a79e53d8 62 spin_lock(&pgd_lock);
ce0c0e50 63 direct_pages_count[level] += pages;
a79e53d8 64 spin_unlock(&pgd_lock);
65280e61
TG
65}
66
67static void split_page_count(int level)
68{
c9e0d391
DJ
69 if (direct_pages_count[level] == 0)
70 return;
71
65280e61
TG
72 direct_pages_count[level]--;
73 direct_pages_count[level - 1] += PTRS_PER_PTE;
74}
75
e1759c21 76void arch_report_meminfo(struct seq_file *m)
65280e61 77{
b9c3bfc2 78 seq_printf(m, "DirectMap4k: %8lu kB\n",
a06de630
HD
79 direct_pages_count[PG_LEVEL_4K] << 2);
80#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
b9c3bfc2 81 seq_printf(m, "DirectMap2M: %8lu kB\n",
a06de630
HD
82 direct_pages_count[PG_LEVEL_2M] << 11);
83#else
b9c3bfc2 84 seq_printf(m, "DirectMap4M: %8lu kB\n",
a06de630
HD
85 direct_pages_count[PG_LEVEL_2M] << 12);
86#endif
a06de630 87 if (direct_gbpages)
b9c3bfc2 88 seq_printf(m, "DirectMap1G: %8lu kB\n",
a06de630 89 direct_pages_count[PG_LEVEL_1G] << 20);
ce0c0e50 90}
65280e61
TG
91#else
92static inline void split_page_count(int level) { }
93#endif
ce0c0e50 94
c31c7d48
TG
95#ifdef CONFIG_X86_64
96
97static inline unsigned long highmap_start_pfn(void)
98{
fc8d7826 99 return __pa_symbol(_text) >> PAGE_SHIFT;
c31c7d48
TG
100}
101
102static inline unsigned long highmap_end_pfn(void)
103{
fc8d7826 104 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
c31c7d48
TG
105}
106
107#endif
108
ed724be6
AV
109static inline int
110within(unsigned long addr, unsigned long start, unsigned long end)
687c4825 111{
ed724be6
AV
112 return addr >= start && addr < end;
113}
114
d7c8f21a
TG
115/*
116 * Flushing functions
117 */
cd8ddf1a 118
cd8ddf1a
TG
119/**
120 * clflush_cache_range - flush a cache range with clflush
9efc31b8 121 * @vaddr: virtual start address
cd8ddf1a
TG
122 * @size: number of bytes to flush
123 *
8b80fd8b
RZ
124 * clflushopt is an unordered instruction which needs fencing with mfence or
125 * sfence to avoid ordering issues.
cd8ddf1a 126 */
4c61afcd 127void clflush_cache_range(void *vaddr, unsigned int size)
d7c8f21a 128{
1f1a89ac
CW
129 const unsigned long clflush_size = boot_cpu_data.x86_clflush_size;
130 void *p = (void *)((unsigned long)vaddr & ~(clflush_size - 1));
6c434d61 131 void *vend = vaddr + size;
1f1a89ac
CW
132
133 if (p >= vend)
134 return;
d7c8f21a 135
cd8ddf1a 136 mb();
4c61afcd 137
1f1a89ac 138 for (; p < vend; p += clflush_size)
6c434d61 139 clflushopt(p);
4c61afcd 140
cd8ddf1a 141 mb();
d7c8f21a 142}
e517a5e9 143EXPORT_SYMBOL_GPL(clflush_cache_range);
d7c8f21a 144
af1e6844 145static void __cpa_flush_all(void *arg)
d7c8f21a 146{
6bb8383b
AK
147 unsigned long cache = (unsigned long)arg;
148
d7c8f21a
TG
149 /*
150 * Flush all to work around Errata in early athlons regarding
151 * large page flushing.
152 */
153 __flush_tlb_all();
154
0b827537 155 if (cache && boot_cpu_data.x86 >= 4)
d7c8f21a
TG
156 wbinvd();
157}
158
6bb8383b 159static void cpa_flush_all(unsigned long cache)
d7c8f21a
TG
160{
161 BUG_ON(irqs_disabled());
162
15c8b6c1 163 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
d7c8f21a
TG
164}
165
57a6a46a
TG
166static void __cpa_flush_range(void *arg)
167{
57a6a46a
TG
168 /*
169 * We could optimize that further and do individual per page
170 * tlb invalidates for a low number of pages. Caveat: we must
171 * flush the high aliases on 64bit as well.
172 */
173 __flush_tlb_all();
57a6a46a
TG
174}
175
6bb8383b 176static void cpa_flush_range(unsigned long start, int numpages, int cache)
57a6a46a 177{
4c61afcd
IM
178 unsigned int i, level;
179 unsigned long addr;
180
57a6a46a 181 BUG_ON(irqs_disabled());
4c61afcd 182 WARN_ON(PAGE_ALIGN(start) != start);
57a6a46a 183
15c8b6c1 184 on_each_cpu(__cpa_flush_range, NULL, 1);
57a6a46a 185
6bb8383b
AK
186 if (!cache)
187 return;
188
3b233e52
TG
189 /*
190 * We only need to flush on one CPU,
191 * clflush is a MESI-coherent instruction that
192 * will cause all other CPUs to flush the same
193 * cachelines:
194 */
4c61afcd
IM
195 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
196 pte_t *pte = lookup_address(addr, &level);
197
198 /*
199 * Only flush present addresses:
200 */
7bfb72e8 201 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
4c61afcd
IM
202 clflush_cache_range((void *) addr, PAGE_SIZE);
203 }
57a6a46a
TG
204}
205
9ae28475 206static void cpa_flush_array(unsigned long *start, int numpages, int cache,
207 int in_flags, struct page **pages)
d75586ad
SL
208{
209 unsigned int i, level;
2171787b 210 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
d75586ad
SL
211
212 BUG_ON(irqs_disabled());
213
2171787b 214 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
d75586ad 215
2171787b 216 if (!cache || do_wbinvd)
d75586ad
SL
217 return;
218
d75586ad
SL
219 /*
220 * We only need to flush on one CPU,
221 * clflush is a MESI-coherent instruction that
222 * will cause all other CPUs to flush the same
223 * cachelines:
224 */
9ae28475 225 for (i = 0; i < numpages; i++) {
226 unsigned long addr;
227 pte_t *pte;
228
229 if (in_flags & CPA_PAGES_ARRAY)
230 addr = (unsigned long)page_address(pages[i]);
231 else
232 addr = start[i];
233
234 pte = lookup_address(addr, &level);
d75586ad
SL
235
236 /*
237 * Only flush present addresses:
238 */
239 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
9ae28475 240 clflush_cache_range((void *)addr, PAGE_SIZE);
d75586ad
SL
241 }
242}
243
ed724be6
AV
244/*
245 * Certain areas of memory on x86 require very specific protection flags,
246 * for example the BIOS area or kernel text. Callers don't always get this
247 * right (again, ioremap() on BIOS memory is not uncommon) so this function
248 * checks and fixes these known static required protection bits.
249 */
c31c7d48
TG
250static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
251 unsigned long pfn)
ed724be6
AV
252{
253 pgprot_t forbidden = __pgprot(0);
254
687c4825 255 /*
ed724be6
AV
256 * The BIOS area between 640k and 1Mb needs to be executable for
257 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
687c4825 258 */
5bd5a452
MC
259#ifdef CONFIG_PCI_BIOS
260 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
ed724be6 261 pgprot_val(forbidden) |= _PAGE_NX;
5bd5a452 262#endif
ed724be6
AV
263
264 /*
265 * The kernel text needs to be executable for obvious reasons
c31c7d48
TG
266 * Does not cover __inittext since that is gone later on. On
267 * 64bit we do not enforce !NX on the low mapping
ed724be6
AV
268 */
269 if (within(address, (unsigned long)_text, (unsigned long)_etext))
270 pgprot_val(forbidden) |= _PAGE_NX;
cc0f21bb 271
cc0f21bb 272 /*
c31c7d48
TG
273 * The .rodata section needs to be read-only. Using the pfn
274 * catches all aliases.
cc0f21bb 275 */
fc8d7826
AD
276 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
277 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
cc0f21bb 278 pgprot_val(forbidden) |= _PAGE_RW;
ed724be6 279
9ccaf77c 280#if defined(CONFIG_X86_64)
74e08179 281 /*
502f6604
SS
282 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
283 * kernel text mappings for the large page aligned text, rodata sections
284 * will be always read-only. For the kernel identity mappings covering
285 * the holes caused by this alignment can be anything that user asks.
74e08179
SS
286 *
287 * This will preserve the large page mappings for kernel text/data
288 * at no extra cost.
289 */
502f6604
SS
290 if (kernel_set_to_readonly &&
291 within(address, (unsigned long)_text,
281ff33b
SS
292 (unsigned long)__end_rodata_hpage_align)) {
293 unsigned int level;
294
295 /*
296 * Don't enforce the !RW mapping for the kernel text mapping,
297 * if the current mapping is already using small page mapping.
298 * No need to work hard to preserve large page mappings in this
299 * case.
300 *
301 * This also fixes the Linux Xen paravirt guest boot failure
302 * (because of unexpected read-only mappings for kernel identity
303 * mappings). In this paravirt guest case, the kernel text
304 * mapping and the kernel identity mapping share the same
305 * page-table pages. Thus we can't really use different
306 * protections for the kernel text and identity mappings. Also,
307 * these shared mappings are made of small page mappings.
308 * Thus this don't enforce !RW mapping for small page kernel
309 * text mapping logic will help Linux Xen parvirt guest boot
0d2eb44f 310 * as well.
281ff33b
SS
311 */
312 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
313 pgprot_val(forbidden) |= _PAGE_RW;
314 }
74e08179
SS
315#endif
316
ed724be6 317 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
687c4825
IM
318
319 return prot;
320}
321
426e34cc
MF
322/*
323 * Lookup the page table entry for a virtual address in a specific pgd.
324 * Return a pointer to the entry and the level of the mapping.
325 */
326pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
327 unsigned int *level)
9f4c815c 328{
1da177e4
LT
329 pud_t *pud;
330 pmd_t *pmd;
9f4c815c 331
30551bb3
TG
332 *level = PG_LEVEL_NONE;
333
1da177e4
LT
334 if (pgd_none(*pgd))
335 return NULL;
9df84993 336
1da177e4
LT
337 pud = pud_offset(pgd, address);
338 if (pud_none(*pud))
339 return NULL;
c2f71ee2
AK
340
341 *level = PG_LEVEL_1G;
342 if (pud_large(*pud) || !pud_present(*pud))
343 return (pte_t *)pud;
344
1da177e4
LT
345 pmd = pmd_offset(pud, address);
346 if (pmd_none(*pmd))
347 return NULL;
30551bb3
TG
348
349 *level = PG_LEVEL_2M;
9a14aefc 350 if (pmd_large(*pmd) || !pmd_present(*pmd))
1da177e4 351 return (pte_t *)pmd;
1da177e4 352
30551bb3 353 *level = PG_LEVEL_4K;
9df84993 354
9f4c815c
IM
355 return pte_offset_kernel(pmd, address);
356}
0fd64c23
BP
357
358/*
359 * Lookup the page table entry for a virtual address. Return a pointer
360 * to the entry and the level of the mapping.
361 *
362 * Note: We return pud and pmd either when the entry is marked large
363 * or when the present bit is not set. Otherwise we would return a
364 * pointer to a nonexisting mapping.
365 */
366pte_t *lookup_address(unsigned long address, unsigned int *level)
367{
426e34cc 368 return lookup_address_in_pgd(pgd_offset_k(address), address, level);
0fd64c23 369}
75bb8835 370EXPORT_SYMBOL_GPL(lookup_address);
9f4c815c 371
0fd64c23
BP
372static pte_t *_lookup_address_cpa(struct cpa_data *cpa, unsigned long address,
373 unsigned int *level)
374{
375 if (cpa->pgd)
426e34cc 376 return lookup_address_in_pgd(cpa->pgd + pgd_index(address),
0fd64c23
BP
377 address, level);
378
379 return lookup_address(address, level);
380}
381
792230c3
JG
382/*
383 * Lookup the PMD entry for a virtual address. Return a pointer to the entry
384 * or NULL if not present.
385 */
386pmd_t *lookup_pmd_address(unsigned long address)
387{
388 pgd_t *pgd;
389 pud_t *pud;
390
391 pgd = pgd_offset_k(address);
392 if (pgd_none(*pgd))
393 return NULL;
394
395 pud = pud_offset(pgd, address);
396 if (pud_none(*pud) || pud_large(*pud) || !pud_present(*pud))
397 return NULL;
398
399 return pmd_offset(pud, address);
400}
401
d7656534
DH
402/*
403 * This is necessary because __pa() does not work on some
404 * kinds of memory, like vmalloc() or the alloc_remap()
405 * areas on 32-bit NUMA systems. The percpu areas can
406 * end up in this kind of memory, for instance.
407 *
408 * This could be optimized, but it is only intended to be
409 * used at inititalization time, and keeping it
410 * unoptimized should increase the testing coverage for
411 * the more obscure platforms.
412 */
413phys_addr_t slow_virt_to_phys(void *__virt_addr)
414{
415 unsigned long virt_addr = (unsigned long)__virt_addr;
bf70e551
DC
416 phys_addr_t phys_addr;
417 unsigned long offset;
d7656534 418 enum pg_level level;
d7656534
DH
419 pte_t *pte;
420
421 pte = lookup_address(virt_addr, &level);
422 BUG_ON(!pte);
34437e67 423
bf70e551
DC
424 /*
425 * pXX_pfn() returns unsigned long, which must be cast to phys_addr_t
426 * before being left-shifted PAGE_SHIFT bits -- this trick is to
427 * make 32-PAE kernel work correctly.
428 */
34437e67
TK
429 switch (level) {
430 case PG_LEVEL_1G:
bf70e551 431 phys_addr = (phys_addr_t)pud_pfn(*(pud_t *)pte) << PAGE_SHIFT;
34437e67
TK
432 offset = virt_addr & ~PUD_PAGE_MASK;
433 break;
434 case PG_LEVEL_2M:
bf70e551 435 phys_addr = (phys_addr_t)pmd_pfn(*(pmd_t *)pte) << PAGE_SHIFT;
34437e67
TK
436 offset = virt_addr & ~PMD_PAGE_MASK;
437 break;
438 default:
bf70e551 439 phys_addr = (phys_addr_t)pte_pfn(*pte) << PAGE_SHIFT;
34437e67
TK
440 offset = virt_addr & ~PAGE_MASK;
441 }
442
443 return (phys_addr_t)(phys_addr | offset);
d7656534
DH
444}
445EXPORT_SYMBOL_GPL(slow_virt_to_phys);
446
9df84993
IM
447/*
448 * Set the new pmd in all the pgds we know about:
449 */
9a3dc780 450static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
9f4c815c 451{
9f4c815c
IM
452 /* change init_mm */
453 set_pte_atomic(kpte, pte);
44af6c41 454#ifdef CONFIG_X86_32
e4b71dcf 455 if (!SHARED_KERNEL_PMD) {
44af6c41
IM
456 struct page *page;
457
e3ed910d 458 list_for_each_entry(page, &pgd_list, lru) {
44af6c41
IM
459 pgd_t *pgd;
460 pud_t *pud;
461 pmd_t *pmd;
462
463 pgd = (pgd_t *)page_address(page) + pgd_index(address);
464 pud = pud_offset(pgd, address);
465 pmd = pmd_offset(pud, address);
466 set_pte_atomic((pte_t *)pmd, pte);
467 }
1da177e4 468 }
44af6c41 469#endif
1da177e4
LT
470}
471
9df84993
IM
472static int
473try_preserve_large_page(pte_t *kpte, unsigned long address,
474 struct cpa_data *cpa)
65e074df 475{
3a19109e 476 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn, old_pfn;
65e074df 477 pte_t new_pte, old_pte, *tmp;
64edc8ed 478 pgprot_t old_prot, new_prot, req_prot;
fac84939 479 int i, do_split = 1;
f3c4fbb6 480 enum pg_level level;
65e074df 481
c9caa02c
AK
482 if (cpa->force_split)
483 return 1;
484
a79e53d8 485 spin_lock(&pgd_lock);
65e074df
TG
486 /*
487 * Check for races, another CPU might have split this page
488 * up already:
489 */
82f0712c 490 tmp = _lookup_address_cpa(cpa, address, &level);
65e074df
TG
491 if (tmp != kpte)
492 goto out_unlock;
493
494 switch (level) {
495 case PG_LEVEL_2M:
3a19109e
TK
496 old_prot = pmd_pgprot(*(pmd_t *)kpte);
497 old_pfn = pmd_pfn(*(pmd_t *)kpte);
498 break;
65e074df 499 case PG_LEVEL_1G:
3a19109e
TK
500 old_prot = pud_pgprot(*(pud_t *)kpte);
501 old_pfn = pud_pfn(*(pud_t *)kpte);
f3c4fbb6 502 break;
65e074df 503 default:
beaff633 504 do_split = -EINVAL;
65e074df
TG
505 goto out_unlock;
506 }
507
3a19109e
TK
508 psize = page_level_size(level);
509 pmask = page_level_mask(level);
510
65e074df
TG
511 /*
512 * Calculate the number of pages, which fit into this large
513 * page starting at address:
514 */
515 nextpage_addr = (address + psize) & pmask;
516 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
9b5cf48b
RW
517 if (numpages < cpa->numpages)
518 cpa->numpages = numpages;
65e074df
TG
519
520 /*
521 * We are safe now. Check whether the new pgprot is the same:
f5b2831d
JG
522 * Convert protection attributes to 4k-format, as cpa->mask* are set
523 * up accordingly.
65e074df
TG
524 */
525 old_pte = *kpte;
55696b1f 526 req_prot = pgprot_large_2_4k(old_prot);
65e074df 527
64edc8ed 528 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
529 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
c31c7d48 530
f5b2831d
JG
531 /*
532 * req_prot is in format of 4k pages. It must be converted to large
533 * page format: the caching mode includes the PAT bit located at
534 * different bit positions in the two formats.
535 */
536 req_prot = pgprot_4k_2_large(req_prot);
537
a8aed3e0
AA
538 /*
539 * Set the PSE and GLOBAL flags only if the PRESENT flag is
540 * set otherwise pmd_present/pmd_huge will return true even on
541 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
542 * for the ancient hardware that doesn't support it.
543 */
f76cfa3c
AA
544 if (pgprot_val(req_prot) & _PAGE_PRESENT)
545 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
a8aed3e0 546 else
f76cfa3c 547 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
a8aed3e0 548
f76cfa3c 549 req_prot = canon_pgprot(req_prot);
a8aed3e0 550
c31c7d48 551 /*
3a19109e 552 * old_pfn points to the large page base pfn. So we need
c31c7d48
TG
553 * to add the offset of the virtual address:
554 */
3a19109e 555 pfn = old_pfn + ((address & (psize - 1)) >> PAGE_SHIFT);
c31c7d48
TG
556 cpa->pfn = pfn;
557
64edc8ed 558 new_prot = static_protections(req_prot, address, pfn);
65e074df 559
fac84939
TG
560 /*
561 * We need to check the full range, whether
562 * static_protection() requires a different pgprot for one of
563 * the pages in the range we try to preserve:
564 */
64edc8ed 565 addr = address & pmask;
3a19109e 566 pfn = old_pfn;
64edc8ed 567 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
568 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
fac84939
TG
569
570 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
571 goto out_unlock;
572 }
573
65e074df
TG
574 /*
575 * If there are no changes, return. maxpages has been updated
576 * above:
577 */
578 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
beaff633 579 do_split = 0;
65e074df
TG
580 goto out_unlock;
581 }
582
583 /*
584 * We need to change the attributes. Check, whether we can
585 * change the large page in one go. We request a split, when
586 * the address is not aligned and the number of pages is
587 * smaller than the number of pages in the large page. Note
588 * that we limited the number of possible pages already to
589 * the number of pages in the large page.
590 */
64edc8ed 591 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
65e074df
TG
592 /*
593 * The address is aligned and the number of pages
594 * covers the full page.
595 */
3a19109e 596 new_pte = pfn_pte(old_pfn, new_prot);
65e074df 597 __set_pmd_pte(kpte, address, new_pte);
d75586ad 598 cpa->flags |= CPA_FLUSHTLB;
beaff633 599 do_split = 0;
65e074df
TG
600 }
601
602out_unlock:
a79e53d8 603 spin_unlock(&pgd_lock);
9df84993 604
beaff633 605 return do_split;
65e074df
TG
606}
607
5952886b 608static int
82f0712c
BP
609__split_large_page(struct cpa_data *cpa, pte_t *kpte, unsigned long address,
610 struct page *base)
bb5c2dbd 611{
5952886b 612 pte_t *pbase = (pte_t *)page_address(base);
d551aaa2 613 unsigned long ref_pfn, pfn, pfninc = 1;
9df84993 614 unsigned int i, level;
ae9aae9e 615 pte_t *tmp;
9df84993 616 pgprot_t ref_prot;
bb5c2dbd 617
a79e53d8 618 spin_lock(&pgd_lock);
bb5c2dbd
IM
619 /*
620 * Check for races, another CPU might have split this page
621 * up for us already:
622 */
82f0712c 623 tmp = _lookup_address_cpa(cpa, address, &level);
ae9aae9e
WC
624 if (tmp != kpte) {
625 spin_unlock(&pgd_lock);
626 return 1;
627 }
bb5c2dbd 628
6944a9c8 629 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
f5b2831d 630
d551aaa2
TK
631 switch (level) {
632 case PG_LEVEL_2M:
633 ref_prot = pmd_pgprot(*(pmd_t *)kpte);
634 /* clear PSE and promote PAT bit to correct position */
f5b2831d 635 ref_prot = pgprot_large_2_4k(ref_prot);
d551aaa2
TK
636 ref_pfn = pmd_pfn(*(pmd_t *)kpte);
637 break;
bb5c2dbd 638
d551aaa2
TK
639 case PG_LEVEL_1G:
640 ref_prot = pud_pgprot(*(pud_t *)kpte);
641 ref_pfn = pud_pfn(*(pud_t *)kpte);
f07333fd 642 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
d551aaa2 643
a8aed3e0 644 /*
d551aaa2 645 * Clear the PSE flags if the PRESENT flag is not set
a8aed3e0
AA
646 * otherwise pmd_present/pmd_huge will return true
647 * even on a non present pmd.
648 */
d551aaa2 649 if (!(pgprot_val(ref_prot) & _PAGE_PRESENT))
a8aed3e0 650 pgprot_val(ref_prot) &= ~_PAGE_PSE;
d551aaa2
TK
651 break;
652
653 default:
654 spin_unlock(&pgd_lock);
655 return 1;
f07333fd 656 }
f07333fd 657
a8aed3e0
AA
658 /*
659 * Set the GLOBAL flags only if the PRESENT flag is set
660 * otherwise pmd/pte_present will return true even on a non
661 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
662 * for the ancient hardware that doesn't support it.
663 */
664 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
665 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
666 else
667 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
668
63c1dcf4
TG
669 /*
670 * Get the target pfn from the original entry:
671 */
d551aaa2 672 pfn = ref_pfn;
f07333fd 673 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
a8aed3e0 674 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
bb5c2dbd 675
2c66e24d
SP
676 if (virt_addr_valid(address)) {
677 unsigned long pfn = PFN_DOWN(__pa(address));
678
679 if (pfn_range_is_mapped(pfn, pfn + 1))
680 split_page_count(level);
681 }
f361a450 682
bb5c2dbd 683 /*
07a66d7c 684 * Install the new, split up pagetable.
4c881ca1 685 *
07a66d7c
IM
686 * We use the standard kernel pagetable protections for the new
687 * pagetable protections, the actual ptes set above control the
688 * primary protection behavior:
bb5c2dbd 689 */
07a66d7c 690 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
211b3d03
IM
691
692 /*
693 * Intel Atom errata AAH41 workaround.
694 *
695 * The real fix should be in hw or in a microcode update, but
696 * we also probabilistically try to reduce the window of having
697 * a large TLB mixed with 4K TLBs while instruction fetches are
698 * going on.
699 */
700 __flush_tlb_all();
ae9aae9e 701 spin_unlock(&pgd_lock);
211b3d03 702
ae9aae9e
WC
703 return 0;
704}
bb5c2dbd 705
82f0712c
BP
706static int split_large_page(struct cpa_data *cpa, pte_t *kpte,
707 unsigned long address)
ae9aae9e 708{
ae9aae9e
WC
709 struct page *base;
710
288cf3c6 711 if (!debug_pagealloc_enabled())
ae9aae9e
WC
712 spin_unlock(&cpa_lock);
713 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
288cf3c6 714 if (!debug_pagealloc_enabled())
ae9aae9e
WC
715 spin_lock(&cpa_lock);
716 if (!base)
717 return -ENOMEM;
718
82f0712c 719 if (__split_large_page(cpa, kpte, address, base))
8311eb84 720 __free_page(base);
bb5c2dbd 721
bb5c2dbd
IM
722 return 0;
723}
724
52a628fb
BP
725static bool try_to_free_pte_page(pte_t *pte)
726{
727 int i;
728
729 for (i = 0; i < PTRS_PER_PTE; i++)
730 if (!pte_none(pte[i]))
731 return false;
732
733 free_page((unsigned long)pte);
734 return true;
735}
736
737static bool try_to_free_pmd_page(pmd_t *pmd)
738{
739 int i;
740
741 for (i = 0; i < PTRS_PER_PMD; i++)
742 if (!pmd_none(pmd[i]))
743 return false;
744
745 free_page((unsigned long)pmd);
746 return true;
747}
748
42a54772
BP
749static bool try_to_free_pud_page(pud_t *pud)
750{
751 int i;
752
753 for (i = 0; i < PTRS_PER_PUD; i++)
754 if (!pud_none(pud[i]))
755 return false;
756
757 free_page((unsigned long)pud);
758 return true;
759}
760
52a628fb
BP
761static bool unmap_pte_range(pmd_t *pmd, unsigned long start, unsigned long end)
762{
763 pte_t *pte = pte_offset_kernel(pmd, start);
764
765 while (start < end) {
766 set_pte(pte, __pte(0));
767
768 start += PAGE_SIZE;
769 pte++;
770 }
771
772 if (try_to_free_pte_page((pte_t *)pmd_page_vaddr(*pmd))) {
773 pmd_clear(pmd);
774 return true;
775 }
776 return false;
777}
778
779static void __unmap_pmd_range(pud_t *pud, pmd_t *pmd,
780 unsigned long start, unsigned long end)
781{
782 if (unmap_pte_range(pmd, start, end))
783 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
784 pud_clear(pud);
785}
786
787static void unmap_pmd_range(pud_t *pud, unsigned long start, unsigned long end)
788{
789 pmd_t *pmd = pmd_offset(pud, start);
790
791 /*
792 * Not on a 2MB page boundary?
793 */
794 if (start & (PMD_SIZE - 1)) {
795 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
796 unsigned long pre_end = min_t(unsigned long, end, next_page);
797
798 __unmap_pmd_range(pud, pmd, start, pre_end);
799
800 start = pre_end;
801 pmd++;
802 }
803
804 /*
805 * Try to unmap in 2M chunks.
806 */
807 while (end - start >= PMD_SIZE) {
808 if (pmd_large(*pmd))
809 pmd_clear(pmd);
810 else
811 __unmap_pmd_range(pud, pmd, start, start + PMD_SIZE);
812
813 start += PMD_SIZE;
814 pmd++;
815 }
816
817 /*
818 * 4K leftovers?
819 */
820 if (start < end)
821 return __unmap_pmd_range(pud, pmd, start, end);
822
823 /*
824 * Try again to free the PMD page if haven't succeeded above.
825 */
826 if (!pud_none(*pud))
827 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
828 pud_clear(pud);
829}
0bb8aeee
BP
830
831static void unmap_pud_range(pgd_t *pgd, unsigned long start, unsigned long end)
832{
833 pud_t *pud = pud_offset(pgd, start);
834
835 /*
836 * Not on a GB page boundary?
837 */
838 if (start & (PUD_SIZE - 1)) {
839 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
840 unsigned long pre_end = min_t(unsigned long, end, next_page);
841
842 unmap_pmd_range(pud, start, pre_end);
843
844 start = pre_end;
845 pud++;
846 }
847
848 /*
849 * Try to unmap in 1G chunks?
850 */
851 while (end - start >= PUD_SIZE) {
852
853 if (pud_large(*pud))
854 pud_clear(pud);
855 else
856 unmap_pmd_range(pud, start, start + PUD_SIZE);
857
858 start += PUD_SIZE;
859 pud++;
860 }
861
862 /*
863 * 2M leftovers?
864 */
865 if (start < end)
866 unmap_pmd_range(pud, start, end);
867
868 /*
869 * No need to try to free the PUD page because we'll free it in
870 * populate_pgd's error path
871 */
872}
873
42a54772
BP
874static void unmap_pgd_range(pgd_t *root, unsigned long addr, unsigned long end)
875{
876 pgd_t *pgd_entry = root + pgd_index(addr);
877
878 unmap_pud_range(pgd_entry, addr, end);
879
880 if (try_to_free_pud_page((pud_t *)pgd_page_vaddr(*pgd_entry)))
881 pgd_clear(pgd_entry);
882}
883
f900a4b8
BP
884static int alloc_pte_page(pmd_t *pmd)
885{
886 pte_t *pte = (pte_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
887 if (!pte)
888 return -1;
889
890 set_pmd(pmd, __pmd(__pa(pte) | _KERNPG_TABLE));
891 return 0;
892}
893
4b23538d
BP
894static int alloc_pmd_page(pud_t *pud)
895{
896 pmd_t *pmd = (pmd_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
897 if (!pmd)
898 return -1;
899
900 set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
901 return 0;
902}
903
c6b6f363
BP
904static void populate_pte(struct cpa_data *cpa,
905 unsigned long start, unsigned long end,
906 unsigned num_pages, pmd_t *pmd, pgprot_t pgprot)
907{
908 pte_t *pte;
909
910 pte = pte_offset_kernel(pmd, start);
911
39763015
SP
912 /*
913 * Set the GLOBAL flags only if the PRESENT flag is
914 * set otherwise pte_present will return true even on
915 * a non present pte. The canon_pgprot will clear
916 * _PAGE_GLOBAL for the ancient hardware that doesn't
917 * support it.
918 */
919 if (pgprot_val(pgprot) & _PAGE_PRESENT)
920 pgprot_val(pgprot) |= _PAGE_GLOBAL;
921 else
922 pgprot_val(pgprot) &= ~_PAGE_GLOBAL;
c6b6f363 923
39763015 924 pgprot = canon_pgprot(pgprot);
c6b6f363 925
c6b6f363 926 while (num_pages-- && start < end) {
edc3b912 927 set_pte(pte, pfn_pte(cpa->pfn, pgprot));
c6b6f363
BP
928
929 start += PAGE_SIZE;
edc3b912 930 cpa->pfn++;
c6b6f363
BP
931 pte++;
932 }
933}
f900a4b8
BP
934
935static int populate_pmd(struct cpa_data *cpa,
936 unsigned long start, unsigned long end,
937 unsigned num_pages, pud_t *pud, pgprot_t pgprot)
938{
939 unsigned int cur_pages = 0;
940 pmd_t *pmd;
f5b2831d 941 pgprot_t pmd_pgprot;
f900a4b8
BP
942
943 /*
944 * Not on a 2M boundary?
945 */
946 if (start & (PMD_SIZE - 1)) {
947 unsigned long pre_end = start + (num_pages << PAGE_SHIFT);
948 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
949
950 pre_end = min_t(unsigned long, pre_end, next_page);
951 cur_pages = (pre_end - start) >> PAGE_SHIFT;
952 cur_pages = min_t(unsigned int, num_pages, cur_pages);
953
954 /*
955 * Need a PTE page?
956 */
957 pmd = pmd_offset(pud, start);
958 if (pmd_none(*pmd))
959 if (alloc_pte_page(pmd))
960 return -1;
961
962 populate_pte(cpa, start, pre_end, cur_pages, pmd, pgprot);
963
964 start = pre_end;
965 }
966
967 /*
968 * We mapped them all?
969 */
970 if (num_pages == cur_pages)
971 return cur_pages;
972
f5b2831d
JG
973 pmd_pgprot = pgprot_4k_2_large(pgprot);
974
f900a4b8
BP
975 while (end - start >= PMD_SIZE) {
976
977 /*
978 * We cannot use a 1G page so allocate a PMD page if needed.
979 */
980 if (pud_none(*pud))
981 if (alloc_pmd_page(pud))
982 return -1;
983
984 pmd = pmd_offset(pud, start);
985
edc3b912 986 set_pmd(pmd, __pmd(cpa->pfn << PAGE_SHIFT | _PAGE_PSE |
f5b2831d 987 massage_pgprot(pmd_pgprot)));
f900a4b8
BP
988
989 start += PMD_SIZE;
edc3b912 990 cpa->pfn += PMD_SIZE >> PAGE_SHIFT;
f900a4b8
BP
991 cur_pages += PMD_SIZE >> PAGE_SHIFT;
992 }
993
994 /*
995 * Map trailing 4K pages.
996 */
997 if (start < end) {
998 pmd = pmd_offset(pud, start);
999 if (pmd_none(*pmd))
1000 if (alloc_pte_page(pmd))
1001 return -1;
1002
1003 populate_pte(cpa, start, end, num_pages - cur_pages,
1004 pmd, pgprot);
1005 }
1006 return num_pages;
1007}
4b23538d
BP
1008
1009static int populate_pud(struct cpa_data *cpa, unsigned long start, pgd_t *pgd,
1010 pgprot_t pgprot)
1011{
1012 pud_t *pud;
1013 unsigned long end;
1014 int cur_pages = 0;
f5b2831d 1015 pgprot_t pud_pgprot;
4b23538d
BP
1016
1017 end = start + (cpa->numpages << PAGE_SHIFT);
1018
1019 /*
1020 * Not on a Gb page boundary? => map everything up to it with
1021 * smaller pages.
1022 */
1023 if (start & (PUD_SIZE - 1)) {
1024 unsigned long pre_end;
1025 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
1026
1027 pre_end = min_t(unsigned long, end, next_page);
1028 cur_pages = (pre_end - start) >> PAGE_SHIFT;
1029 cur_pages = min_t(int, (int)cpa->numpages, cur_pages);
1030
1031 pud = pud_offset(pgd, start);
1032
1033 /*
1034 * Need a PMD page?
1035 */
1036 if (pud_none(*pud))
1037 if (alloc_pmd_page(pud))
1038 return -1;
1039
1040 cur_pages = populate_pmd(cpa, start, pre_end, cur_pages,
1041 pud, pgprot);
1042 if (cur_pages < 0)
1043 return cur_pages;
1044
1045 start = pre_end;
1046 }
1047
1048 /* We mapped them all? */
1049 if (cpa->numpages == cur_pages)
1050 return cur_pages;
1051
1052 pud = pud_offset(pgd, start);
f5b2831d 1053 pud_pgprot = pgprot_4k_2_large(pgprot);
4b23538d
BP
1054
1055 /*
1056 * Map everything starting from the Gb boundary, possibly with 1G pages
1057 */
b8291adc 1058 while (boot_cpu_has(X86_FEATURE_GBPAGES) && end - start >= PUD_SIZE) {
edc3b912 1059 set_pud(pud, __pud(cpa->pfn << PAGE_SHIFT | _PAGE_PSE |
f5b2831d 1060 massage_pgprot(pud_pgprot)));
4b23538d
BP
1061
1062 start += PUD_SIZE;
edc3b912 1063 cpa->pfn += PUD_SIZE >> PAGE_SHIFT;
4b23538d
BP
1064 cur_pages += PUD_SIZE >> PAGE_SHIFT;
1065 pud++;
1066 }
1067
1068 /* Map trailing leftover */
1069 if (start < end) {
1070 int tmp;
1071
1072 pud = pud_offset(pgd, start);
1073 if (pud_none(*pud))
1074 if (alloc_pmd_page(pud))
1075 return -1;
1076
1077 tmp = populate_pmd(cpa, start, end, cpa->numpages - cur_pages,
1078 pud, pgprot);
1079 if (tmp < 0)
1080 return cur_pages;
1081
1082 cur_pages += tmp;
1083 }
1084 return cur_pages;
1085}
f3f72966
BP
1086
1087/*
1088 * Restrictions for kernel page table do not necessarily apply when mapping in
1089 * an alternate PGD.
1090 */
1091static int populate_pgd(struct cpa_data *cpa, unsigned long addr)
1092{
1093 pgprot_t pgprot = __pgprot(_KERNPG_TABLE);
f3f72966 1094 pud_t *pud = NULL; /* shut up gcc */
42a54772 1095 pgd_t *pgd_entry;
f3f72966
BP
1096 int ret;
1097
1098 pgd_entry = cpa->pgd + pgd_index(addr);
1099
1100 /*
1101 * Allocate a PUD page and hand it down for mapping.
1102 */
1103 if (pgd_none(*pgd_entry)) {
1104 pud = (pud_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
1105 if (!pud)
1106 return -1;
1107
1108 set_pgd(pgd_entry, __pgd(__pa(pud) | _KERNPG_TABLE));
f3f72966
BP
1109 }
1110
1111 pgprot_val(pgprot) &= ~pgprot_val(cpa->mask_clr);
1112 pgprot_val(pgprot) |= pgprot_val(cpa->mask_set);
1113
1114 ret = populate_pud(cpa, addr, pgd_entry, pgprot);
0bb8aeee 1115 if (ret < 0) {
42a54772 1116 unmap_pgd_range(cpa->pgd, addr,
0bb8aeee 1117 addr + (cpa->numpages << PAGE_SHIFT));
f3f72966 1118 return ret;
0bb8aeee 1119 }
42a54772 1120
f3f72966
BP
1121 cpa->numpages = ret;
1122 return 0;
1123}
1124
a1e46212
SS
1125static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
1126 int primary)
1127{
7fc8442f
MF
1128 if (cpa->pgd) {
1129 /*
1130 * Right now, we only execute this code path when mapping
1131 * the EFI virtual memory map regions, no other users
1132 * provide a ->pgd value. This may change in the future.
1133 */
82f0712c 1134 return populate_pgd(cpa, vaddr);
7fc8442f 1135 }
82f0712c 1136
a1e46212
SS
1137 /*
1138 * Ignore all non primary paths.
1139 */
405e1133
JB
1140 if (!primary) {
1141 cpa->numpages = 1;
a1e46212 1142 return 0;
405e1133 1143 }
a1e46212
SS
1144
1145 /*
1146 * Ignore the NULL PTE for kernel identity mapping, as it is expected
1147 * to have holes.
1148 * Also set numpages to '1' indicating that we processed cpa req for
1149 * one virtual address page and its pfn. TBD: numpages can be set based
1150 * on the initial value and the level returned by lookup_address().
1151 */
1152 if (within(vaddr, PAGE_OFFSET,
1153 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
1154 cpa->numpages = 1;
1155 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
1156 return 0;
1157 } else {
1158 WARN(1, KERN_WARNING "CPA: called for zero pte. "
1159 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
1160 *cpa->vaddr);
1161
1162 return -EFAULT;
1163 }
1164}
1165
c31c7d48 1166static int __change_page_attr(struct cpa_data *cpa, int primary)
9f4c815c 1167{
d75586ad 1168 unsigned long address;
da7bfc50
HH
1169 int do_split, err;
1170 unsigned int level;
c31c7d48 1171 pte_t *kpte, old_pte;
1da177e4 1172
8523acfe
TH
1173 if (cpa->flags & CPA_PAGES_ARRAY) {
1174 struct page *page = cpa->pages[cpa->curpage];
1175 if (unlikely(PageHighMem(page)))
1176 return 0;
1177 address = (unsigned long)page_address(page);
1178 } else if (cpa->flags & CPA_ARRAY)
d75586ad
SL
1179 address = cpa->vaddr[cpa->curpage];
1180 else
1181 address = *cpa->vaddr;
97f99fed 1182repeat:
82f0712c 1183 kpte = _lookup_address_cpa(cpa, address, &level);
1da177e4 1184 if (!kpte)
a1e46212 1185 return __cpa_process_fault(cpa, address, primary);
c31c7d48
TG
1186
1187 old_pte = *kpte;
a1e46212
SS
1188 if (!pte_val(old_pte))
1189 return __cpa_process_fault(cpa, address, primary);
9f4c815c 1190
30551bb3 1191 if (level == PG_LEVEL_4K) {
c31c7d48 1192 pte_t new_pte;
626c2c9d 1193 pgprot_t new_prot = pte_pgprot(old_pte);
c31c7d48 1194 unsigned long pfn = pte_pfn(old_pte);
86f03989 1195
72e458df
TG
1196 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
1197 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
86f03989 1198
c31c7d48 1199 new_prot = static_protections(new_prot, address, pfn);
86f03989 1200
a8aed3e0
AA
1201 /*
1202 * Set the GLOBAL flags only if the PRESENT flag is
1203 * set otherwise pte_present will return true even on
1204 * a non present pte. The canon_pgprot will clear
1205 * _PAGE_GLOBAL for the ancient hardware that doesn't
1206 * support it.
1207 */
1208 if (pgprot_val(new_prot) & _PAGE_PRESENT)
1209 pgprot_val(new_prot) |= _PAGE_GLOBAL;
1210 else
1211 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
1212
626c2c9d
AV
1213 /*
1214 * We need to keep the pfn from the existing PTE,
1215 * after all we're only going to change it's attributes
1216 * not the memory it points to
1217 */
c31c7d48
TG
1218 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
1219 cpa->pfn = pfn;
f4ae5da0
TG
1220 /*
1221 * Do we really change anything ?
1222 */
1223 if (pte_val(old_pte) != pte_val(new_pte)) {
1224 set_pte_atomic(kpte, new_pte);
d75586ad 1225 cpa->flags |= CPA_FLUSHTLB;
f4ae5da0 1226 }
9b5cf48b 1227 cpa->numpages = 1;
65e074df 1228 return 0;
1da177e4 1229 }
65e074df
TG
1230
1231 /*
1232 * Check, whether we can keep the large page intact
1233 * and just change the pte:
1234 */
beaff633 1235 do_split = try_preserve_large_page(kpte, address, cpa);
65e074df
TG
1236 /*
1237 * When the range fits into the existing large page,
9b5cf48b 1238 * return. cp->numpages and cpa->tlbflush have been updated in
65e074df
TG
1239 * try_large_page:
1240 */
87f7f8fe
IM
1241 if (do_split <= 0)
1242 return do_split;
65e074df
TG
1243
1244 /*
1245 * We have to split the large page:
1246 */
82f0712c 1247 err = split_large_page(cpa, kpte, address);
87f7f8fe 1248 if (!err) {
ad5ca55f
SS
1249 /*
1250 * Do a global flush tlb after splitting the large page
1251 * and before we do the actual change page attribute in the PTE.
1252 *
1253 * With out this, we violate the TLB application note, that says
1254 * "The TLBs may contain both ordinary and large-page
1255 * translations for a 4-KByte range of linear addresses. This
1256 * may occur if software modifies the paging structures so that
1257 * the page size used for the address range changes. If the two
1258 * translations differ with respect to page frame or attributes
1259 * (e.g., permissions), processor behavior is undefined and may
1260 * be implementation-specific."
1261 *
1262 * We do this global tlb flush inside the cpa_lock, so that we
1263 * don't allow any other cpu, with stale tlb entries change the
1264 * page attribute in parallel, that also falls into the
1265 * just split large page entry.
1266 */
1267 flush_tlb_all();
87f7f8fe
IM
1268 goto repeat;
1269 }
beaff633 1270
87f7f8fe 1271 return err;
9f4c815c 1272}
1da177e4 1273
c31c7d48
TG
1274static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
1275
1276static int cpa_process_alias(struct cpa_data *cpa)
1da177e4 1277{
c31c7d48 1278 struct cpa_data alias_cpa;
992f4c1c 1279 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
e933a73f 1280 unsigned long vaddr;
992f4c1c 1281 int ret;
44af6c41 1282
8eb5779f 1283 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
c31c7d48 1284 return 0;
626c2c9d 1285
f34b439f
TG
1286 /*
1287 * No need to redo, when the primary call touched the direct
1288 * mapping already:
1289 */
8523acfe
TH
1290 if (cpa->flags & CPA_PAGES_ARRAY) {
1291 struct page *page = cpa->pages[cpa->curpage];
1292 if (unlikely(PageHighMem(page)))
1293 return 0;
1294 vaddr = (unsigned long)page_address(page);
1295 } else if (cpa->flags & CPA_ARRAY)
d75586ad
SL
1296 vaddr = cpa->vaddr[cpa->curpage];
1297 else
1298 vaddr = *cpa->vaddr;
1299
1300 if (!(within(vaddr, PAGE_OFFSET,
a1e46212 1301 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
44af6c41 1302
f34b439f 1303 alias_cpa = *cpa;
992f4c1c 1304 alias_cpa.vaddr = &laddr;
9ae28475 1305 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
d75586ad 1306
f34b439f 1307 ret = __change_page_attr_set_clr(&alias_cpa, 0);
992f4c1c
TH
1308 if (ret)
1309 return ret;
f34b439f 1310 }
44af6c41 1311
44af6c41 1312#ifdef CONFIG_X86_64
488fd995 1313 /*
992f4c1c
TH
1314 * If the primary call didn't touch the high mapping already
1315 * and the physical address is inside the kernel map, we need
0879750f 1316 * to touch the high mapped kernel as well:
488fd995 1317 */
992f4c1c
TH
1318 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
1319 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
1320 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
1321 __START_KERNEL_map - phys_base;
1322 alias_cpa = *cpa;
1323 alias_cpa.vaddr = &temp_cpa_vaddr;
1324 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
c31c7d48 1325
992f4c1c
TH
1326 /*
1327 * The high mapping range is imprecise, so ignore the
1328 * return value.
1329 */
1330 __change_page_attr_set_clr(&alias_cpa, 0);
1331 }
488fd995 1332#endif
992f4c1c
TH
1333
1334 return 0;
1da177e4
LT
1335}
1336
c31c7d48 1337static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
ff31452b 1338{
65e074df 1339 int ret, numpages = cpa->numpages;
ff31452b 1340
65e074df
TG
1341 while (numpages) {
1342 /*
1343 * Store the remaining nr of pages for the large page
1344 * preservation check.
1345 */
9b5cf48b 1346 cpa->numpages = numpages;
d75586ad 1347 /* for array changes, we can't use large page */
9ae28475 1348 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
d75586ad 1349 cpa->numpages = 1;
c31c7d48 1350
288cf3c6 1351 if (!debug_pagealloc_enabled())
ad5ca55f 1352 spin_lock(&cpa_lock);
c31c7d48 1353 ret = __change_page_attr(cpa, checkalias);
288cf3c6 1354 if (!debug_pagealloc_enabled())
ad5ca55f 1355 spin_unlock(&cpa_lock);
ff31452b
TG
1356 if (ret)
1357 return ret;
ff31452b 1358
c31c7d48
TG
1359 if (checkalias) {
1360 ret = cpa_process_alias(cpa);
1361 if (ret)
1362 return ret;
1363 }
1364
65e074df
TG
1365 /*
1366 * Adjust the number of pages with the result of the
1367 * CPA operation. Either a large page has been
1368 * preserved or a single page update happened.
1369 */
74256377 1370 BUG_ON(cpa->numpages > numpages || !cpa->numpages);
9b5cf48b 1371 numpages -= cpa->numpages;
9ae28475 1372 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
d75586ad
SL
1373 cpa->curpage++;
1374 else
1375 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
1376
65e074df 1377 }
ff31452b
TG
1378 return 0;
1379}
1380
d75586ad 1381static int change_page_attr_set_clr(unsigned long *addr, int numpages,
c9caa02c 1382 pgprot_t mask_set, pgprot_t mask_clr,
9ae28475 1383 int force_split, int in_flag,
1384 struct page **pages)
ff31452b 1385{
72e458df 1386 struct cpa_data cpa;
cacf8906 1387 int ret, cache, checkalias;
fa526d0d 1388 unsigned long baddr = 0;
331e4065 1389
82f0712c
BP
1390 memset(&cpa, 0, sizeof(cpa));
1391
331e4065
TG
1392 /*
1393 * Check, if we are requested to change a not supported
1394 * feature:
1395 */
1396 mask_set = canon_pgprot(mask_set);
1397 mask_clr = canon_pgprot(mask_clr);
c9caa02c 1398 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
331e4065
TG
1399 return 0;
1400
69b1415e 1401 /* Ensure we are PAGE_SIZE aligned */
9ae28475 1402 if (in_flag & CPA_ARRAY) {
d75586ad
SL
1403 int i;
1404 for (i = 0; i < numpages; i++) {
1405 if (addr[i] & ~PAGE_MASK) {
1406 addr[i] &= PAGE_MASK;
1407 WARN_ON_ONCE(1);
1408 }
1409 }
9ae28475 1410 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
1411 /*
1412 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
1413 * No need to cehck in that case
1414 */
1415 if (*addr & ~PAGE_MASK) {
1416 *addr &= PAGE_MASK;
1417 /*
1418 * People should not be passing in unaligned addresses:
1419 */
1420 WARN_ON_ONCE(1);
1421 }
fa526d0d
JS
1422 /*
1423 * Save address for cache flush. *addr is modified in the call
1424 * to __change_page_attr_set_clr() below.
1425 */
1426 baddr = *addr;
69b1415e
TG
1427 }
1428
5843d9a4
NP
1429 /* Must avoid aliasing mappings in the highmem code */
1430 kmap_flush_unused();
1431
db64fe02
NP
1432 vm_unmap_aliases();
1433
72e458df 1434 cpa.vaddr = addr;
9ae28475 1435 cpa.pages = pages;
72e458df
TG
1436 cpa.numpages = numpages;
1437 cpa.mask_set = mask_set;
1438 cpa.mask_clr = mask_clr;
d75586ad
SL
1439 cpa.flags = 0;
1440 cpa.curpage = 0;
c9caa02c 1441 cpa.force_split = force_split;
72e458df 1442
9ae28475 1443 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
1444 cpa.flags |= in_flag;
d75586ad 1445
af96e443
TG
1446 /* No alias checking for _NX bit modifications */
1447 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
1448
1449 ret = __change_page_attr_set_clr(&cpa, checkalias);
ff31452b 1450
f4ae5da0
TG
1451 /*
1452 * Check whether we really changed something:
1453 */
d75586ad 1454 if (!(cpa.flags & CPA_FLUSHTLB))
1ac2f7d5 1455 goto out;
cacf8906 1456
6bb8383b
AK
1457 /*
1458 * No need to flush, when we did not set any of the caching
1459 * attributes:
1460 */
c06814d8 1461 cache = !!pgprot2cachemode(mask_set);
6bb8383b 1462
57a6a46a 1463 /*
b82ad3d3
BP
1464 * On success we use CLFLUSH, when the CPU supports it to
1465 * avoid the WBINVD. If the CPU does not support it and in the
f026cfa8 1466 * error case we fall back to cpa_flush_all (which uses
b82ad3d3 1467 * WBINVD):
57a6a46a 1468 */
906bf7fd 1469 if (!ret && boot_cpu_has(X86_FEATURE_CLFLUSH)) {
9ae28475 1470 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
1471 cpa_flush_array(addr, numpages, cache,
1472 cpa.flags, pages);
1473 } else
fa526d0d 1474 cpa_flush_range(baddr, numpages, cache);
d75586ad 1475 } else
6bb8383b 1476 cpa_flush_all(cache);
cacf8906 1477
76ebd054 1478out:
ff31452b
TG
1479 return ret;
1480}
1481
d75586ad
SL
1482static inline int change_page_attr_set(unsigned long *addr, int numpages,
1483 pgprot_t mask, int array)
75cbade8 1484{
d75586ad 1485 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
9ae28475 1486 (array ? CPA_ARRAY : 0), NULL);
75cbade8
AV
1487}
1488
d75586ad
SL
1489static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1490 pgprot_t mask, int array)
72932c7a 1491{
d75586ad 1492 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
9ae28475 1493 (array ? CPA_ARRAY : 0), NULL);
72932c7a
TG
1494}
1495
0f350755 1496static inline int cpa_set_pages_array(struct page **pages, int numpages,
1497 pgprot_t mask)
1498{
1499 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1500 CPA_PAGES_ARRAY, pages);
1501}
1502
1503static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1504 pgprot_t mask)
1505{
1506 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1507 CPA_PAGES_ARRAY, pages);
1508}
1509
1219333d 1510int _set_memory_uc(unsigned long addr, int numpages)
72932c7a 1511{
de33c442
SS
1512 /*
1513 * for now UC MINUS. see comments in ioremap_nocache()
e4b6be33
LR
1514 * If you really need strong UC use ioremap_uc(), but note
1515 * that you cannot override IO areas with set_memory_*() as
1516 * these helpers cannot work with IO memory.
de33c442 1517 */
d75586ad 1518 return change_page_attr_set(&addr, numpages,
c06814d8
JG
1519 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1520 0);
75cbade8 1521}
1219333d 1522
1523int set_memory_uc(unsigned long addr, int numpages)
1524{
9fa3ab39 1525 int ret;
1526
de33c442
SS
1527 /*
1528 * for now UC MINUS. see comments in ioremap_nocache()
1529 */
9fa3ab39 1530 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
e00c8cc9 1531 _PAGE_CACHE_MODE_UC_MINUS, NULL);
9fa3ab39 1532 if (ret)
1533 goto out_err;
1534
1535 ret = _set_memory_uc(addr, numpages);
1536 if (ret)
1537 goto out_free;
1538
1539 return 0;
1219333d 1540
9fa3ab39 1541out_free:
1542 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1543out_err:
1544 return ret;
1219333d 1545}
75cbade8
AV
1546EXPORT_SYMBOL(set_memory_uc);
1547
2d070eff 1548static int _set_memory_array(unsigned long *addr, int addrinarray,
c06814d8 1549 enum page_cache_mode new_type)
d75586ad 1550{
623dffb2 1551 enum page_cache_mode set_type;
9fa3ab39 1552 int i, j;
1553 int ret;
1554
d75586ad 1555 for (i = 0; i < addrinarray; i++) {
9fa3ab39 1556 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
4f646254 1557 new_type, NULL);
9fa3ab39 1558 if (ret)
1559 goto out_free;
d75586ad
SL
1560 }
1561
623dffb2
TK
1562 /* If WC, set to UC- first and then WC */
1563 set_type = (new_type == _PAGE_CACHE_MODE_WC) ?
1564 _PAGE_CACHE_MODE_UC_MINUS : new_type;
1565
9fa3ab39 1566 ret = change_page_attr_set(addr, addrinarray,
623dffb2 1567 cachemode2pgprot(set_type), 1);
4f646254 1568
c06814d8 1569 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
4f646254 1570 ret = change_page_attr_set_clr(addr, addrinarray,
c06814d8
JG
1571 cachemode2pgprot(
1572 _PAGE_CACHE_MODE_WC),
4f646254
PN
1573 __pgprot(_PAGE_CACHE_MASK),
1574 0, CPA_ARRAY, NULL);
9fa3ab39 1575 if (ret)
1576 goto out_free;
1577
1578 return 0;
1579
1580out_free:
1581 for (j = 0; j < i; j++)
1582 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1583
1584 return ret;
d75586ad 1585}
4f646254
PN
1586
1587int set_memory_array_uc(unsigned long *addr, int addrinarray)
1588{
c06814d8 1589 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
4f646254 1590}
d75586ad
SL
1591EXPORT_SYMBOL(set_memory_array_uc);
1592
4f646254
PN
1593int set_memory_array_wc(unsigned long *addr, int addrinarray)
1594{
c06814d8 1595 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WC);
4f646254
PN
1596}
1597EXPORT_SYMBOL(set_memory_array_wc);
1598
623dffb2
TK
1599int set_memory_array_wt(unsigned long *addr, int addrinarray)
1600{
1601 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WT);
1602}
1603EXPORT_SYMBOL_GPL(set_memory_array_wt);
1604
ef354af4 1605int _set_memory_wc(unsigned long addr, int numpages)
1606{
3869c4aa 1607 int ret;
bdc6340f
PV
1608 unsigned long addr_copy = addr;
1609
3869c4aa 1610 ret = change_page_attr_set(&addr, numpages,
c06814d8
JG
1611 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1612 0);
3869c4aa 1613 if (!ret) {
bdc6340f 1614 ret = change_page_attr_set_clr(&addr_copy, numpages,
c06814d8
JG
1615 cachemode2pgprot(
1616 _PAGE_CACHE_MODE_WC),
bdc6340f
PV
1617 __pgprot(_PAGE_CACHE_MASK),
1618 0, 0, NULL);
3869c4aa 1619 }
1620 return ret;
ef354af4 1621}
1622
1623int set_memory_wc(unsigned long addr, int numpages)
1624{
9fa3ab39 1625 int ret;
1626
9fa3ab39 1627 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
e00c8cc9 1628 _PAGE_CACHE_MODE_WC, NULL);
9fa3ab39 1629 if (ret)
623dffb2 1630 return ret;
ef354af4 1631
9fa3ab39 1632 ret = _set_memory_wc(addr, numpages);
1633 if (ret)
623dffb2 1634 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
9fa3ab39 1635
9fa3ab39 1636 return ret;
ef354af4 1637}
1638EXPORT_SYMBOL(set_memory_wc);
1639
623dffb2
TK
1640int _set_memory_wt(unsigned long addr, int numpages)
1641{
1642 return change_page_attr_set(&addr, numpages,
1643 cachemode2pgprot(_PAGE_CACHE_MODE_WT), 0);
1644}
1645
1646int set_memory_wt(unsigned long addr, int numpages)
1647{
1648 int ret;
1649
1650 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1651 _PAGE_CACHE_MODE_WT, NULL);
1652 if (ret)
1653 return ret;
1654
1655 ret = _set_memory_wt(addr, numpages);
1656 if (ret)
1657 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1658
1659 return ret;
1660}
1661EXPORT_SYMBOL_GPL(set_memory_wt);
1662
1219333d 1663int _set_memory_wb(unsigned long addr, int numpages)
75cbade8 1664{
c06814d8 1665 /* WB cache mode is hard wired to all cache attribute bits being 0 */
d75586ad
SL
1666 return change_page_attr_clear(&addr, numpages,
1667 __pgprot(_PAGE_CACHE_MASK), 0);
75cbade8 1668}
1219333d 1669
1670int set_memory_wb(unsigned long addr, int numpages)
1671{
9fa3ab39 1672 int ret;
1673
1674 ret = _set_memory_wb(addr, numpages);
1675 if (ret)
1676 return ret;
1677
c15238df 1678 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
9fa3ab39 1679 return 0;
1219333d 1680}
75cbade8
AV
1681EXPORT_SYMBOL(set_memory_wb);
1682
d75586ad
SL
1683int set_memory_array_wb(unsigned long *addr, int addrinarray)
1684{
1685 int i;
a5593e0b 1686 int ret;
1687
c06814d8 1688 /* WB cache mode is hard wired to all cache attribute bits being 0 */
a5593e0b 1689 ret = change_page_attr_clear(addr, addrinarray,
1690 __pgprot(_PAGE_CACHE_MASK), 1);
9fa3ab39 1691 if (ret)
1692 return ret;
d75586ad 1693
9fa3ab39 1694 for (i = 0; i < addrinarray; i++)
1695 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
c5e147cf 1696
9fa3ab39 1697 return 0;
d75586ad
SL
1698}
1699EXPORT_SYMBOL(set_memory_array_wb);
1700
75cbade8
AV
1701int set_memory_x(unsigned long addr, int numpages)
1702{
583140af
PA
1703 if (!(__supported_pte_mask & _PAGE_NX))
1704 return 0;
1705
d75586ad 1706 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
75cbade8
AV
1707}
1708EXPORT_SYMBOL(set_memory_x);
1709
1710int set_memory_nx(unsigned long addr, int numpages)
1711{
583140af
PA
1712 if (!(__supported_pte_mask & _PAGE_NX))
1713 return 0;
1714
d75586ad 1715 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
75cbade8
AV
1716}
1717EXPORT_SYMBOL(set_memory_nx);
1718
1719int set_memory_ro(unsigned long addr, int numpages)
1720{
d75586ad 1721 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
75cbade8 1722}
75cbade8
AV
1723
1724int set_memory_rw(unsigned long addr, int numpages)
1725{
d75586ad 1726 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
75cbade8 1727}
f62d0f00
IM
1728
1729int set_memory_np(unsigned long addr, int numpages)
1730{
d75586ad 1731 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
f62d0f00 1732}
75cbade8 1733
c9caa02c
AK
1734int set_memory_4k(unsigned long addr, int numpages)
1735{
d75586ad 1736 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
9ae28475 1737 __pgprot(0), 1, 0, NULL);
c9caa02c
AK
1738}
1739
75cbade8
AV
1740int set_pages_uc(struct page *page, int numpages)
1741{
1742 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1743
d7c8f21a 1744 return set_memory_uc(addr, numpages);
75cbade8
AV
1745}
1746EXPORT_SYMBOL(set_pages_uc);
1747
4f646254 1748static int _set_pages_array(struct page **pages, int addrinarray,
c06814d8 1749 enum page_cache_mode new_type)
0f350755 1750{
1751 unsigned long start;
1752 unsigned long end;
623dffb2 1753 enum page_cache_mode set_type;
0f350755 1754 int i;
1755 int free_idx;
4f646254 1756 int ret;
0f350755 1757
1758 for (i = 0; i < addrinarray; i++) {
8523acfe
TH
1759 if (PageHighMem(pages[i]))
1760 continue;
1761 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1762 end = start + PAGE_SIZE;
4f646254 1763 if (reserve_memtype(start, end, new_type, NULL))
0f350755 1764 goto err_out;
1765 }
1766
623dffb2
TK
1767 /* If WC, set to UC- first and then WC */
1768 set_type = (new_type == _PAGE_CACHE_MODE_WC) ?
1769 _PAGE_CACHE_MODE_UC_MINUS : new_type;
1770
4f646254 1771 ret = cpa_set_pages_array(pages, addrinarray,
623dffb2 1772 cachemode2pgprot(set_type));
c06814d8 1773 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
4f646254 1774 ret = change_page_attr_set_clr(NULL, addrinarray,
c06814d8
JG
1775 cachemode2pgprot(
1776 _PAGE_CACHE_MODE_WC),
4f646254
PN
1777 __pgprot(_PAGE_CACHE_MASK),
1778 0, CPA_PAGES_ARRAY, pages);
1779 if (ret)
1780 goto err_out;
1781 return 0; /* Success */
0f350755 1782err_out:
1783 free_idx = i;
1784 for (i = 0; i < free_idx; i++) {
8523acfe
TH
1785 if (PageHighMem(pages[i]))
1786 continue;
1787 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1788 end = start + PAGE_SIZE;
1789 free_memtype(start, end);
1790 }
1791 return -EINVAL;
1792}
4f646254
PN
1793
1794int set_pages_array_uc(struct page **pages, int addrinarray)
1795{
c06814d8 1796 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
4f646254 1797}
0f350755 1798EXPORT_SYMBOL(set_pages_array_uc);
1799
4f646254
PN
1800int set_pages_array_wc(struct page **pages, int addrinarray)
1801{
c06814d8 1802 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WC);
4f646254
PN
1803}
1804EXPORT_SYMBOL(set_pages_array_wc);
1805
623dffb2
TK
1806int set_pages_array_wt(struct page **pages, int addrinarray)
1807{
1808 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WT);
1809}
1810EXPORT_SYMBOL_GPL(set_pages_array_wt);
1811
75cbade8
AV
1812int set_pages_wb(struct page *page, int numpages)
1813{
1814 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1815
d7c8f21a 1816 return set_memory_wb(addr, numpages);
75cbade8
AV
1817}
1818EXPORT_SYMBOL(set_pages_wb);
1819
0f350755 1820int set_pages_array_wb(struct page **pages, int addrinarray)
1821{
1822 int retval;
1823 unsigned long start;
1824 unsigned long end;
1825 int i;
1826
c06814d8 1827 /* WB cache mode is hard wired to all cache attribute bits being 0 */
0f350755 1828 retval = cpa_clear_pages_array(pages, addrinarray,
1829 __pgprot(_PAGE_CACHE_MASK));
9fa3ab39 1830 if (retval)
1831 return retval;
0f350755 1832
1833 for (i = 0; i < addrinarray; i++) {
8523acfe
TH
1834 if (PageHighMem(pages[i]))
1835 continue;
1836 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
0f350755 1837 end = start + PAGE_SIZE;
1838 free_memtype(start, end);
1839 }
1840
9fa3ab39 1841 return 0;
0f350755 1842}
1843EXPORT_SYMBOL(set_pages_array_wb);
1844
75cbade8
AV
1845int set_pages_x(struct page *page, int numpages)
1846{
1847 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1848
d7c8f21a 1849 return set_memory_x(addr, numpages);
75cbade8
AV
1850}
1851EXPORT_SYMBOL(set_pages_x);
1852
1853int set_pages_nx(struct page *page, int numpages)
1854{
1855 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1856
d7c8f21a 1857 return set_memory_nx(addr, numpages);
75cbade8
AV
1858}
1859EXPORT_SYMBOL(set_pages_nx);
1860
1861int set_pages_ro(struct page *page, int numpages)
1862{
1863 unsigned long addr = (unsigned long)page_address(page);
75cbade8 1864
d7c8f21a 1865 return set_memory_ro(addr, numpages);
75cbade8 1866}
75cbade8
AV
1867
1868int set_pages_rw(struct page *page, int numpages)
1869{
1870 unsigned long addr = (unsigned long)page_address(page);
e81d5dc4 1871
d7c8f21a 1872 return set_memory_rw(addr, numpages);
78c94aba
IM
1873}
1874
1da177e4 1875#ifdef CONFIG_DEBUG_PAGEALLOC
f62d0f00
IM
1876
1877static int __set_pages_p(struct page *page, int numpages)
1878{
d75586ad
SL
1879 unsigned long tempaddr = (unsigned long) page_address(page);
1880 struct cpa_data cpa = { .vaddr = &tempaddr,
82f0712c 1881 .pgd = NULL,
72e458df
TG
1882 .numpages = numpages,
1883 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
d75586ad
SL
1884 .mask_clr = __pgprot(0),
1885 .flags = 0};
72932c7a 1886
55121b43
SS
1887 /*
1888 * No alias checking needed for setting present flag. otherwise,
1889 * we may need to break large pages for 64-bit kernel text
1890 * mappings (this adds to complexity if we want to do this from
1891 * atomic context especially). Let's keep it simple!
1892 */
1893 return __change_page_attr_set_clr(&cpa, 0);
f62d0f00
IM
1894}
1895
1896static int __set_pages_np(struct page *page, int numpages)
1897{
d75586ad
SL
1898 unsigned long tempaddr = (unsigned long) page_address(page);
1899 struct cpa_data cpa = { .vaddr = &tempaddr,
82f0712c 1900 .pgd = NULL,
72e458df
TG
1901 .numpages = numpages,
1902 .mask_set = __pgprot(0),
d75586ad
SL
1903 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1904 .flags = 0};
72932c7a 1905
55121b43
SS
1906 /*
1907 * No alias checking needed for setting not present flag. otherwise,
1908 * we may need to break large pages for 64-bit kernel text
1909 * mappings (this adds to complexity if we want to do this from
1910 * atomic context especially). Let's keep it simple!
1911 */
1912 return __change_page_attr_set_clr(&cpa, 0);
f62d0f00
IM
1913}
1914
031bc574 1915void __kernel_map_pages(struct page *page, int numpages, int enable)
1da177e4
LT
1916{
1917 if (PageHighMem(page))
1918 return;
9f4c815c 1919 if (!enable) {
f9b8404c
IM
1920 debug_check_no_locks_freed(page_address(page),
1921 numpages * PAGE_SIZE);
9f4c815c 1922 }
de5097c2 1923
9f4c815c 1924 /*
f8d8406b 1925 * The return value is ignored as the calls cannot fail.
55121b43
SS
1926 * Large pages for identity mappings are not used at boot time
1927 * and hence no memory allocations during large page split.
1da177e4 1928 */
f62d0f00
IM
1929 if (enable)
1930 __set_pages_p(page, numpages);
1931 else
1932 __set_pages_np(page, numpages);
9f4c815c
IM
1933
1934 /*
e4b71dcf
IM
1935 * We should perform an IPI and flush all tlbs,
1936 * but that can deadlock->flush only current cpu:
1da177e4
LT
1937 */
1938 __flush_tlb_all();
26564600
BO
1939
1940 arch_flush_lazy_mmu_mode();
ee7ae7a1
TG
1941}
1942
8a235efa
RW
1943#ifdef CONFIG_HIBERNATION
1944
1945bool kernel_page_present(struct page *page)
1946{
1947 unsigned int level;
1948 pte_t *pte;
1949
1950 if (PageHighMem(page))
1951 return false;
1952
1953 pte = lookup_address((unsigned long)page_address(page), &level);
1954 return (pte_val(*pte) & _PAGE_PRESENT);
1955}
1956
1957#endif /* CONFIG_HIBERNATION */
1958
1959#endif /* CONFIG_DEBUG_PAGEALLOC */
d1028a15 1960
82f0712c
BP
1961int kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn, unsigned long address,
1962 unsigned numpages, unsigned long page_flags)
1963{
1964 int retval = -EINVAL;
1965
1966 struct cpa_data cpa = {
1967 .vaddr = &address,
1968 .pfn = pfn,
1969 .pgd = pgd,
1970 .numpages = numpages,
1971 .mask_set = __pgprot(0),
1972 .mask_clr = __pgprot(0),
1973 .flags = 0,
1974 };
1975
1976 if (!(__supported_pte_mask & _PAGE_NX))
1977 goto out;
1978
1979 if (!(page_flags & _PAGE_NX))
1980 cpa.mask_clr = __pgprot(_PAGE_NX);
1981
15f003d2
SP
1982 if (!(page_flags & _PAGE_RW))
1983 cpa.mask_clr = __pgprot(_PAGE_RW);
1984
82f0712c
BP
1985 cpa.mask_set = __pgprot(_PAGE_PRESENT | page_flags);
1986
1987 retval = __change_page_attr_set_clr(&cpa, 0);
1988 __flush_tlb_all();
1989
1990out:
1991 return retval;
1992}
1993
42a54772
BP
1994void kernel_unmap_pages_in_pgd(pgd_t *root, unsigned long address,
1995 unsigned numpages)
1996{
1997 unmap_pgd_range(root, address, address + (numpages << PAGE_SHIFT));
1998}
1999
d1028a15
AV
2000/*
2001 * The testcases use internal knowledge of the implementation that shouldn't
2002 * be exposed to the rest of the kernel. Include these directly here.
2003 */
2004#ifdef CONFIG_CPA_DEBUG
2005#include "pageattr-test.c"
2006#endif