KVM: x86/vPMU: refine kvm_pmu err msg when event creation failed
[linux-2.6-block.git] / arch / x86 / kvm / x86.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
26eef70c
AK
2#ifndef ARCH_X86_KVM_X86_H
3#define ARCH_X86_KVM_X86_H
4
5#include <linux/kvm_host.h>
8d93c874 6#include <asm/pvclock.h>
3eeb3288 7#include "kvm_cache_regs.h"
26eef70c 8
c8e88717
BM
9#define KVM_DEFAULT_PLE_GAP 128
10#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
11#define KVM_DEFAULT_PLE_WINDOW_GROW 2
12#define KVM_DEFAULT_PLE_WINDOW_SHRINK 0
13#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX UINT_MAX
8566ac8b
BM
14#define KVM_SVM_DEFAULT_PLE_WINDOW_MAX USHRT_MAX
15#define KVM_SVM_DEFAULT_PLE_WINDOW 3000
c8e88717
BM
16
17static inline unsigned int __grow_ple_window(unsigned int val,
18 unsigned int base, unsigned int modifier, unsigned int max)
19{
20 u64 ret = val;
21
22 if (modifier < 1)
23 return base;
24
25 if (modifier < base)
26 ret *= modifier;
27 else
28 ret += modifier;
29
30 return min(ret, (u64)max);
31}
32
33static inline unsigned int __shrink_ple_window(unsigned int val,
34 unsigned int base, unsigned int modifier, unsigned int min)
35{
36 if (modifier < 1)
37 return base;
38
39 if (modifier < base)
40 val /= modifier;
41 else
42 val -= modifier;
43
44 return max(val, min);
45}
46
74545705
RK
47#define MSR_IA32_CR_PAT_DEFAULT 0x0007040600070406ULL
48
26eef70c
AK
49static inline void kvm_clear_exception_queue(struct kvm_vcpu *vcpu)
50{
5c7d4f9a 51 vcpu->arch.exception.pending = false;
664f8e26 52 vcpu->arch.exception.injected = false;
26eef70c
AK
53}
54
66fd3f7f
GN
55static inline void kvm_queue_interrupt(struct kvm_vcpu *vcpu, u8 vector,
56 bool soft)
937a7eae 57{
04140b41 58 vcpu->arch.interrupt.injected = true;
66fd3f7f 59 vcpu->arch.interrupt.soft = soft;
937a7eae
AK
60 vcpu->arch.interrupt.nr = vector;
61}
62
63static inline void kvm_clear_interrupt_queue(struct kvm_vcpu *vcpu)
64{
04140b41 65 vcpu->arch.interrupt.injected = false;
937a7eae
AK
66}
67
3298b75c
GN
68static inline bool kvm_event_needs_reinjection(struct kvm_vcpu *vcpu)
69{
04140b41 70 return vcpu->arch.exception.injected || vcpu->arch.interrupt.injected ||
3298b75c
GN
71 vcpu->arch.nmi_injected;
72}
66fd3f7f
GN
73
74static inline bool kvm_exception_is_soft(unsigned int nr)
75{
76 return (nr == BP_VECTOR) || (nr == OF_VECTOR);
77}
fc61b800 78
3eeb3288
AK
79static inline bool is_protmode(struct kvm_vcpu *vcpu)
80{
81 return kvm_read_cr0_bits(vcpu, X86_CR0_PE);
82}
83
836a1b3c
AK
84static inline int is_long_mode(struct kvm_vcpu *vcpu)
85{
86#ifdef CONFIG_X86_64
f6801dff 87 return vcpu->arch.efer & EFER_LMA;
836a1b3c
AK
88#else
89 return 0;
90#endif
91}
92
5777392e
NA
93static inline bool is_64_bit_mode(struct kvm_vcpu *vcpu)
94{
95 int cs_db, cs_l;
96
97 if (!is_long_mode(vcpu))
98 return false;
99 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
100 return cs_l;
101}
102
855feb67
YZ
103static inline bool is_la57_mode(struct kvm_vcpu *vcpu)
104{
105#ifdef CONFIG_X86_64
106 return (vcpu->arch.efer & EFER_LMA) &&
107 kvm_read_cr4_bits(vcpu, X86_CR4_LA57);
108#else
109 return 0;
110#endif
111}
112
0447378a
MO
113static inline bool x86_exception_has_error_code(unsigned int vector)
114{
115 static u32 exception_has_error_code = BIT(DF_VECTOR) | BIT(TS_VECTOR) |
116 BIT(NP_VECTOR) | BIT(SS_VECTOR) | BIT(GP_VECTOR) |
117 BIT(PF_VECTOR) | BIT(AC_VECTOR);
118
119 return (1U << vector) & exception_has_error_code;
120}
121
6539e738
JR
122static inline bool mmu_is_nested(struct kvm_vcpu *vcpu)
123{
124 return vcpu->arch.walk_mmu == &vcpu->arch.nested_mmu;
125}
126
836a1b3c
AK
127static inline int is_pae(struct kvm_vcpu *vcpu)
128{
129 return kvm_read_cr4_bits(vcpu, X86_CR4_PAE);
130}
131
132static inline int is_pse(struct kvm_vcpu *vcpu)
133{
134 return kvm_read_cr4_bits(vcpu, X86_CR4_PSE);
135}
136
137static inline int is_paging(struct kvm_vcpu *vcpu)
138{
c36fc04e 139 return likely(kvm_read_cr0_bits(vcpu, X86_CR0_PG));
836a1b3c
AK
140}
141
bf03d4f9
PB
142static inline bool is_pae_paging(struct kvm_vcpu *vcpu)
143{
144 return !is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu);
145}
146
24d1b15f
JR
147static inline u32 bit(int bitno)
148{
149 return 1 << (bitno & 31);
150}
151
fd8cb433
YZ
152static inline u8 vcpu_virt_addr_bits(struct kvm_vcpu *vcpu)
153{
154 return kvm_read_cr4_bits(vcpu, X86_CR4_LA57) ? 57 : 48;
155}
156
157static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
158{
159 return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
160}
161
162static inline u64 get_canonical(u64 la, u8 vaddr_bits)
163{
164 return ((int64_t)la << (64 - vaddr_bits)) >> (64 - vaddr_bits);
165}
166
167static inline bool is_noncanonical_address(u64 la, struct kvm_vcpu *vcpu)
168{
169#ifdef CONFIG_X86_64
170 return get_canonical(la, vcpu_virt_addr_bits(vcpu)) != la;
171#else
172 return false;
173#endif
174}
175
176static inline bool emul_is_noncanonical_address(u64 la,
177 struct x86_emulate_ctxt *ctxt)
178{
179#ifdef CONFIG_X86_64
180 return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
181#else
182 return false;
183#endif
184}
185
bebb106a
XG
186static inline void vcpu_cache_mmio_info(struct kvm_vcpu *vcpu,
187 gva_t gva, gfn_t gfn, unsigned access)
188{
ddfd1730
SC
189 u64 gen = kvm_memslots(vcpu->kvm)->generation;
190
361209e0 191 if (unlikely(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS))
ddfd1730
SC
192 return;
193
9034e6e8
PB
194 /*
195 * If this is a shadow nested page table, the "GVA" is
196 * actually a nGPA.
197 */
198 vcpu->arch.mmio_gva = mmu_is_nested(vcpu) ? 0 : gva & PAGE_MASK;
bebb106a
XG
199 vcpu->arch.access = access;
200 vcpu->arch.mmio_gfn = gfn;
ddfd1730 201 vcpu->arch.mmio_gen = gen;
56f17dd3
DM
202}
203
204static inline bool vcpu_match_mmio_gen(struct kvm_vcpu *vcpu)
205{
206 return vcpu->arch.mmio_gen == kvm_memslots(vcpu->kvm)->generation;
bebb106a
XG
207}
208
209/*
56f17dd3
DM
210 * Clear the mmio cache info for the given gva. If gva is MMIO_GVA_ANY, we
211 * clear all mmio cache info.
bebb106a 212 */
56f17dd3
DM
213#define MMIO_GVA_ANY (~(gva_t)0)
214
bebb106a
XG
215static inline void vcpu_clear_mmio_info(struct kvm_vcpu *vcpu, gva_t gva)
216{
56f17dd3 217 if (gva != MMIO_GVA_ANY && vcpu->arch.mmio_gva != (gva & PAGE_MASK))
bebb106a
XG
218 return;
219
220 vcpu->arch.mmio_gva = 0;
221}
222
223static inline bool vcpu_match_mmio_gva(struct kvm_vcpu *vcpu, unsigned long gva)
224{
56f17dd3
DM
225 if (vcpu_match_mmio_gen(vcpu) && vcpu->arch.mmio_gva &&
226 vcpu->arch.mmio_gva == (gva & PAGE_MASK))
bebb106a
XG
227 return true;
228
229 return false;
230}
231
232static inline bool vcpu_match_mmio_gpa(struct kvm_vcpu *vcpu, gpa_t gpa)
233{
56f17dd3
DM
234 if (vcpu_match_mmio_gen(vcpu) && vcpu->arch.mmio_gfn &&
235 vcpu->arch.mmio_gfn == gpa >> PAGE_SHIFT)
bebb106a
XG
236 return true;
237
238 return false;
239}
240
5777392e
NA
241static inline unsigned long kvm_register_readl(struct kvm_vcpu *vcpu,
242 enum kvm_reg reg)
243{
244 unsigned long val = kvm_register_read(vcpu, reg);
245
246 return is_64_bit_mode(vcpu) ? val : (u32)val;
247}
248
27e6fb5d
NA
249static inline void kvm_register_writel(struct kvm_vcpu *vcpu,
250 enum kvm_reg reg,
251 unsigned long val)
252{
253 if (!is_64_bit_mode(vcpu))
254 val = (u32)val;
255 return kvm_register_write(vcpu, reg, val);
256}
257
41dbc6bc
PB
258static inline bool kvm_check_has_quirk(struct kvm *kvm, u64 quirk)
259{
260 return !(kvm->arch.disabled_quirks & quirk);
261}
262
bab5bb39 263void kvm_set_pending_timer(struct kvm_vcpu *vcpu);
71f9833b 264int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip);
ff9d07a0 265
8fe8ab46 266void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr);
108b249c 267u64 get_kvmclock_ns(struct kvm *kvm);
99e3e30a 268
ce14e868 269int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
064aea77
NHE
270 gva_t addr, void *val, unsigned int bytes,
271 struct x86_exception *exception);
272
ce14e868 273int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu,
6a4d7550
NHE
274 gva_t addr, void *val, unsigned int bytes,
275 struct x86_exception *exception);
276
082d06ed
WL
277int handle_ud(struct kvm_vcpu *vcpu);
278
da998b46
JM
279void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu);
280
19efffa2 281void kvm_vcpu_mtrr_init(struct kvm_vcpu *vcpu);
ff53604b 282u8 kvm_mtrr_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
4566654b 283bool kvm_mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data);
ff53604b
XG
284int kvm_mtrr_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data);
285int kvm_mtrr_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
6a39bbc5
XG
286bool kvm_mtrr_check_gfn_range_consistency(struct kvm_vcpu *vcpu, gfn_t gfn,
287 int page_num);
52004014 288bool kvm_vector_hashing_enabled(void);
c60658d1
SC
289int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
290 int emulation_type, void *insn, int insn_len);
4566654b 291
d91cab78
DH
292#define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
293 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
17a511f8
HH
294 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
295 | XFEATURE_MASK_PKRU)
00b27a3e
AK
296extern u64 host_xcr0;
297
4ff41732
PB
298extern u64 kvm_supported_xcr0(void);
299
9ed96e87
MT
300extern unsigned int min_timer_period_us;
301
c4ae60e4
LA
302extern bool enable_vmware_backdoor;
303
0c5f81da
WL
304extern int pi_inject_timer;
305
54e9818f 306extern struct static_key kvm_no_apic_vcpu;
b51012de 307
8d93c874
MT
308static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
309{
310 return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
311 vcpu->arch.virtual_tsc_shift);
312}
313
b51012de
PB
314/* Same "calling convention" as do_div:
315 * - divide (n << 32) by base
316 * - put result in n
317 * - return remainder
318 */
319#define do_shl32_div32(n, base) \
320 ({ \
321 u32 __quot, __rem; \
322 asm("divl %2" : "=a" (__quot), "=d" (__rem) \
323 : "rm" (base), "0" (0), "1" ((u32) n)); \
324 n = __quot; \
325 __rem; \
326 })
327
4d5422ce 328static inline bool kvm_mwait_in_guest(struct kvm *kvm)
668fffa3 329{
4d5422ce 330 return kvm->arch.mwait_in_guest;
668fffa3
MT
331}
332
caa057a2
WL
333static inline bool kvm_hlt_in_guest(struct kvm *kvm)
334{
335 return kvm->arch.hlt_in_guest;
336}
337
b31c114b
WL
338static inline bool kvm_pause_in_guest(struct kvm *kvm)
339{
340 return kvm->arch.pause_in_guest;
341}
342
b5170063
WL
343static inline bool kvm_cstate_in_guest(struct kvm *kvm)
344{
345 return kvm->arch.cstate_in_guest;
346}
347
dd60d217
AK
348DECLARE_PER_CPU(struct kvm_vcpu *, current_vcpu);
349
350static inline void kvm_before_interrupt(struct kvm_vcpu *vcpu)
351{
352 __this_cpu_write(current_vcpu, vcpu);
353}
354
355static inline void kvm_after_interrupt(struct kvm_vcpu *vcpu)
356{
357 __this_cpu_write(current_vcpu, NULL);
358}
359
674ea351
PB
360
361static inline bool kvm_pat_valid(u64 data)
362{
363 if (data & 0xF8F8F8F8F8F8F8F8ull)
364 return false;
365 /* 0, 1, 4, 5, 6, 7 are valid values. */
366 return (data | ((data & 0x0202020202020202ull) << 1)) == data;
367}
368
1811d979
WC
369void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu);
370void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu);
674ea351 371
26eef70c 372#endif