KVM: nVMX: vmx_complete_nested_posted_interrupt() can't fail
[linux-2.6-block.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9611c187 9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
10 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 */
21
edf88417 22#include <linux/kvm_host.h>
313a3dc7 23#include "irq.h"
1d737c8a 24#include "mmu.h"
7837699f 25#include "i8254.h"
37817f29 26#include "tss.h"
5fdbf976 27#include "kvm_cache_regs.h"
26eef70c 28#include "x86.h"
00b27a3e 29#include "cpuid.h"
c9eab58f 30#include "assigned-dev.h"
474a5bb9 31#include "pmu.h"
e83d5887 32#include "hyperv.h"
313a3dc7 33
18068523 34#include <linux/clocksource.h>
4d5c5d0f 35#include <linux/interrupt.h>
313a3dc7
CO
36#include <linux/kvm.h>
37#include <linux/fs.h>
38#include <linux/vmalloc.h>
1767e931
PG
39#include <linux/export.h>
40#include <linux/moduleparam.h>
0de10343 41#include <linux/mman.h>
2bacc55c 42#include <linux/highmem.h>
19de40a8 43#include <linux/iommu.h>
62c476c7 44#include <linux/intel-iommu.h>
c8076604 45#include <linux/cpufreq.h>
18863bdd 46#include <linux/user-return-notifier.h>
a983fb23 47#include <linux/srcu.h>
5a0e3ad6 48#include <linux/slab.h>
ff9d07a0 49#include <linux/perf_event.h>
7bee342a 50#include <linux/uaccess.h>
af585b92 51#include <linux/hash.h>
a1b60c1c 52#include <linux/pci.h>
16e8d74d
MT
53#include <linux/timekeeper_internal.h>
54#include <linux/pvclock_gtod.h>
87276880
FW
55#include <linux/kvm_irqfd.h>
56#include <linux/irqbypass.h>
aec51dc4 57#include <trace/events/kvm.h>
2ed152af 58
24f1e32c 59#include <asm/debugreg.h>
d825ed0a 60#include <asm/msr.h>
a5f61300 61#include <asm/desc.h>
890ca9ae 62#include <asm/mce.h>
f89e32e0 63#include <linux/kernel_stat.h>
78f7f1e5 64#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 65#include <asm/pvclock.h>
217fc9cf 66#include <asm/div64.h>
efc64404 67#include <asm/irq_remapping.h>
043405e1 68
d1898b73
DH
69#define CREATE_TRACE_POINTS
70#include "trace.h"
71
313a3dc7 72#define MAX_IO_MSRS 256
890ca9ae 73#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
74u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
75EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 76
0f65dd70
AK
77#define emul_to_vcpu(ctxt) \
78 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
79
50a37eb4
JR
80/* EFER defaults:
81 * - enable syscall per default because its emulated by KVM
82 * - enable LME and LMA per default on 64 bit KVM
83 */
84#ifdef CONFIG_X86_64
1260edbe
LJ
85static
86u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 87#else
1260edbe 88static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 89#endif
313a3dc7 90
ba1389b7
AK
91#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
92#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 93
c519265f
RK
94#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
95 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 96
cb142eb7 97static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 98static void process_nmi(struct kvm_vcpu *vcpu);
ee2cd4b7 99static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 100static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
674eea0f 101
893590c7 102struct kvm_x86_ops *kvm_x86_ops __read_mostly;
5fdbf976 103EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 104
893590c7 105static bool __read_mostly ignore_msrs = 0;
476bc001 106module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 107
9ed96e87
MT
108unsigned int min_timer_period_us = 500;
109module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
110
630994b3
MT
111static bool __read_mostly kvmclock_periodic_sync = true;
112module_param(kvmclock_periodic_sync, bool, S_IRUGO);
113
893590c7 114bool __read_mostly kvm_has_tsc_control;
92a1f12d 115EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 116u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 117EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
118u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
119EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
120u64 __read_mostly kvm_max_tsc_scaling_ratio;
121EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
122u64 __read_mostly kvm_default_tsc_scaling_ratio;
123EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
92a1f12d 124
cc578287 125/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 126static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
127module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
128
d0659d94 129/* lapic timer advance (tscdeadline mode only) in nanoseconds */
893590c7 130unsigned int __read_mostly lapic_timer_advance_ns = 0;
d0659d94
MT
131module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
132
52004014
FW
133static bool __read_mostly vector_hashing = true;
134module_param(vector_hashing, bool, S_IRUGO);
135
893590c7 136static bool __read_mostly backwards_tsc_observed = false;
16a96021 137
18863bdd
AK
138#define KVM_NR_SHARED_MSRS 16
139
140struct kvm_shared_msrs_global {
141 int nr;
2bf78fa7 142 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
143};
144
145struct kvm_shared_msrs {
146 struct user_return_notifier urn;
147 bool registered;
2bf78fa7
SY
148 struct kvm_shared_msr_values {
149 u64 host;
150 u64 curr;
151 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
152};
153
154static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
013f6a5d 155static struct kvm_shared_msrs __percpu *shared_msrs;
18863bdd 156
417bc304 157struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
158 { "pf_fixed", VCPU_STAT(pf_fixed) },
159 { "pf_guest", VCPU_STAT(pf_guest) },
160 { "tlb_flush", VCPU_STAT(tlb_flush) },
161 { "invlpg", VCPU_STAT(invlpg) },
162 { "exits", VCPU_STAT(exits) },
163 { "io_exits", VCPU_STAT(io_exits) },
164 { "mmio_exits", VCPU_STAT(mmio_exits) },
165 { "signal_exits", VCPU_STAT(signal_exits) },
166 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 167 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7 168 { "halt_exits", VCPU_STAT(halt_exits) },
f7819512 169 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
62bea5bf 170 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
3491caf2 171 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
ba1389b7 172 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 173 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
174 { "request_irq", VCPU_STAT(request_irq_exits) },
175 { "irq_exits", VCPU_STAT(irq_exits) },
176 { "host_state_reload", VCPU_STAT(host_state_reload) },
177 { "efer_reload", VCPU_STAT(efer_reload) },
178 { "fpu_reload", VCPU_STAT(fpu_reload) },
179 { "insn_emulation", VCPU_STAT(insn_emulation) },
180 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 181 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 182 { "nmi_injections", VCPU_STAT(nmi_injections) },
0f1e261e 183 { "req_event", VCPU_STAT(req_event) },
4cee5764
AK
184 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
185 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
186 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
187 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
188 { "mmu_flooded", VM_STAT(mmu_flooded) },
189 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 190 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 191 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 192 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 193 { "largepages", VM_STAT(lpages) },
f3414bc7
DM
194 { "max_mmu_page_hash_collisions",
195 VM_STAT(max_mmu_page_hash_collisions) },
417bc304
HB
196 { NULL }
197};
198
2acf923e
DC
199u64 __read_mostly host_xcr0;
200
b6785def 201static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 202
af585b92
GN
203static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
204{
205 int i;
206 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
207 vcpu->arch.apf.gfns[i] = ~0;
208}
209
18863bdd
AK
210static void kvm_on_user_return(struct user_return_notifier *urn)
211{
212 unsigned slot;
18863bdd
AK
213 struct kvm_shared_msrs *locals
214 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 215 struct kvm_shared_msr_values *values;
1650b4eb
IA
216 unsigned long flags;
217
218 /*
219 * Disabling irqs at this point since the following code could be
220 * interrupted and executed through kvm_arch_hardware_disable()
221 */
222 local_irq_save(flags);
223 if (locals->registered) {
224 locals->registered = false;
225 user_return_notifier_unregister(urn);
226 }
227 local_irq_restore(flags);
18863bdd 228 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
229 values = &locals->values[slot];
230 if (values->host != values->curr) {
231 wrmsrl(shared_msrs_global.msrs[slot], values->host);
232 values->curr = values->host;
18863bdd
AK
233 }
234 }
18863bdd
AK
235}
236
2bf78fa7 237static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 238{
18863bdd 239 u64 value;
013f6a5d
MT
240 unsigned int cpu = smp_processor_id();
241 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
18863bdd 242
2bf78fa7
SY
243 /* only read, and nobody should modify it at this time,
244 * so don't need lock */
245 if (slot >= shared_msrs_global.nr) {
246 printk(KERN_ERR "kvm: invalid MSR slot!");
247 return;
248 }
249 rdmsrl_safe(msr, &value);
250 smsr->values[slot].host = value;
251 smsr->values[slot].curr = value;
252}
253
254void kvm_define_shared_msr(unsigned slot, u32 msr)
255{
0123be42 256 BUG_ON(slot >= KVM_NR_SHARED_MSRS);
c847fe88 257 shared_msrs_global.msrs[slot] = msr;
18863bdd
AK
258 if (slot >= shared_msrs_global.nr)
259 shared_msrs_global.nr = slot + 1;
18863bdd
AK
260}
261EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
262
263static void kvm_shared_msr_cpu_online(void)
264{
265 unsigned i;
18863bdd
AK
266
267 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 268 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
269}
270
8b3c3104 271int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd 272{
013f6a5d
MT
273 unsigned int cpu = smp_processor_id();
274 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
8b3c3104 275 int err;
18863bdd 276
2bf78fa7 277 if (((value ^ smsr->values[slot].curr) & mask) == 0)
8b3c3104 278 return 0;
2bf78fa7 279 smsr->values[slot].curr = value;
8b3c3104
AH
280 err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
281 if (err)
282 return 1;
283
18863bdd
AK
284 if (!smsr->registered) {
285 smsr->urn.on_user_return = kvm_on_user_return;
286 user_return_notifier_register(&smsr->urn);
287 smsr->registered = true;
288 }
8b3c3104 289 return 0;
18863bdd
AK
290}
291EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
292
13a34e06 293static void drop_user_return_notifiers(void)
3548bab5 294{
013f6a5d
MT
295 unsigned int cpu = smp_processor_id();
296 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
3548bab5
AK
297
298 if (smsr->registered)
299 kvm_on_user_return(&smsr->urn);
300}
301
6866b83e
CO
302u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
303{
8a5a87d9 304 return vcpu->arch.apic_base;
6866b83e
CO
305}
306EXPORT_SYMBOL_GPL(kvm_get_apic_base);
307
58cb628d
JK
308int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
309{
310 u64 old_state = vcpu->arch.apic_base &
311 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
312 u64 new_state = msr_info->data &
313 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
314 u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) |
315 0x2ff | (guest_cpuid_has_x2apic(vcpu) ? 0 : X2APIC_ENABLE);
316
317 if (!msr_info->host_initiated &&
318 ((msr_info->data & reserved_bits) != 0 ||
319 new_state == X2APIC_ENABLE ||
320 (new_state == MSR_IA32_APICBASE_ENABLE &&
321 old_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE)) ||
322 (new_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE) &&
323 old_state == 0)))
324 return 1;
325
326 kvm_lapic_set_base(vcpu, msr_info->data);
327 return 0;
6866b83e
CO
328}
329EXPORT_SYMBOL_GPL(kvm_set_apic_base);
330
2605fc21 331asmlinkage __visible void kvm_spurious_fault(void)
e3ba45b8
GL
332{
333 /* Fault while not rebooting. We want the trace. */
334 BUG();
335}
336EXPORT_SYMBOL_GPL(kvm_spurious_fault);
337
3fd28fce
ED
338#define EXCPT_BENIGN 0
339#define EXCPT_CONTRIBUTORY 1
340#define EXCPT_PF 2
341
342static int exception_class(int vector)
343{
344 switch (vector) {
345 case PF_VECTOR:
346 return EXCPT_PF;
347 case DE_VECTOR:
348 case TS_VECTOR:
349 case NP_VECTOR:
350 case SS_VECTOR:
351 case GP_VECTOR:
352 return EXCPT_CONTRIBUTORY;
353 default:
354 break;
355 }
356 return EXCPT_BENIGN;
357}
358
d6e8c854
NA
359#define EXCPT_FAULT 0
360#define EXCPT_TRAP 1
361#define EXCPT_ABORT 2
362#define EXCPT_INTERRUPT 3
363
364static int exception_type(int vector)
365{
366 unsigned int mask;
367
368 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
369 return EXCPT_INTERRUPT;
370
371 mask = 1 << vector;
372
373 /* #DB is trap, as instruction watchpoints are handled elsewhere */
374 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
375 return EXCPT_TRAP;
376
377 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
378 return EXCPT_ABORT;
379
380 /* Reserved exceptions will result in fault */
381 return EXCPT_FAULT;
382}
383
3fd28fce 384static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4
JR
385 unsigned nr, bool has_error, u32 error_code,
386 bool reinject)
3fd28fce
ED
387{
388 u32 prev_nr;
389 int class1, class2;
390
3842d135
AK
391 kvm_make_request(KVM_REQ_EVENT, vcpu);
392
3fd28fce
ED
393 if (!vcpu->arch.exception.pending) {
394 queue:
3ffb2468
NA
395 if (has_error && !is_protmode(vcpu))
396 has_error = false;
3fd28fce
ED
397 vcpu->arch.exception.pending = true;
398 vcpu->arch.exception.has_error_code = has_error;
399 vcpu->arch.exception.nr = nr;
400 vcpu->arch.exception.error_code = error_code;
3f0fd292 401 vcpu->arch.exception.reinject = reinject;
3fd28fce
ED
402 return;
403 }
404
405 /* to check exception */
406 prev_nr = vcpu->arch.exception.nr;
407 if (prev_nr == DF_VECTOR) {
408 /* triple fault -> shutdown */
a8eeb04a 409 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
410 return;
411 }
412 class1 = exception_class(prev_nr);
413 class2 = exception_class(nr);
414 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
415 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
416 /* generate double fault per SDM Table 5-5 */
417 vcpu->arch.exception.pending = true;
418 vcpu->arch.exception.has_error_code = true;
419 vcpu->arch.exception.nr = DF_VECTOR;
420 vcpu->arch.exception.error_code = 0;
421 } else
422 /* replace previous exception with a new one in a hope
423 that instruction re-execution will regenerate lost
424 exception */
425 goto queue;
426}
427
298101da
AK
428void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
429{
ce7ddec4 430 kvm_multiple_exception(vcpu, nr, false, 0, false);
298101da
AK
431}
432EXPORT_SYMBOL_GPL(kvm_queue_exception);
433
ce7ddec4
JR
434void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
435{
436 kvm_multiple_exception(vcpu, nr, false, 0, true);
437}
438EXPORT_SYMBOL_GPL(kvm_requeue_exception);
439
6affcbed 440int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 441{
db8fcefa
AP
442 if (err)
443 kvm_inject_gp(vcpu, 0);
444 else
6affcbed
KH
445 return kvm_skip_emulated_instruction(vcpu);
446
447 return 1;
db8fcefa
AP
448}
449EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 450
6389ee94 451void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
452{
453 ++vcpu->stat.pf_guest;
6389ee94
AK
454 vcpu->arch.cr2 = fault->address;
455 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
c3c91fee 456}
27d6c865 457EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 458
ef54bcfe 459static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
d4f8cf66 460{
6389ee94
AK
461 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
462 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
d4f8cf66 463 else
6389ee94 464 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
ef54bcfe
PB
465
466 return fault->nested_page_fault;
d4f8cf66
JR
467}
468
3419ffc8
SY
469void kvm_inject_nmi(struct kvm_vcpu *vcpu)
470{
7460fb4a
AK
471 atomic_inc(&vcpu->arch.nmi_queued);
472 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
473}
474EXPORT_SYMBOL_GPL(kvm_inject_nmi);
475
298101da
AK
476void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
477{
ce7ddec4 478 kvm_multiple_exception(vcpu, nr, true, error_code, false);
298101da
AK
479}
480EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
481
ce7ddec4
JR
482void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
483{
484 kvm_multiple_exception(vcpu, nr, true, error_code, true);
485}
486EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
487
0a79b009
AK
488/*
489 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
490 * a #GP and return false.
491 */
492bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 493{
0a79b009
AK
494 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
495 return true;
496 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
497 return false;
298101da 498}
0a79b009 499EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 500
16f8a6f9
NA
501bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
502{
503 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
504 return true;
505
506 kvm_queue_exception(vcpu, UD_VECTOR);
507 return false;
508}
509EXPORT_SYMBOL_GPL(kvm_require_dr);
510
ec92fe44
JR
511/*
512 * This function will be used to read from the physical memory of the currently
54bf36aa 513 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
514 * can read from guest physical or from the guest's guest physical memory.
515 */
516int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
517 gfn_t ngfn, void *data, int offset, int len,
518 u32 access)
519{
54987b7a 520 struct x86_exception exception;
ec92fe44
JR
521 gfn_t real_gfn;
522 gpa_t ngpa;
523
524 ngpa = gfn_to_gpa(ngfn);
54987b7a 525 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
526 if (real_gfn == UNMAPPED_GVA)
527 return -EFAULT;
528
529 real_gfn = gpa_to_gfn(real_gfn);
530
54bf36aa 531 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
532}
533EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
534
69b0049a 535static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
3d06b8bf
JR
536 void *data, int offset, int len, u32 access)
537{
538 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
539 data, offset, len, access);
540}
541
a03490ed
CO
542/*
543 * Load the pae pdptrs. Return true is they are all valid.
544 */
ff03a073 545int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
546{
547 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
548 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
549 int i;
550 int ret;
ff03a073 551 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 552
ff03a073
JR
553 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
554 offset * sizeof(u64), sizeof(pdpte),
555 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
556 if (ret < 0) {
557 ret = 0;
558 goto out;
559 }
560 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 561 if ((pdpte[i] & PT_PRESENT_MASK) &&
a0a64f50
XG
562 (pdpte[i] &
563 vcpu->arch.mmu.guest_rsvd_check.rsvd_bits_mask[0][2])) {
a03490ed
CO
564 ret = 0;
565 goto out;
566 }
567 }
568 ret = 1;
569
ff03a073 570 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
6de4f3ad
AK
571 __set_bit(VCPU_EXREG_PDPTR,
572 (unsigned long *)&vcpu->arch.regs_avail);
573 __set_bit(VCPU_EXREG_PDPTR,
574 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 575out:
a03490ed
CO
576
577 return ret;
578}
cc4b6871 579EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 580
9ed38ffa 581bool pdptrs_changed(struct kvm_vcpu *vcpu)
d835dfec 582{
ff03a073 583 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
d835dfec 584 bool changed = true;
3d06b8bf
JR
585 int offset;
586 gfn_t gfn;
d835dfec
AK
587 int r;
588
589 if (is_long_mode(vcpu) || !is_pae(vcpu))
590 return false;
591
6de4f3ad
AK
592 if (!test_bit(VCPU_EXREG_PDPTR,
593 (unsigned long *)&vcpu->arch.regs_avail))
594 return true;
595
9f8fe504
AK
596 gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
597 offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
3d06b8bf
JR
598 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
599 PFERR_USER_MASK | PFERR_WRITE_MASK);
d835dfec
AK
600 if (r < 0)
601 goto out;
ff03a073 602 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
d835dfec 603out:
d835dfec
AK
604
605 return changed;
606}
9ed38ffa 607EXPORT_SYMBOL_GPL(pdptrs_changed);
d835dfec 608
49a9b07e 609int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 610{
aad82703 611 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d81135a5 612 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
aad82703 613
f9a48e6a
AK
614 cr0 |= X86_CR0_ET;
615
ab344828 616#ifdef CONFIG_X86_64
0f12244f
GN
617 if (cr0 & 0xffffffff00000000UL)
618 return 1;
ab344828
GN
619#endif
620
621 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 622
0f12244f
GN
623 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
624 return 1;
a03490ed 625
0f12244f
GN
626 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
627 return 1;
a03490ed
CO
628
629 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
630#ifdef CONFIG_X86_64
f6801dff 631 if ((vcpu->arch.efer & EFER_LME)) {
a03490ed
CO
632 int cs_db, cs_l;
633
0f12244f
GN
634 if (!is_pae(vcpu))
635 return 1;
a03490ed 636 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
0f12244f
GN
637 if (cs_l)
638 return 1;
a03490ed
CO
639 } else
640#endif
ff03a073 641 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
9f8fe504 642 kvm_read_cr3(vcpu)))
0f12244f 643 return 1;
a03490ed
CO
644 }
645
ad756a16
MJ
646 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
647 return 1;
648
a03490ed 649 kvm_x86_ops->set_cr0(vcpu, cr0);
a03490ed 650
d170c419 651 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
e5f3f027 652 kvm_clear_async_pf_completion_queue(vcpu);
d170c419
LJ
653 kvm_async_pf_hash_reset(vcpu);
654 }
e5f3f027 655
aad82703
SY
656 if ((cr0 ^ old_cr0) & update_bits)
657 kvm_mmu_reset_context(vcpu);
b18d5431 658
879ae188
LE
659 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
660 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
661 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
b18d5431
XG
662 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
663
0f12244f
GN
664 return 0;
665}
2d3ad1f4 666EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 667
2d3ad1f4 668void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 669{
49a9b07e 670 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 671}
2d3ad1f4 672EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 673
42bdf991
MT
674static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
675{
676 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
677 !vcpu->guest_xcr0_loaded) {
678 /* kvm_set_xcr() also depends on this */
679 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
680 vcpu->guest_xcr0_loaded = 1;
681 }
682}
683
684static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
685{
686 if (vcpu->guest_xcr0_loaded) {
687 if (vcpu->arch.xcr0 != host_xcr0)
688 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
689 vcpu->guest_xcr0_loaded = 0;
690 }
691}
692
69b0049a 693static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 694{
56c103ec
LJ
695 u64 xcr0 = xcr;
696 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 697 u64 valid_bits;
2acf923e
DC
698
699 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
700 if (index != XCR_XFEATURE_ENABLED_MASK)
701 return 1;
d91cab78 702 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 703 return 1;
d91cab78 704 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 705 return 1;
46c34cb0
PB
706
707 /*
708 * Do not allow the guest to set bits that we do not support
709 * saving. However, xcr0 bit 0 is always set, even if the
710 * emulated CPU does not support XSAVE (see fx_init).
711 */
d91cab78 712 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 713 if (xcr0 & ~valid_bits)
2acf923e 714 return 1;
46c34cb0 715
d91cab78
DH
716 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
717 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
718 return 1;
719
d91cab78
DH
720 if (xcr0 & XFEATURE_MASK_AVX512) {
721 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 722 return 1;
d91cab78 723 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
724 return 1;
725 }
2acf923e 726 vcpu->arch.xcr0 = xcr0;
56c103ec 727
d91cab78 728 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
56c103ec 729 kvm_update_cpuid(vcpu);
2acf923e
DC
730 return 0;
731}
732
733int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
734{
764bcbc5
Z
735 if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
736 __kvm_set_xcr(vcpu, index, xcr)) {
2acf923e
DC
737 kvm_inject_gp(vcpu, 0);
738 return 1;
739 }
740 return 0;
741}
742EXPORT_SYMBOL_GPL(kvm_set_xcr);
743
a83b29c6 744int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 745{
fc78f519 746 unsigned long old_cr4 = kvm_read_cr4(vcpu);
0be0226f 747 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
b9baba86 748 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
0be0226f 749
0f12244f
GN
750 if (cr4 & CR4_RESERVED_BITS)
751 return 1;
a03490ed 752
2acf923e
DC
753 if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
754 return 1;
755
c68b734f
YW
756 if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
757 return 1;
758
97ec8c06
FW
759 if (!guest_cpuid_has_smap(vcpu) && (cr4 & X86_CR4_SMAP))
760 return 1;
761
afcbf13f 762 if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_FSGSBASE))
74dc2b4f
YW
763 return 1;
764
b9baba86
HH
765 if (!guest_cpuid_has_pku(vcpu) && (cr4 & X86_CR4_PKE))
766 return 1;
767
a03490ed 768 if (is_long_mode(vcpu)) {
0f12244f
GN
769 if (!(cr4 & X86_CR4_PAE))
770 return 1;
a2edf57f
AK
771 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
772 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
773 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
774 kvm_read_cr3(vcpu)))
0f12244f
GN
775 return 1;
776
ad756a16
MJ
777 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
778 if (!guest_cpuid_has_pcid(vcpu))
779 return 1;
780
781 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
782 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
783 return 1;
784 }
785
5e1746d6 786 if (kvm_x86_ops->set_cr4(vcpu, cr4))
0f12244f 787 return 1;
a03490ed 788
ad756a16
MJ
789 if (((cr4 ^ old_cr4) & pdptr_bits) ||
790 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
aad82703 791 kvm_mmu_reset_context(vcpu);
0f12244f 792
b9baba86 793 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
00b27a3e 794 kvm_update_cpuid(vcpu);
2acf923e 795
0f12244f
GN
796 return 0;
797}
2d3ad1f4 798EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 799
2390218b 800int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 801{
ac146235 802#ifdef CONFIG_X86_64
9d88fca7 803 cr3 &= ~CR3_PCID_INVD;
ac146235 804#endif
9d88fca7 805
9f8fe504 806 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
0ba73cda 807 kvm_mmu_sync_roots(vcpu);
77c3913b 808 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
0f12244f 809 return 0;
d835dfec
AK
810 }
811
a03490ed 812 if (is_long_mode(vcpu)) {
d9f89b88
JK
813 if (cr3 & CR3_L_MODE_RESERVED_BITS)
814 return 1;
815 } else if (is_pae(vcpu) && is_paging(vcpu) &&
816 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 817 return 1;
a03490ed 818
0f12244f 819 vcpu->arch.cr3 = cr3;
aff48baa 820 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
d8d173da 821 kvm_mmu_new_cr3(vcpu);
0f12244f
GN
822 return 0;
823}
2d3ad1f4 824EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 825
eea1cff9 826int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 827{
0f12244f
GN
828 if (cr8 & CR8_RESERVED_BITS)
829 return 1;
35754c98 830 if (lapic_in_kernel(vcpu))
a03490ed
CO
831 kvm_lapic_set_tpr(vcpu, cr8);
832 else
ad312c7c 833 vcpu->arch.cr8 = cr8;
0f12244f
GN
834 return 0;
835}
2d3ad1f4 836EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 837
2d3ad1f4 838unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 839{
35754c98 840 if (lapic_in_kernel(vcpu))
a03490ed
CO
841 return kvm_lapic_get_cr8(vcpu);
842 else
ad312c7c 843 return vcpu->arch.cr8;
a03490ed 844}
2d3ad1f4 845EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 846
ae561ede
NA
847static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
848{
849 int i;
850
851 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
852 for (i = 0; i < KVM_NR_DB_REGS; i++)
853 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
854 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
855 }
856}
857
73aaf249
JK
858static void kvm_update_dr6(struct kvm_vcpu *vcpu)
859{
860 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
861 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
862}
863
c8639010
JK
864static void kvm_update_dr7(struct kvm_vcpu *vcpu)
865{
866 unsigned long dr7;
867
868 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
869 dr7 = vcpu->arch.guest_debug_dr7;
870 else
871 dr7 = vcpu->arch.dr7;
872 kvm_x86_ops->set_dr7(vcpu, dr7);
360b948d
PB
873 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
874 if (dr7 & DR7_BP_EN_MASK)
875 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010
JK
876}
877
6f43ed01
NA
878static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
879{
880 u64 fixed = DR6_FIXED_1;
881
882 if (!guest_cpuid_has_rtm(vcpu))
883 fixed |= DR6_RTM;
884 return fixed;
885}
886
338dbc97 887static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079
GN
888{
889 switch (dr) {
890 case 0 ... 3:
891 vcpu->arch.db[dr] = val;
892 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
893 vcpu->arch.eff_db[dr] = val;
894 break;
895 case 4:
020df079
GN
896 /* fall through */
897 case 6:
338dbc97
GN
898 if (val & 0xffffffff00000000ULL)
899 return -1; /* #GP */
6f43ed01 900 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
73aaf249 901 kvm_update_dr6(vcpu);
020df079
GN
902 break;
903 case 5:
020df079
GN
904 /* fall through */
905 default: /* 7 */
338dbc97
GN
906 if (val & 0xffffffff00000000ULL)
907 return -1; /* #GP */
020df079 908 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 909 kvm_update_dr7(vcpu);
020df079
GN
910 break;
911 }
912
913 return 0;
914}
338dbc97
GN
915
916int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
917{
16f8a6f9 918 if (__kvm_set_dr(vcpu, dr, val)) {
338dbc97 919 kvm_inject_gp(vcpu, 0);
16f8a6f9
NA
920 return 1;
921 }
922 return 0;
338dbc97 923}
020df079
GN
924EXPORT_SYMBOL_GPL(kvm_set_dr);
925
16f8a6f9 926int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079
GN
927{
928 switch (dr) {
929 case 0 ... 3:
930 *val = vcpu->arch.db[dr];
931 break;
932 case 4:
020df079
GN
933 /* fall through */
934 case 6:
73aaf249
JK
935 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
936 *val = vcpu->arch.dr6;
937 else
938 *val = kvm_x86_ops->get_dr6(vcpu);
020df079
GN
939 break;
940 case 5:
020df079
GN
941 /* fall through */
942 default: /* 7 */
943 *val = vcpu->arch.dr7;
944 break;
945 }
338dbc97
GN
946 return 0;
947}
020df079
GN
948EXPORT_SYMBOL_GPL(kvm_get_dr);
949
022cd0e8
AK
950bool kvm_rdpmc(struct kvm_vcpu *vcpu)
951{
952 u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
953 u64 data;
954 int err;
955
c6702c9d 956 err = kvm_pmu_rdpmc(vcpu, ecx, &data);
022cd0e8
AK
957 if (err)
958 return err;
959 kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
960 kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
961 return err;
962}
963EXPORT_SYMBOL_GPL(kvm_rdpmc);
964
043405e1
CO
965/*
966 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
967 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
968 *
969 * This list is modified at module load time to reflect the
e3267cbb 970 * capabilities of the host cpu. This capabilities test skips MSRs that are
62ef68bb
PB
971 * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
972 * may depend on host virtualization features rather than host cpu features.
043405e1 973 */
e3267cbb 974
043405e1
CO
975static u32 msrs_to_save[] = {
976 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 977 MSR_STAR,
043405e1
CO
978#ifdef CONFIG_X86_64
979 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
980#endif
b3897a49 981 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
9dbe6cf9 982 MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
043405e1
CO
983};
984
985static unsigned num_msrs_to_save;
986
62ef68bb
PB
987static u32 emulated_msrs[] = {
988 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
989 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
990 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
991 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
e7d9513b
AS
992 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
993 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 994 HV_X64_MSR_RESET,
11c4b1ca 995 HV_X64_MSR_VP_INDEX,
9eec50b8 996 HV_X64_MSR_VP_RUNTIME,
5c919412 997 HV_X64_MSR_SCONTROL,
1f4b34f8 998 HV_X64_MSR_STIMER0_CONFIG,
62ef68bb
PB
999 HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
1000 MSR_KVM_PV_EOI_EN,
1001
ba904635 1002 MSR_IA32_TSC_ADJUST,
a3e06bbe 1003 MSR_IA32_TSCDEADLINE,
043405e1 1004 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1005 MSR_IA32_MCG_STATUS,
1006 MSR_IA32_MCG_CTL,
c45dcc71 1007 MSR_IA32_MCG_EXT_CTL,
64d60670 1008 MSR_IA32_SMBASE,
043405e1
CO
1009};
1010
62ef68bb
PB
1011static unsigned num_emulated_msrs;
1012
384bb783 1013bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1014{
b69e8cae 1015 if (efer & efer_reserved_bits)
384bb783 1016 return false;
15c4a640 1017
1b2fd70c
AG
1018 if (efer & EFER_FFXSR) {
1019 struct kvm_cpuid_entry2 *feat;
1020
1021 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
b69e8cae 1022 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
384bb783 1023 return false;
1b2fd70c
AG
1024 }
1025
d8017474
AG
1026 if (efer & EFER_SVME) {
1027 struct kvm_cpuid_entry2 *feat;
1028
1029 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
b69e8cae 1030 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
384bb783 1031 return false;
d8017474
AG
1032 }
1033
384bb783
JK
1034 return true;
1035}
1036EXPORT_SYMBOL_GPL(kvm_valid_efer);
1037
1038static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1039{
1040 u64 old_efer = vcpu->arch.efer;
1041
1042 if (!kvm_valid_efer(vcpu, efer))
1043 return 1;
1044
1045 if (is_paging(vcpu)
1046 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1047 return 1;
1048
15c4a640 1049 efer &= ~EFER_LMA;
f6801dff 1050 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1051
a3d204e2
SY
1052 kvm_x86_ops->set_efer(vcpu, efer);
1053
aad82703
SY
1054 /* Update reserved bits */
1055 if ((efer ^ old_efer) & EFER_NX)
1056 kvm_mmu_reset_context(vcpu);
1057
b69e8cae 1058 return 0;
15c4a640
CO
1059}
1060
f2b4b7dd
JR
1061void kvm_enable_efer_bits(u64 mask)
1062{
1063 efer_reserved_bits &= ~mask;
1064}
1065EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1066
15c4a640
CO
1067/*
1068 * Writes msr value into into the appropriate "register".
1069 * Returns 0 on success, non-0 otherwise.
1070 * Assumes vcpu_load() was already called.
1071 */
8fe8ab46 1072int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 1073{
854e8bb1
NA
1074 switch (msr->index) {
1075 case MSR_FS_BASE:
1076 case MSR_GS_BASE:
1077 case MSR_KERNEL_GS_BASE:
1078 case MSR_CSTAR:
1079 case MSR_LSTAR:
1080 if (is_noncanonical_address(msr->data))
1081 return 1;
1082 break;
1083 case MSR_IA32_SYSENTER_EIP:
1084 case MSR_IA32_SYSENTER_ESP:
1085 /*
1086 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1087 * non-canonical address is written on Intel but not on
1088 * AMD (which ignores the top 32-bits, because it does
1089 * not implement 64-bit SYSENTER).
1090 *
1091 * 64-bit code should hence be able to write a non-canonical
1092 * value on AMD. Making the address canonical ensures that
1093 * vmentry does not fail on Intel after writing a non-canonical
1094 * value, and that something deterministic happens if the guest
1095 * invokes 64-bit SYSENTER.
1096 */
1097 msr->data = get_canonical(msr->data);
1098 }
8fe8ab46 1099 return kvm_x86_ops->set_msr(vcpu, msr);
15c4a640 1100}
854e8bb1 1101EXPORT_SYMBOL_GPL(kvm_set_msr);
15c4a640 1102
313a3dc7
CO
1103/*
1104 * Adapt set_msr() to msr_io()'s calling convention
1105 */
609e36d3
PB
1106static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1107{
1108 struct msr_data msr;
1109 int r;
1110
1111 msr.index = index;
1112 msr.host_initiated = true;
1113 r = kvm_get_msr(vcpu, &msr);
1114 if (r)
1115 return r;
1116
1117 *data = msr.data;
1118 return 0;
1119}
1120
313a3dc7
CO
1121static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1122{
8fe8ab46
WA
1123 struct msr_data msr;
1124
1125 msr.data = *data;
1126 msr.index = index;
1127 msr.host_initiated = true;
1128 return kvm_set_msr(vcpu, &msr);
313a3dc7
CO
1129}
1130
16e8d74d
MT
1131#ifdef CONFIG_X86_64
1132struct pvclock_gtod_data {
1133 seqcount_t seq;
1134
1135 struct { /* extract of a clocksource struct */
1136 int vclock_mode;
a5a1d1c2
TG
1137 u64 cycle_last;
1138 u64 mask;
16e8d74d
MT
1139 u32 mult;
1140 u32 shift;
1141 } clock;
1142
cbcf2dd3
TG
1143 u64 boot_ns;
1144 u64 nsec_base;
16e8d74d
MT
1145};
1146
1147static struct pvclock_gtod_data pvclock_gtod_data;
1148
1149static void update_pvclock_gtod(struct timekeeper *tk)
1150{
1151 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
cbcf2dd3
TG
1152 u64 boot_ns;
1153
876e7881 1154 boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
16e8d74d
MT
1155
1156 write_seqcount_begin(&vdata->seq);
1157
1158 /* copy pvclock gtod data */
876e7881
PZ
1159 vdata->clock.vclock_mode = tk->tkr_mono.clock->archdata.vclock_mode;
1160 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
1161 vdata->clock.mask = tk->tkr_mono.mask;
1162 vdata->clock.mult = tk->tkr_mono.mult;
1163 vdata->clock.shift = tk->tkr_mono.shift;
16e8d74d 1164
cbcf2dd3 1165 vdata->boot_ns = boot_ns;
876e7881 1166 vdata->nsec_base = tk->tkr_mono.xtime_nsec;
16e8d74d
MT
1167
1168 write_seqcount_end(&vdata->seq);
1169}
1170#endif
1171
bab5bb39
NK
1172void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1173{
1174 /*
1175 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1176 * vcpu_enter_guest. This function is only called from
1177 * the physical CPU that is running vcpu.
1178 */
1179 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1180}
16e8d74d 1181
18068523
GOC
1182static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1183{
9ed3c444
AK
1184 int version;
1185 int r;
50d0a0f9 1186 struct pvclock_wall_clock wc;
87aeb54f 1187 struct timespec64 boot;
18068523
GOC
1188
1189 if (!wall_clock)
1190 return;
1191
9ed3c444
AK
1192 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1193 if (r)
1194 return;
1195
1196 if (version & 1)
1197 ++version; /* first time write, random junk */
1198
1199 ++version;
18068523 1200
1dab1345
NK
1201 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
1202 return;
18068523 1203
50d0a0f9
GH
1204 /*
1205 * The guest calculates current wall clock time by adding
34c238a1 1206 * system time (updated by kvm_guest_time_update below) to the
50d0a0f9
GH
1207 * wall clock specified here. guest system time equals host
1208 * system time for us, thus we must fill in host boot time here.
1209 */
87aeb54f 1210 getboottime64(&boot);
50d0a0f9 1211
4b648665 1212 if (kvm->arch.kvmclock_offset) {
87aeb54f
AB
1213 struct timespec64 ts = ns_to_timespec64(kvm->arch.kvmclock_offset);
1214 boot = timespec64_sub(boot, ts);
4b648665 1215 }
87aeb54f 1216 wc.sec = (u32)boot.tv_sec; /* overflow in 2106 guest time */
50d0a0f9
GH
1217 wc.nsec = boot.tv_nsec;
1218 wc.version = version;
18068523
GOC
1219
1220 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1221
1222 version++;
1223 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
1224}
1225
50d0a0f9
GH
1226static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1227{
b51012de
PB
1228 do_shl32_div32(dividend, divisor);
1229 return dividend;
50d0a0f9
GH
1230}
1231
3ae13faa 1232static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 1233 s8 *pshift, u32 *pmultiplier)
50d0a0f9 1234{
5f4e3f88 1235 uint64_t scaled64;
50d0a0f9
GH
1236 int32_t shift = 0;
1237 uint64_t tps64;
1238 uint32_t tps32;
1239
3ae13faa
PB
1240 tps64 = base_hz;
1241 scaled64 = scaled_hz;
50933623 1242 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
1243 tps64 >>= 1;
1244 shift--;
1245 }
1246
1247 tps32 = (uint32_t)tps64;
50933623
JK
1248 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1249 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
1250 scaled64 >>= 1;
1251 else
1252 tps32 <<= 1;
50d0a0f9
GH
1253 shift++;
1254 }
1255
5f4e3f88
ZA
1256 *pshift = shift;
1257 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9 1258
3ae13faa
PB
1259 pr_debug("%s: base_hz %llu => %llu, shift %d, mul %u\n",
1260 __func__, base_hz, scaled_hz, shift, *pmultiplier);
50d0a0f9
GH
1261}
1262
d828199e 1263#ifdef CONFIG_X86_64
16e8d74d 1264static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 1265#endif
16e8d74d 1266
c8076604 1267static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 1268static unsigned long max_tsc_khz;
c8076604 1269
cc578287 1270static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 1271{
cc578287
ZA
1272 u64 v = (u64)khz * (1000000 + ppm);
1273 do_div(v, 1000000);
1274 return v;
1e993611
JR
1275}
1276
381d585c
HZ
1277static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1278{
1279 u64 ratio;
1280
1281 /* Guest TSC same frequency as host TSC? */
1282 if (!scale) {
1283 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1284 return 0;
1285 }
1286
1287 /* TSC scaling supported? */
1288 if (!kvm_has_tsc_control) {
1289 if (user_tsc_khz > tsc_khz) {
1290 vcpu->arch.tsc_catchup = 1;
1291 vcpu->arch.tsc_always_catchup = 1;
1292 return 0;
1293 } else {
1294 WARN(1, "user requested TSC rate below hardware speed\n");
1295 return -1;
1296 }
1297 }
1298
1299 /* TSC scaling required - calculate ratio */
1300 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1301 user_tsc_khz, tsc_khz);
1302
1303 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1304 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1305 user_tsc_khz);
1306 return -1;
1307 }
1308
1309 vcpu->arch.tsc_scaling_ratio = ratio;
1310 return 0;
1311}
1312
4941b8cb 1313static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 1314{
cc578287
ZA
1315 u32 thresh_lo, thresh_hi;
1316 int use_scaling = 0;
217fc9cf 1317
03ba32ca 1318 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 1319 if (user_tsc_khz == 0) {
ad721883
HZ
1320 /* set tsc_scaling_ratio to a safe value */
1321 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
381d585c 1322 return -1;
ad721883 1323 }
03ba32ca 1324
c285545f 1325 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 1326 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
1327 &vcpu->arch.virtual_tsc_shift,
1328 &vcpu->arch.virtual_tsc_mult);
4941b8cb 1329 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
1330
1331 /*
1332 * Compute the variation in TSC rate which is acceptable
1333 * within the range of tolerance and decide if the
1334 * rate being applied is within that bounds of the hardware
1335 * rate. If so, no scaling or compensation need be done.
1336 */
1337 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1338 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
1339 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
1340 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
1341 use_scaling = 1;
1342 }
4941b8cb 1343 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
1344}
1345
1346static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1347{
e26101b1 1348 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
1349 vcpu->arch.virtual_tsc_mult,
1350 vcpu->arch.virtual_tsc_shift);
e26101b1 1351 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
1352 return tsc;
1353}
1354
69b0049a 1355static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
1356{
1357#ifdef CONFIG_X86_64
1358 bool vcpus_matched;
b48aa97e
MT
1359 struct kvm_arch *ka = &vcpu->kvm->arch;
1360 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1361
1362 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1363 atomic_read(&vcpu->kvm->online_vcpus));
1364
7f187922
MT
1365 /*
1366 * Once the masterclock is enabled, always perform request in
1367 * order to update it.
1368 *
1369 * In order to enable masterclock, the host clocksource must be TSC
1370 * and the vcpus need to have matched TSCs. When that happens,
1371 * perform request to enable masterclock.
1372 */
1373 if (ka->use_master_clock ||
1374 (gtod->clock.vclock_mode == VCLOCK_TSC && vcpus_matched))
b48aa97e
MT
1375 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1376
1377 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1378 atomic_read(&vcpu->kvm->online_vcpus),
1379 ka->use_master_clock, gtod->clock.vclock_mode);
1380#endif
1381}
1382
ba904635
WA
1383static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1384{
3e3f5026 1385 u64 curr_offset = vcpu->arch.tsc_offset;
ba904635
WA
1386 vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1387}
1388
35181e86
HZ
1389/*
1390 * Multiply tsc by a fixed point number represented by ratio.
1391 *
1392 * The most significant 64-N bits (mult) of ratio represent the
1393 * integral part of the fixed point number; the remaining N bits
1394 * (frac) represent the fractional part, ie. ratio represents a fixed
1395 * point number (mult + frac * 2^(-N)).
1396 *
1397 * N equals to kvm_tsc_scaling_ratio_frac_bits.
1398 */
1399static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1400{
1401 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1402}
1403
1404u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1405{
1406 u64 _tsc = tsc;
1407 u64 ratio = vcpu->arch.tsc_scaling_ratio;
1408
1409 if (ratio != kvm_default_tsc_scaling_ratio)
1410 _tsc = __scale_tsc(ratio, tsc);
1411
1412 return _tsc;
1413}
1414EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1415
07c1419a
HZ
1416static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1417{
1418 u64 tsc;
1419
1420 tsc = kvm_scale_tsc(vcpu, rdtsc());
1421
1422 return target_tsc - tsc;
1423}
1424
4ba76538
HZ
1425u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1426{
ea26e4ec 1427 return vcpu->arch.tsc_offset + kvm_scale_tsc(vcpu, host_tsc);
4ba76538
HZ
1428}
1429EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1430
a545ab6a
LC
1431static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1432{
1433 kvm_x86_ops->write_tsc_offset(vcpu, offset);
1434 vcpu->arch.tsc_offset = offset;
1435}
1436
8fe8ab46 1437void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
99e3e30a
ZA
1438{
1439 struct kvm *kvm = vcpu->kvm;
f38e098f 1440 u64 offset, ns, elapsed;
99e3e30a 1441 unsigned long flags;
02626b6a 1442 s64 usdiff;
b48aa97e 1443 bool matched;
0d3da0d2 1444 bool already_matched;
8fe8ab46 1445 u64 data = msr->data;
99e3e30a 1446
038f8c11 1447 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
07c1419a 1448 offset = kvm_compute_tsc_offset(vcpu, data);
108b249c 1449 ns = ktime_get_boot_ns();
f38e098f 1450 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 1451
03ba32ca 1452 if (vcpu->arch.virtual_tsc_khz) {
8915aa27
MT
1453 int faulted = 0;
1454
03ba32ca
MT
1455 /* n.b - signed multiplication and division required */
1456 usdiff = data - kvm->arch.last_tsc_write;
5d3cb0f6 1457#ifdef CONFIG_X86_64
03ba32ca 1458 usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
5d3cb0f6 1459#else
03ba32ca 1460 /* do_div() only does unsigned */
8915aa27
MT
1461 asm("1: idivl %[divisor]\n"
1462 "2: xor %%edx, %%edx\n"
1463 " movl $0, %[faulted]\n"
1464 "3:\n"
1465 ".section .fixup,\"ax\"\n"
1466 "4: movl $1, %[faulted]\n"
1467 " jmp 3b\n"
1468 ".previous\n"
1469
1470 _ASM_EXTABLE(1b, 4b)
1471
1472 : "=A"(usdiff), [faulted] "=r" (faulted)
1473 : "A"(usdiff * 1000), [divisor] "rm"(vcpu->arch.virtual_tsc_khz));
1474
5d3cb0f6 1475#endif
03ba32ca
MT
1476 do_div(elapsed, 1000);
1477 usdiff -= elapsed;
1478 if (usdiff < 0)
1479 usdiff = -usdiff;
8915aa27
MT
1480
1481 /* idivl overflow => difference is larger than USEC_PER_SEC */
1482 if (faulted)
1483 usdiff = USEC_PER_SEC;
03ba32ca
MT
1484 } else
1485 usdiff = USEC_PER_SEC; /* disable TSC match window below */
f38e098f
ZA
1486
1487 /*
5d3cb0f6
ZA
1488 * Special case: TSC write with a small delta (1 second) of virtual
1489 * cycle time against real time is interpreted as an attempt to
1490 * synchronize the CPU.
1491 *
1492 * For a reliable TSC, we can match TSC offsets, and for an unstable
1493 * TSC, we add elapsed time in this computation. We could let the
1494 * compensation code attempt to catch up if we fall behind, but
1495 * it's better to try to match offsets from the beginning.
1496 */
02626b6a 1497 if (usdiff < USEC_PER_SEC &&
5d3cb0f6 1498 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
f38e098f 1499 if (!check_tsc_unstable()) {
e26101b1 1500 offset = kvm->arch.cur_tsc_offset;
f38e098f
ZA
1501 pr_debug("kvm: matched tsc offset for %llu\n", data);
1502 } else {
857e4099 1503 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 1504 data += delta;
07c1419a 1505 offset = kvm_compute_tsc_offset(vcpu, data);
759379dd 1506 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
f38e098f 1507 }
b48aa97e 1508 matched = true;
0d3da0d2 1509 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
1510 } else {
1511 /*
1512 * We split periods of matched TSC writes into generations.
1513 * For each generation, we track the original measured
1514 * nanosecond time, offset, and write, so if TSCs are in
1515 * sync, we can match exact offset, and if not, we can match
4a969980 1516 * exact software computation in compute_guest_tsc()
e26101b1
ZA
1517 *
1518 * These values are tracked in kvm->arch.cur_xxx variables.
1519 */
1520 kvm->arch.cur_tsc_generation++;
1521 kvm->arch.cur_tsc_nsec = ns;
1522 kvm->arch.cur_tsc_write = data;
1523 kvm->arch.cur_tsc_offset = offset;
b48aa97e 1524 matched = false;
0d3da0d2 1525 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
e26101b1 1526 kvm->arch.cur_tsc_generation, data);
f38e098f 1527 }
e26101b1
ZA
1528
1529 /*
1530 * We also track th most recent recorded KHZ, write and time to
1531 * allow the matching interval to be extended at each write.
1532 */
f38e098f
ZA
1533 kvm->arch.last_tsc_nsec = ns;
1534 kvm->arch.last_tsc_write = data;
5d3cb0f6 1535 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 1536
b183aa58 1537 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
1538
1539 /* Keep track of which generation this VCPU has synchronized to */
1540 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1541 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1542 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1543
ba904635
WA
1544 if (guest_cpuid_has_tsc_adjust(vcpu) && !msr->host_initiated)
1545 update_ia32_tsc_adjust_msr(vcpu, offset);
a545ab6a 1546 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 1547 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e
MT
1548
1549 spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
0d3da0d2 1550 if (!matched) {
b48aa97e 1551 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
1552 } else if (!already_matched) {
1553 kvm->arch.nr_vcpus_matched_tsc++;
1554 }
b48aa97e
MT
1555
1556 kvm_track_tsc_matching(vcpu);
1557 spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
99e3e30a 1558}
e26101b1 1559
99e3e30a
ZA
1560EXPORT_SYMBOL_GPL(kvm_write_tsc);
1561
58ea6767
HZ
1562static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1563 s64 adjustment)
1564{
ea26e4ec 1565 kvm_vcpu_write_tsc_offset(vcpu, vcpu->arch.tsc_offset + adjustment);
58ea6767
HZ
1566}
1567
1568static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1569{
1570 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1571 WARN_ON(adjustment < 0);
1572 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
ea26e4ec 1573 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
1574}
1575
d828199e
MT
1576#ifdef CONFIG_X86_64
1577
a5a1d1c2 1578static u64 read_tsc(void)
d828199e 1579{
a5a1d1c2 1580 u64 ret = (u64)rdtsc_ordered();
03b9730b 1581 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
1582
1583 if (likely(ret >= last))
1584 return ret;
1585
1586 /*
1587 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 1588 * predictable (it's just a function of time and the likely is
d828199e
MT
1589 * very likely) and there's a data dependence, so force GCC
1590 * to generate a branch instead. I don't barrier() because
1591 * we don't actually need a barrier, and if this function
1592 * ever gets inlined it will generate worse code.
1593 */
1594 asm volatile ("");
1595 return last;
1596}
1597
a5a1d1c2 1598static inline u64 vgettsc(u64 *cycle_now)
d828199e
MT
1599{
1600 long v;
1601 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1602
1603 *cycle_now = read_tsc();
1604
1605 v = (*cycle_now - gtod->clock.cycle_last) & gtod->clock.mask;
1606 return v * gtod->clock.mult;
1607}
1608
a5a1d1c2 1609static int do_monotonic_boot(s64 *t, u64 *cycle_now)
d828199e 1610{
cbcf2dd3 1611 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 1612 unsigned long seq;
d828199e 1613 int mode;
cbcf2dd3 1614 u64 ns;
d828199e 1615
d828199e
MT
1616 do {
1617 seq = read_seqcount_begin(&gtod->seq);
1618 mode = gtod->clock.vclock_mode;
cbcf2dd3 1619 ns = gtod->nsec_base;
d828199e
MT
1620 ns += vgettsc(cycle_now);
1621 ns >>= gtod->clock.shift;
cbcf2dd3 1622 ns += gtod->boot_ns;
d828199e 1623 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 1624 *t = ns;
d828199e
MT
1625
1626 return mode;
1627}
1628
1629/* returns true if host is using tsc clocksource */
a5a1d1c2 1630static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *cycle_now)
d828199e 1631{
d828199e
MT
1632 /* checked again under seqlock below */
1633 if (pvclock_gtod_data.clock.vclock_mode != VCLOCK_TSC)
1634 return false;
1635
cbcf2dd3 1636 return do_monotonic_boot(kernel_ns, cycle_now) == VCLOCK_TSC;
d828199e
MT
1637}
1638#endif
1639
1640/*
1641 *
b48aa97e
MT
1642 * Assuming a stable TSC across physical CPUS, and a stable TSC
1643 * across virtual CPUs, the following condition is possible.
1644 * Each numbered line represents an event visible to both
d828199e
MT
1645 * CPUs at the next numbered event.
1646 *
1647 * "timespecX" represents host monotonic time. "tscX" represents
1648 * RDTSC value.
1649 *
1650 * VCPU0 on CPU0 | VCPU1 on CPU1
1651 *
1652 * 1. read timespec0,tsc0
1653 * 2. | timespec1 = timespec0 + N
1654 * | tsc1 = tsc0 + M
1655 * 3. transition to guest | transition to guest
1656 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1657 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
1658 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1659 *
1660 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1661 *
1662 * - ret0 < ret1
1663 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1664 * ...
1665 * - 0 < N - M => M < N
1666 *
1667 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1668 * always the case (the difference between two distinct xtime instances
1669 * might be smaller then the difference between corresponding TSC reads,
1670 * when updating guest vcpus pvclock areas).
1671 *
1672 * To avoid that problem, do not allow visibility of distinct
1673 * system_timestamp/tsc_timestamp values simultaneously: use a master
1674 * copy of host monotonic time values. Update that master copy
1675 * in lockstep.
1676 *
b48aa97e 1677 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
1678 *
1679 */
1680
1681static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1682{
1683#ifdef CONFIG_X86_64
1684 struct kvm_arch *ka = &kvm->arch;
1685 int vclock_mode;
b48aa97e
MT
1686 bool host_tsc_clocksource, vcpus_matched;
1687
1688 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1689 atomic_read(&kvm->online_vcpus));
d828199e
MT
1690
1691 /*
1692 * If the host uses TSC clock, then passthrough TSC as stable
1693 * to the guest.
1694 */
b48aa97e 1695 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
1696 &ka->master_kernel_ns,
1697 &ka->master_cycle_now);
1698
16a96021 1699 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
54750f2c
MT
1700 && !backwards_tsc_observed
1701 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 1702
d828199e
MT
1703 if (ka->use_master_clock)
1704 atomic_set(&kvm_guest_has_master_clock, 1);
1705
1706 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
1707 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
1708 vcpus_matched);
d828199e
MT
1709#endif
1710}
1711
2860c4b1
PB
1712void kvm_make_mclock_inprogress_request(struct kvm *kvm)
1713{
1714 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
1715}
1716
2e762ff7
MT
1717static void kvm_gen_update_masterclock(struct kvm *kvm)
1718{
1719#ifdef CONFIG_X86_64
1720 int i;
1721 struct kvm_vcpu *vcpu;
1722 struct kvm_arch *ka = &kvm->arch;
1723
1724 spin_lock(&ka->pvclock_gtod_sync_lock);
1725 kvm_make_mclock_inprogress_request(kvm);
1726 /* no guest entries from this point */
1727 pvclock_update_vm_gtod_copy(kvm);
1728
1729 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 1730 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
1731
1732 /* guest entries allowed */
1733 kvm_for_each_vcpu(i, vcpu, kvm)
1734 clear_bit(KVM_REQ_MCLOCK_INPROGRESS, &vcpu->requests);
1735
1736 spin_unlock(&ka->pvclock_gtod_sync_lock);
1737#endif
1738}
1739
108b249c
PB
1740static u64 __get_kvmclock_ns(struct kvm *kvm)
1741{
108b249c 1742 struct kvm_arch *ka = &kvm->arch;
8b953440 1743 struct pvclock_vcpu_time_info hv_clock;
108b249c 1744
8b953440
PB
1745 spin_lock(&ka->pvclock_gtod_sync_lock);
1746 if (!ka->use_master_clock) {
1747 spin_unlock(&ka->pvclock_gtod_sync_lock);
1748 return ktime_get_boot_ns() + ka->kvmclock_offset;
108b249c
PB
1749 }
1750
8b953440
PB
1751 hv_clock.tsc_timestamp = ka->master_cycle_now;
1752 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
1753 spin_unlock(&ka->pvclock_gtod_sync_lock);
1754
1755 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
1756 &hv_clock.tsc_shift,
1757 &hv_clock.tsc_to_system_mul);
1758 return __pvclock_read_cycles(&hv_clock, rdtsc());
108b249c
PB
1759}
1760
1761u64 get_kvmclock_ns(struct kvm *kvm)
1762{
1763 unsigned long flags;
1764 s64 ns;
1765
1766 local_irq_save(flags);
1767 ns = __get_kvmclock_ns(kvm);
1768 local_irq_restore(flags);
1769
1770 return ns;
1771}
1772
0d6dd2ff
PB
1773static void kvm_setup_pvclock_page(struct kvm_vcpu *v)
1774{
1775 struct kvm_vcpu_arch *vcpu = &v->arch;
1776 struct pvclock_vcpu_time_info guest_hv_clock;
1777
1778 if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
1779 &guest_hv_clock, sizeof(guest_hv_clock))))
1780 return;
1781
1782 /* This VCPU is paused, but it's legal for a guest to read another
1783 * VCPU's kvmclock, so we really have to follow the specification where
1784 * it says that version is odd if data is being modified, and even after
1785 * it is consistent.
1786 *
1787 * Version field updates must be kept separate. This is because
1788 * kvm_write_guest_cached might use a "rep movs" instruction, and
1789 * writes within a string instruction are weakly ordered. So there
1790 * are three writes overall.
1791 *
1792 * As a small optimization, only write the version field in the first
1793 * and third write. The vcpu->pv_time cache is still valid, because the
1794 * version field is the first in the struct.
1795 */
1796 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
1797
1798 vcpu->hv_clock.version = guest_hv_clock.version + 1;
1799 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1800 &vcpu->hv_clock,
1801 sizeof(vcpu->hv_clock.version));
1802
1803 smp_wmb();
1804
1805 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
1806 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
1807
1808 if (vcpu->pvclock_set_guest_stopped_request) {
1809 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
1810 vcpu->pvclock_set_guest_stopped_request = false;
1811 }
1812
1813 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
1814
1815 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1816 &vcpu->hv_clock,
1817 sizeof(vcpu->hv_clock));
1818
1819 smp_wmb();
1820
1821 vcpu->hv_clock.version++;
1822 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1823 &vcpu->hv_clock,
1824 sizeof(vcpu->hv_clock.version));
1825}
1826
34c238a1 1827static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 1828{
78db6a50 1829 unsigned long flags, tgt_tsc_khz;
18068523 1830 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 1831 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 1832 s64 kernel_ns;
d828199e 1833 u64 tsc_timestamp, host_tsc;
51d59c6b 1834 u8 pvclock_flags;
d828199e
MT
1835 bool use_master_clock;
1836
1837 kernel_ns = 0;
1838 host_tsc = 0;
18068523 1839
d828199e
MT
1840 /*
1841 * If the host uses TSC clock, then passthrough TSC as stable
1842 * to the guest.
1843 */
1844 spin_lock(&ka->pvclock_gtod_sync_lock);
1845 use_master_clock = ka->use_master_clock;
1846 if (use_master_clock) {
1847 host_tsc = ka->master_cycle_now;
1848 kernel_ns = ka->master_kernel_ns;
1849 }
1850 spin_unlock(&ka->pvclock_gtod_sync_lock);
c09664bb
MT
1851
1852 /* Keep irq disabled to prevent changes to the clock */
1853 local_irq_save(flags);
78db6a50
PB
1854 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
1855 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
1856 local_irq_restore(flags);
1857 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1858 return 1;
1859 }
d828199e 1860 if (!use_master_clock) {
4ea1636b 1861 host_tsc = rdtsc();
108b249c 1862 kernel_ns = ktime_get_boot_ns();
d828199e
MT
1863 }
1864
4ba76538 1865 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 1866
c285545f
ZA
1867 /*
1868 * We may have to catch up the TSC to match elapsed wall clock
1869 * time for two reasons, even if kvmclock is used.
1870 * 1) CPU could have been running below the maximum TSC rate
1871 * 2) Broken TSC compensation resets the base at each VCPU
1872 * entry to avoid unknown leaps of TSC even when running
1873 * again on the same CPU. This may cause apparent elapsed
1874 * time to disappear, and the guest to stand still or run
1875 * very slowly.
1876 */
1877 if (vcpu->tsc_catchup) {
1878 u64 tsc = compute_guest_tsc(v, kernel_ns);
1879 if (tsc > tsc_timestamp) {
f1e2b260 1880 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
1881 tsc_timestamp = tsc;
1882 }
50d0a0f9
GH
1883 }
1884
18068523
GOC
1885 local_irq_restore(flags);
1886
0d6dd2ff 1887 /* With all the info we got, fill in the values */
18068523 1888
78db6a50
PB
1889 if (kvm_has_tsc_control)
1890 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
1891
1892 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 1893 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
1894 &vcpu->hv_clock.tsc_shift,
1895 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 1896 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
1897 }
1898
1d5f066e 1899 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 1900 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 1901 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 1902
d828199e 1903 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 1904 pvclock_flags = 0;
d828199e
MT
1905 if (use_master_clock)
1906 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
1907
78c0337a
MT
1908 vcpu->hv_clock.flags = pvclock_flags;
1909
095cf55d
PB
1910 if (vcpu->pv_time_enabled)
1911 kvm_setup_pvclock_page(v);
1912 if (v == kvm_get_vcpu(v->kvm, 0))
1913 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 1914 return 0;
c8076604
GH
1915}
1916
0061d53d
MT
1917/*
1918 * kvmclock updates which are isolated to a given vcpu, such as
1919 * vcpu->cpu migration, should not allow system_timestamp from
1920 * the rest of the vcpus to remain static. Otherwise ntp frequency
1921 * correction applies to one vcpu's system_timestamp but not
1922 * the others.
1923 *
1924 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
1925 * We need to rate-limit these requests though, as they can
1926 * considerably slow guests that have a large number of vcpus.
1927 * The time for a remote vcpu to update its kvmclock is bound
1928 * by the delay we use to rate-limit the updates.
0061d53d
MT
1929 */
1930
7e44e449
AJ
1931#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
1932
1933static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
1934{
1935 int i;
7e44e449
AJ
1936 struct delayed_work *dwork = to_delayed_work(work);
1937 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1938 kvmclock_update_work);
1939 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
1940 struct kvm_vcpu *vcpu;
1941
1942 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 1943 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
1944 kvm_vcpu_kick(vcpu);
1945 }
1946}
1947
7e44e449
AJ
1948static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
1949{
1950 struct kvm *kvm = v->kvm;
1951
105b21bb 1952 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
1953 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
1954 KVMCLOCK_UPDATE_DELAY);
1955}
1956
332967a3
AJ
1957#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
1958
1959static void kvmclock_sync_fn(struct work_struct *work)
1960{
1961 struct delayed_work *dwork = to_delayed_work(work);
1962 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1963 kvmclock_sync_work);
1964 struct kvm *kvm = container_of(ka, struct kvm, arch);
1965
630994b3
MT
1966 if (!kvmclock_periodic_sync)
1967 return;
1968
332967a3
AJ
1969 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
1970 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
1971 KVMCLOCK_SYNC_PERIOD);
1972}
1973
890ca9ae 1974static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
15c4a640 1975{
890ca9ae
HY
1976 u64 mcg_cap = vcpu->arch.mcg_cap;
1977 unsigned bank_num = mcg_cap & 0xff;
1978
15c4a640 1979 switch (msr) {
15c4a640 1980 case MSR_IA32_MCG_STATUS:
890ca9ae 1981 vcpu->arch.mcg_status = data;
15c4a640 1982 break;
c7ac679c 1983 case MSR_IA32_MCG_CTL:
890ca9ae
HY
1984 if (!(mcg_cap & MCG_CTL_P))
1985 return 1;
1986 if (data != 0 && data != ~(u64)0)
1987 return -1;
1988 vcpu->arch.mcg_ctl = data;
1989 break;
1990 default:
1991 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 1992 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae 1993 u32 offset = msr - MSR_IA32_MC0_CTL;
114be429
AP
1994 /* only 0 or all 1s can be written to IA32_MCi_CTL
1995 * some Linux kernels though clear bit 10 in bank 4 to
1996 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
1997 * this to avoid an uncatched #GP in the guest
1998 */
890ca9ae 1999 if ((offset & 0x3) == 0 &&
114be429 2000 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae
HY
2001 return -1;
2002 vcpu->arch.mce_banks[offset] = data;
2003 break;
2004 }
2005 return 1;
2006 }
2007 return 0;
2008}
2009
ffde22ac
ES
2010static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
2011{
2012 struct kvm *kvm = vcpu->kvm;
2013 int lm = is_long_mode(vcpu);
2014 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
2015 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
2016 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
2017 : kvm->arch.xen_hvm_config.blob_size_32;
2018 u32 page_num = data & ~PAGE_MASK;
2019 u64 page_addr = data & PAGE_MASK;
2020 u8 *page;
2021 int r;
2022
2023 r = -E2BIG;
2024 if (page_num >= blob_size)
2025 goto out;
2026 r = -ENOMEM;
ff5c2c03
SL
2027 page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
2028 if (IS_ERR(page)) {
2029 r = PTR_ERR(page);
ffde22ac 2030 goto out;
ff5c2c03 2031 }
54bf36aa 2032 if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
ffde22ac
ES
2033 goto out_free;
2034 r = 0;
2035out_free:
2036 kfree(page);
2037out:
2038 return r;
2039}
2040
344d9588
GN
2041static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
2042{
2043 gpa_t gpa = data & ~0x3f;
2044
4a969980 2045 /* Bits 2:5 are reserved, Should be zero */
6adba527 2046 if (data & 0x3c)
344d9588
GN
2047 return 1;
2048
2049 vcpu->arch.apf.msr_val = data;
2050
2051 if (!(data & KVM_ASYNC_PF_ENABLED)) {
2052 kvm_clear_async_pf_completion_queue(vcpu);
2053 kvm_async_pf_hash_reset(vcpu);
2054 return 0;
2055 }
2056
8f964525
AH
2057 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
2058 sizeof(u32)))
344d9588
GN
2059 return 1;
2060
6adba527 2061 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
344d9588
GN
2062 kvm_async_pf_wakeup_all(vcpu);
2063 return 0;
2064}
2065
12f9a48f
GC
2066static void kvmclock_reset(struct kvm_vcpu *vcpu)
2067{
0b79459b 2068 vcpu->arch.pv_time_enabled = false;
12f9a48f
GC
2069}
2070
c9aaa895
GC
2071static void record_steal_time(struct kvm_vcpu *vcpu)
2072{
2073 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2074 return;
2075
2076 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2077 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2078 return;
2079
0b9f6c46
PX
2080 vcpu->arch.st.steal.preempted = 0;
2081
35f3fae1
WL
2082 if (vcpu->arch.st.steal.version & 1)
2083 vcpu->arch.st.steal.version += 1; /* first time write, random junk */
2084
2085 vcpu->arch.st.steal.version += 1;
2086
2087 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2088 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2089
2090 smp_wmb();
2091
c54cdf14
LC
2092 vcpu->arch.st.steal.steal += current->sched_info.run_delay -
2093 vcpu->arch.st.last_steal;
2094 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1
WL
2095
2096 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2097 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2098
2099 smp_wmb();
2100
2101 vcpu->arch.st.steal.version += 1;
c9aaa895
GC
2102
2103 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2104 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2105}
2106
8fe8ab46 2107int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2108{
5753785f 2109 bool pr = false;
8fe8ab46
WA
2110 u32 msr = msr_info->index;
2111 u64 data = msr_info->data;
5753785f 2112
15c4a640 2113 switch (msr) {
2e32b719
BP
2114 case MSR_AMD64_NB_CFG:
2115 case MSR_IA32_UCODE_REV:
2116 case MSR_IA32_UCODE_WRITE:
2117 case MSR_VM_HSAVE_PA:
2118 case MSR_AMD64_PATCH_LOADER:
2119 case MSR_AMD64_BU_CFG2:
2120 break;
2121
15c4a640 2122 case MSR_EFER:
b69e8cae 2123 return set_efer(vcpu, data);
8f1589d9
AP
2124 case MSR_K7_HWCR:
2125 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 2126 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 2127 data &= ~(u64)0x8; /* ignore TLB cache disable */
22d48b2d 2128 data &= ~(u64)0x40000; /* ignore Mc status write enable */
8f1589d9 2129 if (data != 0) {
a737f256
CD
2130 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2131 data);
8f1589d9
AP
2132 return 1;
2133 }
15c4a640 2134 break;
f7c6d140
AP
2135 case MSR_FAM10H_MMIO_CONF_BASE:
2136 if (data != 0) {
a737f256
CD
2137 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2138 "0x%llx\n", data);
f7c6d140
AP
2139 return 1;
2140 }
15c4a640 2141 break;
b5e2fec0
AG
2142 case MSR_IA32_DEBUGCTLMSR:
2143 if (!data) {
2144 /* We support the non-activated case already */
2145 break;
2146 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2147 /* Values other than LBR and BTF are vendor-specific,
2148 thus reserved and should throw a #GP */
2149 return 1;
2150 }
a737f256
CD
2151 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2152 __func__, data);
b5e2fec0 2153 break;
9ba075a6 2154 case 0x200 ... 0x2ff:
ff53604b 2155 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 2156 case MSR_IA32_APICBASE:
58cb628d 2157 return kvm_set_apic_base(vcpu, msr_info);
0105d1a5
GN
2158 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2159 return kvm_x2apic_msr_write(vcpu, msr, data);
a3e06bbe
LJ
2160 case MSR_IA32_TSCDEADLINE:
2161 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2162 break;
ba904635
WA
2163 case MSR_IA32_TSC_ADJUST:
2164 if (guest_cpuid_has_tsc_adjust(vcpu)) {
2165 if (!msr_info->host_initiated) {
d913b904 2166 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 2167 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
2168 }
2169 vcpu->arch.ia32_tsc_adjust_msr = data;
2170 }
2171 break;
15c4a640 2172 case MSR_IA32_MISC_ENABLE:
ad312c7c 2173 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 2174 break;
64d60670
PB
2175 case MSR_IA32_SMBASE:
2176 if (!msr_info->host_initiated)
2177 return 1;
2178 vcpu->arch.smbase = data;
2179 break;
11c6bffa 2180 case MSR_KVM_WALL_CLOCK_NEW:
18068523
GOC
2181 case MSR_KVM_WALL_CLOCK:
2182 vcpu->kvm->arch.wall_clock = data;
2183 kvm_write_wall_clock(vcpu->kvm, data);
2184 break;
11c6bffa 2185 case MSR_KVM_SYSTEM_TIME_NEW:
18068523 2186 case MSR_KVM_SYSTEM_TIME: {
54750f2c
MT
2187 struct kvm_arch *ka = &vcpu->kvm->arch;
2188
12f9a48f 2189 kvmclock_reset(vcpu);
18068523 2190
54750f2c
MT
2191 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2192 bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2193
2194 if (ka->boot_vcpu_runs_old_kvmclock != tmp)
2195 set_bit(KVM_REQ_MASTERCLOCK_UPDATE,
2196 &vcpu->requests);
2197
2198 ka->boot_vcpu_runs_old_kvmclock = tmp;
2199 }
2200
18068523 2201 vcpu->arch.time = data;
0061d53d 2202 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
18068523
GOC
2203
2204 /* we verify if the enable bit is set... */
2205 if (!(data & 1))
2206 break;
2207
0b79459b 2208 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
8f964525
AH
2209 &vcpu->arch.pv_time, data & ~1ULL,
2210 sizeof(struct pvclock_vcpu_time_info)))
0b79459b
AH
2211 vcpu->arch.pv_time_enabled = false;
2212 else
2213 vcpu->arch.pv_time_enabled = true;
32cad84f 2214
18068523
GOC
2215 break;
2216 }
344d9588
GN
2217 case MSR_KVM_ASYNC_PF_EN:
2218 if (kvm_pv_enable_async_pf(vcpu, data))
2219 return 1;
2220 break;
c9aaa895
GC
2221 case MSR_KVM_STEAL_TIME:
2222
2223 if (unlikely(!sched_info_on()))
2224 return 1;
2225
2226 if (data & KVM_STEAL_RESERVED_MASK)
2227 return 1;
2228
2229 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
8f964525
AH
2230 data & KVM_STEAL_VALID_BITS,
2231 sizeof(struct kvm_steal_time)))
c9aaa895
GC
2232 return 1;
2233
2234 vcpu->arch.st.msr_val = data;
2235
2236 if (!(data & KVM_MSR_ENABLED))
2237 break;
2238
c9aaa895
GC
2239 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2240
2241 break;
ae7a2a3f
MT
2242 case MSR_KVM_PV_EOI_EN:
2243 if (kvm_lapic_enable_pv_eoi(vcpu, data))
2244 return 1;
2245 break;
c9aaa895 2246
890ca9ae
HY
2247 case MSR_IA32_MCG_CTL:
2248 case MSR_IA32_MCG_STATUS:
81760dcc 2249 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
890ca9ae 2250 return set_msr_mce(vcpu, msr, data);
71db6023 2251
6912ac32
WH
2252 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2253 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2254 pr = true; /* fall through */
2255 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2256 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2257 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2258 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
2259
2260 if (pr || data != 0)
a737f256
CD
2261 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2262 "0x%x data 0x%llx\n", msr, data);
5753785f 2263 break;
84e0cefa
JS
2264 case MSR_K7_CLK_CTL:
2265 /*
2266 * Ignore all writes to this no longer documented MSR.
2267 * Writes are only relevant for old K7 processors,
2268 * all pre-dating SVM, but a recommended workaround from
4a969980 2269 * AMD for these chips. It is possible to specify the
84e0cefa
JS
2270 * affected processor models on the command line, hence
2271 * the need to ignore the workaround.
2272 */
2273 break;
55cd8e5a 2274 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2275 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2276 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2277 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
e7d9513b
AS
2278 return kvm_hv_set_msr_common(vcpu, msr, data,
2279 msr_info->host_initiated);
91c9c3ed 2280 case MSR_IA32_BBL_CR_CTL3:
2281 /* Drop writes to this legacy MSR -- see rdmsr
2282 * counterpart for further detail.
2283 */
796f4687 2284 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n", msr, data);
91c9c3ed 2285 break;
2b036c6b
BO
2286 case MSR_AMD64_OSVW_ID_LENGTH:
2287 if (!guest_cpuid_has_osvw(vcpu))
2288 return 1;
2289 vcpu->arch.osvw.length = data;
2290 break;
2291 case MSR_AMD64_OSVW_STATUS:
2292 if (!guest_cpuid_has_osvw(vcpu))
2293 return 1;
2294 vcpu->arch.osvw.status = data;
2295 break;
15c4a640 2296 default:
ffde22ac
ES
2297 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2298 return xen_hvm_config(vcpu, data);
c6702c9d 2299 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2300 return kvm_pmu_set_msr(vcpu, msr_info);
ed85c068 2301 if (!ignore_msrs) {
ae0f5499 2302 vcpu_debug_ratelimited(vcpu, "unhandled wrmsr: 0x%x data 0x%llx\n",
a737f256 2303 msr, data);
ed85c068
AP
2304 return 1;
2305 } else {
796f4687 2306 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
a737f256 2307 msr, data);
ed85c068
AP
2308 break;
2309 }
15c4a640
CO
2310 }
2311 return 0;
2312}
2313EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2314
2315
2316/*
2317 * Reads an msr value (of 'msr_index') into 'pdata'.
2318 * Returns 0 on success, non-0 otherwise.
2319 * Assumes vcpu_load() was already called.
2320 */
609e36d3 2321int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 2322{
609e36d3 2323 return kvm_x86_ops->get_msr(vcpu, msr);
15c4a640 2324}
ff651cb6 2325EXPORT_SYMBOL_GPL(kvm_get_msr);
15c4a640 2326
890ca9ae 2327static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
15c4a640
CO
2328{
2329 u64 data;
890ca9ae
HY
2330 u64 mcg_cap = vcpu->arch.mcg_cap;
2331 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
2332
2333 switch (msr) {
15c4a640
CO
2334 case MSR_IA32_P5_MC_ADDR:
2335 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
2336 data = 0;
2337 break;
15c4a640 2338 case MSR_IA32_MCG_CAP:
890ca9ae
HY
2339 data = vcpu->arch.mcg_cap;
2340 break;
c7ac679c 2341 case MSR_IA32_MCG_CTL:
890ca9ae
HY
2342 if (!(mcg_cap & MCG_CTL_P))
2343 return 1;
2344 data = vcpu->arch.mcg_ctl;
2345 break;
2346 case MSR_IA32_MCG_STATUS:
2347 data = vcpu->arch.mcg_status;
2348 break;
2349 default:
2350 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2351 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae
HY
2352 u32 offset = msr - MSR_IA32_MC0_CTL;
2353 data = vcpu->arch.mce_banks[offset];
2354 break;
2355 }
2356 return 1;
2357 }
2358 *pdata = data;
2359 return 0;
2360}
2361
609e36d3 2362int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 2363{
609e36d3 2364 switch (msr_info->index) {
890ca9ae 2365 case MSR_IA32_PLATFORM_ID:
15c4a640 2366 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
2367 case MSR_IA32_DEBUGCTLMSR:
2368 case MSR_IA32_LASTBRANCHFROMIP:
2369 case MSR_IA32_LASTBRANCHTOIP:
2370 case MSR_IA32_LASTINTFROMIP:
2371 case MSR_IA32_LASTINTTOIP:
60af2ecd 2372 case MSR_K8_SYSCFG:
3afb1121
PB
2373 case MSR_K8_TSEG_ADDR:
2374 case MSR_K8_TSEG_MASK:
60af2ecd 2375 case MSR_K7_HWCR:
61a6bd67 2376 case MSR_VM_HSAVE_PA:
1fdbd48c 2377 case MSR_K8_INT_PENDING_MSG:
c323c0e5 2378 case MSR_AMD64_NB_CFG:
f7c6d140 2379 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 2380 case MSR_AMD64_BU_CFG2:
0c2df2a1 2381 case MSR_IA32_PERF_CTL:
609e36d3 2382 msr_info->data = 0;
15c4a640 2383 break;
6912ac32
WH
2384 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2385 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2386 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2387 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2388 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3
PB
2389 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2390 msr_info->data = 0;
5753785f 2391 break;
742bc670 2392 case MSR_IA32_UCODE_REV:
609e36d3 2393 msr_info->data = 0x100000000ULL;
742bc670 2394 break;
9ba075a6 2395 case MSR_MTRRcap:
9ba075a6 2396 case 0x200 ... 0x2ff:
ff53604b 2397 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 2398 case 0xcd: /* fsb frequency */
609e36d3 2399 msr_info->data = 3;
15c4a640 2400 break;
7b914098
JS
2401 /*
2402 * MSR_EBC_FREQUENCY_ID
2403 * Conservative value valid for even the basic CPU models.
2404 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2405 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2406 * and 266MHz for model 3, or 4. Set Core Clock
2407 * Frequency to System Bus Frequency Ratio to 1 (bits
2408 * 31:24) even though these are only valid for CPU
2409 * models > 2, however guests may end up dividing or
2410 * multiplying by zero otherwise.
2411 */
2412 case MSR_EBC_FREQUENCY_ID:
609e36d3 2413 msr_info->data = 1 << 24;
7b914098 2414 break;
15c4a640 2415 case MSR_IA32_APICBASE:
609e36d3 2416 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 2417 break;
0105d1a5 2418 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
609e36d3 2419 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
0105d1a5 2420 break;
a3e06bbe 2421 case MSR_IA32_TSCDEADLINE:
609e36d3 2422 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 2423 break;
ba904635 2424 case MSR_IA32_TSC_ADJUST:
609e36d3 2425 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 2426 break;
15c4a640 2427 case MSR_IA32_MISC_ENABLE:
609e36d3 2428 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 2429 break;
64d60670
PB
2430 case MSR_IA32_SMBASE:
2431 if (!msr_info->host_initiated)
2432 return 1;
2433 msr_info->data = vcpu->arch.smbase;
15c4a640 2434 break;
847f0ad8
AG
2435 case MSR_IA32_PERF_STATUS:
2436 /* TSC increment by tick */
609e36d3 2437 msr_info->data = 1000ULL;
847f0ad8 2438 /* CPU multiplier */
b0996ae4 2439 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 2440 break;
15c4a640 2441 case MSR_EFER:
609e36d3 2442 msr_info->data = vcpu->arch.efer;
15c4a640 2443 break;
18068523 2444 case MSR_KVM_WALL_CLOCK:
11c6bffa 2445 case MSR_KVM_WALL_CLOCK_NEW:
609e36d3 2446 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
2447 break;
2448 case MSR_KVM_SYSTEM_TIME:
11c6bffa 2449 case MSR_KVM_SYSTEM_TIME_NEW:
609e36d3 2450 msr_info->data = vcpu->arch.time;
18068523 2451 break;
344d9588 2452 case MSR_KVM_ASYNC_PF_EN:
609e36d3 2453 msr_info->data = vcpu->arch.apf.msr_val;
344d9588 2454 break;
c9aaa895 2455 case MSR_KVM_STEAL_TIME:
609e36d3 2456 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 2457 break;
1d92128f 2458 case MSR_KVM_PV_EOI_EN:
609e36d3 2459 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 2460 break;
890ca9ae
HY
2461 case MSR_IA32_P5_MC_ADDR:
2462 case MSR_IA32_P5_MC_TYPE:
2463 case MSR_IA32_MCG_CAP:
2464 case MSR_IA32_MCG_CTL:
2465 case MSR_IA32_MCG_STATUS:
81760dcc 2466 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
609e36d3 2467 return get_msr_mce(vcpu, msr_info->index, &msr_info->data);
84e0cefa
JS
2468 case MSR_K7_CLK_CTL:
2469 /*
2470 * Provide expected ramp-up count for K7. All other
2471 * are set to zero, indicating minimum divisors for
2472 * every field.
2473 *
2474 * This prevents guest kernels on AMD host with CPU
2475 * type 6, model 8 and higher from exploding due to
2476 * the rdmsr failing.
2477 */
609e36d3 2478 msr_info->data = 0x20000000;
84e0cefa 2479 break;
55cd8e5a 2480 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2481 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2482 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2483 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
e83d5887
AS
2484 return kvm_hv_get_msr_common(vcpu,
2485 msr_info->index, &msr_info->data);
55cd8e5a 2486 break;
91c9c3ed 2487 case MSR_IA32_BBL_CR_CTL3:
2488 /* This legacy MSR exists but isn't fully documented in current
2489 * silicon. It is however accessed by winxp in very narrow
2490 * scenarios where it sets bit #19, itself documented as
2491 * a "reserved" bit. Best effort attempt to source coherent
2492 * read data here should the balance of the register be
2493 * interpreted by the guest:
2494 *
2495 * L2 cache control register 3: 64GB range, 256KB size,
2496 * enabled, latency 0x1, configured
2497 */
609e36d3 2498 msr_info->data = 0xbe702111;
91c9c3ed 2499 break;
2b036c6b
BO
2500 case MSR_AMD64_OSVW_ID_LENGTH:
2501 if (!guest_cpuid_has_osvw(vcpu))
2502 return 1;
609e36d3 2503 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
2504 break;
2505 case MSR_AMD64_OSVW_STATUS:
2506 if (!guest_cpuid_has_osvw(vcpu))
2507 return 1;
609e36d3 2508 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 2509 break;
15c4a640 2510 default:
c6702c9d 2511 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3 2512 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
ed85c068 2513 if (!ignore_msrs) {
ae0f5499
BD
2514 vcpu_debug_ratelimited(vcpu, "unhandled rdmsr: 0x%x\n",
2515 msr_info->index);
ed85c068
AP
2516 return 1;
2517 } else {
609e36d3
PB
2518 vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr_info->index);
2519 msr_info->data = 0;
ed85c068
AP
2520 }
2521 break;
15c4a640 2522 }
15c4a640
CO
2523 return 0;
2524}
2525EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2526
313a3dc7
CO
2527/*
2528 * Read or write a bunch of msrs. All parameters are kernel addresses.
2529 *
2530 * @return number of msrs set successfully.
2531 */
2532static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2533 struct kvm_msr_entry *entries,
2534 int (*do_msr)(struct kvm_vcpu *vcpu,
2535 unsigned index, u64 *data))
2536{
f656ce01 2537 int i, idx;
313a3dc7 2538
f656ce01 2539 idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7
CO
2540 for (i = 0; i < msrs->nmsrs; ++i)
2541 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2542 break;
f656ce01 2543 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 2544
313a3dc7
CO
2545 return i;
2546}
2547
2548/*
2549 * Read or write a bunch of msrs. Parameters are user addresses.
2550 *
2551 * @return number of msrs set successfully.
2552 */
2553static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2554 int (*do_msr)(struct kvm_vcpu *vcpu,
2555 unsigned index, u64 *data),
2556 int writeback)
2557{
2558 struct kvm_msrs msrs;
2559 struct kvm_msr_entry *entries;
2560 int r, n;
2561 unsigned size;
2562
2563 r = -EFAULT;
2564 if (copy_from_user(&msrs, user_msrs, sizeof msrs))
2565 goto out;
2566
2567 r = -E2BIG;
2568 if (msrs.nmsrs >= MAX_IO_MSRS)
2569 goto out;
2570
313a3dc7 2571 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
2572 entries = memdup_user(user_msrs->entries, size);
2573 if (IS_ERR(entries)) {
2574 r = PTR_ERR(entries);
313a3dc7 2575 goto out;
ff5c2c03 2576 }
313a3dc7
CO
2577
2578 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2579 if (r < 0)
2580 goto out_free;
2581
2582 r = -EFAULT;
2583 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2584 goto out_free;
2585
2586 r = n;
2587
2588out_free:
7a73c028 2589 kfree(entries);
313a3dc7
CO
2590out:
2591 return r;
2592}
2593
784aa3d7 2594int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2
ZX
2595{
2596 int r;
2597
2598 switch (ext) {
2599 case KVM_CAP_IRQCHIP:
2600 case KVM_CAP_HLT:
2601 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 2602 case KVM_CAP_SET_TSS_ADDR:
07716717 2603 case KVM_CAP_EXT_CPUID:
9c15bb1d 2604 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 2605 case KVM_CAP_CLOCKSOURCE:
7837699f 2606 case KVM_CAP_PIT:
a28e4f5a 2607 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 2608 case KVM_CAP_MP_STATE:
ed848624 2609 case KVM_CAP_SYNC_MMU:
a355c85c 2610 case KVM_CAP_USER_NMI:
52d939a0 2611 case KVM_CAP_REINJECT_CONTROL:
4925663a 2612 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 2613 case KVM_CAP_IOEVENTFD:
f848a5a8 2614 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 2615 case KVM_CAP_PIT2:
e9f42757 2616 case KVM_CAP_PIT_STATE2:
b927a3ce 2617 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 2618 case KVM_CAP_XEN_HVM:
3cfc3092 2619 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 2620 case KVM_CAP_HYPERV:
10388a07 2621 case KVM_CAP_HYPERV_VAPIC:
c25bc163 2622 case KVM_CAP_HYPERV_SPIN:
5c919412 2623 case KVM_CAP_HYPERV_SYNIC:
ab9f4ecb 2624 case KVM_CAP_PCI_SEGMENT:
a1efbe77 2625 case KVM_CAP_DEBUGREGS:
d2be1651 2626 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 2627 case KVM_CAP_XSAVE:
344d9588 2628 case KVM_CAP_ASYNC_PF:
92a1f12d 2629 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 2630 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 2631 case KVM_CAP_READONLY_MEM:
5f66b620 2632 case KVM_CAP_HYPERV_TIME:
100943c5 2633 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 2634 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18
NA
2635 case KVM_CAP_ENABLE_CAP_VM:
2636 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 2637 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 2638 case KVM_CAP_SPLIT_IRQCHIP:
2a5bab10
AW
2639#ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2640 case KVM_CAP_ASSIGN_DEV_IRQ:
2641 case KVM_CAP_PCI_2_3:
2642#endif
018d00d2
ZX
2643 r = 1;
2644 break;
e3fd9a93
PB
2645 case KVM_CAP_ADJUST_CLOCK:
2646 r = KVM_CLOCK_TSC_STABLE;
2647 break;
6d396b55
PB
2648 case KVM_CAP_X86_SMM:
2649 /* SMBASE is usually relocated above 1M on modern chipsets,
2650 * and SMM handlers might indeed rely on 4G segment limits,
2651 * so do not report SMM to be available if real mode is
2652 * emulated via vm86 mode. Still, do not go to great lengths
2653 * to avoid userspace's usage of the feature, because it is a
2654 * fringe case that is not enabled except via specific settings
2655 * of the module parameters.
2656 */
2657 r = kvm_x86_ops->cpu_has_high_real_mode_segbase();
2658 break;
542472b5
LV
2659 case KVM_CAP_COALESCED_MMIO:
2660 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
2661 break;
774ead3a
AK
2662 case KVM_CAP_VAPIC:
2663 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
2664 break;
f725230a 2665 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
2666 r = KVM_SOFT_MAX_VCPUS;
2667 break;
2668 case KVM_CAP_MAX_VCPUS:
f725230a
AK
2669 r = KVM_MAX_VCPUS;
2670 break;
a988b910 2671 case KVM_CAP_NR_MEMSLOTS:
bbacc0c1 2672 r = KVM_USER_MEM_SLOTS;
a988b910 2673 break;
a68a6a72
MT
2674 case KVM_CAP_PV_MMU: /* obsolete */
2675 r = 0;
2f333bcb 2676 break;
4cee4b72 2677#ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
62c476c7 2678 case KVM_CAP_IOMMU:
a1b60c1c 2679 r = iommu_present(&pci_bus_type);
62c476c7 2680 break;
4cee4b72 2681#endif
890ca9ae
HY
2682 case KVM_CAP_MCE:
2683 r = KVM_MAX_MCE_BANKS;
2684 break;
2d5b5a66 2685 case KVM_CAP_XCRS:
d366bf7e 2686 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 2687 break;
92a1f12d
JR
2688 case KVM_CAP_TSC_CONTROL:
2689 r = kvm_has_tsc_control;
2690 break;
37131313
RK
2691 case KVM_CAP_X2APIC_API:
2692 r = KVM_X2APIC_API_VALID_FLAGS;
2693 break;
018d00d2
ZX
2694 default:
2695 r = 0;
2696 break;
2697 }
2698 return r;
2699
2700}
2701
043405e1
CO
2702long kvm_arch_dev_ioctl(struct file *filp,
2703 unsigned int ioctl, unsigned long arg)
2704{
2705 void __user *argp = (void __user *)arg;
2706 long r;
2707
2708 switch (ioctl) {
2709 case KVM_GET_MSR_INDEX_LIST: {
2710 struct kvm_msr_list __user *user_msr_list = argp;
2711 struct kvm_msr_list msr_list;
2712 unsigned n;
2713
2714 r = -EFAULT;
2715 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
2716 goto out;
2717 n = msr_list.nmsrs;
62ef68bb 2718 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
043405e1
CO
2719 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
2720 goto out;
2721 r = -E2BIG;
e125e7b6 2722 if (n < msr_list.nmsrs)
043405e1
CO
2723 goto out;
2724 r = -EFAULT;
2725 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
2726 num_msrs_to_save * sizeof(u32)))
2727 goto out;
e125e7b6 2728 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 2729 &emulated_msrs,
62ef68bb 2730 num_emulated_msrs * sizeof(u32)))
043405e1
CO
2731 goto out;
2732 r = 0;
2733 break;
2734 }
9c15bb1d
BP
2735 case KVM_GET_SUPPORTED_CPUID:
2736 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
2737 struct kvm_cpuid2 __user *cpuid_arg = argp;
2738 struct kvm_cpuid2 cpuid;
2739
2740 r = -EFAULT;
2741 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2742 goto out;
9c15bb1d
BP
2743
2744 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
2745 ioctl);
674eea0f
AK
2746 if (r)
2747 goto out;
2748
2749 r = -EFAULT;
2750 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2751 goto out;
2752 r = 0;
2753 break;
2754 }
890ca9ae 2755 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
890ca9ae 2756 r = -EFAULT;
c45dcc71
AR
2757 if (copy_to_user(argp, &kvm_mce_cap_supported,
2758 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
2759 goto out;
2760 r = 0;
2761 break;
2762 }
043405e1
CO
2763 default:
2764 r = -EINVAL;
2765 }
2766out:
2767 return r;
2768}
2769
f5f48ee1
SY
2770static void wbinvd_ipi(void *garbage)
2771{
2772 wbinvd();
2773}
2774
2775static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
2776{
e0f0bbc5 2777 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
2778}
2779
2860c4b1
PB
2780static inline void kvm_migrate_timers(struct kvm_vcpu *vcpu)
2781{
2782 set_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests);
2783}
2784
313a3dc7
CO
2785void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2786{
f5f48ee1
SY
2787 /* Address WBINVD may be executed by guest */
2788 if (need_emulate_wbinvd(vcpu)) {
2789 if (kvm_x86_ops->has_wbinvd_exit())
2790 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
2791 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
2792 smp_call_function_single(vcpu->cpu,
2793 wbinvd_ipi, NULL, 1);
2794 }
2795
313a3dc7 2796 kvm_x86_ops->vcpu_load(vcpu, cpu);
8f6055cb 2797
0dd6a6ed
ZA
2798 /* Apply any externally detected TSC adjustments (due to suspend) */
2799 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
2800 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
2801 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 2802 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 2803 }
8f6055cb 2804
48434c20 2805 if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
6f526ec5 2806 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 2807 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
2808 if (tsc_delta < 0)
2809 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 2810
c285545f 2811 if (check_tsc_unstable()) {
07c1419a 2812 u64 offset = kvm_compute_tsc_offset(vcpu,
b183aa58 2813 vcpu->arch.last_guest_tsc);
a545ab6a 2814 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 2815 vcpu->arch.tsc_catchup = 1;
c285545f 2816 }
e12c8f36
WL
2817 if (kvm_lapic_hv_timer_in_use(vcpu) &&
2818 kvm_x86_ops->set_hv_timer(vcpu,
498f8162 2819 kvm_get_lapic_target_expiration_tsc(vcpu)))
e12c8f36 2820 kvm_lapic_switch_to_sw_timer(vcpu);
d98d07ca
MT
2821 /*
2822 * On a host with synchronized TSC, there is no need to update
2823 * kvmclock on vcpu->cpu migration
2824 */
2825 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 2826 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f
ZA
2827 if (vcpu->cpu != cpu)
2828 kvm_migrate_timers(vcpu);
e48672fa 2829 vcpu->cpu = cpu;
6b7d7e76 2830 }
c9aaa895 2831
c9aaa895 2832 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
2833}
2834
0b9f6c46
PX
2835static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
2836{
2837 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2838 return;
2839
2840 vcpu->arch.st.steal.preempted = 1;
2841
2842 kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.st.stime,
2843 &vcpu->arch.st.steal.preempted,
2844 offsetof(struct kvm_steal_time, preempted),
2845 sizeof(vcpu->arch.st.steal.preempted));
2846}
2847
313a3dc7
CO
2848void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
2849{
cc0d907c 2850 int idx;
931f261b
AA
2851 /*
2852 * Disable page faults because we're in atomic context here.
2853 * kvm_write_guest_offset_cached() would call might_fault()
2854 * that relies on pagefault_disable() to tell if there's a
2855 * bug. NOTE: the write to guest memory may not go through if
2856 * during postcopy live migration or if there's heavy guest
2857 * paging.
2858 */
2859 pagefault_disable();
cc0d907c
AA
2860 /*
2861 * kvm_memslots() will be called by
2862 * kvm_write_guest_offset_cached() so take the srcu lock.
2863 */
2864 idx = srcu_read_lock(&vcpu->kvm->srcu);
0b9f6c46 2865 kvm_steal_time_set_preempted(vcpu);
cc0d907c 2866 srcu_read_unlock(&vcpu->kvm->srcu, idx);
931f261b 2867 pagefault_enable();
02daab21 2868 kvm_x86_ops->vcpu_put(vcpu);
1c11e713 2869 kvm_put_guest_fpu(vcpu);
4ea1636b 2870 vcpu->arch.last_host_tsc = rdtsc();
313a3dc7
CO
2871}
2872
313a3dc7
CO
2873static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
2874 struct kvm_lapic_state *s)
2875{
d62caabb
AS
2876 if (vcpu->arch.apicv_active)
2877 kvm_x86_ops->sync_pir_to_irr(vcpu);
2878
a92e2543 2879 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
2880}
2881
2882static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
2883 struct kvm_lapic_state *s)
2884{
a92e2543
RK
2885 int r;
2886
2887 r = kvm_apic_set_state(vcpu, s);
2888 if (r)
2889 return r;
cb142eb7 2890 update_cr8_intercept(vcpu);
313a3dc7
CO
2891
2892 return 0;
2893}
2894
127a457a
MG
2895static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
2896{
2897 return (!lapic_in_kernel(vcpu) ||
2898 kvm_apic_accept_pic_intr(vcpu));
2899}
2900
782d422b
MG
2901/*
2902 * if userspace requested an interrupt window, check that the
2903 * interrupt window is open.
2904 *
2905 * No need to exit to userspace if we already have an interrupt queued.
2906 */
2907static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
2908{
2909 return kvm_arch_interrupt_allowed(vcpu) &&
2910 !kvm_cpu_has_interrupt(vcpu) &&
2911 !kvm_event_needs_reinjection(vcpu) &&
2912 kvm_cpu_accept_dm_intr(vcpu);
2913}
2914
f77bc6a4
ZX
2915static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
2916 struct kvm_interrupt *irq)
2917{
02cdb50f 2918 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 2919 return -EINVAL;
1c1a9ce9
SR
2920
2921 if (!irqchip_in_kernel(vcpu->kvm)) {
2922 kvm_queue_interrupt(vcpu, irq->irq, false);
2923 kvm_make_request(KVM_REQ_EVENT, vcpu);
2924 return 0;
2925 }
2926
2927 /*
2928 * With in-kernel LAPIC, we only use this to inject EXTINT, so
2929 * fail for in-kernel 8259.
2930 */
2931 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 2932 return -ENXIO;
f77bc6a4 2933
1c1a9ce9
SR
2934 if (vcpu->arch.pending_external_vector != -1)
2935 return -EEXIST;
f77bc6a4 2936
1c1a9ce9 2937 vcpu->arch.pending_external_vector = irq->irq;
934bf653 2938 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
2939 return 0;
2940}
2941
c4abb7c9
JK
2942static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2943{
c4abb7c9 2944 kvm_inject_nmi(vcpu);
c4abb7c9
JK
2945
2946 return 0;
2947}
2948
f077825a
PB
2949static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
2950{
64d60670
PB
2951 kvm_make_request(KVM_REQ_SMI, vcpu);
2952
f077825a
PB
2953 return 0;
2954}
2955
b209749f
AK
2956static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2957 struct kvm_tpr_access_ctl *tac)
2958{
2959 if (tac->flags)
2960 return -EINVAL;
2961 vcpu->arch.tpr_access_reporting = !!tac->enabled;
2962 return 0;
2963}
2964
890ca9ae
HY
2965static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2966 u64 mcg_cap)
2967{
2968 int r;
2969 unsigned bank_num = mcg_cap & 0xff, bank;
2970
2971 r = -EINVAL;
a9e38c3e 2972 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae 2973 goto out;
c45dcc71 2974 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
2975 goto out;
2976 r = 0;
2977 vcpu->arch.mcg_cap = mcg_cap;
2978 /* Init IA32_MCG_CTL to all 1s */
2979 if (mcg_cap & MCG_CTL_P)
2980 vcpu->arch.mcg_ctl = ~(u64)0;
2981 /* Init IA32_MCi_CTL to all 1s */
2982 for (bank = 0; bank < bank_num; bank++)
2983 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71
AR
2984
2985 if (kvm_x86_ops->setup_mce)
2986 kvm_x86_ops->setup_mce(vcpu);
890ca9ae
HY
2987out:
2988 return r;
2989}
2990
2991static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2992 struct kvm_x86_mce *mce)
2993{
2994 u64 mcg_cap = vcpu->arch.mcg_cap;
2995 unsigned bank_num = mcg_cap & 0xff;
2996 u64 *banks = vcpu->arch.mce_banks;
2997
2998 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2999 return -EINVAL;
3000 /*
3001 * if IA32_MCG_CTL is not all 1s, the uncorrected error
3002 * reporting is disabled
3003 */
3004 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
3005 vcpu->arch.mcg_ctl != ~(u64)0)
3006 return 0;
3007 banks += 4 * mce->bank;
3008 /*
3009 * if IA32_MCi_CTL is not all 1s, the uncorrected error
3010 * reporting is disabled for the bank
3011 */
3012 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
3013 return 0;
3014 if (mce->status & MCI_STATUS_UC) {
3015 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 3016 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 3017 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
3018 return 0;
3019 }
3020 if (banks[1] & MCI_STATUS_VAL)
3021 mce->status |= MCI_STATUS_OVER;
3022 banks[2] = mce->addr;
3023 banks[3] = mce->misc;
3024 vcpu->arch.mcg_status = mce->mcg_status;
3025 banks[1] = mce->status;
3026 kvm_queue_exception(vcpu, MC_VECTOR);
3027 } else if (!(banks[1] & MCI_STATUS_VAL)
3028 || !(banks[1] & MCI_STATUS_UC)) {
3029 if (banks[1] & MCI_STATUS_VAL)
3030 mce->status |= MCI_STATUS_OVER;
3031 banks[2] = mce->addr;
3032 banks[3] = mce->misc;
3033 banks[1] = mce->status;
3034 } else
3035 banks[1] |= MCI_STATUS_OVER;
3036 return 0;
3037}
3038
3cfc3092
JK
3039static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
3040 struct kvm_vcpu_events *events)
3041{
7460fb4a 3042 process_nmi(vcpu);
03b82a30
JK
3043 events->exception.injected =
3044 vcpu->arch.exception.pending &&
3045 !kvm_exception_is_soft(vcpu->arch.exception.nr);
3cfc3092
JK
3046 events->exception.nr = vcpu->arch.exception.nr;
3047 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
97e69aa6 3048 events->exception.pad = 0;
3cfc3092
JK
3049 events->exception.error_code = vcpu->arch.exception.error_code;
3050
03b82a30
JK
3051 events->interrupt.injected =
3052 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
3cfc3092 3053 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 3054 events->interrupt.soft = 0;
37ccdcbe 3055 events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
3cfc3092
JK
3056
3057 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 3058 events->nmi.pending = vcpu->arch.nmi_pending != 0;
3cfc3092 3059 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
97e69aa6 3060 events->nmi.pad = 0;
3cfc3092 3061
66450a21 3062 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 3063
f077825a
PB
3064 events->smi.smm = is_smm(vcpu);
3065 events->smi.pending = vcpu->arch.smi_pending;
3066 events->smi.smm_inside_nmi =
3067 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
3068 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
3069
dab4b911 3070 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
3071 | KVM_VCPUEVENT_VALID_SHADOW
3072 | KVM_VCPUEVENT_VALID_SMM);
97e69aa6 3073 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
3074}
3075
6ef4e07e
XG
3076static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags);
3077
3cfc3092
JK
3078static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
3079 struct kvm_vcpu_events *events)
3080{
dab4b911 3081 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 3082 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a
PB
3083 | KVM_VCPUEVENT_VALID_SHADOW
3084 | KVM_VCPUEVENT_VALID_SMM))
3cfc3092
JK
3085 return -EINVAL;
3086
78e546c8
PB
3087 if (events->exception.injected &&
3088 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
3089 return -EINVAL;
3090
7460fb4a 3091 process_nmi(vcpu);
3cfc3092
JK
3092 vcpu->arch.exception.pending = events->exception.injected;
3093 vcpu->arch.exception.nr = events->exception.nr;
3094 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
3095 vcpu->arch.exception.error_code = events->exception.error_code;
3096
3097 vcpu->arch.interrupt.pending = events->interrupt.injected;
3098 vcpu->arch.interrupt.nr = events->interrupt.nr;
3099 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64
JK
3100 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
3101 kvm_x86_ops->set_interrupt_shadow(vcpu,
3102 events->interrupt.shadow);
3cfc3092
JK
3103
3104 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
3105 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
3106 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
3107 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
3108
66450a21 3109 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 3110 lapic_in_kernel(vcpu))
66450a21 3111 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 3112
f077825a 3113 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
6ef4e07e 3114 u32 hflags = vcpu->arch.hflags;
f077825a 3115 if (events->smi.smm)
6ef4e07e 3116 hflags |= HF_SMM_MASK;
f077825a 3117 else
6ef4e07e
XG
3118 hflags &= ~HF_SMM_MASK;
3119 kvm_set_hflags(vcpu, hflags);
3120
f077825a
PB
3121 vcpu->arch.smi_pending = events->smi.pending;
3122 if (events->smi.smm_inside_nmi)
3123 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
3124 else
3125 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
bce87cce 3126 if (lapic_in_kernel(vcpu)) {
f077825a
PB
3127 if (events->smi.latched_init)
3128 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3129 else
3130 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3131 }
3132 }
3133
3842d135
AK
3134 kvm_make_request(KVM_REQ_EVENT, vcpu);
3135
3cfc3092
JK
3136 return 0;
3137}
3138
a1efbe77
JK
3139static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3140 struct kvm_debugregs *dbgregs)
3141{
73aaf249
JK
3142 unsigned long val;
3143
a1efbe77 3144 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 3145 kvm_get_dr(vcpu, 6, &val);
73aaf249 3146 dbgregs->dr6 = val;
a1efbe77
JK
3147 dbgregs->dr7 = vcpu->arch.dr7;
3148 dbgregs->flags = 0;
97e69aa6 3149 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
3150}
3151
3152static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3153 struct kvm_debugregs *dbgregs)
3154{
3155 if (dbgregs->flags)
3156 return -EINVAL;
3157
d14bdb55
PB
3158 if (dbgregs->dr6 & ~0xffffffffull)
3159 return -EINVAL;
3160 if (dbgregs->dr7 & ~0xffffffffull)
3161 return -EINVAL;
3162
a1efbe77 3163 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 3164 kvm_update_dr0123(vcpu);
a1efbe77 3165 vcpu->arch.dr6 = dbgregs->dr6;
73aaf249 3166 kvm_update_dr6(vcpu);
a1efbe77 3167 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 3168 kvm_update_dr7(vcpu);
a1efbe77 3169
a1efbe77
JK
3170 return 0;
3171}
3172
df1daba7
PB
3173#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3174
3175static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3176{
c47ada30 3177 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
400e4b20 3178 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
3179 u64 valid;
3180
3181 /*
3182 * Copy legacy XSAVE area, to avoid complications with CPUID
3183 * leaves 0 and 1 in the loop below.
3184 */
3185 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3186
3187 /* Set XSTATE_BV */
3188 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3189
3190 /*
3191 * Copy each region from the possibly compacted offset to the
3192 * non-compacted offset.
3193 */
d91cab78 3194 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3195 while (valid) {
3196 u64 feature = valid & -valid;
3197 int index = fls64(feature) - 1;
3198 void *src = get_xsave_addr(xsave, feature);
3199
3200 if (src) {
3201 u32 size, offset, ecx, edx;
3202 cpuid_count(XSTATE_CPUID, index,
3203 &size, &offset, &ecx, &edx);
3204 memcpy(dest + offset, src, size);
3205 }
3206
3207 valid -= feature;
3208 }
3209}
3210
3211static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3212{
c47ada30 3213 struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
df1daba7
PB
3214 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3215 u64 valid;
3216
3217 /*
3218 * Copy legacy XSAVE area, to avoid complications with CPUID
3219 * leaves 0 and 1 in the loop below.
3220 */
3221 memcpy(xsave, src, XSAVE_HDR_OFFSET);
3222
3223 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 3224 xsave->header.xfeatures = xstate_bv;
782511b0 3225 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 3226 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
3227
3228 /*
3229 * Copy each region from the non-compacted offset to the
3230 * possibly compacted offset.
3231 */
d91cab78 3232 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3233 while (valid) {
3234 u64 feature = valid & -valid;
3235 int index = fls64(feature) - 1;
3236 void *dest = get_xsave_addr(xsave, feature);
3237
3238 if (dest) {
3239 u32 size, offset, ecx, edx;
3240 cpuid_count(XSTATE_CPUID, index,
3241 &size, &offset, &ecx, &edx);
3242 memcpy(dest, src + offset, size);
ee4100da 3243 }
df1daba7
PB
3244
3245 valid -= feature;
3246 }
3247}
3248
2d5b5a66
SY
3249static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3250 struct kvm_xsave *guest_xsave)
3251{
d366bf7e 3252 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
3253 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3254 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 3255 } else {
2d5b5a66 3256 memcpy(guest_xsave->region,
7366ed77 3257 &vcpu->arch.guest_fpu.state.fxsave,
c47ada30 3258 sizeof(struct fxregs_state));
2d5b5a66 3259 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 3260 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
3261 }
3262}
3263
3264static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3265 struct kvm_xsave *guest_xsave)
3266{
3267 u64 xstate_bv =
3268 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
3269
d366bf7e 3270 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
3271 /*
3272 * Here we allow setting states that are not present in
3273 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
3274 * with old userspace.
3275 */
4ff41732 3276 if (xstate_bv & ~kvm_supported_xcr0())
d7876f1b 3277 return -EINVAL;
df1daba7 3278 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 3279 } else {
d91cab78 3280 if (xstate_bv & ~XFEATURE_MASK_FPSSE)
2d5b5a66 3281 return -EINVAL;
7366ed77 3282 memcpy(&vcpu->arch.guest_fpu.state.fxsave,
c47ada30 3283 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
3284 }
3285 return 0;
3286}
3287
3288static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3289 struct kvm_xcrs *guest_xcrs)
3290{
d366bf7e 3291 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
3292 guest_xcrs->nr_xcrs = 0;
3293 return;
3294 }
3295
3296 guest_xcrs->nr_xcrs = 1;
3297 guest_xcrs->flags = 0;
3298 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3299 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3300}
3301
3302static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3303 struct kvm_xcrs *guest_xcrs)
3304{
3305 int i, r = 0;
3306
d366bf7e 3307 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
3308 return -EINVAL;
3309
3310 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3311 return -EINVAL;
3312
3313 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3314 /* Only support XCR0 currently */
c67a04cb 3315 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 3316 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 3317 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
3318 break;
3319 }
3320 if (r)
3321 r = -EINVAL;
3322 return r;
3323}
3324
1c0b28c2
EM
3325/*
3326 * kvm_set_guest_paused() indicates to the guest kernel that it has been
3327 * stopped by the hypervisor. This function will be called from the host only.
3328 * EINVAL is returned when the host attempts to set the flag for a guest that
3329 * does not support pv clocks.
3330 */
3331static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3332{
0b79459b 3333 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 3334 return -EINVAL;
51d59c6b 3335 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
3336 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3337 return 0;
3338}
3339
5c919412
AS
3340static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
3341 struct kvm_enable_cap *cap)
3342{
3343 if (cap->flags)
3344 return -EINVAL;
3345
3346 switch (cap->cap) {
3347 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
3348 if (!irqchip_in_kernel(vcpu->kvm))
3349 return -EINVAL;
5c919412
AS
3350 return kvm_hv_activate_synic(vcpu);
3351 default:
3352 return -EINVAL;
3353 }
3354}
3355
313a3dc7
CO
3356long kvm_arch_vcpu_ioctl(struct file *filp,
3357 unsigned int ioctl, unsigned long arg)
3358{
3359 struct kvm_vcpu *vcpu = filp->private_data;
3360 void __user *argp = (void __user *)arg;
3361 int r;
d1ac91d8
AK
3362 union {
3363 struct kvm_lapic_state *lapic;
3364 struct kvm_xsave *xsave;
3365 struct kvm_xcrs *xcrs;
3366 void *buffer;
3367 } u;
3368
3369 u.buffer = NULL;
313a3dc7
CO
3370 switch (ioctl) {
3371 case KVM_GET_LAPIC: {
2204ae3c 3372 r = -EINVAL;
bce87cce 3373 if (!lapic_in_kernel(vcpu))
2204ae3c 3374 goto out;
d1ac91d8 3375 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
313a3dc7 3376
b772ff36 3377 r = -ENOMEM;
d1ac91d8 3378 if (!u.lapic)
b772ff36 3379 goto out;
d1ac91d8 3380 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
3381 if (r)
3382 goto out;
3383 r = -EFAULT;
d1ac91d8 3384 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
3385 goto out;
3386 r = 0;
3387 break;
3388 }
3389 case KVM_SET_LAPIC: {
2204ae3c 3390 r = -EINVAL;
bce87cce 3391 if (!lapic_in_kernel(vcpu))
2204ae3c 3392 goto out;
ff5c2c03 3393 u.lapic = memdup_user(argp, sizeof(*u.lapic));
18595411
GC
3394 if (IS_ERR(u.lapic))
3395 return PTR_ERR(u.lapic);
ff5c2c03 3396
d1ac91d8 3397 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
3398 break;
3399 }
f77bc6a4
ZX
3400 case KVM_INTERRUPT: {
3401 struct kvm_interrupt irq;
3402
3403 r = -EFAULT;
3404 if (copy_from_user(&irq, argp, sizeof irq))
3405 goto out;
3406 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
3407 break;
3408 }
c4abb7c9
JK
3409 case KVM_NMI: {
3410 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
3411 break;
3412 }
f077825a
PB
3413 case KVM_SMI: {
3414 r = kvm_vcpu_ioctl_smi(vcpu);
3415 break;
3416 }
313a3dc7
CO
3417 case KVM_SET_CPUID: {
3418 struct kvm_cpuid __user *cpuid_arg = argp;
3419 struct kvm_cpuid cpuid;
3420
3421 r = -EFAULT;
3422 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3423 goto out;
3424 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
3425 break;
3426 }
07716717
DK
3427 case KVM_SET_CPUID2: {
3428 struct kvm_cpuid2 __user *cpuid_arg = argp;
3429 struct kvm_cpuid2 cpuid;
3430
3431 r = -EFAULT;
3432 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3433 goto out;
3434 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 3435 cpuid_arg->entries);
07716717
DK
3436 break;
3437 }
3438 case KVM_GET_CPUID2: {
3439 struct kvm_cpuid2 __user *cpuid_arg = argp;
3440 struct kvm_cpuid2 cpuid;
3441
3442 r = -EFAULT;
3443 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3444 goto out;
3445 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 3446 cpuid_arg->entries);
07716717
DK
3447 if (r)
3448 goto out;
3449 r = -EFAULT;
3450 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
3451 goto out;
3452 r = 0;
3453 break;
3454 }
313a3dc7 3455 case KVM_GET_MSRS:
609e36d3 3456 r = msr_io(vcpu, argp, do_get_msr, 1);
313a3dc7
CO
3457 break;
3458 case KVM_SET_MSRS:
3459 r = msr_io(vcpu, argp, do_set_msr, 0);
3460 break;
b209749f
AK
3461 case KVM_TPR_ACCESS_REPORTING: {
3462 struct kvm_tpr_access_ctl tac;
3463
3464 r = -EFAULT;
3465 if (copy_from_user(&tac, argp, sizeof tac))
3466 goto out;
3467 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3468 if (r)
3469 goto out;
3470 r = -EFAULT;
3471 if (copy_to_user(argp, &tac, sizeof tac))
3472 goto out;
3473 r = 0;
3474 break;
3475 };
b93463aa
AK
3476 case KVM_SET_VAPIC_ADDR: {
3477 struct kvm_vapic_addr va;
7301d6ab 3478 int idx;
b93463aa
AK
3479
3480 r = -EINVAL;
35754c98 3481 if (!lapic_in_kernel(vcpu))
b93463aa
AK
3482 goto out;
3483 r = -EFAULT;
3484 if (copy_from_user(&va, argp, sizeof va))
3485 goto out;
7301d6ab 3486 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 3487 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 3488 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
3489 break;
3490 }
890ca9ae
HY
3491 case KVM_X86_SETUP_MCE: {
3492 u64 mcg_cap;
3493
3494 r = -EFAULT;
3495 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
3496 goto out;
3497 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3498 break;
3499 }
3500 case KVM_X86_SET_MCE: {
3501 struct kvm_x86_mce mce;
3502
3503 r = -EFAULT;
3504 if (copy_from_user(&mce, argp, sizeof mce))
3505 goto out;
3506 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
3507 break;
3508 }
3cfc3092
JK
3509 case KVM_GET_VCPU_EVENTS: {
3510 struct kvm_vcpu_events events;
3511
3512 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
3513
3514 r = -EFAULT;
3515 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
3516 break;
3517 r = 0;
3518 break;
3519 }
3520 case KVM_SET_VCPU_EVENTS: {
3521 struct kvm_vcpu_events events;
3522
3523 r = -EFAULT;
3524 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
3525 break;
3526
3527 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
3528 break;
3529 }
a1efbe77
JK
3530 case KVM_GET_DEBUGREGS: {
3531 struct kvm_debugregs dbgregs;
3532
3533 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
3534
3535 r = -EFAULT;
3536 if (copy_to_user(argp, &dbgregs,
3537 sizeof(struct kvm_debugregs)))
3538 break;
3539 r = 0;
3540 break;
3541 }
3542 case KVM_SET_DEBUGREGS: {
3543 struct kvm_debugregs dbgregs;
3544
3545 r = -EFAULT;
3546 if (copy_from_user(&dbgregs, argp,
3547 sizeof(struct kvm_debugregs)))
3548 break;
3549
3550 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
3551 break;
3552 }
2d5b5a66 3553 case KVM_GET_XSAVE: {
d1ac91d8 3554 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
2d5b5a66 3555 r = -ENOMEM;
d1ac91d8 3556 if (!u.xsave)
2d5b5a66
SY
3557 break;
3558
d1ac91d8 3559 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
3560
3561 r = -EFAULT;
d1ac91d8 3562 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
3563 break;
3564 r = 0;
3565 break;
3566 }
3567 case KVM_SET_XSAVE: {
ff5c2c03 3568 u.xsave = memdup_user(argp, sizeof(*u.xsave));
18595411
GC
3569 if (IS_ERR(u.xsave))
3570 return PTR_ERR(u.xsave);
2d5b5a66 3571
d1ac91d8 3572 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
3573 break;
3574 }
3575 case KVM_GET_XCRS: {
d1ac91d8 3576 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
2d5b5a66 3577 r = -ENOMEM;
d1ac91d8 3578 if (!u.xcrs)
2d5b5a66
SY
3579 break;
3580
d1ac91d8 3581 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
3582
3583 r = -EFAULT;
d1ac91d8 3584 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
3585 sizeof(struct kvm_xcrs)))
3586 break;
3587 r = 0;
3588 break;
3589 }
3590 case KVM_SET_XCRS: {
ff5c2c03 3591 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
18595411
GC
3592 if (IS_ERR(u.xcrs))
3593 return PTR_ERR(u.xcrs);
2d5b5a66 3594
d1ac91d8 3595 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
3596 break;
3597 }
92a1f12d
JR
3598 case KVM_SET_TSC_KHZ: {
3599 u32 user_tsc_khz;
3600
3601 r = -EINVAL;
92a1f12d
JR
3602 user_tsc_khz = (u32)arg;
3603
3604 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
3605 goto out;
3606
cc578287
ZA
3607 if (user_tsc_khz == 0)
3608 user_tsc_khz = tsc_khz;
3609
381d585c
HZ
3610 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
3611 r = 0;
92a1f12d 3612
92a1f12d
JR
3613 goto out;
3614 }
3615 case KVM_GET_TSC_KHZ: {
cc578287 3616 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
3617 goto out;
3618 }
1c0b28c2
EM
3619 case KVM_KVMCLOCK_CTRL: {
3620 r = kvm_set_guest_paused(vcpu);
3621 goto out;
3622 }
5c919412
AS
3623 case KVM_ENABLE_CAP: {
3624 struct kvm_enable_cap cap;
3625
3626 r = -EFAULT;
3627 if (copy_from_user(&cap, argp, sizeof(cap)))
3628 goto out;
3629 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
3630 break;
3631 }
313a3dc7
CO
3632 default:
3633 r = -EINVAL;
3634 }
3635out:
d1ac91d8 3636 kfree(u.buffer);
313a3dc7
CO
3637 return r;
3638}
3639
5b1c1493
CO
3640int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
3641{
3642 return VM_FAULT_SIGBUS;
3643}
3644
1fe779f8
CO
3645static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
3646{
3647 int ret;
3648
3649 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 3650 return -EINVAL;
1fe779f8
CO
3651 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
3652 return ret;
3653}
3654
b927a3ce
SY
3655static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
3656 u64 ident_addr)
3657{
3658 kvm->arch.ept_identity_map_addr = ident_addr;
3659 return 0;
3660}
3661
1fe779f8
CO
3662static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
3663 u32 kvm_nr_mmu_pages)
3664{
3665 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
3666 return -EINVAL;
3667
79fac95e 3668 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
3669
3670 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 3671 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 3672
79fac95e 3673 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
3674 return 0;
3675}
3676
3677static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
3678{
39de71ec 3679 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
3680}
3681
1fe779f8
CO
3682static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3683{
3684 int r;
3685
3686 r = 0;
3687 switch (chip->chip_id) {
3688 case KVM_IRQCHIP_PIC_MASTER:
3689 memcpy(&chip->chip.pic,
3690 &pic_irqchip(kvm)->pics[0],
3691 sizeof(struct kvm_pic_state));
3692 break;
3693 case KVM_IRQCHIP_PIC_SLAVE:
3694 memcpy(&chip->chip.pic,
3695 &pic_irqchip(kvm)->pics[1],
3696 sizeof(struct kvm_pic_state));
3697 break;
3698 case KVM_IRQCHIP_IOAPIC:
eba0226b 3699 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
3700 break;
3701 default:
3702 r = -EINVAL;
3703 break;
3704 }
3705 return r;
3706}
3707
3708static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3709{
3710 int r;
3711
3712 r = 0;
3713 switch (chip->chip_id) {
3714 case KVM_IRQCHIP_PIC_MASTER:
f4f51050 3715 spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3716 memcpy(&pic_irqchip(kvm)->pics[0],
3717 &chip->chip.pic,
3718 sizeof(struct kvm_pic_state));
f4f51050 3719 spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3720 break;
3721 case KVM_IRQCHIP_PIC_SLAVE:
f4f51050 3722 spin_lock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3723 memcpy(&pic_irqchip(kvm)->pics[1],
3724 &chip->chip.pic,
3725 sizeof(struct kvm_pic_state));
f4f51050 3726 spin_unlock(&pic_irqchip(kvm)->lock);
1fe779f8
CO
3727 break;
3728 case KVM_IRQCHIP_IOAPIC:
eba0226b 3729 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
3730 break;
3731 default:
3732 r = -EINVAL;
3733 break;
3734 }
3735 kvm_pic_update_irq(pic_irqchip(kvm));
3736 return r;
3737}
3738
e0f63cb9
SY
3739static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3740{
34f3941c
RK
3741 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
3742
3743 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
3744
3745 mutex_lock(&kps->lock);
3746 memcpy(ps, &kps->channels, sizeof(*ps));
3747 mutex_unlock(&kps->lock);
2da29bcc 3748 return 0;
e0f63cb9
SY
3749}
3750
3751static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3752{
0185604c 3753 int i;
09edea72
RK
3754 struct kvm_pit *pit = kvm->arch.vpit;
3755
3756 mutex_lock(&pit->pit_state.lock);
34f3941c 3757 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 3758 for (i = 0; i < 3; i++)
09edea72
RK
3759 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
3760 mutex_unlock(&pit->pit_state.lock);
2da29bcc 3761 return 0;
e9f42757
BK
3762}
3763
3764static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3765{
e9f42757
BK
3766 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3767 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
3768 sizeof(ps->channels));
3769 ps->flags = kvm->arch.vpit->pit_state.flags;
3770 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 3771 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 3772 return 0;
e9f42757
BK
3773}
3774
3775static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3776{
2da29bcc 3777 int start = 0;
0185604c 3778 int i;
e9f42757 3779 u32 prev_legacy, cur_legacy;
09edea72
RK
3780 struct kvm_pit *pit = kvm->arch.vpit;
3781
3782 mutex_lock(&pit->pit_state.lock);
3783 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
3784 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
3785 if (!prev_legacy && cur_legacy)
3786 start = 1;
09edea72
RK
3787 memcpy(&pit->pit_state.channels, &ps->channels,
3788 sizeof(pit->pit_state.channels));
3789 pit->pit_state.flags = ps->flags;
0185604c 3790 for (i = 0; i < 3; i++)
09edea72 3791 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 3792 start && i == 0);
09edea72 3793 mutex_unlock(&pit->pit_state.lock);
2da29bcc 3794 return 0;
e0f63cb9
SY
3795}
3796
52d939a0
MT
3797static int kvm_vm_ioctl_reinject(struct kvm *kvm,
3798 struct kvm_reinject_control *control)
3799{
71474e2f
RK
3800 struct kvm_pit *pit = kvm->arch.vpit;
3801
3802 if (!pit)
52d939a0 3803 return -ENXIO;
b39c90b6 3804
71474e2f
RK
3805 /* pit->pit_state.lock was overloaded to prevent userspace from getting
3806 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
3807 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
3808 */
3809 mutex_lock(&pit->pit_state.lock);
3810 kvm_pit_set_reinject(pit, control->pit_reinject);
3811 mutex_unlock(&pit->pit_state.lock);
b39c90b6 3812
52d939a0
MT
3813 return 0;
3814}
3815
95d4c16c 3816/**
60c34612
TY
3817 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
3818 * @kvm: kvm instance
3819 * @log: slot id and address to which we copy the log
95d4c16c 3820 *
e108ff2f
PB
3821 * Steps 1-4 below provide general overview of dirty page logging. See
3822 * kvm_get_dirty_log_protect() function description for additional details.
3823 *
3824 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
3825 * always flush the TLB (step 4) even if previous step failed and the dirty
3826 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
3827 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
3828 * writes will be marked dirty for next log read.
95d4c16c 3829 *
60c34612
TY
3830 * 1. Take a snapshot of the bit and clear it if needed.
3831 * 2. Write protect the corresponding page.
e108ff2f
PB
3832 * 3. Copy the snapshot to the userspace.
3833 * 4. Flush TLB's if needed.
5bb064dc 3834 */
60c34612 3835int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
5bb064dc 3836{
60c34612 3837 bool is_dirty = false;
e108ff2f 3838 int r;
5bb064dc 3839
79fac95e 3840 mutex_lock(&kvm->slots_lock);
5bb064dc 3841
88178fd4
KH
3842 /*
3843 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
3844 */
3845 if (kvm_x86_ops->flush_log_dirty)
3846 kvm_x86_ops->flush_log_dirty(kvm);
3847
e108ff2f 3848 r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
198c74f4
XG
3849
3850 /*
3851 * All the TLBs can be flushed out of mmu lock, see the comments in
3852 * kvm_mmu_slot_remove_write_access().
3853 */
e108ff2f 3854 lockdep_assert_held(&kvm->slots_lock);
198c74f4
XG
3855 if (is_dirty)
3856 kvm_flush_remote_tlbs(kvm);
3857
79fac95e 3858 mutex_unlock(&kvm->slots_lock);
5bb064dc
ZX
3859 return r;
3860}
3861
aa2fbe6d
YZ
3862int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
3863 bool line_status)
23d43cf9
CD
3864{
3865 if (!irqchip_in_kernel(kvm))
3866 return -ENXIO;
3867
3868 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
3869 irq_event->irq, irq_event->level,
3870 line_status);
23d43cf9
CD
3871 return 0;
3872}
3873
90de4a18
NA
3874static int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
3875 struct kvm_enable_cap *cap)
3876{
3877 int r;
3878
3879 if (cap->flags)
3880 return -EINVAL;
3881
3882 switch (cap->cap) {
3883 case KVM_CAP_DISABLE_QUIRKS:
3884 kvm->arch.disabled_quirks = cap->args[0];
3885 r = 0;
3886 break;
49df6397
SR
3887 case KVM_CAP_SPLIT_IRQCHIP: {
3888 mutex_lock(&kvm->lock);
b053b2ae
SR
3889 r = -EINVAL;
3890 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
3891 goto split_irqchip_unlock;
49df6397
SR
3892 r = -EEXIST;
3893 if (irqchip_in_kernel(kvm))
3894 goto split_irqchip_unlock;
557abc40 3895 if (kvm->created_vcpus)
49df6397
SR
3896 goto split_irqchip_unlock;
3897 r = kvm_setup_empty_irq_routing(kvm);
3898 if (r)
3899 goto split_irqchip_unlock;
3900 /* Pairs with irqchip_in_kernel. */
3901 smp_wmb();
49776faf 3902 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 3903 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
3904 r = 0;
3905split_irqchip_unlock:
3906 mutex_unlock(&kvm->lock);
3907 break;
3908 }
37131313
RK
3909 case KVM_CAP_X2APIC_API:
3910 r = -EINVAL;
3911 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
3912 break;
3913
3914 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
3915 kvm->arch.x2apic_format = true;
c519265f
RK
3916 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
3917 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
3918
3919 r = 0;
3920 break;
90de4a18
NA
3921 default:
3922 r = -EINVAL;
3923 break;
3924 }
3925 return r;
3926}
3927
1fe779f8
CO
3928long kvm_arch_vm_ioctl(struct file *filp,
3929 unsigned int ioctl, unsigned long arg)
3930{
3931 struct kvm *kvm = filp->private_data;
3932 void __user *argp = (void __user *)arg;
367e1319 3933 int r = -ENOTTY;
f0d66275
DH
3934 /*
3935 * This union makes it completely explicit to gcc-3.x
3936 * that these two variables' stack usage should be
3937 * combined, not added together.
3938 */
3939 union {
3940 struct kvm_pit_state ps;
e9f42757 3941 struct kvm_pit_state2 ps2;
c5ff41ce 3942 struct kvm_pit_config pit_config;
f0d66275 3943 } u;
1fe779f8
CO
3944
3945 switch (ioctl) {
3946 case KVM_SET_TSS_ADDR:
3947 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 3948 break;
b927a3ce
SY
3949 case KVM_SET_IDENTITY_MAP_ADDR: {
3950 u64 ident_addr;
3951
3952 r = -EFAULT;
3953 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
3954 goto out;
3955 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
b927a3ce
SY
3956 break;
3957 }
1fe779f8
CO
3958 case KVM_SET_NR_MMU_PAGES:
3959 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
3960 break;
3961 case KVM_GET_NR_MMU_PAGES:
3962 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
3963 break;
3ddea128 3964 case KVM_CREATE_IRQCHIP: {
3ddea128 3965 mutex_lock(&kvm->lock);
09941366 3966
3ddea128 3967 r = -EEXIST;
35e6eaa3 3968 if (irqchip_in_kernel(kvm))
3ddea128 3969 goto create_irqchip_unlock;
09941366 3970
3e515705 3971 r = -EINVAL;
557abc40 3972 if (kvm->created_vcpus)
3e515705 3973 goto create_irqchip_unlock;
09941366
RK
3974
3975 r = kvm_pic_init(kvm);
3976 if (r)
3ddea128 3977 goto create_irqchip_unlock;
09941366
RK
3978
3979 r = kvm_ioapic_init(kvm);
3980 if (r) {
3981 mutex_lock(&kvm->slots_lock);
3982 kvm_pic_destroy(kvm);
3983 mutex_unlock(&kvm->slots_lock);
3984 goto create_irqchip_unlock;
3985 }
3986
399ec807
AK
3987 r = kvm_setup_default_irq_routing(kvm);
3988 if (r) {
175504cd 3989 mutex_lock(&kvm->slots_lock);
3ddea128 3990 mutex_lock(&kvm->irq_lock);
72bb2fcd 3991 kvm_ioapic_destroy(kvm);
09941366 3992 kvm_pic_destroy(kvm);
3ddea128 3993 mutex_unlock(&kvm->irq_lock);
175504cd 3994 mutex_unlock(&kvm->slots_lock);
71ba994c 3995 goto create_irqchip_unlock;
399ec807 3996 }
49776faf 3997 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 3998 smp_wmb();
49776faf 3999 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
4000 create_irqchip_unlock:
4001 mutex_unlock(&kvm->lock);
1fe779f8 4002 break;
3ddea128 4003 }
7837699f 4004 case KVM_CREATE_PIT:
c5ff41ce
JK
4005 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
4006 goto create_pit;
4007 case KVM_CREATE_PIT2:
4008 r = -EFAULT;
4009 if (copy_from_user(&u.pit_config, argp,
4010 sizeof(struct kvm_pit_config)))
4011 goto out;
4012 create_pit:
250715a6 4013 mutex_lock(&kvm->lock);
269e05e4
AK
4014 r = -EEXIST;
4015 if (kvm->arch.vpit)
4016 goto create_pit_unlock;
7837699f 4017 r = -ENOMEM;
c5ff41ce 4018 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
4019 if (kvm->arch.vpit)
4020 r = 0;
269e05e4 4021 create_pit_unlock:
250715a6 4022 mutex_unlock(&kvm->lock);
7837699f 4023 break;
1fe779f8
CO
4024 case KVM_GET_IRQCHIP: {
4025 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4026 struct kvm_irqchip *chip;
1fe779f8 4027
ff5c2c03
SL
4028 chip = memdup_user(argp, sizeof(*chip));
4029 if (IS_ERR(chip)) {
4030 r = PTR_ERR(chip);
1fe779f8 4031 goto out;
ff5c2c03
SL
4032 }
4033
1fe779f8 4034 r = -ENXIO;
826da321 4035 if (!irqchip_kernel(kvm))
f0d66275
DH
4036 goto get_irqchip_out;
4037 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 4038 if (r)
f0d66275 4039 goto get_irqchip_out;
1fe779f8 4040 r = -EFAULT;
f0d66275
DH
4041 if (copy_to_user(argp, chip, sizeof *chip))
4042 goto get_irqchip_out;
1fe779f8 4043 r = 0;
f0d66275
DH
4044 get_irqchip_out:
4045 kfree(chip);
1fe779f8
CO
4046 break;
4047 }
4048 case KVM_SET_IRQCHIP: {
4049 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4050 struct kvm_irqchip *chip;
1fe779f8 4051
ff5c2c03
SL
4052 chip = memdup_user(argp, sizeof(*chip));
4053 if (IS_ERR(chip)) {
4054 r = PTR_ERR(chip);
1fe779f8 4055 goto out;
ff5c2c03
SL
4056 }
4057
1fe779f8 4058 r = -ENXIO;
826da321 4059 if (!irqchip_kernel(kvm))
f0d66275
DH
4060 goto set_irqchip_out;
4061 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 4062 if (r)
f0d66275 4063 goto set_irqchip_out;
1fe779f8 4064 r = 0;
f0d66275
DH
4065 set_irqchip_out:
4066 kfree(chip);
1fe779f8
CO
4067 break;
4068 }
e0f63cb9 4069 case KVM_GET_PIT: {
e0f63cb9 4070 r = -EFAULT;
f0d66275 4071 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4072 goto out;
4073 r = -ENXIO;
4074 if (!kvm->arch.vpit)
4075 goto out;
f0d66275 4076 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
4077 if (r)
4078 goto out;
4079 r = -EFAULT;
f0d66275 4080 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4081 goto out;
4082 r = 0;
4083 break;
4084 }
4085 case KVM_SET_PIT: {
e0f63cb9 4086 r = -EFAULT;
f0d66275 4087 if (copy_from_user(&u.ps, argp, sizeof u.ps))
e0f63cb9
SY
4088 goto out;
4089 r = -ENXIO;
4090 if (!kvm->arch.vpit)
4091 goto out;
f0d66275 4092 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
4093 break;
4094 }
e9f42757
BK
4095 case KVM_GET_PIT2: {
4096 r = -ENXIO;
4097 if (!kvm->arch.vpit)
4098 goto out;
4099 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
4100 if (r)
4101 goto out;
4102 r = -EFAULT;
4103 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
4104 goto out;
4105 r = 0;
4106 break;
4107 }
4108 case KVM_SET_PIT2: {
4109 r = -EFAULT;
4110 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
4111 goto out;
4112 r = -ENXIO;
4113 if (!kvm->arch.vpit)
4114 goto out;
4115 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
e9f42757
BK
4116 break;
4117 }
52d939a0
MT
4118 case KVM_REINJECT_CONTROL: {
4119 struct kvm_reinject_control control;
4120 r = -EFAULT;
4121 if (copy_from_user(&control, argp, sizeof(control)))
4122 goto out;
4123 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
4124 break;
4125 }
d71ba788
PB
4126 case KVM_SET_BOOT_CPU_ID:
4127 r = 0;
4128 mutex_lock(&kvm->lock);
557abc40 4129 if (kvm->created_vcpus)
d71ba788
PB
4130 r = -EBUSY;
4131 else
4132 kvm->arch.bsp_vcpu_id = arg;
4133 mutex_unlock(&kvm->lock);
4134 break;
ffde22ac
ES
4135 case KVM_XEN_HVM_CONFIG: {
4136 r = -EFAULT;
4137 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
4138 sizeof(struct kvm_xen_hvm_config)))
4139 goto out;
4140 r = -EINVAL;
4141 if (kvm->arch.xen_hvm_config.flags)
4142 goto out;
4143 r = 0;
4144 break;
4145 }
afbcf7ab 4146 case KVM_SET_CLOCK: {
afbcf7ab
GC
4147 struct kvm_clock_data user_ns;
4148 u64 now_ns;
afbcf7ab
GC
4149
4150 r = -EFAULT;
4151 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
4152 goto out;
4153
4154 r = -EINVAL;
4155 if (user_ns.flags)
4156 goto out;
4157
4158 r = 0;
395c6b0a 4159 local_irq_disable();
108b249c
PB
4160 now_ns = __get_kvmclock_ns(kvm);
4161 kvm->arch.kvmclock_offset += user_ns.clock - now_ns;
395c6b0a 4162 local_irq_enable();
2e762ff7 4163 kvm_gen_update_masterclock(kvm);
afbcf7ab
GC
4164 break;
4165 }
4166 case KVM_GET_CLOCK: {
afbcf7ab
GC
4167 struct kvm_clock_data user_ns;
4168 u64 now_ns;
4169
e3fd9a93
PB
4170 local_irq_disable();
4171 now_ns = __get_kvmclock_ns(kvm);
108b249c 4172 user_ns.clock = now_ns;
e3fd9a93
PB
4173 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
4174 local_irq_enable();
97e69aa6 4175 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
4176
4177 r = -EFAULT;
4178 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
4179 goto out;
4180 r = 0;
4181 break;
4182 }
90de4a18
NA
4183 case KVM_ENABLE_CAP: {
4184 struct kvm_enable_cap cap;
afbcf7ab 4185
90de4a18
NA
4186 r = -EFAULT;
4187 if (copy_from_user(&cap, argp, sizeof(cap)))
4188 goto out;
4189 r = kvm_vm_ioctl_enable_cap(kvm, &cap);
4190 break;
4191 }
1fe779f8 4192 default:
c274e03a 4193 r = kvm_vm_ioctl_assigned_device(kvm, ioctl, arg);
1fe779f8
CO
4194 }
4195out:
4196 return r;
4197}
4198
a16b043c 4199static void kvm_init_msr_list(void)
043405e1
CO
4200{
4201 u32 dummy[2];
4202 unsigned i, j;
4203
62ef68bb 4204 for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
4205 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4206 continue;
93c4adc7
PB
4207
4208 /*
4209 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 4210 * to the guests in some cases.
93c4adc7
PB
4211 */
4212 switch (msrs_to_save[i]) {
4213 case MSR_IA32_BNDCFGS:
4214 if (!kvm_x86_ops->mpx_supported())
4215 continue;
4216 break;
9dbe6cf9
PB
4217 case MSR_TSC_AUX:
4218 if (!kvm_x86_ops->rdtscp_supported())
4219 continue;
4220 break;
93c4adc7
PB
4221 default:
4222 break;
4223 }
4224
043405e1
CO
4225 if (j < i)
4226 msrs_to_save[j] = msrs_to_save[i];
4227 j++;
4228 }
4229 num_msrs_to_save = j;
62ef68bb
PB
4230
4231 for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
4232 switch (emulated_msrs[i]) {
6d396b55
PB
4233 case MSR_IA32_SMBASE:
4234 if (!kvm_x86_ops->cpu_has_high_real_mode_segbase())
4235 continue;
4236 break;
62ef68bb
PB
4237 default:
4238 break;
4239 }
4240
4241 if (j < i)
4242 emulated_msrs[j] = emulated_msrs[i];
4243 j++;
4244 }
4245 num_emulated_msrs = j;
043405e1
CO
4246}
4247
bda9020e
MT
4248static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4249 const void *v)
bbd9b64e 4250{
70252a10
AK
4251 int handled = 0;
4252 int n;
4253
4254 do {
4255 n = min(len, 8);
bce87cce 4256 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4257 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4258 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4259 break;
4260 handled += n;
4261 addr += n;
4262 len -= n;
4263 v += n;
4264 } while (len);
bbd9b64e 4265
70252a10 4266 return handled;
bbd9b64e
CO
4267}
4268
bda9020e 4269static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 4270{
70252a10
AK
4271 int handled = 0;
4272 int n;
4273
4274 do {
4275 n = min(len, 8);
bce87cce 4276 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4277 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4278 addr, n, v))
4279 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4280 break;
4281 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
4282 handled += n;
4283 addr += n;
4284 len -= n;
4285 v += n;
4286 } while (len);
bbd9b64e 4287
70252a10 4288 return handled;
bbd9b64e
CO
4289}
4290
2dafc6c2
GN
4291static void kvm_set_segment(struct kvm_vcpu *vcpu,
4292 struct kvm_segment *var, int seg)
4293{
4294 kvm_x86_ops->set_segment(vcpu, var, seg);
4295}
4296
4297void kvm_get_segment(struct kvm_vcpu *vcpu,
4298 struct kvm_segment *var, int seg)
4299{
4300 kvm_x86_ops->get_segment(vcpu, var, seg);
4301}
4302
54987b7a
PB
4303gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
4304 struct x86_exception *exception)
02f59dc9
JR
4305{
4306 gpa_t t_gpa;
02f59dc9
JR
4307
4308 BUG_ON(!mmu_is_nested(vcpu));
4309
4310 /* NPT walks are always user-walks */
4311 access |= PFERR_USER_MASK;
54987b7a 4312 t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
4313
4314 return t_gpa;
4315}
4316
ab9ae313
AK
4317gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
4318 struct x86_exception *exception)
1871c602
GN
4319{
4320 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 4321 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4322}
4323
ab9ae313
AK
4324 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
4325 struct x86_exception *exception)
1871c602
GN
4326{
4327 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4328 access |= PFERR_FETCH_MASK;
ab9ae313 4329 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4330}
4331
ab9ae313
AK
4332gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
4333 struct x86_exception *exception)
1871c602
GN
4334{
4335 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4336 access |= PFERR_WRITE_MASK;
ab9ae313 4337 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
4338}
4339
4340/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
4341gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
4342 struct x86_exception *exception)
1871c602 4343{
ab9ae313 4344 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
4345}
4346
4347static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
4348 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 4349 struct x86_exception *exception)
bbd9b64e
CO
4350{
4351 void *data = val;
10589a46 4352 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
4353
4354 while (bytes) {
14dfe855 4355 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 4356 exception);
bbd9b64e 4357 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 4358 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
4359 int ret;
4360
bcc55cba 4361 if (gpa == UNMAPPED_GVA)
ab9ae313 4362 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
4363 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
4364 offset, toread);
10589a46 4365 if (ret < 0) {
c3cd7ffa 4366 r = X86EMUL_IO_NEEDED;
10589a46
MT
4367 goto out;
4368 }
bbd9b64e 4369
77c2002e
IE
4370 bytes -= toread;
4371 data += toread;
4372 addr += toread;
bbd9b64e 4373 }
10589a46 4374out:
10589a46 4375 return r;
bbd9b64e 4376}
77c2002e 4377
1871c602 4378/* used for instruction fetching */
0f65dd70
AK
4379static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
4380 gva_t addr, void *val, unsigned int bytes,
bcc55cba 4381 struct x86_exception *exception)
1871c602 4382{
0f65dd70 4383 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 4384 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
4385 unsigned offset;
4386 int ret;
0f65dd70 4387
44583cba
PB
4388 /* Inline kvm_read_guest_virt_helper for speed. */
4389 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
4390 exception);
4391 if (unlikely(gpa == UNMAPPED_GVA))
4392 return X86EMUL_PROPAGATE_FAULT;
4393
4394 offset = addr & (PAGE_SIZE-1);
4395 if (WARN_ON(offset + bytes > PAGE_SIZE))
4396 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
4397 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
4398 offset, bytes);
44583cba
PB
4399 if (unlikely(ret < 0))
4400 return X86EMUL_IO_NEEDED;
4401
4402 return X86EMUL_CONTINUE;
1871c602
GN
4403}
4404
064aea77 4405int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
0f65dd70 4406 gva_t addr, void *val, unsigned int bytes,
bcc55cba 4407 struct x86_exception *exception)
1871c602 4408{
0f65dd70 4409 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 4410 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 4411
1871c602 4412 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 4413 exception);
1871c602 4414}
064aea77 4415EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 4416
0f65dd70
AK
4417static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4418 gva_t addr, void *val, unsigned int bytes,
bcc55cba 4419 struct x86_exception *exception)
1871c602 4420{
0f65dd70 4421 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
bcc55cba 4422 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
1871c602
GN
4423}
4424
7a036a6f
RK
4425static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
4426 unsigned long addr, void *val, unsigned int bytes)
4427{
4428 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4429 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
4430
4431 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
4432}
4433
6a4d7550 4434int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
0f65dd70 4435 gva_t addr, void *val,
2dafc6c2 4436 unsigned int bytes,
bcc55cba 4437 struct x86_exception *exception)
77c2002e 4438{
0f65dd70 4439 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
77c2002e
IE
4440 void *data = val;
4441 int r = X86EMUL_CONTINUE;
4442
4443 while (bytes) {
14dfe855
JR
4444 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
4445 PFERR_WRITE_MASK,
ab9ae313 4446 exception);
77c2002e
IE
4447 unsigned offset = addr & (PAGE_SIZE-1);
4448 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
4449 int ret;
4450
bcc55cba 4451 if (gpa == UNMAPPED_GVA)
ab9ae313 4452 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 4453 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 4454 if (ret < 0) {
c3cd7ffa 4455 r = X86EMUL_IO_NEEDED;
77c2002e
IE
4456 goto out;
4457 }
4458
4459 bytes -= towrite;
4460 data += towrite;
4461 addr += towrite;
4462 }
4463out:
4464 return r;
4465}
6a4d7550 4466EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 4467
0f89b207
TL
4468static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4469 gpa_t gpa, bool write)
4470{
4471 /* For APIC access vmexit */
4472 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4473 return 1;
4474
4475 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
4476 trace_vcpu_match_mmio(gva, gpa, write, true);
4477 return 1;
4478 }
4479
4480 return 0;
4481}
4482
af7cc7d1
XG
4483static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4484 gpa_t *gpa, struct x86_exception *exception,
4485 bool write)
4486{
97d64b78
AK
4487 u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
4488 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 4489
be94f6b7
HH
4490 /*
4491 * currently PKRU is only applied to ept enabled guest so
4492 * there is no pkey in EPT page table for L1 guest or EPT
4493 * shadow page table for L2 guest.
4494 */
97d64b78 4495 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 4496 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
be94f6b7 4497 vcpu->arch.access, 0, access)) {
bebb106a
XG
4498 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
4499 (gva & (PAGE_SIZE - 1));
4f022648 4500 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
4501 return 1;
4502 }
4503
af7cc7d1
XG
4504 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4505
4506 if (*gpa == UNMAPPED_GVA)
4507 return -1;
4508
0f89b207 4509 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
4510}
4511
3200f405 4512int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 4513 const void *val, int bytes)
bbd9b64e
CO
4514{
4515 int ret;
4516
54bf36aa 4517 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 4518 if (ret < 0)
bbd9b64e 4519 return 0;
0eb05bf2 4520 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
4521 return 1;
4522}
4523
77d197b2
XG
4524struct read_write_emulator_ops {
4525 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
4526 int bytes);
4527 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
4528 void *val, int bytes);
4529 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4530 int bytes, void *val);
4531 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4532 void *val, int bytes);
4533 bool write;
4534};
4535
4536static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
4537{
4538 if (vcpu->mmio_read_completed) {
77d197b2 4539 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
f78146b0 4540 vcpu->mmio_fragments[0].gpa, *(u64 *)val);
77d197b2
XG
4541 vcpu->mmio_read_completed = 0;
4542 return 1;
4543 }
4544
4545 return 0;
4546}
4547
4548static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4549 void *val, int bytes)
4550{
54bf36aa 4551 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
4552}
4553
4554static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4555 void *val, int bytes)
4556{
4557 return emulator_write_phys(vcpu, gpa, val, bytes);
4558}
4559
4560static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
4561{
4562 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
4563 return vcpu_mmio_write(vcpu, gpa, bytes, val);
4564}
4565
4566static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4567 void *val, int bytes)
4568{
4569 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
4570 return X86EMUL_IO_NEEDED;
4571}
4572
4573static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4574 void *val, int bytes)
4575{
f78146b0
AK
4576 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
4577
87da7e66 4578 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
4579 return X86EMUL_CONTINUE;
4580}
4581
0fbe9b0b 4582static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
4583 .read_write_prepare = read_prepare,
4584 .read_write_emulate = read_emulate,
4585 .read_write_mmio = vcpu_mmio_read,
4586 .read_write_exit_mmio = read_exit_mmio,
4587};
4588
0fbe9b0b 4589static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
4590 .read_write_emulate = write_emulate,
4591 .read_write_mmio = write_mmio,
4592 .read_write_exit_mmio = write_exit_mmio,
4593 .write = true,
4594};
4595
22388a3c
XG
4596static int emulator_read_write_onepage(unsigned long addr, void *val,
4597 unsigned int bytes,
4598 struct x86_exception *exception,
4599 struct kvm_vcpu *vcpu,
0fbe9b0b 4600 const struct read_write_emulator_ops *ops)
bbd9b64e 4601{
af7cc7d1
XG
4602 gpa_t gpa;
4603 int handled, ret;
22388a3c 4604 bool write = ops->write;
f78146b0 4605 struct kvm_mmio_fragment *frag;
0f89b207
TL
4606 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
4607
4608 /*
4609 * If the exit was due to a NPF we may already have a GPA.
4610 * If the GPA is present, use it to avoid the GVA to GPA table walk.
4611 * Note, this cannot be used on string operations since string
4612 * operation using rep will only have the initial GPA from the NPF
4613 * occurred.
4614 */
4615 if (vcpu->arch.gpa_available &&
4616 emulator_can_use_gpa(ctxt) &&
4617 vcpu_is_mmio_gpa(vcpu, addr, exception->address, write) &&
4618 (addr & ~PAGE_MASK) == (exception->address & ~PAGE_MASK)) {
4619 gpa = exception->address;
4620 goto mmio;
4621 }
10589a46 4622
22388a3c 4623 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
bbd9b64e 4624
af7cc7d1 4625 if (ret < 0)
bbd9b64e 4626 return X86EMUL_PROPAGATE_FAULT;
bbd9b64e
CO
4627
4628 /* For APIC access vmexit */
af7cc7d1 4629 if (ret)
bbd9b64e
CO
4630 goto mmio;
4631
22388a3c 4632 if (ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
4633 return X86EMUL_CONTINUE;
4634
4635mmio:
4636 /*
4637 * Is this MMIO handled locally?
4638 */
22388a3c 4639 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 4640 if (handled == bytes)
bbd9b64e 4641 return X86EMUL_CONTINUE;
bbd9b64e 4642
70252a10
AK
4643 gpa += handled;
4644 bytes -= handled;
4645 val += handled;
4646
87da7e66
XG
4647 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
4648 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
4649 frag->gpa = gpa;
4650 frag->data = val;
4651 frag->len = bytes;
f78146b0 4652 return X86EMUL_CONTINUE;
bbd9b64e
CO
4653}
4654
52eb5a6d
XL
4655static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
4656 unsigned long addr,
22388a3c
XG
4657 void *val, unsigned int bytes,
4658 struct x86_exception *exception,
0fbe9b0b 4659 const struct read_write_emulator_ops *ops)
bbd9b64e 4660{
0f65dd70 4661 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
4662 gpa_t gpa;
4663 int rc;
4664
4665 if (ops->read_write_prepare &&
4666 ops->read_write_prepare(vcpu, val, bytes))
4667 return X86EMUL_CONTINUE;
4668
4669 vcpu->mmio_nr_fragments = 0;
0f65dd70 4670
bbd9b64e
CO
4671 /* Crossing a page boundary? */
4672 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 4673 int now;
bbd9b64e
CO
4674
4675 now = -addr & ~PAGE_MASK;
22388a3c
XG
4676 rc = emulator_read_write_onepage(addr, val, now, exception,
4677 vcpu, ops);
4678
bbd9b64e
CO
4679 if (rc != X86EMUL_CONTINUE)
4680 return rc;
4681 addr += now;
bac15531
NA
4682 if (ctxt->mode != X86EMUL_MODE_PROT64)
4683 addr = (u32)addr;
bbd9b64e
CO
4684 val += now;
4685 bytes -= now;
4686 }
22388a3c 4687
f78146b0
AK
4688 rc = emulator_read_write_onepage(addr, val, bytes, exception,
4689 vcpu, ops);
4690 if (rc != X86EMUL_CONTINUE)
4691 return rc;
4692
4693 if (!vcpu->mmio_nr_fragments)
4694 return rc;
4695
4696 gpa = vcpu->mmio_fragments[0].gpa;
4697
4698 vcpu->mmio_needed = 1;
4699 vcpu->mmio_cur_fragment = 0;
4700
87da7e66 4701 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
4702 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
4703 vcpu->run->exit_reason = KVM_EXIT_MMIO;
4704 vcpu->run->mmio.phys_addr = gpa;
4705
4706 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
4707}
4708
4709static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
4710 unsigned long addr,
4711 void *val,
4712 unsigned int bytes,
4713 struct x86_exception *exception)
4714{
4715 return emulator_read_write(ctxt, addr, val, bytes,
4716 exception, &read_emultor);
4717}
4718
52eb5a6d 4719static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
4720 unsigned long addr,
4721 const void *val,
4722 unsigned int bytes,
4723 struct x86_exception *exception)
4724{
4725 return emulator_read_write(ctxt, addr, (void *)val, bytes,
4726 exception, &write_emultor);
bbd9b64e 4727}
bbd9b64e 4728
daea3e73
AK
4729#define CMPXCHG_TYPE(t, ptr, old, new) \
4730 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
4731
4732#ifdef CONFIG_X86_64
4733# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
4734#else
4735# define CMPXCHG64(ptr, old, new) \
9749a6c0 4736 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
4737#endif
4738
0f65dd70
AK
4739static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
4740 unsigned long addr,
bbd9b64e
CO
4741 const void *old,
4742 const void *new,
4743 unsigned int bytes,
0f65dd70 4744 struct x86_exception *exception)
bbd9b64e 4745{
0f65dd70 4746 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
daea3e73
AK
4747 gpa_t gpa;
4748 struct page *page;
4749 char *kaddr;
4750 bool exchanged;
2bacc55c 4751
daea3e73
AK
4752 /* guests cmpxchg8b have to be emulated atomically */
4753 if (bytes > 8 || (bytes & (bytes - 1)))
4754 goto emul_write;
10589a46 4755
daea3e73 4756 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 4757
daea3e73
AK
4758 if (gpa == UNMAPPED_GVA ||
4759 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4760 goto emul_write;
2bacc55c 4761
daea3e73
AK
4762 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
4763 goto emul_write;
72dc67a6 4764
54bf36aa 4765 page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
32cad84f 4766 if (is_error_page(page))
c19b8bd6 4767 goto emul_write;
72dc67a6 4768
8fd75e12 4769 kaddr = kmap_atomic(page);
daea3e73
AK
4770 kaddr += offset_in_page(gpa);
4771 switch (bytes) {
4772 case 1:
4773 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
4774 break;
4775 case 2:
4776 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
4777 break;
4778 case 4:
4779 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
4780 break;
4781 case 8:
4782 exchanged = CMPXCHG64(kaddr, old, new);
4783 break;
4784 default:
4785 BUG();
2bacc55c 4786 }
8fd75e12 4787 kunmap_atomic(kaddr);
daea3e73
AK
4788 kvm_release_page_dirty(page);
4789
4790 if (!exchanged)
4791 return X86EMUL_CMPXCHG_FAILED;
4792
54bf36aa 4793 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
0eb05bf2 4794 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
4795
4796 return X86EMUL_CONTINUE;
4a5f48f6 4797
3200f405 4798emul_write:
daea3e73 4799 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 4800
0f65dd70 4801 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
4802}
4803
cf8f70bf
GN
4804static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
4805{
4806 /* TODO: String I/O for in kernel device */
4807 int r;
4808
4809 if (vcpu->arch.pio.in)
e32edf4f 4810 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
cf8f70bf
GN
4811 vcpu->arch.pio.size, pd);
4812 else
e32edf4f 4813 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
cf8f70bf
GN
4814 vcpu->arch.pio.port, vcpu->arch.pio.size,
4815 pd);
4816 return r;
4817}
4818
6f6fbe98
XG
4819static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
4820 unsigned short port, void *val,
4821 unsigned int count, bool in)
cf8f70bf 4822{
cf8f70bf 4823 vcpu->arch.pio.port = port;
6f6fbe98 4824 vcpu->arch.pio.in = in;
7972995b 4825 vcpu->arch.pio.count = count;
cf8f70bf
GN
4826 vcpu->arch.pio.size = size;
4827
4828 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 4829 vcpu->arch.pio.count = 0;
cf8f70bf
GN
4830 return 1;
4831 }
4832
4833 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 4834 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
4835 vcpu->run->io.size = size;
4836 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4837 vcpu->run->io.count = count;
4838 vcpu->run->io.port = port;
4839
4840 return 0;
4841}
4842
6f6fbe98
XG
4843static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
4844 int size, unsigned short port, void *val,
4845 unsigned int count)
cf8f70bf 4846{
ca1d4a9e 4847 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6f6fbe98 4848 int ret;
ca1d4a9e 4849
6f6fbe98
XG
4850 if (vcpu->arch.pio.count)
4851 goto data_avail;
cf8f70bf 4852
6f6fbe98
XG
4853 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
4854 if (ret) {
4855data_avail:
4856 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 4857 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 4858 vcpu->arch.pio.count = 0;
cf8f70bf
GN
4859 return 1;
4860 }
4861
cf8f70bf
GN
4862 return 0;
4863}
4864
6f6fbe98
XG
4865static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
4866 int size, unsigned short port,
4867 const void *val, unsigned int count)
4868{
4869 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4870
4871 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 4872 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
4873 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
4874}
4875
bbd9b64e
CO
4876static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
4877{
4878 return kvm_x86_ops->get_segment_base(vcpu, seg);
4879}
4880
3cb16fe7 4881static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 4882{
3cb16fe7 4883 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
4884}
4885
ae6a2375 4886static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
4887{
4888 if (!need_emulate_wbinvd(vcpu))
4889 return X86EMUL_CONTINUE;
4890
4891 if (kvm_x86_ops->has_wbinvd_exit()) {
2eec7343
JK
4892 int cpu = get_cpu();
4893
4894 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
f5f48ee1
SY
4895 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
4896 wbinvd_ipi, NULL, 1);
2eec7343 4897 put_cpu();
f5f48ee1 4898 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
4899 } else
4900 wbinvd();
f5f48ee1
SY
4901 return X86EMUL_CONTINUE;
4902}
5cb56059
JS
4903
4904int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
4905{
6affcbed
KH
4906 kvm_emulate_wbinvd_noskip(vcpu);
4907 return kvm_skip_emulated_instruction(vcpu);
5cb56059 4908}
f5f48ee1
SY
4909EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
4910
5cb56059
JS
4911
4912
bcaf5cc5
AK
4913static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
4914{
5cb56059 4915 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
4916}
4917
52eb5a6d
XL
4918static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
4919 unsigned long *dest)
bbd9b64e 4920{
16f8a6f9 4921 return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
4922}
4923
52eb5a6d
XL
4924static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
4925 unsigned long value)
bbd9b64e 4926{
338dbc97 4927
717746e3 4928 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
4929}
4930
52a46617 4931static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 4932{
52a46617 4933 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
4934}
4935
717746e3 4936static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 4937{
717746e3 4938 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
4939 unsigned long value;
4940
4941 switch (cr) {
4942 case 0:
4943 value = kvm_read_cr0(vcpu);
4944 break;
4945 case 2:
4946 value = vcpu->arch.cr2;
4947 break;
4948 case 3:
9f8fe504 4949 value = kvm_read_cr3(vcpu);
52a46617
GN
4950 break;
4951 case 4:
4952 value = kvm_read_cr4(vcpu);
4953 break;
4954 case 8:
4955 value = kvm_get_cr8(vcpu);
4956 break;
4957 default:
a737f256 4958 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
4959 return 0;
4960 }
4961
4962 return value;
4963}
4964
717746e3 4965static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 4966{
717746e3 4967 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
4968 int res = 0;
4969
52a46617
GN
4970 switch (cr) {
4971 case 0:
49a9b07e 4972 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
4973 break;
4974 case 2:
4975 vcpu->arch.cr2 = val;
4976 break;
4977 case 3:
2390218b 4978 res = kvm_set_cr3(vcpu, val);
52a46617
GN
4979 break;
4980 case 4:
a83b29c6 4981 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
4982 break;
4983 case 8:
eea1cff9 4984 res = kvm_set_cr8(vcpu, val);
52a46617
GN
4985 break;
4986 default:
a737f256 4987 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 4988 res = -1;
52a46617 4989 }
0f12244f
GN
4990
4991 return res;
52a46617
GN
4992}
4993
717746e3 4994static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 4995{
717746e3 4996 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
9c537244
GN
4997}
4998
4bff1e86 4999static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 5000{
4bff1e86 5001 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
5002}
5003
4bff1e86 5004static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 5005{
4bff1e86 5006 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
5007}
5008
1ac9d0cf
AK
5009static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5010{
5011 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
5012}
5013
5014static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5015{
5016 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
5017}
5018
4bff1e86
AK
5019static unsigned long emulator_get_cached_segment_base(
5020 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 5021{
4bff1e86 5022 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
5023}
5024
1aa36616
AK
5025static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
5026 struct desc_struct *desc, u32 *base3,
5027 int seg)
2dafc6c2
GN
5028{
5029 struct kvm_segment var;
5030
4bff1e86 5031 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 5032 *selector = var.selector;
2dafc6c2 5033
378a8b09
GN
5034 if (var.unusable) {
5035 memset(desc, 0, sizeof(*desc));
2dafc6c2 5036 return false;
378a8b09 5037 }
2dafc6c2
GN
5038
5039 if (var.g)
5040 var.limit >>= 12;
5041 set_desc_limit(desc, var.limit);
5042 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
5043#ifdef CONFIG_X86_64
5044 if (base3)
5045 *base3 = var.base >> 32;
5046#endif
2dafc6c2
GN
5047 desc->type = var.type;
5048 desc->s = var.s;
5049 desc->dpl = var.dpl;
5050 desc->p = var.present;
5051 desc->avl = var.avl;
5052 desc->l = var.l;
5053 desc->d = var.db;
5054 desc->g = var.g;
5055
5056 return true;
5057}
5058
1aa36616
AK
5059static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
5060 struct desc_struct *desc, u32 base3,
5061 int seg)
2dafc6c2 5062{
4bff1e86 5063 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
5064 struct kvm_segment var;
5065
1aa36616 5066 var.selector = selector;
2dafc6c2 5067 var.base = get_desc_base(desc);
5601d05b
GN
5068#ifdef CONFIG_X86_64
5069 var.base |= ((u64)base3) << 32;
5070#endif
2dafc6c2
GN
5071 var.limit = get_desc_limit(desc);
5072 if (desc->g)
5073 var.limit = (var.limit << 12) | 0xfff;
5074 var.type = desc->type;
2dafc6c2
GN
5075 var.dpl = desc->dpl;
5076 var.db = desc->d;
5077 var.s = desc->s;
5078 var.l = desc->l;
5079 var.g = desc->g;
5080 var.avl = desc->avl;
5081 var.present = desc->p;
5082 var.unusable = !var.present;
5083 var.padding = 0;
5084
5085 kvm_set_segment(vcpu, &var, seg);
5086 return;
5087}
5088
717746e3
AK
5089static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
5090 u32 msr_index, u64 *pdata)
5091{
609e36d3
PB
5092 struct msr_data msr;
5093 int r;
5094
5095 msr.index = msr_index;
5096 msr.host_initiated = false;
5097 r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
5098 if (r)
5099 return r;
5100
5101 *pdata = msr.data;
5102 return 0;
717746e3
AK
5103}
5104
5105static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
5106 u32 msr_index, u64 data)
5107{
8fe8ab46
WA
5108 struct msr_data msr;
5109
5110 msr.data = data;
5111 msr.index = msr_index;
5112 msr.host_initiated = false;
5113 return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
717746e3
AK
5114}
5115
64d60670
PB
5116static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
5117{
5118 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5119
5120 return vcpu->arch.smbase;
5121}
5122
5123static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
5124{
5125 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5126
5127 vcpu->arch.smbase = smbase;
5128}
5129
67f4d428
NA
5130static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
5131 u32 pmc)
5132{
c6702c9d 5133 return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
5134}
5135
222d21aa
AK
5136static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
5137 u32 pmc, u64 *pdata)
5138{
c6702c9d 5139 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
5140}
5141
6c3287f7
AK
5142static void emulator_halt(struct x86_emulate_ctxt *ctxt)
5143{
5144 emul_to_vcpu(ctxt)->arch.halt_request = 1;
5145}
5146
5037f6f3
AK
5147static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
5148{
5149 preempt_disable();
5197b808 5150 kvm_load_guest_fpu(emul_to_vcpu(ctxt));
5037f6f3
AK
5151}
5152
5153static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
5154{
5155 preempt_enable();
5156}
5157
2953538e 5158static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 5159 struct x86_instruction_info *info,
c4f035c6
AK
5160 enum x86_intercept_stage stage)
5161{
2953538e 5162 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
c4f035c6
AK
5163}
5164
0017f93a 5165static void emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
bdb42f5a
SB
5166 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
5167{
0017f93a 5168 kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx);
bdb42f5a
SB
5169}
5170
dd856efa
AK
5171static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
5172{
5173 return kvm_register_read(emul_to_vcpu(ctxt), reg);
5174}
5175
5176static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
5177{
5178 kvm_register_write(emul_to_vcpu(ctxt), reg, val);
5179}
5180
801806d9
NA
5181static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
5182{
5183 kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
5184}
5185
0225fb50 5186static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
5187 .read_gpr = emulator_read_gpr,
5188 .write_gpr = emulator_write_gpr,
1871c602 5189 .read_std = kvm_read_guest_virt_system,
2dafc6c2 5190 .write_std = kvm_write_guest_virt_system,
7a036a6f 5191 .read_phys = kvm_read_guest_phys_system,
1871c602 5192 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
5193 .read_emulated = emulator_read_emulated,
5194 .write_emulated = emulator_write_emulated,
5195 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 5196 .invlpg = emulator_invlpg,
cf8f70bf
GN
5197 .pio_in_emulated = emulator_pio_in_emulated,
5198 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
5199 .get_segment = emulator_get_segment,
5200 .set_segment = emulator_set_segment,
5951c442 5201 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 5202 .get_gdt = emulator_get_gdt,
160ce1f1 5203 .get_idt = emulator_get_idt,
1ac9d0cf
AK
5204 .set_gdt = emulator_set_gdt,
5205 .set_idt = emulator_set_idt,
52a46617
GN
5206 .get_cr = emulator_get_cr,
5207 .set_cr = emulator_set_cr,
9c537244 5208 .cpl = emulator_get_cpl,
35aa5375
GN
5209 .get_dr = emulator_get_dr,
5210 .set_dr = emulator_set_dr,
64d60670
PB
5211 .get_smbase = emulator_get_smbase,
5212 .set_smbase = emulator_set_smbase,
717746e3
AK
5213 .set_msr = emulator_set_msr,
5214 .get_msr = emulator_get_msr,
67f4d428 5215 .check_pmc = emulator_check_pmc,
222d21aa 5216 .read_pmc = emulator_read_pmc,
6c3287f7 5217 .halt = emulator_halt,
bcaf5cc5 5218 .wbinvd = emulator_wbinvd,
d6aa1000 5219 .fix_hypercall = emulator_fix_hypercall,
5037f6f3
AK
5220 .get_fpu = emulator_get_fpu,
5221 .put_fpu = emulator_put_fpu,
c4f035c6 5222 .intercept = emulator_intercept,
bdb42f5a 5223 .get_cpuid = emulator_get_cpuid,
801806d9 5224 .set_nmi_mask = emulator_set_nmi_mask,
bbd9b64e
CO
5225};
5226
95cb2295
GN
5227static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
5228{
37ccdcbe 5229 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
95cb2295
GN
5230 /*
5231 * an sti; sti; sequence only disable interrupts for the first
5232 * instruction. So, if the last instruction, be it emulated or
5233 * not, left the system with the INT_STI flag enabled, it
5234 * means that the last instruction is an sti. We should not
5235 * leave the flag on in this case. The same goes for mov ss
5236 */
37ccdcbe
PB
5237 if (int_shadow & mask)
5238 mask = 0;
6addfc42 5239 if (unlikely(int_shadow || mask)) {
95cb2295 5240 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
6addfc42
PB
5241 if (!mask)
5242 kvm_make_request(KVM_REQ_EVENT, vcpu);
5243 }
95cb2295
GN
5244}
5245
ef54bcfe 5246static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f
GN
5247{
5248 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
da9cb575 5249 if (ctxt->exception.vector == PF_VECTOR)
ef54bcfe
PB
5250 return kvm_propagate_fault(vcpu, &ctxt->exception);
5251
5252 if (ctxt->exception.error_code_valid)
da9cb575
AK
5253 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
5254 ctxt->exception.error_code);
54b8486f 5255 else
da9cb575 5256 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 5257 return false;
54b8486f
GN
5258}
5259
8ec4722d
MG
5260static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
5261{
adf52235 5262 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d
MG
5263 int cs_db, cs_l;
5264
8ec4722d
MG
5265 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5266
adf52235
TY
5267 ctxt->eflags = kvm_get_rflags(vcpu);
5268 ctxt->eip = kvm_rip_read(vcpu);
5269 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
5270 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 5271 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
5272 cs_db ? X86EMUL_MODE_PROT32 :
5273 X86EMUL_MODE_PROT16;
a584539b 5274 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
5275 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
5276 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
a584539b 5277 ctxt->emul_flags = vcpu->arch.hflags;
adf52235 5278
dd856efa 5279 init_decode_cache(ctxt);
7ae441ea 5280 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
5281}
5282
71f9833b 5283int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 5284{
9d74191a 5285 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
63995653
MG
5286 int ret;
5287
5288 init_emulate_ctxt(vcpu);
5289
9dac77fa
AK
5290 ctxt->op_bytes = 2;
5291 ctxt->ad_bytes = 2;
5292 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 5293 ret = emulate_int_real(ctxt, irq);
63995653
MG
5294
5295 if (ret != X86EMUL_CONTINUE)
5296 return EMULATE_FAIL;
5297
9dac77fa 5298 ctxt->eip = ctxt->_eip;
9d74191a
TY
5299 kvm_rip_write(vcpu, ctxt->eip);
5300 kvm_set_rflags(vcpu, ctxt->eflags);
63995653
MG
5301
5302 if (irq == NMI_VECTOR)
7460fb4a 5303 vcpu->arch.nmi_pending = 0;
63995653
MG
5304 else
5305 vcpu->arch.interrupt.pending = false;
5306
5307 return EMULATE_DONE;
5308}
5309EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
5310
6d77dbfc
GN
5311static int handle_emulation_failure(struct kvm_vcpu *vcpu)
5312{
fc3a9157
JR
5313 int r = EMULATE_DONE;
5314
6d77dbfc
GN
5315 ++vcpu->stat.insn_emulation_fail;
5316 trace_kvm_emulate_insn_failed(vcpu);
a2b9e6c1 5317 if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
fc3a9157
JR
5318 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5319 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5320 vcpu->run->internal.ndata = 0;
5321 r = EMULATE_FAIL;
5322 }
6d77dbfc 5323 kvm_queue_exception(vcpu, UD_VECTOR);
fc3a9157
JR
5324
5325 return r;
6d77dbfc
GN
5326}
5327
93c05d3e 5328static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
991eebf9
GN
5329 bool write_fault_to_shadow_pgtable,
5330 int emulation_type)
a6f177ef 5331{
95b3cf69 5332 gpa_t gpa = cr2;
ba049e93 5333 kvm_pfn_t pfn;
a6f177ef 5334
991eebf9
GN
5335 if (emulation_type & EMULTYPE_NO_REEXECUTE)
5336 return false;
5337
95b3cf69
XG
5338 if (!vcpu->arch.mmu.direct_map) {
5339 /*
5340 * Write permission should be allowed since only
5341 * write access need to be emulated.
5342 */
5343 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
a6f177ef 5344
95b3cf69
XG
5345 /*
5346 * If the mapping is invalid in guest, let cpu retry
5347 * it to generate fault.
5348 */
5349 if (gpa == UNMAPPED_GVA)
5350 return true;
5351 }
a6f177ef 5352
8e3d9d06
XG
5353 /*
5354 * Do not retry the unhandleable instruction if it faults on the
5355 * readonly host memory, otherwise it will goto a infinite loop:
5356 * retry instruction -> write #PF -> emulation fail -> retry
5357 * instruction -> ...
5358 */
5359 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
5360
5361 /*
5362 * If the instruction failed on the error pfn, it can not be fixed,
5363 * report the error to userspace.
5364 */
5365 if (is_error_noslot_pfn(pfn))
5366 return false;
5367
5368 kvm_release_pfn_clean(pfn);
5369
5370 /* The instructions are well-emulated on direct mmu. */
5371 if (vcpu->arch.mmu.direct_map) {
5372 unsigned int indirect_shadow_pages;
5373
5374 spin_lock(&vcpu->kvm->mmu_lock);
5375 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
5376 spin_unlock(&vcpu->kvm->mmu_lock);
5377
5378 if (indirect_shadow_pages)
5379 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5380
a6f177ef 5381 return true;
8e3d9d06 5382 }
a6f177ef 5383
95b3cf69
XG
5384 /*
5385 * if emulation was due to access to shadowed page table
5386 * and it failed try to unshadow page and re-enter the
5387 * guest to let CPU execute the instruction.
5388 */
5389 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
5390
5391 /*
5392 * If the access faults on its page table, it can not
5393 * be fixed by unprotecting shadow page and it should
5394 * be reported to userspace.
5395 */
5396 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
5397}
5398
1cb3f3ae
XG
5399static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
5400 unsigned long cr2, int emulation_type)
5401{
5402 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5403 unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
5404
5405 last_retry_eip = vcpu->arch.last_retry_eip;
5406 last_retry_addr = vcpu->arch.last_retry_addr;
5407
5408 /*
5409 * If the emulation is caused by #PF and it is non-page_table
5410 * writing instruction, it means the VM-EXIT is caused by shadow
5411 * page protected, we can zap the shadow page and retry this
5412 * instruction directly.
5413 *
5414 * Note: if the guest uses a non-page-table modifying instruction
5415 * on the PDE that points to the instruction, then we will unmap
5416 * the instruction and go to an infinite loop. So, we cache the
5417 * last retried eip and the last fault address, if we meet the eip
5418 * and the address again, we can break out of the potential infinite
5419 * loop.
5420 */
5421 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
5422
5423 if (!(emulation_type & EMULTYPE_RETRY))
5424 return false;
5425
5426 if (x86_page_table_writing_insn(ctxt))
5427 return false;
5428
5429 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
5430 return false;
5431
5432 vcpu->arch.last_retry_eip = ctxt->eip;
5433 vcpu->arch.last_retry_addr = cr2;
5434
5435 if (!vcpu->arch.mmu.direct_map)
5436 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5437
22368028 5438 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
5439
5440 return true;
5441}
5442
716d51ab
GN
5443static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
5444static int complete_emulated_pio(struct kvm_vcpu *vcpu);
5445
64d60670 5446static void kvm_smm_changed(struct kvm_vcpu *vcpu)
a584539b 5447{
64d60670 5448 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
660a5d51
PB
5449 /* This is a good place to trace that we are exiting SMM. */
5450 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
5451
c43203ca
PB
5452 /* Process a latched INIT or SMI, if any. */
5453 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 5454 }
699023e2
PB
5455
5456 kvm_mmu_reset_context(vcpu);
64d60670
PB
5457}
5458
5459static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
5460{
5461 unsigned changed = vcpu->arch.hflags ^ emul_flags;
5462
a584539b 5463 vcpu->arch.hflags = emul_flags;
64d60670
PB
5464
5465 if (changed & HF_SMM_MASK)
5466 kvm_smm_changed(vcpu);
a584539b
PB
5467}
5468
4a1e10d5
PB
5469static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
5470 unsigned long *db)
5471{
5472 u32 dr6 = 0;
5473 int i;
5474 u32 enable, rwlen;
5475
5476 enable = dr7;
5477 rwlen = dr7 >> 16;
5478 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
5479 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
5480 dr6 |= (1 << i);
5481 return dr6;
5482}
5483
6addfc42 5484static void kvm_vcpu_check_singlestep(struct kvm_vcpu *vcpu, unsigned long rflags, int *r)
663f4c61
PB
5485{
5486 struct kvm_run *kvm_run = vcpu->run;
5487
5488 /*
6addfc42
PB
5489 * rflags is the old, "raw" value of the flags. The new value has
5490 * not been saved yet.
663f4c61
PB
5491 *
5492 * This is correct even for TF set by the guest, because "the
5493 * processor will not generate this exception after the instruction
5494 * that sets the TF flag".
5495 */
663f4c61
PB
5496 if (unlikely(rflags & X86_EFLAGS_TF)) {
5497 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
6f43ed01
NA
5498 kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 |
5499 DR6_RTM;
663f4c61
PB
5500 kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
5501 kvm_run->debug.arch.exception = DB_VECTOR;
5502 kvm_run->exit_reason = KVM_EXIT_DEBUG;
5503 *r = EMULATE_USER_EXIT;
5504 } else {
663f4c61
PB
5505 /*
5506 * "Certain debug exceptions may clear bit 0-3. The
5507 * remaining contents of the DR6 register are never
5508 * cleared by the processor".
5509 */
5510 vcpu->arch.dr6 &= ~15;
6f43ed01 5511 vcpu->arch.dr6 |= DR6_BS | DR6_RTM;
663f4c61
PB
5512 kvm_queue_exception(vcpu, DB_VECTOR);
5513 }
5514 }
5515}
5516
6affcbed
KH
5517int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
5518{
5519 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
5520 int r = EMULATE_DONE;
5521
5522 kvm_x86_ops->skip_emulated_instruction(vcpu);
5523 kvm_vcpu_check_singlestep(vcpu, rflags, &r);
5524 return r == EMULATE_DONE;
5525}
5526EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
5527
4a1e10d5
PB
5528static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
5529{
4a1e10d5
PB
5530 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
5531 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
5532 struct kvm_run *kvm_run = vcpu->run;
5533 unsigned long eip = kvm_get_linear_rip(vcpu);
5534 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
5535 vcpu->arch.guest_debug_dr7,
5536 vcpu->arch.eff_db);
5537
5538 if (dr6 != 0) {
6f43ed01 5539 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
82b32774 5540 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
5541 kvm_run->debug.arch.exception = DB_VECTOR;
5542 kvm_run->exit_reason = KVM_EXIT_DEBUG;
5543 *r = EMULATE_USER_EXIT;
5544 return true;
5545 }
5546 }
5547
4161a569
NA
5548 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
5549 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
5550 unsigned long eip = kvm_get_linear_rip(vcpu);
5551 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
5552 vcpu->arch.dr7,
5553 vcpu->arch.db);
5554
5555 if (dr6 != 0) {
5556 vcpu->arch.dr6 &= ~15;
6f43ed01 5557 vcpu->arch.dr6 |= dr6 | DR6_RTM;
4a1e10d5
PB
5558 kvm_queue_exception(vcpu, DB_VECTOR);
5559 *r = EMULATE_DONE;
5560 return true;
5561 }
5562 }
5563
5564 return false;
5565}
5566
51d8b661
AP
5567int x86_emulate_instruction(struct kvm_vcpu *vcpu,
5568 unsigned long cr2,
dc25e89e
AP
5569 int emulation_type,
5570 void *insn,
5571 int insn_len)
bbd9b64e 5572{
95cb2295 5573 int r;
9d74191a 5574 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7ae441ea 5575 bool writeback = true;
93c05d3e 5576 bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
bbd9b64e 5577
93c05d3e
XG
5578 /*
5579 * Clear write_fault_to_shadow_pgtable here to ensure it is
5580 * never reused.
5581 */
5582 vcpu->arch.write_fault_to_shadow_pgtable = false;
26eef70c 5583 kvm_clear_exception_queue(vcpu);
8d7d8102 5584
571008da 5585 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
8ec4722d 5586 init_emulate_ctxt(vcpu);
4a1e10d5
PB
5587
5588 /*
5589 * We will reenter on the same instruction since
5590 * we do not set complete_userspace_io. This does not
5591 * handle watchpoints yet, those would be handled in
5592 * the emulate_ops.
5593 */
5594 if (kvm_vcpu_check_breakpoint(vcpu, &r))
5595 return r;
5596
9d74191a
TY
5597 ctxt->interruptibility = 0;
5598 ctxt->have_exception = false;
e0ad0b47 5599 ctxt->exception.vector = -1;
9d74191a 5600 ctxt->perm_ok = false;
bbd9b64e 5601
b51e974f 5602 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
4005996e 5603
9d74191a 5604 r = x86_decode_insn(ctxt, insn, insn_len);
bbd9b64e 5605
e46479f8 5606 trace_kvm_emulate_insn_start(vcpu);
f2b5756b 5607 ++vcpu->stat.insn_emulation;
1d2887e2 5608 if (r != EMULATION_OK) {
4005996e
AK
5609 if (emulation_type & EMULTYPE_TRAP_UD)
5610 return EMULATE_FAIL;
991eebf9
GN
5611 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5612 emulation_type))
bbd9b64e 5613 return EMULATE_DONE;
6d77dbfc
GN
5614 if (emulation_type & EMULTYPE_SKIP)
5615 return EMULATE_FAIL;
5616 return handle_emulation_failure(vcpu);
bbd9b64e
CO
5617 }
5618 }
5619
ba8afb6b 5620 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 5621 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
5622 if (ctxt->eflags & X86_EFLAGS_RF)
5623 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
ba8afb6b
GN
5624 return EMULATE_DONE;
5625 }
5626
1cb3f3ae
XG
5627 if (retry_instruction(ctxt, cr2, emulation_type))
5628 return EMULATE_DONE;
5629
7ae441ea 5630 /* this is needed for vmware backdoor interface to work since it
4d2179e1 5631 changes registers values during IO operation */
7ae441ea
GN
5632 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
5633 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 5634 emulator_invalidate_register_cache(ctxt);
7ae441ea 5635 }
4d2179e1 5636
5cd21917 5637restart:
0f89b207
TL
5638 /* Save the faulting GPA (cr2) in the address field */
5639 ctxt->exception.address = cr2;
5640
9d74191a 5641 r = x86_emulate_insn(ctxt);
bbd9b64e 5642
775fde86
JR
5643 if (r == EMULATION_INTERCEPTED)
5644 return EMULATE_DONE;
5645
d2ddd1c4 5646 if (r == EMULATION_FAILED) {
991eebf9
GN
5647 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5648 emulation_type))
c3cd7ffa
GN
5649 return EMULATE_DONE;
5650
6d77dbfc 5651 return handle_emulation_failure(vcpu);
bbd9b64e
CO
5652 }
5653
9d74191a 5654 if (ctxt->have_exception) {
d2ddd1c4 5655 r = EMULATE_DONE;
ef54bcfe
PB
5656 if (inject_emulated_exception(vcpu))
5657 return r;
d2ddd1c4 5658 } else if (vcpu->arch.pio.count) {
0912c977
PB
5659 if (!vcpu->arch.pio.in) {
5660 /* FIXME: return into emulator if single-stepping. */
3457e419 5661 vcpu->arch.pio.count = 0;
0912c977 5662 } else {
7ae441ea 5663 writeback = false;
716d51ab
GN
5664 vcpu->arch.complete_userspace_io = complete_emulated_pio;
5665 }
ac0a48c3 5666 r = EMULATE_USER_EXIT;
7ae441ea
GN
5667 } else if (vcpu->mmio_needed) {
5668 if (!vcpu->mmio_is_write)
5669 writeback = false;
ac0a48c3 5670 r = EMULATE_USER_EXIT;
716d51ab 5671 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 5672 } else if (r == EMULATION_RESTART)
5cd21917 5673 goto restart;
d2ddd1c4
GN
5674 else
5675 r = EMULATE_DONE;
f850e2e6 5676
7ae441ea 5677 if (writeback) {
6addfc42 5678 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
9d74191a 5679 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 5680 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
a584539b
PB
5681 if (vcpu->arch.hflags != ctxt->emul_flags)
5682 kvm_set_hflags(vcpu, ctxt->emul_flags);
9d74191a 5683 kvm_rip_write(vcpu, ctxt->eip);
663f4c61 5684 if (r == EMULATE_DONE)
6addfc42 5685 kvm_vcpu_check_singlestep(vcpu, rflags, &r);
38827dbd
NA
5686 if (!ctxt->have_exception ||
5687 exception_type(ctxt->exception.vector) == EXCPT_TRAP)
5688 __kvm_set_rflags(vcpu, ctxt->eflags);
6addfc42
PB
5689
5690 /*
5691 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
5692 * do nothing, and it will be requested again as soon as
5693 * the shadow expires. But we still need to check here,
5694 * because POPF has no interrupt shadow.
5695 */
5696 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
5697 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
5698 } else
5699 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
5700
5701 return r;
de7d789a 5702}
51d8b661 5703EXPORT_SYMBOL_GPL(x86_emulate_instruction);
de7d789a 5704
cf8f70bf 5705int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
de7d789a 5706{
cf8f70bf 5707 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
ca1d4a9e
AK
5708 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
5709 size, port, &val, 1);
cf8f70bf 5710 /* do not return to emulator after return from userspace */
7972995b 5711 vcpu->arch.pio.count = 0;
de7d789a
CO
5712 return ret;
5713}
cf8f70bf 5714EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
de7d789a 5715
8370c3d0
TL
5716static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
5717{
5718 unsigned long val;
5719
5720 /* We should only ever be called with arch.pio.count equal to 1 */
5721 BUG_ON(vcpu->arch.pio.count != 1);
5722
5723 /* For size less than 4 we merge, else we zero extend */
5724 val = (vcpu->arch.pio.size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX)
5725 : 0;
5726
5727 /*
5728 * Since vcpu->arch.pio.count == 1 let emulator_pio_in_emulated perform
5729 * the copy and tracing
5730 */
5731 emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, vcpu->arch.pio.size,
5732 vcpu->arch.pio.port, &val, 1);
5733 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
5734
5735 return 1;
5736}
5737
5738int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size, unsigned short port)
5739{
5740 unsigned long val;
5741 int ret;
5742
5743 /* For size less than 4 we merge, else we zero extend */
5744 val = (size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX) : 0;
5745
5746 ret = emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, size, port,
5747 &val, 1);
5748 if (ret) {
5749 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
5750 return ret;
5751 }
5752
5753 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
5754
5755 return 0;
5756}
5757EXPORT_SYMBOL_GPL(kvm_fast_pio_in);
5758
251a5fd6 5759static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 5760{
0a3aee0d 5761 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 5762 return 0;
8cfdc000
ZA
5763}
5764
5765static void tsc_khz_changed(void *data)
c8076604 5766{
8cfdc000
ZA
5767 struct cpufreq_freqs *freq = data;
5768 unsigned long khz = 0;
5769
5770 if (data)
5771 khz = freq->new;
5772 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5773 khz = cpufreq_quick_get(raw_smp_processor_id());
5774 if (!khz)
5775 khz = tsc_khz;
0a3aee0d 5776 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
5777}
5778
c8076604
GH
5779static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
5780 void *data)
5781{
5782 struct cpufreq_freqs *freq = data;
5783 struct kvm *kvm;
5784 struct kvm_vcpu *vcpu;
5785 int i, send_ipi = 0;
5786
8cfdc000
ZA
5787 /*
5788 * We allow guests to temporarily run on slowing clocks,
5789 * provided we notify them after, or to run on accelerating
5790 * clocks, provided we notify them before. Thus time never
5791 * goes backwards.
5792 *
5793 * However, we have a problem. We can't atomically update
5794 * the frequency of a given CPU from this function; it is
5795 * merely a notifier, which can be called from any CPU.
5796 * Changing the TSC frequency at arbitrary points in time
5797 * requires a recomputation of local variables related to
5798 * the TSC for each VCPU. We must flag these local variables
5799 * to be updated and be sure the update takes place with the
5800 * new frequency before any guests proceed.
5801 *
5802 * Unfortunately, the combination of hotplug CPU and frequency
5803 * change creates an intractable locking scenario; the order
5804 * of when these callouts happen is undefined with respect to
5805 * CPU hotplug, and they can race with each other. As such,
5806 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
5807 * undefined; you can actually have a CPU frequency change take
5808 * place in between the computation of X and the setting of the
5809 * variable. To protect against this problem, all updates of
5810 * the per_cpu tsc_khz variable are done in an interrupt
5811 * protected IPI, and all callers wishing to update the value
5812 * must wait for a synchronous IPI to complete (which is trivial
5813 * if the caller is on the CPU already). This establishes the
5814 * necessary total order on variable updates.
5815 *
5816 * Note that because a guest time update may take place
5817 * anytime after the setting of the VCPU's request bit, the
5818 * correct TSC value must be set before the request. However,
5819 * to ensure the update actually makes it to any guest which
5820 * starts running in hardware virtualization between the set
5821 * and the acquisition of the spinlock, we must also ping the
5822 * CPU after setting the request bit.
5823 *
5824 */
5825
c8076604
GH
5826 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
5827 return 0;
5828 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
5829 return 0;
8cfdc000
ZA
5830
5831 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604 5832
2f303b74 5833 spin_lock(&kvm_lock);
c8076604 5834 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 5835 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
5836 if (vcpu->cpu != freq->cpu)
5837 continue;
c285545f 5838 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
c8076604 5839 if (vcpu->cpu != smp_processor_id())
8cfdc000 5840 send_ipi = 1;
c8076604
GH
5841 }
5842 }
2f303b74 5843 spin_unlock(&kvm_lock);
c8076604
GH
5844
5845 if (freq->old < freq->new && send_ipi) {
5846 /*
5847 * We upscale the frequency. Must make the guest
5848 * doesn't see old kvmclock values while running with
5849 * the new frequency, otherwise we risk the guest sees
5850 * time go backwards.
5851 *
5852 * In case we update the frequency for another cpu
5853 * (which might be in guest context) send an interrupt
5854 * to kick the cpu out of guest context. Next time
5855 * guest context is entered kvmclock will be updated,
5856 * so the guest will not see stale values.
5857 */
8cfdc000 5858 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604
GH
5859 }
5860 return 0;
5861}
5862
5863static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
5864 .notifier_call = kvmclock_cpufreq_notifier
5865};
5866
251a5fd6 5867static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 5868{
251a5fd6
SAS
5869 tsc_khz_changed(NULL);
5870 return 0;
8cfdc000
ZA
5871}
5872
b820cc0c
ZA
5873static void kvm_timer_init(void)
5874{
c285545f 5875 max_tsc_khz = tsc_khz;
460dd42e 5876
b820cc0c 5877 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f
ZA
5878#ifdef CONFIG_CPU_FREQ
5879 struct cpufreq_policy policy;
758f588d
BP
5880 int cpu;
5881
c285545f 5882 memset(&policy, 0, sizeof(policy));
3e26f230
AK
5883 cpu = get_cpu();
5884 cpufreq_get_policy(&policy, cpu);
c285545f
ZA
5885 if (policy.cpuinfo.max_freq)
5886 max_tsc_khz = policy.cpuinfo.max_freq;
3e26f230 5887 put_cpu();
c285545f 5888#endif
b820cc0c
ZA
5889 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
5890 CPUFREQ_TRANSITION_NOTIFIER);
5891 }
c285545f 5892 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
460dd42e 5893
73c1b41e 5894 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 5895 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
5896}
5897
ff9d07a0
ZY
5898static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
5899
f5132b01 5900int kvm_is_in_guest(void)
ff9d07a0 5901{
086c9855 5902 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
5903}
5904
5905static int kvm_is_user_mode(void)
5906{
5907 int user_mode = 3;
dcf46b94 5908
086c9855
AS
5909 if (__this_cpu_read(current_vcpu))
5910 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
dcf46b94 5911
ff9d07a0
ZY
5912 return user_mode != 0;
5913}
5914
5915static unsigned long kvm_get_guest_ip(void)
5916{
5917 unsigned long ip = 0;
dcf46b94 5918
086c9855
AS
5919 if (__this_cpu_read(current_vcpu))
5920 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 5921
ff9d07a0
ZY
5922 return ip;
5923}
5924
5925static struct perf_guest_info_callbacks kvm_guest_cbs = {
5926 .is_in_guest = kvm_is_in_guest,
5927 .is_user_mode = kvm_is_user_mode,
5928 .get_guest_ip = kvm_get_guest_ip,
5929};
5930
5931void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
5932{
086c9855 5933 __this_cpu_write(current_vcpu, vcpu);
ff9d07a0
ZY
5934}
5935EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
5936
5937void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
5938{
086c9855 5939 __this_cpu_write(current_vcpu, NULL);
ff9d07a0
ZY
5940}
5941EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
5942
ce88decf
XG
5943static void kvm_set_mmio_spte_mask(void)
5944{
5945 u64 mask;
5946 int maxphyaddr = boot_cpu_data.x86_phys_bits;
5947
5948 /*
5949 * Set the reserved bits and the present bit of an paging-structure
5950 * entry to generate page fault with PFER.RSV = 1.
5951 */
885032b9 5952 /* Mask the reserved physical address bits. */
d1431483 5953 mask = rsvd_bits(maxphyaddr, 51);
885032b9 5954
885032b9 5955 /* Set the present bit. */
ce88decf
XG
5956 mask |= 1ull;
5957
5958#ifdef CONFIG_X86_64
5959 /*
5960 * If reserved bit is not supported, clear the present bit to disable
5961 * mmio page fault.
5962 */
5963 if (maxphyaddr == 52)
5964 mask &= ~1ull;
5965#endif
5966
5967 kvm_mmu_set_mmio_spte_mask(mask);
5968}
5969
16e8d74d
MT
5970#ifdef CONFIG_X86_64
5971static void pvclock_gtod_update_fn(struct work_struct *work)
5972{
d828199e
MT
5973 struct kvm *kvm;
5974
5975 struct kvm_vcpu *vcpu;
5976 int i;
5977
2f303b74 5978 spin_lock(&kvm_lock);
d828199e
MT
5979 list_for_each_entry(kvm, &vm_list, vm_list)
5980 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 5981 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 5982 atomic_set(&kvm_guest_has_master_clock, 0);
2f303b74 5983 spin_unlock(&kvm_lock);
16e8d74d
MT
5984}
5985
5986static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
5987
5988/*
5989 * Notification about pvclock gtod data update.
5990 */
5991static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
5992 void *priv)
5993{
5994 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
5995 struct timekeeper *tk = priv;
5996
5997 update_pvclock_gtod(tk);
5998
5999 /* disable master clock if host does not trust, or does not
6000 * use, TSC clocksource
6001 */
6002 if (gtod->clock.vclock_mode != VCLOCK_TSC &&
6003 atomic_read(&kvm_guest_has_master_clock) != 0)
6004 queue_work(system_long_wq, &pvclock_gtod_work);
6005
6006 return 0;
6007}
6008
6009static struct notifier_block pvclock_gtod_notifier = {
6010 .notifier_call = pvclock_gtod_notify,
6011};
6012#endif
6013
f8c16bba 6014int kvm_arch_init(void *opaque)
043405e1 6015{
b820cc0c 6016 int r;
6b61edf7 6017 struct kvm_x86_ops *ops = opaque;
f8c16bba 6018
f8c16bba
ZX
6019 if (kvm_x86_ops) {
6020 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
6021 r = -EEXIST;
6022 goto out;
f8c16bba
ZX
6023 }
6024
6025 if (!ops->cpu_has_kvm_support()) {
6026 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
6027 r = -EOPNOTSUPP;
6028 goto out;
f8c16bba
ZX
6029 }
6030 if (ops->disabled_by_bios()) {
6031 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
6032 r = -EOPNOTSUPP;
6033 goto out;
f8c16bba
ZX
6034 }
6035
013f6a5d
MT
6036 r = -ENOMEM;
6037 shared_msrs = alloc_percpu(struct kvm_shared_msrs);
6038 if (!shared_msrs) {
6039 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
6040 goto out;
6041 }
6042
97db56ce
AK
6043 r = kvm_mmu_module_init();
6044 if (r)
013f6a5d 6045 goto out_free_percpu;
97db56ce 6046
ce88decf 6047 kvm_set_mmio_spte_mask();
97db56ce 6048
f8c16bba 6049 kvm_x86_ops = ops;
920c8377 6050
7b52345e 6051 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
ffb128c8 6052 PT_DIRTY_MASK, PT64_NX_MASK, 0,
f160c7b7 6053 PT_PRESENT_MASK, 0);
b820cc0c 6054 kvm_timer_init();
c8076604 6055
ff9d07a0
ZY
6056 perf_register_guest_info_callbacks(&kvm_guest_cbs);
6057
d366bf7e 6058 if (boot_cpu_has(X86_FEATURE_XSAVE))
2acf923e
DC
6059 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
6060
c5cc421b 6061 kvm_lapic_init();
16e8d74d
MT
6062#ifdef CONFIG_X86_64
6063 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
6064#endif
6065
f8c16bba 6066 return 0;
56c6d28a 6067
013f6a5d
MT
6068out_free_percpu:
6069 free_percpu(shared_msrs);
56c6d28a 6070out:
56c6d28a 6071 return r;
043405e1 6072}
8776e519 6073
f8c16bba
ZX
6074void kvm_arch_exit(void)
6075{
cef84c30 6076 kvm_lapic_exit();
ff9d07a0
ZY
6077 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
6078
888d256e
JK
6079 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
6080 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
6081 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 6082 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
6083#ifdef CONFIG_X86_64
6084 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
6085#endif
f8c16bba 6086 kvm_x86_ops = NULL;
56c6d28a 6087 kvm_mmu_module_exit();
013f6a5d 6088 free_percpu(shared_msrs);
56c6d28a 6089}
f8c16bba 6090
5cb56059 6091int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8776e519
HB
6092{
6093 ++vcpu->stat.halt_exits;
35754c98 6094 if (lapic_in_kernel(vcpu)) {
a4535290 6095 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
6096 return 1;
6097 } else {
6098 vcpu->run->exit_reason = KVM_EXIT_HLT;
6099 return 0;
6100 }
6101}
5cb56059
JS
6102EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
6103
6104int kvm_emulate_halt(struct kvm_vcpu *vcpu)
6105{
6affcbed
KH
6106 int ret = kvm_skip_emulated_instruction(vcpu);
6107 /*
6108 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
6109 * KVM_EXIT_DEBUG here.
6110 */
6111 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 6112}
8776e519
HB
6113EXPORT_SYMBOL_GPL(kvm_emulate_halt);
6114
6aef266c
SV
6115/*
6116 * kvm_pv_kick_cpu_op: Kick a vcpu.
6117 *
6118 * @apicid - apicid of vcpu to be kicked.
6119 */
6120static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
6121{
24d2166b 6122 struct kvm_lapic_irq lapic_irq;
6aef266c 6123
24d2166b
R
6124 lapic_irq.shorthand = 0;
6125 lapic_irq.dest_mode = 0;
6126 lapic_irq.dest_id = apicid;
93bbf0b8 6127 lapic_irq.msi_redir_hint = false;
6aef266c 6128
24d2166b 6129 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 6130 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
6131}
6132
d62caabb
AS
6133void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu)
6134{
6135 vcpu->arch.apicv_active = false;
6136 kvm_x86_ops->refresh_apicv_exec_ctrl(vcpu);
6137}
6138
8776e519
HB
6139int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
6140{
6141 unsigned long nr, a0, a1, a2, a3, ret;
6affcbed 6142 int op_64_bit, r;
8776e519 6143
6affcbed 6144 r = kvm_skip_emulated_instruction(vcpu);
5cb56059 6145
55cd8e5a
GN
6146 if (kvm_hv_hypercall_enabled(vcpu->kvm))
6147 return kvm_hv_hypercall(vcpu);
6148
5fdbf976
MT
6149 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
6150 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
6151 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
6152 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
6153 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 6154
229456fc 6155 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 6156
a449c7aa
NA
6157 op_64_bit = is_64_bit_mode(vcpu);
6158 if (!op_64_bit) {
8776e519
HB
6159 nr &= 0xFFFFFFFF;
6160 a0 &= 0xFFFFFFFF;
6161 a1 &= 0xFFFFFFFF;
6162 a2 &= 0xFFFFFFFF;
6163 a3 &= 0xFFFFFFFF;
6164 }
6165
07708c4a
JK
6166 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
6167 ret = -KVM_EPERM;
6168 goto out;
6169 }
6170
8776e519 6171 switch (nr) {
b93463aa
AK
6172 case KVM_HC_VAPIC_POLL_IRQ:
6173 ret = 0;
6174 break;
6aef266c
SV
6175 case KVM_HC_KICK_CPU:
6176 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
6177 ret = 0;
6178 break;
8776e519
HB
6179 default:
6180 ret = -KVM_ENOSYS;
6181 break;
6182 }
07708c4a 6183out:
a449c7aa
NA
6184 if (!op_64_bit)
6185 ret = (u32)ret;
5fdbf976 6186 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
f11c3a8d 6187 ++vcpu->stat.hypercalls;
2f333bcb 6188 return r;
8776e519
HB
6189}
6190EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
6191
b6785def 6192static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 6193{
d6aa1000 6194 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 6195 char instruction[3];
5fdbf976 6196 unsigned long rip = kvm_rip_read(vcpu);
8776e519 6197
8776e519 6198 kvm_x86_ops->patch_hypercall(vcpu, instruction);
8776e519 6199
9d74191a 6200 return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
8776e519
HB
6201}
6202
851ba692 6203static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 6204{
782d422b
MG
6205 return vcpu->run->request_interrupt_window &&
6206 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
6207}
6208
851ba692 6209static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 6210{
851ba692
AK
6211 struct kvm_run *kvm_run = vcpu->run;
6212
91586a3b 6213 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
f077825a 6214 kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
2d3ad1f4 6215 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 6216 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
6217 kvm_run->ready_for_interrupt_injection =
6218 pic_in_kernel(vcpu->kvm) ||
782d422b 6219 kvm_vcpu_ready_for_interrupt_injection(vcpu);
b6c7a5dc
HB
6220}
6221
95ba8273
GN
6222static void update_cr8_intercept(struct kvm_vcpu *vcpu)
6223{
6224 int max_irr, tpr;
6225
6226 if (!kvm_x86_ops->update_cr8_intercept)
6227 return;
6228
bce87cce 6229 if (!lapic_in_kernel(vcpu))
88c808fd
AK
6230 return;
6231
d62caabb
AS
6232 if (vcpu->arch.apicv_active)
6233 return;
6234
8db3baa2
GN
6235 if (!vcpu->arch.apic->vapic_addr)
6236 max_irr = kvm_lapic_find_highest_irr(vcpu);
6237 else
6238 max_irr = -1;
95ba8273
GN
6239
6240 if (max_irr != -1)
6241 max_irr >>= 4;
6242
6243 tpr = kvm_lapic_get_cr8(vcpu);
6244
6245 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
6246}
6247
b6b8a145 6248static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
95ba8273 6249{
b6b8a145
JK
6250 int r;
6251
95ba8273 6252 /* try to reinject previous events if any */
b59bb7bd 6253 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
6254 trace_kvm_inj_exception(vcpu->arch.exception.nr,
6255 vcpu->arch.exception.has_error_code,
6256 vcpu->arch.exception.error_code);
d6e8c854
NA
6257
6258 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
6259 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
6260 X86_EFLAGS_RF);
6261
6bdf0662
NA
6262 if (vcpu->arch.exception.nr == DB_VECTOR &&
6263 (vcpu->arch.dr7 & DR7_GD)) {
6264 vcpu->arch.dr7 &= ~DR7_GD;
6265 kvm_update_dr7(vcpu);
6266 }
6267
b59bb7bd
GN
6268 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
6269 vcpu->arch.exception.has_error_code,
ce7ddec4
JR
6270 vcpu->arch.exception.error_code,
6271 vcpu->arch.exception.reinject);
b6b8a145 6272 return 0;
b59bb7bd
GN
6273 }
6274
95ba8273
GN
6275 if (vcpu->arch.nmi_injected) {
6276 kvm_x86_ops->set_nmi(vcpu);
b6b8a145 6277 return 0;
95ba8273
GN
6278 }
6279
6280 if (vcpu->arch.interrupt.pending) {
66fd3f7f 6281 kvm_x86_ops->set_irq(vcpu);
b6b8a145
JK
6282 return 0;
6283 }
6284
6285 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6286 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6287 if (r != 0)
6288 return r;
95ba8273
GN
6289 }
6290
6291 /* try to inject new event if pending */
c43203ca
PB
6292 if (vcpu->arch.smi_pending && !is_smm(vcpu)) {
6293 vcpu->arch.smi_pending = false;
ee2cd4b7 6294 enter_smm(vcpu);
c43203ca 6295 } else if (vcpu->arch.nmi_pending && kvm_x86_ops->nmi_allowed(vcpu)) {
321c5658
YS
6296 --vcpu->arch.nmi_pending;
6297 vcpu->arch.nmi_injected = true;
6298 kvm_x86_ops->set_nmi(vcpu);
c7c9c56c 6299 } else if (kvm_cpu_has_injectable_intr(vcpu)) {
9242b5b6
BD
6300 /*
6301 * Because interrupts can be injected asynchronously, we are
6302 * calling check_nested_events again here to avoid a race condition.
6303 * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
6304 * proposal and current concerns. Perhaps we should be setting
6305 * KVM_REQ_EVENT only on certain events and not unconditionally?
6306 */
6307 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6308 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6309 if (r != 0)
6310 return r;
6311 }
95ba8273 6312 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
6313 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
6314 false);
6315 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
6316 }
6317 }
ee2cd4b7 6318
b6b8a145 6319 return 0;
95ba8273
GN
6320}
6321
7460fb4a
AK
6322static void process_nmi(struct kvm_vcpu *vcpu)
6323{
6324 unsigned limit = 2;
6325
6326 /*
6327 * x86 is limited to one NMI running, and one NMI pending after it.
6328 * If an NMI is already in progress, limit further NMIs to just one.
6329 * Otherwise, allow two (and we'll inject the first one immediately).
6330 */
6331 if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
6332 limit = 1;
6333
6334 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
6335 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
6336 kvm_make_request(KVM_REQ_EVENT, vcpu);
6337}
6338
660a5d51
PB
6339#define put_smstate(type, buf, offset, val) \
6340 *(type *)((buf) + (offset) - 0x7e00) = val
6341
ee2cd4b7 6342static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
6343{
6344 u32 flags = 0;
6345 flags |= seg->g << 23;
6346 flags |= seg->db << 22;
6347 flags |= seg->l << 21;
6348 flags |= seg->avl << 20;
6349 flags |= seg->present << 15;
6350 flags |= seg->dpl << 13;
6351 flags |= seg->s << 12;
6352 flags |= seg->type << 8;
6353 return flags;
6354}
6355
ee2cd4b7 6356static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
6357{
6358 struct kvm_segment seg;
6359 int offset;
6360
6361 kvm_get_segment(vcpu, &seg, n);
6362 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
6363
6364 if (n < 3)
6365 offset = 0x7f84 + n * 12;
6366 else
6367 offset = 0x7f2c + (n - 3) * 12;
6368
6369 put_smstate(u32, buf, offset + 8, seg.base);
6370 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 6371 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
6372}
6373
efbb288a 6374#ifdef CONFIG_X86_64
ee2cd4b7 6375static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
6376{
6377 struct kvm_segment seg;
6378 int offset;
6379 u16 flags;
6380
6381 kvm_get_segment(vcpu, &seg, n);
6382 offset = 0x7e00 + n * 16;
6383
ee2cd4b7 6384 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
6385 put_smstate(u16, buf, offset, seg.selector);
6386 put_smstate(u16, buf, offset + 2, flags);
6387 put_smstate(u32, buf, offset + 4, seg.limit);
6388 put_smstate(u64, buf, offset + 8, seg.base);
6389}
efbb288a 6390#endif
660a5d51 6391
ee2cd4b7 6392static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
6393{
6394 struct desc_ptr dt;
6395 struct kvm_segment seg;
6396 unsigned long val;
6397 int i;
6398
6399 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
6400 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
6401 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
6402 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
6403
6404 for (i = 0; i < 8; i++)
6405 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
6406
6407 kvm_get_dr(vcpu, 6, &val);
6408 put_smstate(u32, buf, 0x7fcc, (u32)val);
6409 kvm_get_dr(vcpu, 7, &val);
6410 put_smstate(u32, buf, 0x7fc8, (u32)val);
6411
6412 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6413 put_smstate(u32, buf, 0x7fc4, seg.selector);
6414 put_smstate(u32, buf, 0x7f64, seg.base);
6415 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 6416 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
6417
6418 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6419 put_smstate(u32, buf, 0x7fc0, seg.selector);
6420 put_smstate(u32, buf, 0x7f80, seg.base);
6421 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 6422 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51
PB
6423
6424 kvm_x86_ops->get_gdt(vcpu, &dt);
6425 put_smstate(u32, buf, 0x7f74, dt.address);
6426 put_smstate(u32, buf, 0x7f70, dt.size);
6427
6428 kvm_x86_ops->get_idt(vcpu, &dt);
6429 put_smstate(u32, buf, 0x7f58, dt.address);
6430 put_smstate(u32, buf, 0x7f54, dt.size);
6431
6432 for (i = 0; i < 6; i++)
ee2cd4b7 6433 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
6434
6435 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
6436
6437 /* revision id */
6438 put_smstate(u32, buf, 0x7efc, 0x00020000);
6439 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
6440}
6441
ee2cd4b7 6442static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
6443{
6444#ifdef CONFIG_X86_64
6445 struct desc_ptr dt;
6446 struct kvm_segment seg;
6447 unsigned long val;
6448 int i;
6449
6450 for (i = 0; i < 16; i++)
6451 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
6452
6453 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
6454 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
6455
6456 kvm_get_dr(vcpu, 6, &val);
6457 put_smstate(u64, buf, 0x7f68, val);
6458 kvm_get_dr(vcpu, 7, &val);
6459 put_smstate(u64, buf, 0x7f60, val);
6460
6461 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
6462 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
6463 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
6464
6465 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
6466
6467 /* revision id */
6468 put_smstate(u32, buf, 0x7efc, 0x00020064);
6469
6470 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
6471
6472 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6473 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 6474 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
6475 put_smstate(u32, buf, 0x7e94, seg.limit);
6476 put_smstate(u64, buf, 0x7e98, seg.base);
6477
6478 kvm_x86_ops->get_idt(vcpu, &dt);
6479 put_smstate(u32, buf, 0x7e84, dt.size);
6480 put_smstate(u64, buf, 0x7e88, dt.address);
6481
6482 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6483 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 6484 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
6485 put_smstate(u32, buf, 0x7e74, seg.limit);
6486 put_smstate(u64, buf, 0x7e78, seg.base);
6487
6488 kvm_x86_ops->get_gdt(vcpu, &dt);
6489 put_smstate(u32, buf, 0x7e64, dt.size);
6490 put_smstate(u64, buf, 0x7e68, dt.address);
6491
6492 for (i = 0; i < 6; i++)
ee2cd4b7 6493 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51
PB
6494#else
6495 WARN_ON_ONCE(1);
6496#endif
6497}
6498
ee2cd4b7 6499static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 6500{
660a5d51 6501 struct kvm_segment cs, ds;
18c3626e 6502 struct desc_ptr dt;
660a5d51
PB
6503 char buf[512];
6504 u32 cr0;
6505
660a5d51
PB
6506 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
6507 vcpu->arch.hflags |= HF_SMM_MASK;
6508 memset(buf, 0, 512);
6509 if (guest_cpuid_has_longmode(vcpu))
ee2cd4b7 6510 enter_smm_save_state_64(vcpu, buf);
660a5d51 6511 else
ee2cd4b7 6512 enter_smm_save_state_32(vcpu, buf);
660a5d51 6513
54bf36aa 6514 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51
PB
6515
6516 if (kvm_x86_ops->get_nmi_mask(vcpu))
6517 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
6518 else
6519 kvm_x86_ops->set_nmi_mask(vcpu, true);
6520
6521 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
6522 kvm_rip_write(vcpu, 0x8000);
6523
6524 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
6525 kvm_x86_ops->set_cr0(vcpu, cr0);
6526 vcpu->arch.cr0 = cr0;
6527
6528 kvm_x86_ops->set_cr4(vcpu, 0);
6529
18c3626e
PB
6530 /* Undocumented: IDT limit is set to zero on entry to SMM. */
6531 dt.address = dt.size = 0;
6532 kvm_x86_ops->set_idt(vcpu, &dt);
6533
660a5d51
PB
6534 __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
6535
6536 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
6537 cs.base = vcpu->arch.smbase;
6538
6539 ds.selector = 0;
6540 ds.base = 0;
6541
6542 cs.limit = ds.limit = 0xffffffff;
6543 cs.type = ds.type = 0x3;
6544 cs.dpl = ds.dpl = 0;
6545 cs.db = ds.db = 0;
6546 cs.s = ds.s = 1;
6547 cs.l = ds.l = 0;
6548 cs.g = ds.g = 1;
6549 cs.avl = ds.avl = 0;
6550 cs.present = ds.present = 1;
6551 cs.unusable = ds.unusable = 0;
6552 cs.padding = ds.padding = 0;
6553
6554 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
6555 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
6556 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
6557 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
6558 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
6559 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
6560
6561 if (guest_cpuid_has_longmode(vcpu))
6562 kvm_x86_ops->set_efer(vcpu, 0);
6563
6564 kvm_update_cpuid(vcpu);
6565 kvm_mmu_reset_context(vcpu);
64d60670
PB
6566}
6567
ee2cd4b7 6568static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
6569{
6570 vcpu->arch.smi_pending = true;
6571 kvm_make_request(KVM_REQ_EVENT, vcpu);
6572}
6573
2860c4b1
PB
6574void kvm_make_scan_ioapic_request(struct kvm *kvm)
6575{
6576 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
6577}
6578
3d81bc7e 6579static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 6580{
5c919412
AS
6581 u64 eoi_exit_bitmap[4];
6582
3d81bc7e
YZ
6583 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
6584 return;
c7c9c56c 6585
6308630b 6586 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 6587
b053b2ae 6588 if (irqchip_split(vcpu->kvm))
6308630b 6589 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 6590 else {
d62caabb
AS
6591 if (vcpu->arch.apicv_active)
6592 kvm_x86_ops->sync_pir_to_irr(vcpu);
6308630b 6593 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 6594 }
5c919412
AS
6595 bitmap_or((ulong *)eoi_exit_bitmap, vcpu->arch.ioapic_handled_vectors,
6596 vcpu_to_synic(vcpu)->vec_bitmap, 256);
6597 kvm_x86_ops->load_eoi_exitmap(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
6598}
6599
a70656b6
RK
6600static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu)
6601{
6602 ++vcpu->stat.tlb_flush;
6603 kvm_x86_ops->tlb_flush(vcpu);
6604}
6605
4256f43f
TC
6606void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
6607{
c24ae0dc
TC
6608 struct page *page = NULL;
6609
35754c98 6610 if (!lapic_in_kernel(vcpu))
f439ed27
PB
6611 return;
6612
4256f43f
TC
6613 if (!kvm_x86_ops->set_apic_access_page_addr)
6614 return;
6615
c24ae0dc 6616 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
e8fd5e9e
AA
6617 if (is_error_page(page))
6618 return;
c24ae0dc
TC
6619 kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
6620
6621 /*
6622 * Do not pin apic access page in memory, the MMU notifier
6623 * will call us again if it is migrated or swapped out.
6624 */
6625 put_page(page);
4256f43f
TC
6626}
6627EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
6628
fe71557a
TC
6629void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
6630 unsigned long address)
6631{
c24ae0dc
TC
6632 /*
6633 * The physical address of apic access page is stored in the VMCS.
6634 * Update it when it becomes invalid.
6635 */
6636 if (address == gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT))
6637 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
fe71557a
TC
6638}
6639
9357d939 6640/*
362c698f 6641 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
6642 * exiting to the userspace. Otherwise, the value will be returned to the
6643 * userspace.
6644 */
851ba692 6645static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
6646{
6647 int r;
62a193ed
MG
6648 bool req_int_win =
6649 dm_request_for_irq_injection(vcpu) &&
6650 kvm_cpu_accept_dm_intr(vcpu);
6651
730dca42 6652 bool req_immediate_exit = false;
b6c7a5dc 6653
3e007509 6654 if (vcpu->requests) {
a8eeb04a 6655 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 6656 kvm_mmu_unload(vcpu);
a8eeb04a 6657 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 6658 __kvm_migrate_timers(vcpu);
d828199e
MT
6659 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
6660 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
6661 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
6662 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
6663 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
6664 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
6665 if (unlikely(r))
6666 goto out;
6667 }
a8eeb04a 6668 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 6669 kvm_mmu_sync_roots(vcpu);
a8eeb04a 6670 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
a70656b6 6671 kvm_vcpu_flush_tlb(vcpu);
a8eeb04a 6672 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 6673 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
6674 r = 0;
6675 goto out;
6676 }
a8eeb04a 6677 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
851ba692 6678 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
71c4dfaf
JR
6679 r = 0;
6680 goto out;
6681 }
a8eeb04a 6682 if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
02daab21
AK
6683 vcpu->fpu_active = 0;
6684 kvm_x86_ops->fpu_deactivate(vcpu);
6685 }
af585b92
GN
6686 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
6687 /* Page is swapped out. Do synthetic halt */
6688 vcpu->arch.apf.halted = true;
6689 r = 1;
6690 goto out;
6691 }
c9aaa895
GC
6692 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
6693 record_steal_time(vcpu);
64d60670
PB
6694 if (kvm_check_request(KVM_REQ_SMI, vcpu))
6695 process_smi(vcpu);
7460fb4a
AK
6696 if (kvm_check_request(KVM_REQ_NMI, vcpu))
6697 process_nmi(vcpu);
f5132b01 6698 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 6699 kvm_pmu_handle_event(vcpu);
f5132b01 6700 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 6701 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
6702 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
6703 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
6704 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 6705 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
6706 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
6707 vcpu->run->eoi.vector =
6708 vcpu->arch.pending_ioapic_eoi;
6709 r = 0;
6710 goto out;
6711 }
6712 }
3d81bc7e
YZ
6713 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
6714 vcpu_scan_ioapic(vcpu);
4256f43f
TC
6715 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
6716 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
6717 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
6718 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6719 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
6720 r = 0;
6721 goto out;
6722 }
e516cebb
AS
6723 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
6724 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6725 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
6726 r = 0;
6727 goto out;
6728 }
db397571
AS
6729 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
6730 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
6731 vcpu->run->hyperv = vcpu->arch.hyperv.exit;
6732 r = 0;
6733 goto out;
6734 }
f3b138c5
AS
6735
6736 /*
6737 * KVM_REQ_HV_STIMER has to be processed after
6738 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
6739 * depend on the guest clock being up-to-date
6740 */
1f4b34f8
AS
6741 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
6742 kvm_hv_process_stimers(vcpu);
2f52d58c 6743 }
b93463aa 6744
bf9f6ac8
FW
6745 /*
6746 * KVM_REQ_EVENT is not set when posted interrupts are set by
6747 * VT-d hardware, so we have to update RVI unconditionally.
6748 */
6749 if (kvm_lapic_enabled(vcpu)) {
6750 /*
6751 * Update architecture specific hints for APIC
6752 * virtual interrupt delivery.
6753 */
d62caabb 6754 if (vcpu->arch.apicv_active)
bf9f6ac8
FW
6755 kvm_x86_ops->hwapic_irr_update(vcpu,
6756 kvm_lapic_find_highest_irr(vcpu));
2f52d58c 6757 }
b93463aa 6758
b463a6f7 6759 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
0f1e261e 6760 ++vcpu->stat.req_event;
66450a21
JK
6761 kvm_apic_accept_events(vcpu);
6762 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
6763 r = 1;
6764 goto out;
6765 }
6766
b6b8a145
JK
6767 if (inject_pending_event(vcpu, req_int_win) != 0)
6768 req_immediate_exit = true;
321c5658 6769 else {
c43203ca
PB
6770 /* Enable NMI/IRQ window open exits if needed.
6771 *
6772 * SMIs have two cases: 1) they can be nested, and
6773 * then there is nothing to do here because RSM will
6774 * cause a vmexit anyway; 2) or the SMI can be pending
6775 * because inject_pending_event has completed the
6776 * injection of an IRQ or NMI from the previous vmexit,
6777 * and then we request an immediate exit to inject the SMI.
6778 */
6779 if (vcpu->arch.smi_pending && !is_smm(vcpu))
6780 req_immediate_exit = true;
321c5658
YS
6781 if (vcpu->arch.nmi_pending)
6782 kvm_x86_ops->enable_nmi_window(vcpu);
6783 if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
6784 kvm_x86_ops->enable_irq_window(vcpu);
6785 }
b463a6f7
AK
6786
6787 if (kvm_lapic_enabled(vcpu)) {
6788 update_cr8_intercept(vcpu);
6789 kvm_lapic_sync_to_vapic(vcpu);
6790 }
6791 }
6792
d8368af8
AK
6793 r = kvm_mmu_reload(vcpu);
6794 if (unlikely(r)) {
d905c069 6795 goto cancel_injection;
d8368af8
AK
6796 }
6797
b6c7a5dc
HB
6798 preempt_disable();
6799
6800 kvm_x86_ops->prepare_guest_switch(vcpu);
2608d7a1
AK
6801 if (vcpu->fpu_active)
6802 kvm_load_guest_fpu(vcpu);
6b7e2d09
XG
6803 vcpu->mode = IN_GUEST_MODE;
6804
01b71917
MT
6805 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6806
0f127d12
LT
6807 /*
6808 * We should set ->mode before check ->requests,
6809 * Please see the comment in kvm_make_all_cpus_request.
6810 * This also orders the write to mode from any reads
6811 * to the page tables done while the VCPU is running.
6812 * Please see the comment in kvm_flush_remote_tlbs.
6b7e2d09 6813 */
01b71917 6814 smp_mb__after_srcu_read_unlock();
b6c7a5dc 6815
d94e1dc9 6816 local_irq_disable();
32f88400 6817
6b7e2d09 6818 if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
d94e1dc9 6819 || need_resched() || signal_pending(current)) {
6b7e2d09 6820 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 6821 smp_wmb();
6c142801
AK
6822 local_irq_enable();
6823 preempt_enable();
01b71917 6824 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 6825 r = 1;
d905c069 6826 goto cancel_injection;
6c142801
AK
6827 }
6828
fc5b7f3b
DM
6829 kvm_load_guest_xcr0(vcpu);
6830
c43203ca
PB
6831 if (req_immediate_exit) {
6832 kvm_make_request(KVM_REQ_EVENT, vcpu);
d6185f20 6833 smp_send_reschedule(vcpu->cpu);
c43203ca 6834 }
d6185f20 6835
8b89fe1f
PB
6836 trace_kvm_entry(vcpu->vcpu_id);
6837 wait_lapic_expire(vcpu);
6edaa530 6838 guest_enter_irqoff();
b6c7a5dc 6839
42dbaa5a 6840 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
6841 set_debugreg(0, 7);
6842 set_debugreg(vcpu->arch.eff_db[0], 0);
6843 set_debugreg(vcpu->arch.eff_db[1], 1);
6844 set_debugreg(vcpu->arch.eff_db[2], 2);
6845 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 6846 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 6847 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 6848 }
b6c7a5dc 6849
851ba692 6850 kvm_x86_ops->run(vcpu);
b6c7a5dc 6851
c77fb5fe
PB
6852 /*
6853 * Do this here before restoring debug registers on the host. And
6854 * since we do this before handling the vmexit, a DR access vmexit
6855 * can (a) read the correct value of the debug registers, (b) set
6856 * KVM_DEBUGREG_WONT_EXIT again.
6857 */
6858 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe
PB
6859 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
6860 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
70e4da7a
PB
6861 kvm_update_dr0123(vcpu);
6862 kvm_update_dr6(vcpu);
6863 kvm_update_dr7(vcpu);
6864 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
6865 }
6866
24f1e32c
FW
6867 /*
6868 * If the guest has used debug registers, at least dr7
6869 * will be disabled while returning to the host.
6870 * If we don't have active breakpoints in the host, we don't
6871 * care about the messed up debug address registers. But if
6872 * we have some of them active, restore the old state.
6873 */
59d8eb53 6874 if (hw_breakpoint_active())
24f1e32c 6875 hw_breakpoint_restore();
42dbaa5a 6876
4ba76538 6877 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 6878
6b7e2d09 6879 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 6880 smp_wmb();
a547c6db 6881
fc5b7f3b
DM
6882 kvm_put_guest_xcr0(vcpu);
6883
a547c6db 6884 kvm_x86_ops->handle_external_intr(vcpu);
b6c7a5dc
HB
6885
6886 ++vcpu->stat.exits;
6887
f2485b3e 6888 guest_exit_irqoff();
b6c7a5dc 6889
f2485b3e 6890 local_irq_enable();
b6c7a5dc
HB
6891 preempt_enable();
6892
f656ce01 6893 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 6894
b6c7a5dc
HB
6895 /*
6896 * Profile KVM exit RIPs:
6897 */
6898 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
6899 unsigned long rip = kvm_rip_read(vcpu);
6900 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
6901 }
6902
cc578287
ZA
6903 if (unlikely(vcpu->arch.tsc_always_catchup))
6904 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 6905
5cfb1d5a
MT
6906 if (vcpu->arch.apic_attention)
6907 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 6908
851ba692 6909 r = kvm_x86_ops->handle_exit(vcpu);
d905c069
MT
6910 return r;
6911
6912cancel_injection:
6913 kvm_x86_ops->cancel_injection(vcpu);
ae7a2a3f
MT
6914 if (unlikely(vcpu->arch.apic_attention))
6915 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
6916out:
6917 return r;
6918}
b6c7a5dc 6919
362c698f
PB
6920static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
6921{
bf9f6ac8
FW
6922 if (!kvm_arch_vcpu_runnable(vcpu) &&
6923 (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
9c8fd1ba
PB
6924 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6925 kvm_vcpu_block(vcpu);
6926 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8
FW
6927
6928 if (kvm_x86_ops->post_block)
6929 kvm_x86_ops->post_block(vcpu);
6930
9c8fd1ba
PB
6931 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
6932 return 1;
6933 }
362c698f
PB
6934
6935 kvm_apic_accept_events(vcpu);
6936 switch(vcpu->arch.mp_state) {
6937 case KVM_MP_STATE_HALTED:
6938 vcpu->arch.pv.pv_unhalted = false;
6939 vcpu->arch.mp_state =
6940 KVM_MP_STATE_RUNNABLE;
6941 case KVM_MP_STATE_RUNNABLE:
6942 vcpu->arch.apf.halted = false;
6943 break;
6944 case KVM_MP_STATE_INIT_RECEIVED:
6945 break;
6946 default:
6947 return -EINTR;
6948 break;
6949 }
6950 return 1;
6951}
09cec754 6952
5d9bc648
PB
6953static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
6954{
6955 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
6956 !vcpu->arch.apf.halted);
6957}
6958
362c698f 6959static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
6960{
6961 int r;
f656ce01 6962 struct kvm *kvm = vcpu->kvm;
d7690175 6963
f656ce01 6964 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 6965
362c698f 6966 for (;;) {
58f800d5 6967 if (kvm_vcpu_running(vcpu)) {
851ba692 6968 r = vcpu_enter_guest(vcpu);
bf9f6ac8 6969 } else {
362c698f 6970 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
6971 }
6972
09cec754
GN
6973 if (r <= 0)
6974 break;
6975
6976 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
6977 if (kvm_cpu_has_pending_timer(vcpu))
6978 kvm_inject_pending_timer_irqs(vcpu);
6979
782d422b
MG
6980 if (dm_request_for_irq_injection(vcpu) &&
6981 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
6982 r = 0;
6983 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 6984 ++vcpu->stat.request_irq_exits;
362c698f 6985 break;
09cec754 6986 }
af585b92
GN
6987
6988 kvm_check_async_pf_completion(vcpu);
6989
09cec754
GN
6990 if (signal_pending(current)) {
6991 r = -EINTR;
851ba692 6992 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754 6993 ++vcpu->stat.signal_exits;
362c698f 6994 break;
09cec754
GN
6995 }
6996 if (need_resched()) {
f656ce01 6997 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
c08ac06a 6998 cond_resched();
f656ce01 6999 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 7000 }
b6c7a5dc
HB
7001 }
7002
f656ce01 7003 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
7004
7005 return r;
7006}
7007
716d51ab
GN
7008static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
7009{
7010 int r;
7011 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
7012 r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
7013 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
7014 if (r != EMULATE_DONE)
7015 return 0;
7016 return 1;
7017}
7018
7019static int complete_emulated_pio(struct kvm_vcpu *vcpu)
7020{
7021 BUG_ON(!vcpu->arch.pio.count);
7022
7023 return complete_emulated_io(vcpu);
7024}
7025
f78146b0
AK
7026/*
7027 * Implements the following, as a state machine:
7028 *
7029 * read:
7030 * for each fragment
87da7e66
XG
7031 * for each mmio piece in the fragment
7032 * write gpa, len
7033 * exit
7034 * copy data
f78146b0
AK
7035 * execute insn
7036 *
7037 * write:
7038 * for each fragment
87da7e66
XG
7039 * for each mmio piece in the fragment
7040 * write gpa, len
7041 * copy data
7042 * exit
f78146b0 7043 */
716d51ab 7044static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
7045{
7046 struct kvm_run *run = vcpu->run;
f78146b0 7047 struct kvm_mmio_fragment *frag;
87da7e66 7048 unsigned len;
5287f194 7049
716d51ab 7050 BUG_ON(!vcpu->mmio_needed);
5287f194 7051
716d51ab 7052 /* Complete previous fragment */
87da7e66
XG
7053 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
7054 len = min(8u, frag->len);
716d51ab 7055 if (!vcpu->mmio_is_write)
87da7e66
XG
7056 memcpy(frag->data, run->mmio.data, len);
7057
7058 if (frag->len <= 8) {
7059 /* Switch to the next fragment. */
7060 frag++;
7061 vcpu->mmio_cur_fragment++;
7062 } else {
7063 /* Go forward to the next mmio piece. */
7064 frag->data += len;
7065 frag->gpa += len;
7066 frag->len -= len;
7067 }
7068
a08d3b3b 7069 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 7070 vcpu->mmio_needed = 0;
0912c977
PB
7071
7072 /* FIXME: return into emulator if single-stepping. */
cef4dea0 7073 if (vcpu->mmio_is_write)
716d51ab
GN
7074 return 1;
7075 vcpu->mmio_read_completed = 1;
7076 return complete_emulated_io(vcpu);
7077 }
87da7e66 7078
716d51ab
GN
7079 run->exit_reason = KVM_EXIT_MMIO;
7080 run->mmio.phys_addr = frag->gpa;
7081 if (vcpu->mmio_is_write)
87da7e66
XG
7082 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
7083 run->mmio.len = min(8u, frag->len);
716d51ab
GN
7084 run->mmio.is_write = vcpu->mmio_is_write;
7085 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7086 return 0;
5287f194
AK
7087}
7088
716d51ab 7089
b6c7a5dc
HB
7090int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
7091{
c5bedc68 7092 struct fpu *fpu = &current->thread.fpu;
b6c7a5dc
HB
7093 int r;
7094 sigset_t sigsaved;
7095
c4d72e2d 7096 fpu__activate_curr(fpu);
e5c30142 7097
ac9f6dc0
AK
7098 if (vcpu->sigset_active)
7099 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
7100
a4535290 7101 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
b6c7a5dc 7102 kvm_vcpu_block(vcpu);
66450a21 7103 kvm_apic_accept_events(vcpu);
d7690175 7104 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
ac9f6dc0
AK
7105 r = -EAGAIN;
7106 goto out;
b6c7a5dc
HB
7107 }
7108
b6c7a5dc 7109 /* re-sync apic's tpr */
35754c98 7110 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
7111 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
7112 r = -EINVAL;
7113 goto out;
7114 }
7115 }
b6c7a5dc 7116
716d51ab
GN
7117 if (unlikely(vcpu->arch.complete_userspace_io)) {
7118 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
7119 vcpu->arch.complete_userspace_io = NULL;
7120 r = cui(vcpu);
7121 if (r <= 0)
7122 goto out;
7123 } else
7124 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 7125
362c698f 7126 r = vcpu_run(vcpu);
b6c7a5dc
HB
7127
7128out:
f1d86e46 7129 post_kvm_run_save(vcpu);
b6c7a5dc
HB
7130 if (vcpu->sigset_active)
7131 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
7132
b6c7a5dc
HB
7133 return r;
7134}
7135
7136int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
7137{
7ae441ea
GN
7138 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
7139 /*
7140 * We are here if userspace calls get_regs() in the middle of
7141 * instruction emulation. Registers state needs to be copied
4a969980 7142 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
7143 * that usually, but some bad designed PV devices (vmware
7144 * backdoor interface) need this to work
7145 */
dd856efa 7146 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
7ae441ea
GN
7147 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
7148 }
5fdbf976
MT
7149 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
7150 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
7151 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
7152 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
7153 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
7154 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
7155 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7156 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 7157#ifdef CONFIG_X86_64
5fdbf976
MT
7158 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
7159 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
7160 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
7161 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
7162 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
7163 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
7164 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
7165 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
7166#endif
7167
5fdbf976 7168 regs->rip = kvm_rip_read(vcpu);
91586a3b 7169 regs->rflags = kvm_get_rflags(vcpu);
b6c7a5dc 7170
b6c7a5dc
HB
7171 return 0;
7172}
7173
7174int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
7175{
7ae441ea
GN
7176 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
7177 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
7178
5fdbf976
MT
7179 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
7180 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
7181 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
7182 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
7183 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
7184 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
7185 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
7186 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 7187#ifdef CONFIG_X86_64
5fdbf976
MT
7188 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
7189 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
7190 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
7191 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
7192 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
7193 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
7194 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
7195 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
7196#endif
7197
5fdbf976 7198 kvm_rip_write(vcpu, regs->rip);
91586a3b 7199 kvm_set_rflags(vcpu, regs->rflags);
b6c7a5dc 7200
b4f14abd
JK
7201 vcpu->arch.exception.pending = false;
7202
3842d135
AK
7203 kvm_make_request(KVM_REQ_EVENT, vcpu);
7204
b6c7a5dc
HB
7205 return 0;
7206}
7207
b6c7a5dc
HB
7208void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
7209{
7210 struct kvm_segment cs;
7211
3e6e0aab 7212 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
7213 *db = cs.db;
7214 *l = cs.l;
7215}
7216EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
7217
7218int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
7219 struct kvm_sregs *sregs)
7220{
89a27f4d 7221 struct desc_ptr dt;
b6c7a5dc 7222
3e6e0aab
GT
7223 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7224 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7225 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7226 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7227 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7228 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 7229
3e6e0aab
GT
7230 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7231 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
7232
7233 kvm_x86_ops->get_idt(vcpu, &dt);
89a27f4d
GN
7234 sregs->idt.limit = dt.size;
7235 sregs->idt.base = dt.address;
b6c7a5dc 7236 kvm_x86_ops->get_gdt(vcpu, &dt);
89a27f4d
GN
7237 sregs->gdt.limit = dt.size;
7238 sregs->gdt.base = dt.address;
b6c7a5dc 7239
4d4ec087 7240 sregs->cr0 = kvm_read_cr0(vcpu);
ad312c7c 7241 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 7242 sregs->cr3 = kvm_read_cr3(vcpu);
fc78f519 7243 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 7244 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 7245 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
7246 sregs->apic_base = kvm_get_apic_base(vcpu);
7247
923c61bb 7248 memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
b6c7a5dc 7249
36752c9b 7250 if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
7251 set_bit(vcpu->arch.interrupt.nr,
7252 (unsigned long *)sregs->interrupt_bitmap);
16d7a191 7253
b6c7a5dc
HB
7254 return 0;
7255}
7256
62d9f0db
MT
7257int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
7258 struct kvm_mp_state *mp_state)
7259{
66450a21 7260 kvm_apic_accept_events(vcpu);
6aef266c
SV
7261 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
7262 vcpu->arch.pv.pv_unhalted)
7263 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
7264 else
7265 mp_state->mp_state = vcpu->arch.mp_state;
7266
62d9f0db
MT
7267 return 0;
7268}
7269
7270int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
7271 struct kvm_mp_state *mp_state)
7272{
bce87cce 7273 if (!lapic_in_kernel(vcpu) &&
66450a21
JK
7274 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
7275 return -EINVAL;
7276
7277 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
7278 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
7279 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
7280 } else
7281 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 7282 kvm_make_request(KVM_REQ_EVENT, vcpu);
62d9f0db
MT
7283 return 0;
7284}
7285
7f3d35fd
KW
7286int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
7287 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 7288{
9d74191a 7289 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d 7290 int ret;
e01c2426 7291
8ec4722d 7292 init_emulate_ctxt(vcpu);
c697518a 7293
7f3d35fd 7294 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 7295 has_error_code, error_code);
c697518a 7296
c697518a 7297 if (ret)
19d04437 7298 return EMULATE_FAIL;
37817f29 7299
9d74191a
TY
7300 kvm_rip_write(vcpu, ctxt->eip);
7301 kvm_set_rflags(vcpu, ctxt->eflags);
3842d135 7302 kvm_make_request(KVM_REQ_EVENT, vcpu);
19d04437 7303 return EMULATE_DONE;
37817f29
IE
7304}
7305EXPORT_SYMBOL_GPL(kvm_task_switch);
7306
b6c7a5dc
HB
7307int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
7308 struct kvm_sregs *sregs)
7309{
58cb628d 7310 struct msr_data apic_base_msr;
b6c7a5dc 7311 int mmu_reset_needed = 0;
63f42e02 7312 int pending_vec, max_bits, idx;
89a27f4d 7313 struct desc_ptr dt;
b6c7a5dc 7314
6d1068b3
PM
7315 if (!guest_cpuid_has_xsave(vcpu) && (sregs->cr4 & X86_CR4_OSXSAVE))
7316 return -EINVAL;
7317
89a27f4d
GN
7318 dt.size = sregs->idt.limit;
7319 dt.address = sregs->idt.base;
b6c7a5dc 7320 kvm_x86_ops->set_idt(vcpu, &dt);
89a27f4d
GN
7321 dt.size = sregs->gdt.limit;
7322 dt.address = sregs->gdt.base;
b6c7a5dc
HB
7323 kvm_x86_ops->set_gdt(vcpu, &dt);
7324
ad312c7c 7325 vcpu->arch.cr2 = sregs->cr2;
9f8fe504 7326 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 7327 vcpu->arch.cr3 = sregs->cr3;
aff48baa 7328 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
b6c7a5dc 7329
2d3ad1f4 7330 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 7331
f6801dff 7332 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b6c7a5dc 7333 kvm_x86_ops->set_efer(vcpu, sregs->efer);
58cb628d
JK
7334 apic_base_msr.data = sregs->apic_base;
7335 apic_base_msr.host_initiated = true;
7336 kvm_set_apic_base(vcpu, &apic_base_msr);
b6c7a5dc 7337
4d4ec087 7338 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b6c7a5dc 7339 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 7340 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 7341
fc78f519 7342 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
b6c7a5dc 7343 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
b9baba86 7344 if (sregs->cr4 & (X86_CR4_OSXSAVE | X86_CR4_PKE))
00b27a3e 7345 kvm_update_cpuid(vcpu);
63f42e02
XG
7346
7347 idx = srcu_read_lock(&vcpu->kvm->srcu);
7c93be44 7348 if (!is_long_mode(vcpu) && is_pae(vcpu)) {
9f8fe504 7349 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7c93be44
MT
7350 mmu_reset_needed = 1;
7351 }
63f42e02 7352 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b6c7a5dc
HB
7353
7354 if (mmu_reset_needed)
7355 kvm_mmu_reset_context(vcpu);
7356
a50abc3b 7357 max_bits = KVM_NR_INTERRUPTS;
923c61bb
GN
7358 pending_vec = find_first_bit(
7359 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
7360 if (pending_vec < max_bits) {
66fd3f7f 7361 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb 7362 pr_debug("Set back pending irq %d\n", pending_vec);
b6c7a5dc
HB
7363 }
7364
3e6e0aab
GT
7365 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7366 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7367 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7368 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7369 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7370 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 7371
3e6e0aab
GT
7372 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7373 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 7374
5f0269f5
ME
7375 update_cr8_intercept(vcpu);
7376
9c3e4aab 7377 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 7378 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 7379 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 7380 !is_protmode(vcpu))
9c3e4aab
MT
7381 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7382
3842d135
AK
7383 kvm_make_request(KVM_REQ_EVENT, vcpu);
7384
b6c7a5dc
HB
7385 return 0;
7386}
7387
d0bfb940
JK
7388int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
7389 struct kvm_guest_debug *dbg)
b6c7a5dc 7390{
355be0b9 7391 unsigned long rflags;
ae675ef0 7392 int i, r;
b6c7a5dc 7393
4f926bf2
JK
7394 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
7395 r = -EBUSY;
7396 if (vcpu->arch.exception.pending)
2122ff5e 7397 goto out;
4f926bf2
JK
7398 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
7399 kvm_queue_exception(vcpu, DB_VECTOR);
7400 else
7401 kvm_queue_exception(vcpu, BP_VECTOR);
7402 }
7403
91586a3b
JK
7404 /*
7405 * Read rflags as long as potentially injected trace flags are still
7406 * filtered out.
7407 */
7408 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
7409
7410 vcpu->guest_debug = dbg->control;
7411 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
7412 vcpu->guest_debug = 0;
7413
7414 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
7415 for (i = 0; i < KVM_NR_DB_REGS; ++i)
7416 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 7417 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
7418 } else {
7419 for (i = 0; i < KVM_NR_DB_REGS; i++)
7420 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 7421 }
c8639010 7422 kvm_update_dr7(vcpu);
ae675ef0 7423
f92653ee
JK
7424 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7425 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
7426 get_segment_base(vcpu, VCPU_SREG_CS);
94fe45da 7427
91586a3b
JK
7428 /*
7429 * Trigger an rflags update that will inject or remove the trace
7430 * flags.
7431 */
7432 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 7433
a96036b8 7434 kvm_x86_ops->update_bp_intercept(vcpu);
b6c7a5dc 7435
4f926bf2 7436 r = 0;
d0bfb940 7437
2122ff5e 7438out:
b6c7a5dc
HB
7439
7440 return r;
7441}
7442
8b006791
ZX
7443/*
7444 * Translate a guest virtual address to a guest physical address.
7445 */
7446int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
7447 struct kvm_translation *tr)
7448{
7449 unsigned long vaddr = tr->linear_address;
7450 gpa_t gpa;
f656ce01 7451 int idx;
8b006791 7452
f656ce01 7453 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 7454 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 7455 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
7456 tr->physical_address = gpa;
7457 tr->valid = gpa != UNMAPPED_GVA;
7458 tr->writeable = 1;
7459 tr->usermode = 0;
8b006791
ZX
7460
7461 return 0;
7462}
7463
d0752060
HB
7464int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7465{
c47ada30 7466 struct fxregs_state *fxsave =
7366ed77 7467 &vcpu->arch.guest_fpu.state.fxsave;
d0752060 7468
d0752060
HB
7469 memcpy(fpu->fpr, fxsave->st_space, 128);
7470 fpu->fcw = fxsave->cwd;
7471 fpu->fsw = fxsave->swd;
7472 fpu->ftwx = fxsave->twd;
7473 fpu->last_opcode = fxsave->fop;
7474 fpu->last_ip = fxsave->rip;
7475 fpu->last_dp = fxsave->rdp;
7476 memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
7477
d0752060
HB
7478 return 0;
7479}
7480
7481int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7482{
c47ada30 7483 struct fxregs_state *fxsave =
7366ed77 7484 &vcpu->arch.guest_fpu.state.fxsave;
d0752060 7485
d0752060
HB
7486 memcpy(fxsave->st_space, fpu->fpr, 128);
7487 fxsave->cwd = fpu->fcw;
7488 fxsave->swd = fpu->fsw;
7489 fxsave->twd = fpu->ftwx;
7490 fxsave->fop = fpu->last_opcode;
7491 fxsave->rip = fpu->last_ip;
7492 fxsave->rdp = fpu->last_dp;
7493 memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
7494
d0752060
HB
7495 return 0;
7496}
7497
0ee6a517 7498static void fx_init(struct kvm_vcpu *vcpu)
d0752060 7499{
bf935b0b 7500 fpstate_init(&vcpu->arch.guest_fpu.state);
782511b0 7501 if (boot_cpu_has(X86_FEATURE_XSAVES))
7366ed77 7502 vcpu->arch.guest_fpu.state.xsave.header.xcomp_bv =
df1daba7 7503 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 7504
2acf923e
DC
7505 /*
7506 * Ensure guest xcr0 is valid for loading
7507 */
d91cab78 7508 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 7509
ad312c7c 7510 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 7511}
d0752060
HB
7512
7513void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
7514{
2608d7a1 7515 if (vcpu->guest_fpu_loaded)
d0752060
HB
7516 return;
7517
2acf923e
DC
7518 /*
7519 * Restore all possible states in the guest,
7520 * and assume host would use all available bits.
7521 * Guest xcr0 would be loaded later.
7522 */
d0752060 7523 vcpu->guest_fpu_loaded = 1;
b1a74bf8 7524 __kernel_fpu_begin();
003e2e8b 7525 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu.state);
0c04851c 7526 trace_kvm_fpu(1);
d0752060 7527}
d0752060
HB
7528
7529void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
7530{
3d42de25 7531 if (!vcpu->guest_fpu_loaded)
d0752060
HB
7532 return;
7533
7534 vcpu->guest_fpu_loaded = 0;
4f836347 7535 copy_fpregs_to_fpstate(&vcpu->arch.guest_fpu);
b1a74bf8 7536 __kernel_fpu_end();
f096ed85 7537 ++vcpu->stat.fpu_reload;
0c04851c 7538 trace_kvm_fpu(0);
d0752060 7539}
e9b11c17
ZX
7540
7541void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
7542{
bd768e14
IY
7543 void *wbinvd_dirty_mask = vcpu->arch.wbinvd_dirty_mask;
7544
12f9a48f 7545 kvmclock_reset(vcpu);
7f1ea208 7546
e9b11c17 7547 kvm_x86_ops->vcpu_free(vcpu);
bd768e14 7548 free_cpumask_var(wbinvd_dirty_mask);
e9b11c17
ZX
7549}
7550
7551struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
7552 unsigned int id)
7553{
c447e76b
LL
7554 struct kvm_vcpu *vcpu;
7555
6755bae8
ZA
7556 if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
7557 printk_once(KERN_WARNING
7558 "kvm: SMP vm created on host with unstable TSC; "
7559 "guest TSC will not be reliable\n");
c447e76b
LL
7560
7561 vcpu = kvm_x86_ops->vcpu_create(kvm, id);
7562
c447e76b 7563 return vcpu;
26e5215f 7564}
e9b11c17 7565
26e5215f
AK
7566int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
7567{
7568 int r;
e9b11c17 7569
19efffa2 7570 kvm_vcpu_mtrr_init(vcpu);
9fc77441
MT
7571 r = vcpu_load(vcpu);
7572 if (r)
7573 return r;
d28bc9dd 7574 kvm_vcpu_reset(vcpu, false);
8a3c1a33 7575 kvm_mmu_setup(vcpu);
e9b11c17 7576 vcpu_put(vcpu);
26e5215f 7577 return r;
e9b11c17
ZX
7578}
7579
31928aa5 7580void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 7581{
8fe8ab46 7582 struct msr_data msr;
332967a3 7583 struct kvm *kvm = vcpu->kvm;
42897d86 7584
31928aa5
DD
7585 if (vcpu_load(vcpu))
7586 return;
8fe8ab46
WA
7587 msr.data = 0x0;
7588 msr.index = MSR_IA32_TSC;
7589 msr.host_initiated = true;
7590 kvm_write_tsc(vcpu, &msr);
42897d86
MT
7591 vcpu_put(vcpu);
7592
630994b3
MT
7593 if (!kvmclock_periodic_sync)
7594 return;
7595
332967a3
AJ
7596 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
7597 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
7598}
7599
d40ccc62 7600void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 7601{
9fc77441 7602 int r;
344d9588
GN
7603 vcpu->arch.apf.msr_val = 0;
7604
9fc77441
MT
7605 r = vcpu_load(vcpu);
7606 BUG_ON(r);
e9b11c17
ZX
7607 kvm_mmu_unload(vcpu);
7608 vcpu_put(vcpu);
7609
7610 kvm_x86_ops->vcpu_free(vcpu);
7611}
7612
d28bc9dd 7613void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 7614{
e69fab5d
PB
7615 vcpu->arch.hflags = 0;
7616
c43203ca 7617 vcpu->arch.smi_pending = 0;
7460fb4a
AK
7618 atomic_set(&vcpu->arch.nmi_queued, 0);
7619 vcpu->arch.nmi_pending = 0;
448fa4a9 7620 vcpu->arch.nmi_injected = false;
5f7552d4
NA
7621 kvm_clear_interrupt_queue(vcpu);
7622 kvm_clear_exception_queue(vcpu);
448fa4a9 7623
42dbaa5a 7624 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 7625 kvm_update_dr0123(vcpu);
6f43ed01 7626 vcpu->arch.dr6 = DR6_INIT;
73aaf249 7627 kvm_update_dr6(vcpu);
42dbaa5a 7628 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 7629 kvm_update_dr7(vcpu);
42dbaa5a 7630
1119022c
NA
7631 vcpu->arch.cr2 = 0;
7632
3842d135 7633 kvm_make_request(KVM_REQ_EVENT, vcpu);
344d9588 7634 vcpu->arch.apf.msr_val = 0;
c9aaa895 7635 vcpu->arch.st.msr_val = 0;
3842d135 7636
12f9a48f
GC
7637 kvmclock_reset(vcpu);
7638
af585b92
GN
7639 kvm_clear_async_pf_completion_queue(vcpu);
7640 kvm_async_pf_hash_reset(vcpu);
7641 vcpu->arch.apf.halted = false;
3842d135 7642
64d60670 7643 if (!init_event) {
d28bc9dd 7644 kvm_pmu_reset(vcpu);
64d60670
PB
7645 vcpu->arch.smbase = 0x30000;
7646 }
f5132b01 7647
66f7b72e
JS
7648 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
7649 vcpu->arch.regs_avail = ~0;
7650 vcpu->arch.regs_dirty = ~0;
7651
d28bc9dd 7652 kvm_x86_ops->vcpu_reset(vcpu, init_event);
e9b11c17
ZX
7653}
7654
2b4a273b 7655void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
7656{
7657 struct kvm_segment cs;
7658
7659 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
7660 cs.selector = vector << 8;
7661 cs.base = vector << 12;
7662 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7663 kvm_rip_write(vcpu, 0);
e9b11c17
ZX
7664}
7665
13a34e06 7666int kvm_arch_hardware_enable(void)
e9b11c17 7667{
ca84d1a2
ZA
7668 struct kvm *kvm;
7669 struct kvm_vcpu *vcpu;
7670 int i;
0dd6a6ed
ZA
7671 int ret;
7672 u64 local_tsc;
7673 u64 max_tsc = 0;
7674 bool stable, backwards_tsc = false;
18863bdd
AK
7675
7676 kvm_shared_msr_cpu_online();
13a34e06 7677 ret = kvm_x86_ops->hardware_enable();
0dd6a6ed
ZA
7678 if (ret != 0)
7679 return ret;
7680
4ea1636b 7681 local_tsc = rdtsc();
0dd6a6ed
ZA
7682 stable = !check_tsc_unstable();
7683 list_for_each_entry(kvm, &vm_list, vm_list) {
7684 kvm_for_each_vcpu(i, vcpu, kvm) {
7685 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 7686 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
7687 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
7688 backwards_tsc = true;
7689 if (vcpu->arch.last_host_tsc > max_tsc)
7690 max_tsc = vcpu->arch.last_host_tsc;
7691 }
7692 }
7693 }
7694
7695 /*
7696 * Sometimes, even reliable TSCs go backwards. This happens on
7697 * platforms that reset TSC during suspend or hibernate actions, but
7698 * maintain synchronization. We must compensate. Fortunately, we can
7699 * detect that condition here, which happens early in CPU bringup,
7700 * before any KVM threads can be running. Unfortunately, we can't
7701 * bring the TSCs fully up to date with real time, as we aren't yet far
7702 * enough into CPU bringup that we know how much real time has actually
108b249c 7703 * elapsed; our helper function, ktime_get_boot_ns() will be using boot
0dd6a6ed
ZA
7704 * variables that haven't been updated yet.
7705 *
7706 * So we simply find the maximum observed TSC above, then record the
7707 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
7708 * the adjustment will be applied. Note that we accumulate
7709 * adjustments, in case multiple suspend cycles happen before some VCPU
7710 * gets a chance to run again. In the event that no KVM threads get a
7711 * chance to run, we will miss the entire elapsed period, as we'll have
7712 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
7713 * loose cycle time. This isn't too big a deal, since the loss will be
7714 * uniform across all VCPUs (not to mention the scenario is extremely
7715 * unlikely). It is possible that a second hibernate recovery happens
7716 * much faster than a first, causing the observed TSC here to be
7717 * smaller; this would require additional padding adjustment, which is
7718 * why we set last_host_tsc to the local tsc observed here.
7719 *
7720 * N.B. - this code below runs only on platforms with reliable TSC,
7721 * as that is the only way backwards_tsc is set above. Also note
7722 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
7723 * have the same delta_cyc adjustment applied if backwards_tsc
7724 * is detected. Note further, this adjustment is only done once,
7725 * as we reset last_host_tsc on all VCPUs to stop this from being
7726 * called multiple times (one for each physical CPU bringup).
7727 *
4a969980 7728 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
7729 * will be compensated by the logic in vcpu_load, which sets the TSC to
7730 * catchup mode. This will catchup all VCPUs to real time, but cannot
7731 * guarantee that they stay in perfect synchronization.
7732 */
7733 if (backwards_tsc) {
7734 u64 delta_cyc = max_tsc - local_tsc;
16a96021 7735 backwards_tsc_observed = true;
0dd6a6ed
ZA
7736 list_for_each_entry(kvm, &vm_list, vm_list) {
7737 kvm_for_each_vcpu(i, vcpu, kvm) {
7738 vcpu->arch.tsc_offset_adjustment += delta_cyc;
7739 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 7740 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
7741 }
7742
7743 /*
7744 * We have to disable TSC offset matching.. if you were
7745 * booting a VM while issuing an S4 host suspend....
7746 * you may have some problem. Solving this issue is
7747 * left as an exercise to the reader.
7748 */
7749 kvm->arch.last_tsc_nsec = 0;
7750 kvm->arch.last_tsc_write = 0;
7751 }
7752
7753 }
7754 return 0;
e9b11c17
ZX
7755}
7756
13a34e06 7757void kvm_arch_hardware_disable(void)
e9b11c17 7758{
13a34e06
RK
7759 kvm_x86_ops->hardware_disable();
7760 drop_user_return_notifiers();
e9b11c17
ZX
7761}
7762
7763int kvm_arch_hardware_setup(void)
7764{
9e9c3fe4
NA
7765 int r;
7766
7767 r = kvm_x86_ops->hardware_setup();
7768 if (r != 0)
7769 return r;
7770
35181e86
HZ
7771 if (kvm_has_tsc_control) {
7772 /*
7773 * Make sure the user can only configure tsc_khz values that
7774 * fit into a signed integer.
7775 * A min value is not calculated needed because it will always
7776 * be 1 on all machines.
7777 */
7778 u64 max = min(0x7fffffffULL,
7779 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
7780 kvm_max_guest_tsc_khz = max;
7781
ad721883 7782 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 7783 }
ad721883 7784
9e9c3fe4
NA
7785 kvm_init_msr_list();
7786 return 0;
e9b11c17
ZX
7787}
7788
7789void kvm_arch_hardware_unsetup(void)
7790{
7791 kvm_x86_ops->hardware_unsetup();
7792}
7793
7794void kvm_arch_check_processor_compat(void *rtn)
7795{
7796 kvm_x86_ops->check_processor_compatibility(rtn);
d71ba788
PB
7797}
7798
7799bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
7800{
7801 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
7802}
7803EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
7804
7805bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
7806{
7807 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
7808}
7809
54e9818f 7810struct static_key kvm_no_apic_vcpu __read_mostly;
bce87cce 7811EXPORT_SYMBOL_GPL(kvm_no_apic_vcpu);
54e9818f 7812
e9b11c17
ZX
7813int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
7814{
7815 struct page *page;
7816 struct kvm *kvm;
7817 int r;
7818
7819 BUG_ON(vcpu->kvm == NULL);
7820 kvm = vcpu->kvm;
7821
d62caabb 7822 vcpu->arch.apicv_active = kvm_x86_ops->get_enable_apicv();
6aef266c 7823 vcpu->arch.pv.pv_unhalted = false;
9aabc88f 7824 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
58d269d8 7825 if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_reset_bsp(vcpu))
a4535290 7826 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 7827 else
a4535290 7828 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
7829
7830 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
7831 if (!page) {
7832 r = -ENOMEM;
7833 goto fail;
7834 }
ad312c7c 7835 vcpu->arch.pio_data = page_address(page);
e9b11c17 7836
cc578287 7837 kvm_set_tsc_khz(vcpu, max_tsc_khz);
c285545f 7838
e9b11c17
ZX
7839 r = kvm_mmu_create(vcpu);
7840 if (r < 0)
7841 goto fail_free_pio_data;
7842
7843 if (irqchip_in_kernel(kvm)) {
7844 r = kvm_create_lapic(vcpu);
7845 if (r < 0)
7846 goto fail_mmu_destroy;
54e9818f
GN
7847 } else
7848 static_key_slow_inc(&kvm_no_apic_vcpu);
e9b11c17 7849
890ca9ae
HY
7850 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
7851 GFP_KERNEL);
7852 if (!vcpu->arch.mce_banks) {
7853 r = -ENOMEM;
443c39bc 7854 goto fail_free_lapic;
890ca9ae
HY
7855 }
7856 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
7857
f1797359
WY
7858 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
7859 r = -ENOMEM;
f5f48ee1 7860 goto fail_free_mce_banks;
f1797359 7861 }
f5f48ee1 7862
0ee6a517 7863 fx_init(vcpu);
66f7b72e 7864
ba904635 7865 vcpu->arch.ia32_tsc_adjust_msr = 0x0;
0b79459b 7866 vcpu->arch.pv_time_enabled = false;
d7876f1b
PB
7867
7868 vcpu->arch.guest_supported_xcr0 = 0;
4344ee98 7869 vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
d7876f1b 7870
5a4f55cd
EK
7871 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
7872
74545705
RK
7873 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
7874
af585b92 7875 kvm_async_pf_hash_reset(vcpu);
f5132b01 7876 kvm_pmu_init(vcpu);
af585b92 7877
1c1a9ce9
SR
7878 vcpu->arch.pending_external_vector = -1;
7879
5c919412
AS
7880 kvm_hv_vcpu_init(vcpu);
7881
e9b11c17 7882 return 0;
0ee6a517 7883
f5f48ee1
SY
7884fail_free_mce_banks:
7885 kfree(vcpu->arch.mce_banks);
443c39bc
WY
7886fail_free_lapic:
7887 kvm_free_lapic(vcpu);
e9b11c17
ZX
7888fail_mmu_destroy:
7889 kvm_mmu_destroy(vcpu);
7890fail_free_pio_data:
ad312c7c 7891 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
7892fail:
7893 return r;
7894}
7895
7896void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
7897{
f656ce01
MT
7898 int idx;
7899
1f4b34f8 7900 kvm_hv_vcpu_uninit(vcpu);
f5132b01 7901 kvm_pmu_destroy(vcpu);
36cb93fd 7902 kfree(vcpu->arch.mce_banks);
e9b11c17 7903 kvm_free_lapic(vcpu);
f656ce01 7904 idx = srcu_read_lock(&vcpu->kvm->srcu);
e9b11c17 7905 kvm_mmu_destroy(vcpu);
f656ce01 7906 srcu_read_unlock(&vcpu->kvm->srcu, idx);
ad312c7c 7907 free_page((unsigned long)vcpu->arch.pio_data);
35754c98 7908 if (!lapic_in_kernel(vcpu))
54e9818f 7909 static_key_slow_dec(&kvm_no_apic_vcpu);
e9b11c17 7910}
d19a9cd2 7911
e790d9ef
RK
7912void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
7913{
ae97a3b8 7914 kvm_x86_ops->sched_in(vcpu, cpu);
e790d9ef
RK
7915}
7916
e08b9637 7917int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 7918{
e08b9637
CO
7919 if (type)
7920 return -EINVAL;
7921
6ef768fa 7922 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 7923 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
365c8868 7924 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
4d5c5d0f 7925 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 7926 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 7927
5550af4d
SY
7928 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
7929 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
7930 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
7931 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
7932 &kvm->arch.irq_sources_bitmap);
5550af4d 7933
038f8c11 7934 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 7935 mutex_init(&kvm->arch.apic_map_lock);
3f5ad8be 7936 mutex_init(&kvm->arch.hyperv.hv_lock);
d828199e
MT
7937 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
7938
108b249c 7939 kvm->arch.kvmclock_offset = -ktime_get_boot_ns();
d828199e 7940 pvclock_update_vm_gtod_copy(kvm);
53f658b3 7941
7e44e449 7942 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 7943 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 7944
0eb05bf2 7945 kvm_page_track_init(kvm);
13d268ca 7946 kvm_mmu_init_vm(kvm);
0eb05bf2 7947
03543133
SS
7948 if (kvm_x86_ops->vm_init)
7949 return kvm_x86_ops->vm_init(kvm);
7950
d89f5eff 7951 return 0;
d19a9cd2
ZX
7952}
7953
7954static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
7955{
9fc77441
MT
7956 int r;
7957 r = vcpu_load(vcpu);
7958 BUG_ON(r);
d19a9cd2
ZX
7959 kvm_mmu_unload(vcpu);
7960 vcpu_put(vcpu);
7961}
7962
7963static void kvm_free_vcpus(struct kvm *kvm)
7964{
7965 unsigned int i;
988a2cae 7966 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
7967
7968 /*
7969 * Unpin any mmu pages first.
7970 */
af585b92
GN
7971 kvm_for_each_vcpu(i, vcpu, kvm) {
7972 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 7973 kvm_unload_vcpu_mmu(vcpu);
af585b92 7974 }
988a2cae
GN
7975 kvm_for_each_vcpu(i, vcpu, kvm)
7976 kvm_arch_vcpu_free(vcpu);
7977
7978 mutex_lock(&kvm->lock);
7979 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
7980 kvm->vcpus[i] = NULL;
d19a9cd2 7981
988a2cae
GN
7982 atomic_set(&kvm->online_vcpus, 0);
7983 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
7984}
7985
ad8ba2cd
SY
7986void kvm_arch_sync_events(struct kvm *kvm)
7987{
332967a3 7988 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 7989 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
ba4cef31 7990 kvm_free_all_assigned_devices(kvm);
aea924f6 7991 kvm_free_pit(kvm);
ad8ba2cd
SY
7992}
7993
1d8007bd 7994int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
7995{
7996 int i, r;
25188b99 7997 unsigned long hva;
f0d648bd
PB
7998 struct kvm_memslots *slots = kvm_memslots(kvm);
7999 struct kvm_memory_slot *slot, old;
9da0e4d5
PB
8000
8001 /* Called with kvm->slots_lock held. */
1d8007bd
PB
8002 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
8003 return -EINVAL;
9da0e4d5 8004
f0d648bd
PB
8005 slot = id_to_memslot(slots, id);
8006 if (size) {
b21629da 8007 if (slot->npages)
f0d648bd
PB
8008 return -EEXIST;
8009
8010 /*
8011 * MAP_SHARED to prevent internal slot pages from being moved
8012 * by fork()/COW.
8013 */
8014 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
8015 MAP_SHARED | MAP_ANONYMOUS, 0);
8016 if (IS_ERR((void *)hva))
8017 return PTR_ERR((void *)hva);
8018 } else {
8019 if (!slot->npages)
8020 return 0;
8021
8022 hva = 0;
8023 }
8024
8025 old = *slot;
9da0e4d5 8026 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 8027 struct kvm_userspace_memory_region m;
9da0e4d5 8028
1d8007bd
PB
8029 m.slot = id | (i << 16);
8030 m.flags = 0;
8031 m.guest_phys_addr = gpa;
f0d648bd 8032 m.userspace_addr = hva;
1d8007bd 8033 m.memory_size = size;
9da0e4d5
PB
8034 r = __kvm_set_memory_region(kvm, &m);
8035 if (r < 0)
8036 return r;
8037 }
8038
f0d648bd
PB
8039 if (!size) {
8040 r = vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
8041 WARN_ON(r < 0);
8042 }
8043
9da0e4d5
PB
8044 return 0;
8045}
8046EXPORT_SYMBOL_GPL(__x86_set_memory_region);
8047
1d8007bd 8048int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
8049{
8050 int r;
8051
8052 mutex_lock(&kvm->slots_lock);
1d8007bd 8053 r = __x86_set_memory_region(kvm, id, gpa, size);
9da0e4d5
PB
8054 mutex_unlock(&kvm->slots_lock);
8055
8056 return r;
8057}
8058EXPORT_SYMBOL_GPL(x86_set_memory_region);
8059
d19a9cd2
ZX
8060void kvm_arch_destroy_vm(struct kvm *kvm)
8061{
27469d29
AH
8062 if (current->mm == kvm->mm) {
8063 /*
8064 * Free memory regions allocated on behalf of userspace,
8065 * unless the the memory map has changed due to process exit
8066 * or fd copying.
8067 */
1d8007bd
PB
8068 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
8069 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
8070 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
27469d29 8071 }
03543133
SS
8072 if (kvm_x86_ops->vm_destroy)
8073 kvm_x86_ops->vm_destroy(kvm);
6eb55818 8074 kvm_iommu_unmap_guest(kvm);
d7deeeb0
ZX
8075 kfree(kvm->arch.vpic);
8076 kfree(kvm->arch.vioapic);
d19a9cd2 8077 kvm_free_vcpus(kvm);
af1bae54 8078 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
13d268ca 8079 kvm_mmu_uninit_vm(kvm);
d19a9cd2 8080}
0de10343 8081
5587027c 8082void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
db3fe4eb
TY
8083 struct kvm_memory_slot *dont)
8084{
8085 int i;
8086
d89cc617
TY
8087 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
8088 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
548ef284 8089 kvfree(free->arch.rmap[i]);
d89cc617 8090 free->arch.rmap[i] = NULL;
77d11309 8091 }
d89cc617
TY
8092 if (i == 0)
8093 continue;
8094
8095 if (!dont || free->arch.lpage_info[i - 1] !=
8096 dont->arch.lpage_info[i - 1]) {
548ef284 8097 kvfree(free->arch.lpage_info[i - 1]);
d89cc617 8098 free->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
8099 }
8100 }
21ebbeda
XG
8101
8102 kvm_page_track_free_memslot(free, dont);
db3fe4eb
TY
8103}
8104
5587027c
AK
8105int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
8106 unsigned long npages)
db3fe4eb
TY
8107{
8108 int i;
8109
d89cc617 8110 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 8111 struct kvm_lpage_info *linfo;
db3fe4eb
TY
8112 unsigned long ugfn;
8113 int lpages;
d89cc617 8114 int level = i + 1;
db3fe4eb
TY
8115
8116 lpages = gfn_to_index(slot->base_gfn + npages - 1,
8117 slot->base_gfn, level) + 1;
8118
d89cc617
TY
8119 slot->arch.rmap[i] =
8120 kvm_kvzalloc(lpages * sizeof(*slot->arch.rmap[i]));
8121 if (!slot->arch.rmap[i])
77d11309 8122 goto out_free;
d89cc617
TY
8123 if (i == 0)
8124 continue;
77d11309 8125
92f94f1e
XG
8126 linfo = kvm_kvzalloc(lpages * sizeof(*linfo));
8127 if (!linfo)
db3fe4eb
TY
8128 goto out_free;
8129
92f94f1e
XG
8130 slot->arch.lpage_info[i - 1] = linfo;
8131
db3fe4eb 8132 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 8133 linfo[0].disallow_lpage = 1;
db3fe4eb 8134 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 8135 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
8136 ugfn = slot->userspace_addr >> PAGE_SHIFT;
8137 /*
8138 * If the gfn and userspace address are not aligned wrt each
8139 * other, or if explicitly asked to, disable large page
8140 * support for this slot
8141 */
8142 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
8143 !kvm_largepages_enabled()) {
8144 unsigned long j;
8145
8146 for (j = 0; j < lpages; ++j)
92f94f1e 8147 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
8148 }
8149 }
8150
21ebbeda
XG
8151 if (kvm_page_track_create_memslot(slot, npages))
8152 goto out_free;
8153
db3fe4eb
TY
8154 return 0;
8155
8156out_free:
d89cc617 8157 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 8158 kvfree(slot->arch.rmap[i]);
d89cc617
TY
8159 slot->arch.rmap[i] = NULL;
8160 if (i == 0)
8161 continue;
8162
548ef284 8163 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 8164 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
8165 }
8166 return -ENOMEM;
8167}
8168
15f46015 8169void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
e59dbe09 8170{
e6dff7d1
TY
8171 /*
8172 * memslots->generation has been incremented.
8173 * mmio generation may have reached its maximum value.
8174 */
54bf36aa 8175 kvm_mmu_invalidate_mmio_sptes(kvm, slots);
e59dbe09
TY
8176}
8177
f7784b8e
MT
8178int kvm_arch_prepare_memory_region(struct kvm *kvm,
8179 struct kvm_memory_slot *memslot,
09170a49 8180 const struct kvm_userspace_memory_region *mem,
7b6195a9 8181 enum kvm_mr_change change)
0de10343 8182{
f7784b8e
MT
8183 return 0;
8184}
8185
88178fd4
KH
8186static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
8187 struct kvm_memory_slot *new)
8188{
8189 /* Still write protect RO slot */
8190 if (new->flags & KVM_MEM_READONLY) {
8191 kvm_mmu_slot_remove_write_access(kvm, new);
8192 return;
8193 }
8194
8195 /*
8196 * Call kvm_x86_ops dirty logging hooks when they are valid.
8197 *
8198 * kvm_x86_ops->slot_disable_log_dirty is called when:
8199 *
8200 * - KVM_MR_CREATE with dirty logging is disabled
8201 * - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
8202 *
8203 * The reason is, in case of PML, we need to set D-bit for any slots
8204 * with dirty logging disabled in order to eliminate unnecessary GPA
8205 * logging in PML buffer (and potential PML buffer full VMEXT). This
8206 * guarantees leaving PML enabled during guest's lifetime won't have
8207 * any additonal overhead from PML when guest is running with dirty
8208 * logging disabled for memory slots.
8209 *
8210 * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
8211 * to dirty logging mode.
8212 *
8213 * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
8214 *
8215 * In case of write protect:
8216 *
8217 * Write protect all pages for dirty logging.
8218 *
8219 * All the sptes including the large sptes which point to this
8220 * slot are set to readonly. We can not create any new large
8221 * spte on this slot until the end of the logging.
8222 *
8223 * See the comments in fast_page_fault().
8224 */
8225 if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
8226 if (kvm_x86_ops->slot_enable_log_dirty)
8227 kvm_x86_ops->slot_enable_log_dirty(kvm, new);
8228 else
8229 kvm_mmu_slot_remove_write_access(kvm, new);
8230 } else {
8231 if (kvm_x86_ops->slot_disable_log_dirty)
8232 kvm_x86_ops->slot_disable_log_dirty(kvm, new);
8233 }
8234}
8235
f7784b8e 8236void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 8237 const struct kvm_userspace_memory_region *mem,
8482644a 8238 const struct kvm_memory_slot *old,
f36f3f28 8239 const struct kvm_memory_slot *new,
8482644a 8240 enum kvm_mr_change change)
f7784b8e 8241{
8482644a 8242 int nr_mmu_pages = 0;
f7784b8e 8243
48c0e4e9
XG
8244 if (!kvm->arch.n_requested_mmu_pages)
8245 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
8246
48c0e4e9 8247 if (nr_mmu_pages)
0de10343 8248 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
1c91cad4 8249
3ea3b7fa
WL
8250 /*
8251 * Dirty logging tracks sptes in 4k granularity, meaning that large
8252 * sptes have to be split. If live migration is successful, the guest
8253 * in the source machine will be destroyed and large sptes will be
8254 * created in the destination. However, if the guest continues to run
8255 * in the source machine (for example if live migration fails), small
8256 * sptes will remain around and cause bad performance.
8257 *
8258 * Scan sptes if dirty logging has been stopped, dropping those
8259 * which can be collapsed into a single large-page spte. Later
8260 * page faults will create the large-page sptes.
8261 */
8262 if ((change != KVM_MR_DELETE) &&
8263 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
8264 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
8265 kvm_mmu_zap_collapsible_sptes(kvm, new);
8266
c972f3b1 8267 /*
88178fd4 8268 * Set up write protection and/or dirty logging for the new slot.
c126d94f 8269 *
88178fd4
KH
8270 * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
8271 * been zapped so no dirty logging staff is needed for old slot. For
8272 * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
8273 * new and it's also covered when dealing with the new slot.
f36f3f28
PB
8274 *
8275 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 8276 */
88178fd4 8277 if (change != KVM_MR_DELETE)
f36f3f28 8278 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
0de10343 8279}
1d737c8a 8280
2df72e9b 8281void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 8282{
6ca18b69 8283 kvm_mmu_invalidate_zap_all_pages(kvm);
34d4cb8f
MT
8284}
8285
2df72e9b
MT
8286void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
8287 struct kvm_memory_slot *slot)
8288{
ae7cd873 8289 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
8290}
8291
5d9bc648
PB
8292static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
8293{
8294 if (!list_empty_careful(&vcpu->async_pf.done))
8295 return true;
8296
8297 if (kvm_apic_has_events(vcpu))
8298 return true;
8299
8300 if (vcpu->arch.pv.pv_unhalted)
8301 return true;
8302
8303 if (atomic_read(&vcpu->arch.nmi_queued))
8304 return true;
8305
73917739
PB
8306 if (test_bit(KVM_REQ_SMI, &vcpu->requests))
8307 return true;
8308
5d9bc648
PB
8309 if (kvm_arch_interrupt_allowed(vcpu) &&
8310 kvm_cpu_has_interrupt(vcpu))
8311 return true;
8312
1f4b34f8
AS
8313 if (kvm_hv_has_stimer_pending(vcpu))
8314 return true;
8315
5d9bc648
PB
8316 return false;
8317}
8318
1d737c8a
ZX
8319int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
8320{
b6b8a145
JK
8321 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
8322 kvm_x86_ops->check_nested_events(vcpu, false);
8323
5d9bc648 8324 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 8325}
5736199a 8326
b6d33834 8327int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 8328{
b6d33834 8329 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 8330}
78646121
GN
8331
8332int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
8333{
8334 return kvm_x86_ops->interrupt_allowed(vcpu);
8335}
229456fc 8336
82b32774 8337unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 8338{
82b32774
NA
8339 if (is_64_bit_mode(vcpu))
8340 return kvm_rip_read(vcpu);
8341 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
8342 kvm_rip_read(vcpu));
8343}
8344EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 8345
82b32774
NA
8346bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
8347{
8348 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
8349}
8350EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
8351
94fe45da
JK
8352unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
8353{
8354 unsigned long rflags;
8355
8356 rflags = kvm_x86_ops->get_rflags(vcpu);
8357 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 8358 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
8359 return rflags;
8360}
8361EXPORT_SYMBOL_GPL(kvm_get_rflags);
8362
6addfc42 8363static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
8364{
8365 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 8366 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 8367 rflags |= X86_EFLAGS_TF;
94fe45da 8368 kvm_x86_ops->set_rflags(vcpu, rflags);
6addfc42
PB
8369}
8370
8371void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8372{
8373 __kvm_set_rflags(vcpu, rflags);
3842d135 8374 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
8375}
8376EXPORT_SYMBOL_GPL(kvm_set_rflags);
8377
56028d08
GN
8378void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
8379{
8380 int r;
8381
fb67e14f 8382 if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
f2e10669 8383 work->wakeup_all)
56028d08
GN
8384 return;
8385
8386 r = kvm_mmu_reload(vcpu);
8387 if (unlikely(r))
8388 return;
8389
fb67e14f
XG
8390 if (!vcpu->arch.mmu.direct_map &&
8391 work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
8392 return;
8393
56028d08
GN
8394 vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
8395}
8396
af585b92
GN
8397static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
8398{
8399 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
8400}
8401
8402static inline u32 kvm_async_pf_next_probe(u32 key)
8403{
8404 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
8405}
8406
8407static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8408{
8409 u32 key = kvm_async_pf_hash_fn(gfn);
8410
8411 while (vcpu->arch.apf.gfns[key] != ~0)
8412 key = kvm_async_pf_next_probe(key);
8413
8414 vcpu->arch.apf.gfns[key] = gfn;
8415}
8416
8417static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
8418{
8419 int i;
8420 u32 key = kvm_async_pf_hash_fn(gfn);
8421
8422 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
c7d28c24
XG
8423 (vcpu->arch.apf.gfns[key] != gfn &&
8424 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
8425 key = kvm_async_pf_next_probe(key);
8426
8427 return key;
8428}
8429
8430bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8431{
8432 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
8433}
8434
8435static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8436{
8437 u32 i, j, k;
8438
8439 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
8440 while (true) {
8441 vcpu->arch.apf.gfns[i] = ~0;
8442 do {
8443 j = kvm_async_pf_next_probe(j);
8444 if (vcpu->arch.apf.gfns[j] == ~0)
8445 return;
8446 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
8447 /*
8448 * k lies cyclically in ]i,j]
8449 * | i.k.j |
8450 * |....j i.k.| or |.k..j i...|
8451 */
8452 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
8453 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
8454 i = j;
8455 }
8456}
8457
7c90705b
GN
8458static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
8459{
8460
8461 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
8462 sizeof(val));
8463}
8464
af585b92
GN
8465void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
8466 struct kvm_async_pf *work)
8467{
6389ee94
AK
8468 struct x86_exception fault;
8469
7c90705b 8470 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
af585b92 8471 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b
GN
8472
8473 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
fc5f06fa
GN
8474 (vcpu->arch.apf.send_user_only &&
8475 kvm_x86_ops->get_cpl(vcpu) == 0))
7c90705b
GN
8476 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
8477 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
6389ee94
AK
8478 fault.vector = PF_VECTOR;
8479 fault.error_code_valid = true;
8480 fault.error_code = 0;
8481 fault.nested_page_fault = false;
8482 fault.address = work->arch.token;
8483 kvm_inject_page_fault(vcpu, &fault);
7c90705b 8484 }
af585b92
GN
8485}
8486
8487void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
8488 struct kvm_async_pf *work)
8489{
6389ee94
AK
8490 struct x86_exception fault;
8491
7c90705b 8492 trace_kvm_async_pf_ready(work->arch.token, work->gva);
f2e10669 8493 if (work->wakeup_all)
7c90705b
GN
8494 work->arch.token = ~0; /* broadcast wakeup */
8495 else
8496 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
8497
8498 if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
8499 !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
6389ee94
AK
8500 fault.vector = PF_VECTOR;
8501 fault.error_code_valid = true;
8502 fault.error_code = 0;
8503 fault.nested_page_fault = false;
8504 fault.address = work->arch.token;
8505 kvm_inject_page_fault(vcpu, &fault);
7c90705b 8506 }
e6d53e3b 8507 vcpu->arch.apf.halted = false;
a4fa1635 8508 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
8509}
8510
8511bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
8512{
8513 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
8514 return true;
8515 else
8516 return !kvm_event_needs_reinjection(vcpu) &&
8517 kvm_x86_ops->interrupt_allowed(vcpu);
af585b92
GN
8518}
8519
5544eb9b
PB
8520void kvm_arch_start_assignment(struct kvm *kvm)
8521{
8522 atomic_inc(&kvm->arch.assigned_device_count);
8523}
8524EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
8525
8526void kvm_arch_end_assignment(struct kvm *kvm)
8527{
8528 atomic_dec(&kvm->arch.assigned_device_count);
8529}
8530EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
8531
8532bool kvm_arch_has_assigned_device(struct kvm *kvm)
8533{
8534 return atomic_read(&kvm->arch.assigned_device_count);
8535}
8536EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
8537
e0f0bbc5
AW
8538void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
8539{
8540 atomic_inc(&kvm->arch.noncoherent_dma_count);
8541}
8542EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
8543
8544void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
8545{
8546 atomic_dec(&kvm->arch.noncoherent_dma_count);
8547}
8548EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
8549
8550bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
8551{
8552 return atomic_read(&kvm->arch.noncoherent_dma_count);
8553}
8554EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
8555
14717e20
AW
8556bool kvm_arch_has_irq_bypass(void)
8557{
8558 return kvm_x86_ops->update_pi_irte != NULL;
8559}
8560
87276880
FW
8561int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
8562 struct irq_bypass_producer *prod)
8563{
8564 struct kvm_kernel_irqfd *irqfd =
8565 container_of(cons, struct kvm_kernel_irqfd, consumer);
8566
14717e20 8567 irqfd->producer = prod;
87276880 8568
14717e20
AW
8569 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
8570 prod->irq, irqfd->gsi, 1);
87276880
FW
8571}
8572
8573void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
8574 struct irq_bypass_producer *prod)
8575{
8576 int ret;
8577 struct kvm_kernel_irqfd *irqfd =
8578 container_of(cons, struct kvm_kernel_irqfd, consumer);
8579
87276880
FW
8580 WARN_ON(irqfd->producer != prod);
8581 irqfd->producer = NULL;
8582
8583 /*
8584 * When producer of consumer is unregistered, we change back to
8585 * remapped mode, so we can re-use the current implementation
bb3541f1 8586 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
8587 * int this case doesn't want to receive the interrupts.
8588 */
8589 ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
8590 if (ret)
8591 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
8592 " fails: %d\n", irqfd->consumer.token, ret);
8593}
8594
8595int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
8596 uint32_t guest_irq, bool set)
8597{
8598 if (!kvm_x86_ops->update_pi_irte)
8599 return -EINVAL;
8600
8601 return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
8602}
8603
52004014
FW
8604bool kvm_vector_hashing_enabled(void)
8605{
8606 return vector_hashing;
8607}
8608EXPORT_SYMBOL_GPL(kvm_vector_hashing_enabled);
8609
229456fc 8610EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 8611EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
8612EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
8613EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
8614EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
8615EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 8616EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 8617EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 8618EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 8619EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 8620EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 8621EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 8622EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 8623EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
7b46268d 8624EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
843e4330 8625EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 8626EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
8627EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
8628EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);