KVM: x86: Skip EFER vs. guest CPUID checks for host-initiated writes
[linux-2.6-block.git] / arch / x86 / kvm / x86.c
CommitLineData
043405e1
CO
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * derived from drivers/kvm/kvm_main.c
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
4d5c5d0f
BAY
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9611c187 9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
043405e1
CO
10 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
4d5c5d0f
BAY
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
043405e1
CO
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 */
21
edf88417 22#include <linux/kvm_host.h>
313a3dc7 23#include "irq.h"
1d737c8a 24#include "mmu.h"
7837699f 25#include "i8254.h"
37817f29 26#include "tss.h"
5fdbf976 27#include "kvm_cache_regs.h"
26eef70c 28#include "x86.h"
00b27a3e 29#include "cpuid.h"
474a5bb9 30#include "pmu.h"
e83d5887 31#include "hyperv.h"
313a3dc7 32
18068523 33#include <linux/clocksource.h>
4d5c5d0f 34#include <linux/interrupt.h>
313a3dc7
CO
35#include <linux/kvm.h>
36#include <linux/fs.h>
37#include <linux/vmalloc.h>
1767e931
PG
38#include <linux/export.h>
39#include <linux/moduleparam.h>
0de10343 40#include <linux/mman.h>
2bacc55c 41#include <linux/highmem.h>
19de40a8 42#include <linux/iommu.h>
62c476c7 43#include <linux/intel-iommu.h>
c8076604 44#include <linux/cpufreq.h>
18863bdd 45#include <linux/user-return-notifier.h>
a983fb23 46#include <linux/srcu.h>
5a0e3ad6 47#include <linux/slab.h>
ff9d07a0 48#include <linux/perf_event.h>
7bee342a 49#include <linux/uaccess.h>
af585b92 50#include <linux/hash.h>
a1b60c1c 51#include <linux/pci.h>
16e8d74d
MT
52#include <linux/timekeeper_internal.h>
53#include <linux/pvclock_gtod.h>
87276880
FW
54#include <linux/kvm_irqfd.h>
55#include <linux/irqbypass.h>
3905f9ad 56#include <linux/sched/stat.h>
d0ec49d4 57#include <linux/mem_encrypt.h>
3905f9ad 58
aec51dc4 59#include <trace/events/kvm.h>
2ed152af 60
24f1e32c 61#include <asm/debugreg.h>
d825ed0a 62#include <asm/msr.h>
a5f61300 63#include <asm/desc.h>
890ca9ae 64#include <asm/mce.h>
f89e32e0 65#include <linux/kernel_stat.h>
78f7f1e5 66#include <asm/fpu/internal.h> /* Ugh! */
1d5f066e 67#include <asm/pvclock.h>
217fc9cf 68#include <asm/div64.h>
efc64404 69#include <asm/irq_remapping.h>
b0c39dc6 70#include <asm/mshyperv.h>
0092e434 71#include <asm/hypervisor.h>
bf8c55d8 72#include <asm/intel_pt.h>
043405e1 73
d1898b73
DH
74#define CREATE_TRACE_POINTS
75#include "trace.h"
76
313a3dc7 77#define MAX_IO_MSRS 256
890ca9ae 78#define KVM_MAX_MCE_BANKS 32
c45dcc71
AR
79u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
80EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
890ca9ae 81
0f65dd70
AK
82#define emul_to_vcpu(ctxt) \
83 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
84
50a37eb4
JR
85/* EFER defaults:
86 * - enable syscall per default because its emulated by KVM
87 * - enable LME and LMA per default on 64 bit KVM
88 */
89#ifdef CONFIG_X86_64
1260edbe
LJ
90static
91u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
50a37eb4 92#else
1260edbe 93static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
50a37eb4 94#endif
313a3dc7 95
ba1389b7
AK
96#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
97#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
417bc304 98
c519265f
RK
99#define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
100 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
37131313 101
cb142eb7 102static void update_cr8_intercept(struct kvm_vcpu *vcpu);
7460fb4a 103static void process_nmi(struct kvm_vcpu *vcpu);
ee2cd4b7 104static void enter_smm(struct kvm_vcpu *vcpu);
6addfc42 105static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
01643c51
KH
106static void store_regs(struct kvm_vcpu *vcpu);
107static int sync_regs(struct kvm_vcpu *vcpu);
674eea0f 108
893590c7 109struct kvm_x86_ops *kvm_x86_ops __read_mostly;
5fdbf976 110EXPORT_SYMBOL_GPL(kvm_x86_ops);
97896d04 111
893590c7 112static bool __read_mostly ignore_msrs = 0;
476bc001 113module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
ed85c068 114
fab0aa3b
EM
115static bool __read_mostly report_ignored_msrs = true;
116module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
117
4c27625b 118unsigned int min_timer_period_us = 200;
9ed96e87
MT
119module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
120
630994b3
MT
121static bool __read_mostly kvmclock_periodic_sync = true;
122module_param(kvmclock_periodic_sync, bool, S_IRUGO);
123
893590c7 124bool __read_mostly kvm_has_tsc_control;
92a1f12d 125EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
893590c7 126u32 __read_mostly kvm_max_guest_tsc_khz;
92a1f12d 127EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
bc9b961b
HZ
128u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
129EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
130u64 __read_mostly kvm_max_tsc_scaling_ratio;
131EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
64672c95
YJ
132u64 __read_mostly kvm_default_tsc_scaling_ratio;
133EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
92a1f12d 134
cc578287 135/* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
893590c7 136static u32 __read_mostly tsc_tolerance_ppm = 250;
cc578287
ZA
137module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
138
d0659d94 139/* lapic timer advance (tscdeadline mode only) in nanoseconds */
3b8a5df6 140unsigned int __read_mostly lapic_timer_advance_ns = 1000;
d0659d94 141module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
c5ce8235 142EXPORT_SYMBOL_GPL(lapic_timer_advance_ns);
d0659d94 143
52004014
FW
144static bool __read_mostly vector_hashing = true;
145module_param(vector_hashing, bool, S_IRUGO);
146
c4ae60e4
LA
147bool __read_mostly enable_vmware_backdoor = false;
148module_param(enable_vmware_backdoor, bool, S_IRUGO);
149EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
150
6c86eedc
WL
151static bool __read_mostly force_emulation_prefix = false;
152module_param(force_emulation_prefix, bool, S_IRUGO);
153
18863bdd
AK
154#define KVM_NR_SHARED_MSRS 16
155
156struct kvm_shared_msrs_global {
157 int nr;
2bf78fa7 158 u32 msrs[KVM_NR_SHARED_MSRS];
18863bdd
AK
159};
160
161struct kvm_shared_msrs {
162 struct user_return_notifier urn;
163 bool registered;
2bf78fa7
SY
164 struct kvm_shared_msr_values {
165 u64 host;
166 u64 curr;
167 } values[KVM_NR_SHARED_MSRS];
18863bdd
AK
168};
169
170static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
013f6a5d 171static struct kvm_shared_msrs __percpu *shared_msrs;
18863bdd 172
417bc304 173struct kvm_stats_debugfs_item debugfs_entries[] = {
ba1389b7
AK
174 { "pf_fixed", VCPU_STAT(pf_fixed) },
175 { "pf_guest", VCPU_STAT(pf_guest) },
176 { "tlb_flush", VCPU_STAT(tlb_flush) },
177 { "invlpg", VCPU_STAT(invlpg) },
178 { "exits", VCPU_STAT(exits) },
179 { "io_exits", VCPU_STAT(io_exits) },
180 { "mmio_exits", VCPU_STAT(mmio_exits) },
181 { "signal_exits", VCPU_STAT(signal_exits) },
182 { "irq_window", VCPU_STAT(irq_window_exits) },
f08864b4 183 { "nmi_window", VCPU_STAT(nmi_window_exits) },
ba1389b7 184 { "halt_exits", VCPU_STAT(halt_exits) },
f7819512 185 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
62bea5bf 186 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
3491caf2 187 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
ba1389b7 188 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
f11c3a8d 189 { "hypercalls", VCPU_STAT(hypercalls) },
ba1389b7
AK
190 { "request_irq", VCPU_STAT(request_irq_exits) },
191 { "irq_exits", VCPU_STAT(irq_exits) },
192 { "host_state_reload", VCPU_STAT(host_state_reload) },
ba1389b7
AK
193 { "fpu_reload", VCPU_STAT(fpu_reload) },
194 { "insn_emulation", VCPU_STAT(insn_emulation) },
195 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
fa89a817 196 { "irq_injections", VCPU_STAT(irq_injections) },
c4abb7c9 197 { "nmi_injections", VCPU_STAT(nmi_injections) },
0f1e261e 198 { "req_event", VCPU_STAT(req_event) },
c595ceee 199 { "l1d_flush", VCPU_STAT(l1d_flush) },
4cee5764
AK
200 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
201 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
202 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
203 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
204 { "mmu_flooded", VM_STAT(mmu_flooded) },
205 { "mmu_recycled", VM_STAT(mmu_recycled) },
dfc5aa00 206 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
4731d4c7 207 { "mmu_unsync", VM_STAT(mmu_unsync) },
0f74a24c 208 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
05da4558 209 { "largepages", VM_STAT(lpages) },
f3414bc7
DM
210 { "max_mmu_page_hash_collisions",
211 VM_STAT(max_mmu_page_hash_collisions) },
417bc304
HB
212 { NULL }
213};
214
2acf923e
DC
215u64 __read_mostly host_xcr0;
216
b666a4b6
MO
217struct kmem_cache *x86_fpu_cache;
218EXPORT_SYMBOL_GPL(x86_fpu_cache);
219
b6785def 220static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
d6aa1000 221
af585b92
GN
222static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
223{
224 int i;
225 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
226 vcpu->arch.apf.gfns[i] = ~0;
227}
228
18863bdd
AK
229static void kvm_on_user_return(struct user_return_notifier *urn)
230{
231 unsigned slot;
18863bdd
AK
232 struct kvm_shared_msrs *locals
233 = container_of(urn, struct kvm_shared_msrs, urn);
2bf78fa7 234 struct kvm_shared_msr_values *values;
1650b4eb
IA
235 unsigned long flags;
236
237 /*
238 * Disabling irqs at this point since the following code could be
239 * interrupted and executed through kvm_arch_hardware_disable()
240 */
241 local_irq_save(flags);
242 if (locals->registered) {
243 locals->registered = false;
244 user_return_notifier_unregister(urn);
245 }
246 local_irq_restore(flags);
18863bdd 247 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
2bf78fa7
SY
248 values = &locals->values[slot];
249 if (values->host != values->curr) {
250 wrmsrl(shared_msrs_global.msrs[slot], values->host);
251 values->curr = values->host;
18863bdd
AK
252 }
253 }
18863bdd
AK
254}
255
2bf78fa7 256static void shared_msr_update(unsigned slot, u32 msr)
18863bdd 257{
18863bdd 258 u64 value;
013f6a5d
MT
259 unsigned int cpu = smp_processor_id();
260 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
18863bdd 261
2bf78fa7
SY
262 /* only read, and nobody should modify it at this time,
263 * so don't need lock */
264 if (slot >= shared_msrs_global.nr) {
265 printk(KERN_ERR "kvm: invalid MSR slot!");
266 return;
267 }
268 rdmsrl_safe(msr, &value);
269 smsr->values[slot].host = value;
270 smsr->values[slot].curr = value;
271}
272
273void kvm_define_shared_msr(unsigned slot, u32 msr)
274{
0123be42 275 BUG_ON(slot >= KVM_NR_SHARED_MSRS);
c847fe88 276 shared_msrs_global.msrs[slot] = msr;
18863bdd
AK
277 if (slot >= shared_msrs_global.nr)
278 shared_msrs_global.nr = slot + 1;
18863bdd
AK
279}
280EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
281
282static void kvm_shared_msr_cpu_online(void)
283{
284 unsigned i;
18863bdd
AK
285
286 for (i = 0; i < shared_msrs_global.nr; ++i)
2bf78fa7 287 shared_msr_update(i, shared_msrs_global.msrs[i]);
18863bdd
AK
288}
289
8b3c3104 290int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
18863bdd 291{
013f6a5d
MT
292 unsigned int cpu = smp_processor_id();
293 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
8b3c3104 294 int err;
18863bdd 295
2bf78fa7 296 if (((value ^ smsr->values[slot].curr) & mask) == 0)
8b3c3104 297 return 0;
2bf78fa7 298 smsr->values[slot].curr = value;
8b3c3104
AH
299 err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
300 if (err)
301 return 1;
302
18863bdd
AK
303 if (!smsr->registered) {
304 smsr->urn.on_user_return = kvm_on_user_return;
305 user_return_notifier_register(&smsr->urn);
306 smsr->registered = true;
307 }
8b3c3104 308 return 0;
18863bdd
AK
309}
310EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
311
13a34e06 312static void drop_user_return_notifiers(void)
3548bab5 313{
013f6a5d
MT
314 unsigned int cpu = smp_processor_id();
315 struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
3548bab5
AK
316
317 if (smsr->registered)
318 kvm_on_user_return(&smsr->urn);
319}
320
6866b83e
CO
321u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
322{
8a5a87d9 323 return vcpu->arch.apic_base;
6866b83e
CO
324}
325EXPORT_SYMBOL_GPL(kvm_get_apic_base);
326
58871649
JM
327enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
328{
329 return kvm_apic_mode(kvm_get_apic_base(vcpu));
330}
331EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
332
58cb628d
JK
333int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
334{
58871649
JM
335 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
336 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
d6321d49
RK
337 u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) | 0x2ff |
338 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
58cb628d 339
58871649 340 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
58cb628d 341 return 1;
58871649
JM
342 if (!msr_info->host_initiated) {
343 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
344 return 1;
345 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
346 return 1;
347 }
58cb628d
JK
348
349 kvm_lapic_set_base(vcpu, msr_info->data);
350 return 0;
6866b83e
CO
351}
352EXPORT_SYMBOL_GPL(kvm_set_apic_base);
353
2605fc21 354asmlinkage __visible void kvm_spurious_fault(void)
e3ba45b8
GL
355{
356 /* Fault while not rebooting. We want the trace. */
357 BUG();
358}
359EXPORT_SYMBOL_GPL(kvm_spurious_fault);
360
3fd28fce
ED
361#define EXCPT_BENIGN 0
362#define EXCPT_CONTRIBUTORY 1
363#define EXCPT_PF 2
364
365static int exception_class(int vector)
366{
367 switch (vector) {
368 case PF_VECTOR:
369 return EXCPT_PF;
370 case DE_VECTOR:
371 case TS_VECTOR:
372 case NP_VECTOR:
373 case SS_VECTOR:
374 case GP_VECTOR:
375 return EXCPT_CONTRIBUTORY;
376 default:
377 break;
378 }
379 return EXCPT_BENIGN;
380}
381
d6e8c854
NA
382#define EXCPT_FAULT 0
383#define EXCPT_TRAP 1
384#define EXCPT_ABORT 2
385#define EXCPT_INTERRUPT 3
386
387static int exception_type(int vector)
388{
389 unsigned int mask;
390
391 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
392 return EXCPT_INTERRUPT;
393
394 mask = 1 << vector;
395
396 /* #DB is trap, as instruction watchpoints are handled elsewhere */
397 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
398 return EXCPT_TRAP;
399
400 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
401 return EXCPT_ABORT;
402
403 /* Reserved exceptions will result in fault */
404 return EXCPT_FAULT;
405}
406
da998b46
JM
407void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
408{
409 unsigned nr = vcpu->arch.exception.nr;
410 bool has_payload = vcpu->arch.exception.has_payload;
411 unsigned long payload = vcpu->arch.exception.payload;
412
413 if (!has_payload)
414 return;
415
416 switch (nr) {
f10c729f
JM
417 case DB_VECTOR:
418 /*
419 * "Certain debug exceptions may clear bit 0-3. The
420 * remaining contents of the DR6 register are never
421 * cleared by the processor".
422 */
423 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
424 /*
425 * DR6.RTM is set by all #DB exceptions that don't clear it.
426 */
427 vcpu->arch.dr6 |= DR6_RTM;
428 vcpu->arch.dr6 |= payload;
429 /*
430 * Bit 16 should be set in the payload whenever the #DB
431 * exception should clear DR6.RTM. This makes the payload
432 * compatible with the pending debug exceptions under VMX.
433 * Though not currently documented in the SDM, this also
434 * makes the payload compatible with the exit qualification
435 * for #DB exceptions under VMX.
436 */
437 vcpu->arch.dr6 ^= payload & DR6_RTM;
438 break;
da998b46
JM
439 case PF_VECTOR:
440 vcpu->arch.cr2 = payload;
441 break;
442 }
443
444 vcpu->arch.exception.has_payload = false;
445 vcpu->arch.exception.payload = 0;
446}
447EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
448
3fd28fce 449static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
ce7ddec4 450 unsigned nr, bool has_error, u32 error_code,
91e86d22 451 bool has_payload, unsigned long payload, bool reinject)
3fd28fce
ED
452{
453 u32 prev_nr;
454 int class1, class2;
455
3842d135
AK
456 kvm_make_request(KVM_REQ_EVENT, vcpu);
457
664f8e26 458 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
3fd28fce 459 queue:
3ffb2468
NA
460 if (has_error && !is_protmode(vcpu))
461 has_error = false;
664f8e26
WL
462 if (reinject) {
463 /*
464 * On vmentry, vcpu->arch.exception.pending is only
465 * true if an event injection was blocked by
466 * nested_run_pending. In that case, however,
467 * vcpu_enter_guest requests an immediate exit,
468 * and the guest shouldn't proceed far enough to
469 * need reinjection.
470 */
471 WARN_ON_ONCE(vcpu->arch.exception.pending);
472 vcpu->arch.exception.injected = true;
91e86d22
JM
473 if (WARN_ON_ONCE(has_payload)) {
474 /*
475 * A reinjected event has already
476 * delivered its payload.
477 */
478 has_payload = false;
479 payload = 0;
480 }
664f8e26
WL
481 } else {
482 vcpu->arch.exception.pending = true;
483 vcpu->arch.exception.injected = false;
484 }
3fd28fce
ED
485 vcpu->arch.exception.has_error_code = has_error;
486 vcpu->arch.exception.nr = nr;
487 vcpu->arch.exception.error_code = error_code;
91e86d22
JM
488 vcpu->arch.exception.has_payload = has_payload;
489 vcpu->arch.exception.payload = payload;
da998b46
JM
490 /*
491 * In guest mode, payload delivery should be deferred,
492 * so that the L1 hypervisor can intercept #PF before
f10c729f
JM
493 * CR2 is modified (or intercept #DB before DR6 is
494 * modified under nVMX). However, for ABI
495 * compatibility with KVM_GET_VCPU_EVENTS and
496 * KVM_SET_VCPU_EVENTS, we can't delay payload
497 * delivery unless userspace has enabled this
498 * functionality via the per-VM capability,
499 * KVM_CAP_EXCEPTION_PAYLOAD.
da998b46
JM
500 */
501 if (!vcpu->kvm->arch.exception_payload_enabled ||
502 !is_guest_mode(vcpu))
503 kvm_deliver_exception_payload(vcpu);
3fd28fce
ED
504 return;
505 }
506
507 /* to check exception */
508 prev_nr = vcpu->arch.exception.nr;
509 if (prev_nr == DF_VECTOR) {
510 /* triple fault -> shutdown */
a8eeb04a 511 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3fd28fce
ED
512 return;
513 }
514 class1 = exception_class(prev_nr);
515 class2 = exception_class(nr);
516 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
517 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
664f8e26
WL
518 /*
519 * Generate double fault per SDM Table 5-5. Set
520 * exception.pending = true so that the double fault
521 * can trigger a nested vmexit.
522 */
3fd28fce 523 vcpu->arch.exception.pending = true;
664f8e26 524 vcpu->arch.exception.injected = false;
3fd28fce
ED
525 vcpu->arch.exception.has_error_code = true;
526 vcpu->arch.exception.nr = DF_VECTOR;
527 vcpu->arch.exception.error_code = 0;
c851436a
JM
528 vcpu->arch.exception.has_payload = false;
529 vcpu->arch.exception.payload = 0;
3fd28fce
ED
530 } else
531 /* replace previous exception with a new one in a hope
532 that instruction re-execution will regenerate lost
533 exception */
534 goto queue;
535}
536
298101da
AK
537void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
538{
91e86d22 539 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
298101da
AK
540}
541EXPORT_SYMBOL_GPL(kvm_queue_exception);
542
ce7ddec4
JR
543void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
544{
91e86d22 545 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
ce7ddec4
JR
546}
547EXPORT_SYMBOL_GPL(kvm_requeue_exception);
548
f10c729f
JM
549static void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
550 unsigned long payload)
551{
552 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
553}
554
da998b46
JM
555static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
556 u32 error_code, unsigned long payload)
557{
558 kvm_multiple_exception(vcpu, nr, true, error_code,
559 true, payload, false);
560}
561
6affcbed 562int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
c3c91fee 563{
db8fcefa
AP
564 if (err)
565 kvm_inject_gp(vcpu, 0);
566 else
6affcbed
KH
567 return kvm_skip_emulated_instruction(vcpu);
568
569 return 1;
db8fcefa
AP
570}
571EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
8df25a32 572
6389ee94 573void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
c3c91fee
AK
574{
575 ++vcpu->stat.pf_guest;
adfe20fb
WL
576 vcpu->arch.exception.nested_apf =
577 is_guest_mode(vcpu) && fault->async_page_fault;
da998b46 578 if (vcpu->arch.exception.nested_apf) {
adfe20fb 579 vcpu->arch.apf.nested_apf_token = fault->address;
da998b46
JM
580 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
581 } else {
582 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
583 fault->address);
584 }
c3c91fee 585}
27d6c865 586EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
c3c91fee 587
ef54bcfe 588static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
d4f8cf66 589{
6389ee94
AK
590 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
591 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
d4f8cf66 592 else
44dd3ffa 593 vcpu->arch.mmu->inject_page_fault(vcpu, fault);
ef54bcfe
PB
594
595 return fault->nested_page_fault;
d4f8cf66
JR
596}
597
3419ffc8
SY
598void kvm_inject_nmi(struct kvm_vcpu *vcpu)
599{
7460fb4a
AK
600 atomic_inc(&vcpu->arch.nmi_queued);
601 kvm_make_request(KVM_REQ_NMI, vcpu);
3419ffc8
SY
602}
603EXPORT_SYMBOL_GPL(kvm_inject_nmi);
604
298101da
AK
605void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
606{
91e86d22 607 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
298101da
AK
608}
609EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
610
ce7ddec4
JR
611void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
612{
91e86d22 613 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
ce7ddec4
JR
614}
615EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
616
0a79b009
AK
617/*
618 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
619 * a #GP and return false.
620 */
621bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
298101da 622{
0a79b009
AK
623 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
624 return true;
625 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
626 return false;
298101da 627}
0a79b009 628EXPORT_SYMBOL_GPL(kvm_require_cpl);
298101da 629
16f8a6f9
NA
630bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
631{
632 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
633 return true;
634
635 kvm_queue_exception(vcpu, UD_VECTOR);
636 return false;
637}
638EXPORT_SYMBOL_GPL(kvm_require_dr);
639
ec92fe44
JR
640/*
641 * This function will be used to read from the physical memory of the currently
54bf36aa 642 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
ec92fe44
JR
643 * can read from guest physical or from the guest's guest physical memory.
644 */
645int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
646 gfn_t ngfn, void *data, int offset, int len,
647 u32 access)
648{
54987b7a 649 struct x86_exception exception;
ec92fe44
JR
650 gfn_t real_gfn;
651 gpa_t ngpa;
652
653 ngpa = gfn_to_gpa(ngfn);
54987b7a 654 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
ec92fe44
JR
655 if (real_gfn == UNMAPPED_GVA)
656 return -EFAULT;
657
658 real_gfn = gpa_to_gfn(real_gfn);
659
54bf36aa 660 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
ec92fe44
JR
661}
662EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
663
69b0049a 664static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
3d06b8bf
JR
665 void *data, int offset, int len, u32 access)
666{
667 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
668 data, offset, len, access);
669}
670
a03490ed
CO
671/*
672 * Load the pae pdptrs. Return true is they are all valid.
673 */
ff03a073 674int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
a03490ed
CO
675{
676 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
677 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
678 int i;
679 int ret;
ff03a073 680 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
a03490ed 681
ff03a073
JR
682 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
683 offset * sizeof(u64), sizeof(pdpte),
684 PFERR_USER_MASK|PFERR_WRITE_MASK);
a03490ed
CO
685 if (ret < 0) {
686 ret = 0;
687 goto out;
688 }
689 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812f30b2 690 if ((pdpte[i] & PT_PRESENT_MASK) &&
a0a64f50 691 (pdpte[i] &
44dd3ffa 692 vcpu->arch.mmu->guest_rsvd_check.rsvd_bits_mask[0][2])) {
a03490ed
CO
693 ret = 0;
694 goto out;
695 }
696 }
697 ret = 1;
698
ff03a073 699 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
6de4f3ad
AK
700 __set_bit(VCPU_EXREG_PDPTR,
701 (unsigned long *)&vcpu->arch.regs_avail);
702 __set_bit(VCPU_EXREG_PDPTR,
703 (unsigned long *)&vcpu->arch.regs_dirty);
a03490ed 704out:
a03490ed
CO
705
706 return ret;
707}
cc4b6871 708EXPORT_SYMBOL_GPL(load_pdptrs);
a03490ed 709
9ed38ffa 710bool pdptrs_changed(struct kvm_vcpu *vcpu)
d835dfec 711{
ff03a073 712 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
d835dfec 713 bool changed = true;
3d06b8bf
JR
714 int offset;
715 gfn_t gfn;
d835dfec
AK
716 int r;
717
d35b34a9 718 if (is_long_mode(vcpu) || !is_pae(vcpu) || !is_paging(vcpu))
d835dfec
AK
719 return false;
720
6de4f3ad
AK
721 if (!test_bit(VCPU_EXREG_PDPTR,
722 (unsigned long *)&vcpu->arch.regs_avail))
723 return true;
724
a512177e
PB
725 gfn = (kvm_read_cr3(vcpu) & 0xffffffe0ul) >> PAGE_SHIFT;
726 offset = (kvm_read_cr3(vcpu) & 0xffffffe0ul) & (PAGE_SIZE - 1);
3d06b8bf
JR
727 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
728 PFERR_USER_MASK | PFERR_WRITE_MASK);
d835dfec
AK
729 if (r < 0)
730 goto out;
ff03a073 731 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
d835dfec 732out:
d835dfec
AK
733
734 return changed;
735}
9ed38ffa 736EXPORT_SYMBOL_GPL(pdptrs_changed);
d835dfec 737
49a9b07e 738int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
a03490ed 739{
aad82703 740 unsigned long old_cr0 = kvm_read_cr0(vcpu);
d81135a5 741 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
aad82703 742
f9a48e6a
AK
743 cr0 |= X86_CR0_ET;
744
ab344828 745#ifdef CONFIG_X86_64
0f12244f
GN
746 if (cr0 & 0xffffffff00000000UL)
747 return 1;
ab344828
GN
748#endif
749
750 cr0 &= ~CR0_RESERVED_BITS;
a03490ed 751
0f12244f
GN
752 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
753 return 1;
a03490ed 754
0f12244f
GN
755 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
756 return 1;
a03490ed
CO
757
758 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
759#ifdef CONFIG_X86_64
f6801dff 760 if ((vcpu->arch.efer & EFER_LME)) {
a03490ed
CO
761 int cs_db, cs_l;
762
0f12244f
GN
763 if (!is_pae(vcpu))
764 return 1;
a03490ed 765 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
0f12244f
GN
766 if (cs_l)
767 return 1;
a03490ed
CO
768 } else
769#endif
ff03a073 770 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
9f8fe504 771 kvm_read_cr3(vcpu)))
0f12244f 772 return 1;
a03490ed
CO
773 }
774
ad756a16
MJ
775 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
776 return 1;
777
a03490ed 778 kvm_x86_ops->set_cr0(vcpu, cr0);
a03490ed 779
d170c419 780 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
e5f3f027 781 kvm_clear_async_pf_completion_queue(vcpu);
d170c419
LJ
782 kvm_async_pf_hash_reset(vcpu);
783 }
e5f3f027 784
aad82703
SY
785 if ((cr0 ^ old_cr0) & update_bits)
786 kvm_mmu_reset_context(vcpu);
b18d5431 787
879ae188
LE
788 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
789 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
790 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
b18d5431
XG
791 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
792
0f12244f
GN
793 return 0;
794}
2d3ad1f4 795EXPORT_SYMBOL_GPL(kvm_set_cr0);
a03490ed 796
2d3ad1f4 797void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
a03490ed 798{
49a9b07e 799 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
a03490ed 800}
2d3ad1f4 801EXPORT_SYMBOL_GPL(kvm_lmsw);
a03490ed 802
1811d979 803void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
42bdf991
MT
804{
805 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
806 !vcpu->guest_xcr0_loaded) {
807 /* kvm_set_xcr() also depends on this */
476b7ada
PB
808 if (vcpu->arch.xcr0 != host_xcr0)
809 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
42bdf991
MT
810 vcpu->guest_xcr0_loaded = 1;
811 }
812}
1811d979 813EXPORT_SYMBOL_GPL(kvm_load_guest_xcr0);
42bdf991 814
1811d979 815void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
42bdf991
MT
816{
817 if (vcpu->guest_xcr0_loaded) {
818 if (vcpu->arch.xcr0 != host_xcr0)
819 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
820 vcpu->guest_xcr0_loaded = 0;
821 }
822}
1811d979 823EXPORT_SYMBOL_GPL(kvm_put_guest_xcr0);
42bdf991 824
69b0049a 825static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
2acf923e 826{
56c103ec
LJ
827 u64 xcr0 = xcr;
828 u64 old_xcr0 = vcpu->arch.xcr0;
46c34cb0 829 u64 valid_bits;
2acf923e
DC
830
831 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
832 if (index != XCR_XFEATURE_ENABLED_MASK)
833 return 1;
d91cab78 834 if (!(xcr0 & XFEATURE_MASK_FP))
2acf923e 835 return 1;
d91cab78 836 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
2acf923e 837 return 1;
46c34cb0
PB
838
839 /*
840 * Do not allow the guest to set bits that we do not support
841 * saving. However, xcr0 bit 0 is always set, even if the
842 * emulated CPU does not support XSAVE (see fx_init).
843 */
d91cab78 844 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
46c34cb0 845 if (xcr0 & ~valid_bits)
2acf923e 846 return 1;
46c34cb0 847
d91cab78
DH
848 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
849 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
390bd528
LJ
850 return 1;
851
d91cab78
DH
852 if (xcr0 & XFEATURE_MASK_AVX512) {
853 if (!(xcr0 & XFEATURE_MASK_YMM))
612263b3 854 return 1;
d91cab78 855 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
612263b3
CP
856 return 1;
857 }
2acf923e 858 vcpu->arch.xcr0 = xcr0;
56c103ec 859
d91cab78 860 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
56c103ec 861 kvm_update_cpuid(vcpu);
2acf923e
DC
862 return 0;
863}
864
865int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
866{
764bcbc5
Z
867 if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
868 __kvm_set_xcr(vcpu, index, xcr)) {
2acf923e
DC
869 kvm_inject_gp(vcpu, 0);
870 return 1;
871 }
872 return 0;
873}
874EXPORT_SYMBOL_GPL(kvm_set_xcr);
875
a83b29c6 876int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
a03490ed 877{
fc78f519 878 unsigned long old_cr4 = kvm_read_cr4(vcpu);
0be0226f 879 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
b9baba86 880 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
0be0226f 881
0f12244f
GN
882 if (cr4 & CR4_RESERVED_BITS)
883 return 1;
a03490ed 884
d6321d49 885 if (!guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) && (cr4 & X86_CR4_OSXSAVE))
2acf923e
DC
886 return 1;
887
d6321d49 888 if (!guest_cpuid_has(vcpu, X86_FEATURE_SMEP) && (cr4 & X86_CR4_SMEP))
2acf923e
DC
889 return 1;
890
d6321d49 891 if (!guest_cpuid_has(vcpu, X86_FEATURE_SMAP) && (cr4 & X86_CR4_SMAP))
c68b734f
YW
892 return 1;
893
d6321d49 894 if (!guest_cpuid_has(vcpu, X86_FEATURE_FSGSBASE) && (cr4 & X86_CR4_FSGSBASE))
97ec8c06
FW
895 return 1;
896
d6321d49 897 if (!guest_cpuid_has(vcpu, X86_FEATURE_PKU) && (cr4 & X86_CR4_PKE))
74dc2b4f
YW
898 return 1;
899
fd8cb433 900 if (!guest_cpuid_has(vcpu, X86_FEATURE_LA57) && (cr4 & X86_CR4_LA57))
b9baba86
HH
901 return 1;
902
ae3e61e1
PB
903 if (!guest_cpuid_has(vcpu, X86_FEATURE_UMIP) && (cr4 & X86_CR4_UMIP))
904 return 1;
905
a03490ed 906 if (is_long_mode(vcpu)) {
0f12244f
GN
907 if (!(cr4 & X86_CR4_PAE))
908 return 1;
a2edf57f
AK
909 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
910 && ((cr4 ^ old_cr4) & pdptr_bits)
9f8fe504
AK
911 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
912 kvm_read_cr3(vcpu)))
0f12244f
GN
913 return 1;
914
ad756a16 915 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
d6321d49 916 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
ad756a16
MJ
917 return 1;
918
919 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
920 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
921 return 1;
922 }
923
5e1746d6 924 if (kvm_x86_ops->set_cr4(vcpu, cr4))
0f12244f 925 return 1;
a03490ed 926
ad756a16
MJ
927 if (((cr4 ^ old_cr4) & pdptr_bits) ||
928 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
aad82703 929 kvm_mmu_reset_context(vcpu);
0f12244f 930
b9baba86 931 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
00b27a3e 932 kvm_update_cpuid(vcpu);
2acf923e 933
0f12244f
GN
934 return 0;
935}
2d3ad1f4 936EXPORT_SYMBOL_GPL(kvm_set_cr4);
a03490ed 937
2390218b 938int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
a03490ed 939{
ade61e28 940 bool skip_tlb_flush = false;
ac146235 941#ifdef CONFIG_X86_64
c19986fe
JS
942 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
943
ade61e28 944 if (pcid_enabled) {
208320ba
JS
945 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
946 cr3 &= ~X86_CR3_PCID_NOFLUSH;
ade61e28 947 }
ac146235 948#endif
9d88fca7 949
9f8fe504 950 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
956bf353
JS
951 if (!skip_tlb_flush) {
952 kvm_mmu_sync_roots(vcpu);
ade61e28 953 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
956bf353 954 }
0f12244f 955 return 0;
d835dfec
AK
956 }
957
d1cd3ce9 958 if (is_long_mode(vcpu) &&
a780a3ea 959 (cr3 & rsvd_bits(cpuid_maxphyaddr(vcpu), 63)))
d1cd3ce9
YZ
960 return 1;
961 else if (is_pae(vcpu) && is_paging(vcpu) &&
d9f89b88 962 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
346874c9 963 return 1;
a03490ed 964
ade61e28 965 kvm_mmu_new_cr3(vcpu, cr3, skip_tlb_flush);
0f12244f 966 vcpu->arch.cr3 = cr3;
aff48baa 967 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
7c390d35 968
0f12244f
GN
969 return 0;
970}
2d3ad1f4 971EXPORT_SYMBOL_GPL(kvm_set_cr3);
a03490ed 972
eea1cff9 973int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
a03490ed 974{
0f12244f
GN
975 if (cr8 & CR8_RESERVED_BITS)
976 return 1;
35754c98 977 if (lapic_in_kernel(vcpu))
a03490ed
CO
978 kvm_lapic_set_tpr(vcpu, cr8);
979 else
ad312c7c 980 vcpu->arch.cr8 = cr8;
0f12244f
GN
981 return 0;
982}
2d3ad1f4 983EXPORT_SYMBOL_GPL(kvm_set_cr8);
a03490ed 984
2d3ad1f4 985unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
a03490ed 986{
35754c98 987 if (lapic_in_kernel(vcpu))
a03490ed
CO
988 return kvm_lapic_get_cr8(vcpu);
989 else
ad312c7c 990 return vcpu->arch.cr8;
a03490ed 991}
2d3ad1f4 992EXPORT_SYMBOL_GPL(kvm_get_cr8);
a03490ed 993
ae561ede
NA
994static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
995{
996 int i;
997
998 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
999 for (i = 0; i < KVM_NR_DB_REGS; i++)
1000 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
1001 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
1002 }
1003}
1004
73aaf249
JK
1005static void kvm_update_dr6(struct kvm_vcpu *vcpu)
1006{
1007 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1008 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
1009}
1010
c8639010
JK
1011static void kvm_update_dr7(struct kvm_vcpu *vcpu)
1012{
1013 unsigned long dr7;
1014
1015 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1016 dr7 = vcpu->arch.guest_debug_dr7;
1017 else
1018 dr7 = vcpu->arch.dr7;
1019 kvm_x86_ops->set_dr7(vcpu, dr7);
360b948d
PB
1020 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1021 if (dr7 & DR7_BP_EN_MASK)
1022 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
c8639010
JK
1023}
1024
6f43ed01
NA
1025static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1026{
1027 u64 fixed = DR6_FIXED_1;
1028
d6321d49 1029 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
6f43ed01
NA
1030 fixed |= DR6_RTM;
1031 return fixed;
1032}
1033
338dbc97 1034static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
020df079
GN
1035{
1036 switch (dr) {
1037 case 0 ... 3:
1038 vcpu->arch.db[dr] = val;
1039 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1040 vcpu->arch.eff_db[dr] = val;
1041 break;
1042 case 4:
020df079
GN
1043 /* fall through */
1044 case 6:
338dbc97
GN
1045 if (val & 0xffffffff00000000ULL)
1046 return -1; /* #GP */
6f43ed01 1047 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
73aaf249 1048 kvm_update_dr6(vcpu);
020df079
GN
1049 break;
1050 case 5:
020df079
GN
1051 /* fall through */
1052 default: /* 7 */
338dbc97
GN
1053 if (val & 0xffffffff00000000ULL)
1054 return -1; /* #GP */
020df079 1055 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
c8639010 1056 kvm_update_dr7(vcpu);
020df079
GN
1057 break;
1058 }
1059
1060 return 0;
1061}
338dbc97
GN
1062
1063int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
1064{
16f8a6f9 1065 if (__kvm_set_dr(vcpu, dr, val)) {
338dbc97 1066 kvm_inject_gp(vcpu, 0);
16f8a6f9
NA
1067 return 1;
1068 }
1069 return 0;
338dbc97 1070}
020df079
GN
1071EXPORT_SYMBOL_GPL(kvm_set_dr);
1072
16f8a6f9 1073int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
020df079
GN
1074{
1075 switch (dr) {
1076 case 0 ... 3:
1077 *val = vcpu->arch.db[dr];
1078 break;
1079 case 4:
020df079
GN
1080 /* fall through */
1081 case 6:
73aaf249
JK
1082 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1083 *val = vcpu->arch.dr6;
1084 else
1085 *val = kvm_x86_ops->get_dr6(vcpu);
020df079
GN
1086 break;
1087 case 5:
020df079
GN
1088 /* fall through */
1089 default: /* 7 */
1090 *val = vcpu->arch.dr7;
1091 break;
1092 }
338dbc97
GN
1093 return 0;
1094}
020df079
GN
1095EXPORT_SYMBOL_GPL(kvm_get_dr);
1096
022cd0e8
AK
1097bool kvm_rdpmc(struct kvm_vcpu *vcpu)
1098{
1099 u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
1100 u64 data;
1101 int err;
1102
c6702c9d 1103 err = kvm_pmu_rdpmc(vcpu, ecx, &data);
022cd0e8
AK
1104 if (err)
1105 return err;
1106 kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
1107 kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
1108 return err;
1109}
1110EXPORT_SYMBOL_GPL(kvm_rdpmc);
1111
043405e1
CO
1112/*
1113 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1114 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1115 *
1116 * This list is modified at module load time to reflect the
e3267cbb 1117 * capabilities of the host cpu. This capabilities test skips MSRs that are
62ef68bb
PB
1118 * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
1119 * may depend on host virtualization features rather than host cpu features.
043405e1 1120 */
e3267cbb 1121
043405e1
CO
1122static u32 msrs_to_save[] = {
1123 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
8c06585d 1124 MSR_STAR,
043405e1
CO
1125#ifdef CONFIG_X86_64
1126 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1127#endif
b3897a49 1128 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
9dbe6cf9 1129 MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
2bdb76c0 1130 MSR_IA32_SPEC_CTRL,
bf8c55d8
CP
1131 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1132 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1133 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1134 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1135 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1136 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
043405e1
CO
1137};
1138
1139static unsigned num_msrs_to_save;
1140
62ef68bb
PB
1141static u32 emulated_msrs[] = {
1142 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1143 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1144 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1145 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
72c139ba 1146 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
e7d9513b
AS
1147 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1148 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
e516cebb 1149 HV_X64_MSR_RESET,
11c4b1ca 1150 HV_X64_MSR_VP_INDEX,
9eec50b8 1151 HV_X64_MSR_VP_RUNTIME,
5c919412 1152 HV_X64_MSR_SCONTROL,
1f4b34f8 1153 HV_X64_MSR_STIMER0_CONFIG,
d4abc577 1154 HV_X64_MSR_VP_ASSIST_PAGE,
a2e164e7
VK
1155 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1156 HV_X64_MSR_TSC_EMULATION_STATUS,
1157
1158 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
62ef68bb
PB
1159 MSR_KVM_PV_EOI_EN,
1160
ba904635 1161 MSR_IA32_TSC_ADJUST,
a3e06bbe 1162 MSR_IA32_TSCDEADLINE,
2bdb76c0 1163 MSR_IA32_ARCH_CAPABILITIES,
043405e1 1164 MSR_IA32_MISC_ENABLE,
908e75f3
AK
1165 MSR_IA32_MCG_STATUS,
1166 MSR_IA32_MCG_CTL,
c45dcc71 1167 MSR_IA32_MCG_EXT_CTL,
64d60670 1168 MSR_IA32_SMBASE,
52797bf9 1169 MSR_SMI_COUNT,
db2336a8
KH
1170 MSR_PLATFORM_INFO,
1171 MSR_MISC_FEATURES_ENABLES,
bc226f07 1172 MSR_AMD64_VIRT_SPEC_CTRL,
043405e1
CO
1173};
1174
62ef68bb
PB
1175static unsigned num_emulated_msrs;
1176
801e459a
TL
1177/*
1178 * List of msr numbers which are used to expose MSR-based features that
1179 * can be used by a hypervisor to validate requested CPU features.
1180 */
1181static u32 msr_based_features[] = {
1389309c
PB
1182 MSR_IA32_VMX_BASIC,
1183 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1184 MSR_IA32_VMX_PINBASED_CTLS,
1185 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1186 MSR_IA32_VMX_PROCBASED_CTLS,
1187 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1188 MSR_IA32_VMX_EXIT_CTLS,
1189 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1190 MSR_IA32_VMX_ENTRY_CTLS,
1191 MSR_IA32_VMX_MISC,
1192 MSR_IA32_VMX_CR0_FIXED0,
1193 MSR_IA32_VMX_CR0_FIXED1,
1194 MSR_IA32_VMX_CR4_FIXED0,
1195 MSR_IA32_VMX_CR4_FIXED1,
1196 MSR_IA32_VMX_VMCS_ENUM,
1197 MSR_IA32_VMX_PROCBASED_CTLS2,
1198 MSR_IA32_VMX_EPT_VPID_CAP,
1199 MSR_IA32_VMX_VMFUNC,
1200
d1d93fa9 1201 MSR_F10H_DECFG,
518e7b94 1202 MSR_IA32_UCODE_REV,
cd283252 1203 MSR_IA32_ARCH_CAPABILITIES,
801e459a
TL
1204};
1205
1206static unsigned int num_msr_based_features;
1207
5b76a3cf
PB
1208u64 kvm_get_arch_capabilities(void)
1209{
1210 u64 data;
1211
1212 rdmsrl_safe(MSR_IA32_ARCH_CAPABILITIES, &data);
1213
1214 /*
1215 * If we're doing cache flushes (either "always" or "cond")
1216 * we will do one whenever the guest does a vmlaunch/vmresume.
1217 * If an outer hypervisor is doing the cache flush for us
1218 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1219 * capability to the guest too, and if EPT is disabled we're not
1220 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1221 * require a nested hypervisor to do a flush of its own.
1222 */
1223 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1224 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1225
1226 return data;
1227}
1228EXPORT_SYMBOL_GPL(kvm_get_arch_capabilities);
1229
66421c1e
WL
1230static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1231{
1232 switch (msr->index) {
cd283252 1233 case MSR_IA32_ARCH_CAPABILITIES:
5b76a3cf
PB
1234 msr->data = kvm_get_arch_capabilities();
1235 break;
1236 case MSR_IA32_UCODE_REV:
cd283252 1237 rdmsrl_safe(msr->index, &msr->data);
518e7b94 1238 break;
66421c1e
WL
1239 default:
1240 if (kvm_x86_ops->get_msr_feature(msr))
1241 return 1;
1242 }
1243 return 0;
1244}
1245
801e459a
TL
1246static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1247{
1248 struct kvm_msr_entry msr;
66421c1e 1249 int r;
801e459a
TL
1250
1251 msr.index = index;
66421c1e
WL
1252 r = kvm_get_msr_feature(&msr);
1253 if (r)
1254 return r;
801e459a
TL
1255
1256 *data = msr.data;
1257
1258 return 0;
1259}
1260
11988499 1261static bool __kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
15c4a640 1262{
1b4d56b8 1263 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
11988499 1264 return false;
1b2fd70c 1265
1b4d56b8 1266 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
11988499 1267 return false;
d8017474 1268
384bb783 1269 return true;
11988499
SC
1270
1271}
1272bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1273{
1274 if (efer & efer_reserved_bits)
1275 return false;
1276
1277 return __kvm_valid_efer(vcpu, efer);
384bb783
JK
1278}
1279EXPORT_SYMBOL_GPL(kvm_valid_efer);
1280
11988499 1281static int set_efer(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
384bb783
JK
1282{
1283 u64 old_efer = vcpu->arch.efer;
11988499 1284 u64 efer = msr_info->data;
384bb783 1285
11988499
SC
1286 if (efer & efer_reserved_bits)
1287 return false;
384bb783 1288
11988499
SC
1289 if (!msr_info->host_initiated) {
1290 if (!__kvm_valid_efer(vcpu, efer))
1291 return 1;
1292
1293 if (is_paging(vcpu) &&
1294 (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1295 return 1;
1296 }
384bb783 1297
15c4a640 1298 efer &= ~EFER_LMA;
f6801dff 1299 efer |= vcpu->arch.efer & EFER_LMA;
15c4a640 1300
a3d204e2
SY
1301 kvm_x86_ops->set_efer(vcpu, efer);
1302
aad82703
SY
1303 /* Update reserved bits */
1304 if ((efer ^ old_efer) & EFER_NX)
1305 kvm_mmu_reset_context(vcpu);
1306
b69e8cae 1307 return 0;
15c4a640
CO
1308}
1309
f2b4b7dd
JR
1310void kvm_enable_efer_bits(u64 mask)
1311{
1312 efer_reserved_bits &= ~mask;
1313}
1314EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1315
15c4a640
CO
1316/*
1317 * Writes msr value into into the appropriate "register".
1318 * Returns 0 on success, non-0 otherwise.
1319 * Assumes vcpu_load() was already called.
1320 */
8fe8ab46 1321int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 1322{
854e8bb1
NA
1323 switch (msr->index) {
1324 case MSR_FS_BASE:
1325 case MSR_GS_BASE:
1326 case MSR_KERNEL_GS_BASE:
1327 case MSR_CSTAR:
1328 case MSR_LSTAR:
fd8cb433 1329 if (is_noncanonical_address(msr->data, vcpu))
854e8bb1
NA
1330 return 1;
1331 break;
1332 case MSR_IA32_SYSENTER_EIP:
1333 case MSR_IA32_SYSENTER_ESP:
1334 /*
1335 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1336 * non-canonical address is written on Intel but not on
1337 * AMD (which ignores the top 32-bits, because it does
1338 * not implement 64-bit SYSENTER).
1339 *
1340 * 64-bit code should hence be able to write a non-canonical
1341 * value on AMD. Making the address canonical ensures that
1342 * vmentry does not fail on Intel after writing a non-canonical
1343 * value, and that something deterministic happens if the guest
1344 * invokes 64-bit SYSENTER.
1345 */
fd8cb433 1346 msr->data = get_canonical(msr->data, vcpu_virt_addr_bits(vcpu));
854e8bb1 1347 }
8fe8ab46 1348 return kvm_x86_ops->set_msr(vcpu, msr);
15c4a640 1349}
854e8bb1 1350EXPORT_SYMBOL_GPL(kvm_set_msr);
15c4a640 1351
313a3dc7
CO
1352/*
1353 * Adapt set_msr() to msr_io()'s calling convention
1354 */
609e36d3
PB
1355static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1356{
1357 struct msr_data msr;
1358 int r;
1359
1360 msr.index = index;
1361 msr.host_initiated = true;
1362 r = kvm_get_msr(vcpu, &msr);
1363 if (r)
1364 return r;
1365
1366 *data = msr.data;
1367 return 0;
1368}
1369
313a3dc7
CO
1370static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1371{
8fe8ab46
WA
1372 struct msr_data msr;
1373
1374 msr.data = *data;
1375 msr.index = index;
1376 msr.host_initiated = true;
1377 return kvm_set_msr(vcpu, &msr);
313a3dc7
CO
1378}
1379
16e8d74d
MT
1380#ifdef CONFIG_X86_64
1381struct pvclock_gtod_data {
1382 seqcount_t seq;
1383
1384 struct { /* extract of a clocksource struct */
1385 int vclock_mode;
a5a1d1c2
TG
1386 u64 cycle_last;
1387 u64 mask;
16e8d74d
MT
1388 u32 mult;
1389 u32 shift;
1390 } clock;
1391
cbcf2dd3
TG
1392 u64 boot_ns;
1393 u64 nsec_base;
55dd00a7 1394 u64 wall_time_sec;
16e8d74d
MT
1395};
1396
1397static struct pvclock_gtod_data pvclock_gtod_data;
1398
1399static void update_pvclock_gtod(struct timekeeper *tk)
1400{
1401 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
cbcf2dd3
TG
1402 u64 boot_ns;
1403
876e7881 1404 boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
16e8d74d
MT
1405
1406 write_seqcount_begin(&vdata->seq);
1407
1408 /* copy pvclock gtod data */
876e7881
PZ
1409 vdata->clock.vclock_mode = tk->tkr_mono.clock->archdata.vclock_mode;
1410 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
1411 vdata->clock.mask = tk->tkr_mono.mask;
1412 vdata->clock.mult = tk->tkr_mono.mult;
1413 vdata->clock.shift = tk->tkr_mono.shift;
16e8d74d 1414
cbcf2dd3 1415 vdata->boot_ns = boot_ns;
876e7881 1416 vdata->nsec_base = tk->tkr_mono.xtime_nsec;
16e8d74d 1417
55dd00a7
MT
1418 vdata->wall_time_sec = tk->xtime_sec;
1419
16e8d74d
MT
1420 write_seqcount_end(&vdata->seq);
1421}
1422#endif
1423
bab5bb39
NK
1424void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1425{
1426 /*
1427 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1428 * vcpu_enter_guest. This function is only called from
1429 * the physical CPU that is running vcpu.
1430 */
1431 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1432}
16e8d74d 1433
18068523
GOC
1434static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1435{
9ed3c444
AK
1436 int version;
1437 int r;
50d0a0f9 1438 struct pvclock_wall_clock wc;
87aeb54f 1439 struct timespec64 boot;
18068523
GOC
1440
1441 if (!wall_clock)
1442 return;
1443
9ed3c444
AK
1444 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1445 if (r)
1446 return;
1447
1448 if (version & 1)
1449 ++version; /* first time write, random junk */
1450
1451 ++version;
18068523 1452
1dab1345
NK
1453 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
1454 return;
18068523 1455
50d0a0f9
GH
1456 /*
1457 * The guest calculates current wall clock time by adding
34c238a1 1458 * system time (updated by kvm_guest_time_update below) to the
50d0a0f9
GH
1459 * wall clock specified here. guest system time equals host
1460 * system time for us, thus we must fill in host boot time here.
1461 */
87aeb54f 1462 getboottime64(&boot);
50d0a0f9 1463
4b648665 1464 if (kvm->arch.kvmclock_offset) {
87aeb54f
AB
1465 struct timespec64 ts = ns_to_timespec64(kvm->arch.kvmclock_offset);
1466 boot = timespec64_sub(boot, ts);
4b648665 1467 }
87aeb54f 1468 wc.sec = (u32)boot.tv_sec; /* overflow in 2106 guest time */
50d0a0f9
GH
1469 wc.nsec = boot.tv_nsec;
1470 wc.version = version;
18068523
GOC
1471
1472 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1473
1474 version++;
1475 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
18068523
GOC
1476}
1477
50d0a0f9
GH
1478static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1479{
b51012de
PB
1480 do_shl32_div32(dividend, divisor);
1481 return dividend;
50d0a0f9
GH
1482}
1483
3ae13faa 1484static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
5f4e3f88 1485 s8 *pshift, u32 *pmultiplier)
50d0a0f9 1486{
5f4e3f88 1487 uint64_t scaled64;
50d0a0f9
GH
1488 int32_t shift = 0;
1489 uint64_t tps64;
1490 uint32_t tps32;
1491
3ae13faa
PB
1492 tps64 = base_hz;
1493 scaled64 = scaled_hz;
50933623 1494 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
50d0a0f9
GH
1495 tps64 >>= 1;
1496 shift--;
1497 }
1498
1499 tps32 = (uint32_t)tps64;
50933623
JK
1500 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1501 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
5f4e3f88
ZA
1502 scaled64 >>= 1;
1503 else
1504 tps32 <<= 1;
50d0a0f9
GH
1505 shift++;
1506 }
1507
5f4e3f88
ZA
1508 *pshift = shift;
1509 *pmultiplier = div_frac(scaled64, tps32);
50d0a0f9 1510
3ae13faa
PB
1511 pr_debug("%s: base_hz %llu => %llu, shift %d, mul %u\n",
1512 __func__, base_hz, scaled_hz, shift, *pmultiplier);
50d0a0f9
GH
1513}
1514
d828199e 1515#ifdef CONFIG_X86_64
16e8d74d 1516static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
d828199e 1517#endif
16e8d74d 1518
c8076604 1519static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
69b0049a 1520static unsigned long max_tsc_khz;
c8076604 1521
cc578287 1522static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1e993611 1523{
cc578287
ZA
1524 u64 v = (u64)khz * (1000000 + ppm);
1525 do_div(v, 1000000);
1526 return v;
1e993611
JR
1527}
1528
381d585c
HZ
1529static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1530{
1531 u64 ratio;
1532
1533 /* Guest TSC same frequency as host TSC? */
1534 if (!scale) {
1535 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1536 return 0;
1537 }
1538
1539 /* TSC scaling supported? */
1540 if (!kvm_has_tsc_control) {
1541 if (user_tsc_khz > tsc_khz) {
1542 vcpu->arch.tsc_catchup = 1;
1543 vcpu->arch.tsc_always_catchup = 1;
1544 return 0;
1545 } else {
1546 WARN(1, "user requested TSC rate below hardware speed\n");
1547 return -1;
1548 }
1549 }
1550
1551 /* TSC scaling required - calculate ratio */
1552 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1553 user_tsc_khz, tsc_khz);
1554
1555 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1556 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1557 user_tsc_khz);
1558 return -1;
1559 }
1560
1561 vcpu->arch.tsc_scaling_ratio = ratio;
1562 return 0;
1563}
1564
4941b8cb 1565static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
759379dd 1566{
cc578287
ZA
1567 u32 thresh_lo, thresh_hi;
1568 int use_scaling = 0;
217fc9cf 1569
03ba32ca 1570 /* tsc_khz can be zero if TSC calibration fails */
4941b8cb 1571 if (user_tsc_khz == 0) {
ad721883
HZ
1572 /* set tsc_scaling_ratio to a safe value */
1573 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
381d585c 1574 return -1;
ad721883 1575 }
03ba32ca 1576
c285545f 1577 /* Compute a scale to convert nanoseconds in TSC cycles */
3ae13faa 1578 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
cc578287
ZA
1579 &vcpu->arch.virtual_tsc_shift,
1580 &vcpu->arch.virtual_tsc_mult);
4941b8cb 1581 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
cc578287
ZA
1582
1583 /*
1584 * Compute the variation in TSC rate which is acceptable
1585 * within the range of tolerance and decide if the
1586 * rate being applied is within that bounds of the hardware
1587 * rate. If so, no scaling or compensation need be done.
1588 */
1589 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1590 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
4941b8cb
PB
1591 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
1592 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
cc578287
ZA
1593 use_scaling = 1;
1594 }
4941b8cb 1595 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
c285545f
ZA
1596}
1597
1598static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1599{
e26101b1 1600 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
cc578287
ZA
1601 vcpu->arch.virtual_tsc_mult,
1602 vcpu->arch.virtual_tsc_shift);
e26101b1 1603 tsc += vcpu->arch.this_tsc_write;
c285545f
ZA
1604 return tsc;
1605}
1606
b0c39dc6
VK
1607static inline int gtod_is_based_on_tsc(int mode)
1608{
1609 return mode == VCLOCK_TSC || mode == VCLOCK_HVCLOCK;
1610}
1611
69b0049a 1612static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
b48aa97e
MT
1613{
1614#ifdef CONFIG_X86_64
1615 bool vcpus_matched;
b48aa97e
MT
1616 struct kvm_arch *ka = &vcpu->kvm->arch;
1617 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1618
1619 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1620 atomic_read(&vcpu->kvm->online_vcpus));
1621
7f187922
MT
1622 /*
1623 * Once the masterclock is enabled, always perform request in
1624 * order to update it.
1625 *
1626 * In order to enable masterclock, the host clocksource must be TSC
1627 * and the vcpus need to have matched TSCs. When that happens,
1628 * perform request to enable masterclock.
1629 */
1630 if (ka->use_master_clock ||
b0c39dc6 1631 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
b48aa97e
MT
1632 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1633
1634 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1635 atomic_read(&vcpu->kvm->online_vcpus),
1636 ka->use_master_clock, gtod->clock.vclock_mode);
1637#endif
1638}
1639
ba904635
WA
1640static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1641{
e79f245d 1642 u64 curr_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
ba904635
WA
1643 vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1644}
1645
35181e86
HZ
1646/*
1647 * Multiply tsc by a fixed point number represented by ratio.
1648 *
1649 * The most significant 64-N bits (mult) of ratio represent the
1650 * integral part of the fixed point number; the remaining N bits
1651 * (frac) represent the fractional part, ie. ratio represents a fixed
1652 * point number (mult + frac * 2^(-N)).
1653 *
1654 * N equals to kvm_tsc_scaling_ratio_frac_bits.
1655 */
1656static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1657{
1658 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1659}
1660
1661u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1662{
1663 u64 _tsc = tsc;
1664 u64 ratio = vcpu->arch.tsc_scaling_ratio;
1665
1666 if (ratio != kvm_default_tsc_scaling_ratio)
1667 _tsc = __scale_tsc(ratio, tsc);
1668
1669 return _tsc;
1670}
1671EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1672
07c1419a
HZ
1673static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1674{
1675 u64 tsc;
1676
1677 tsc = kvm_scale_tsc(vcpu, rdtsc());
1678
1679 return target_tsc - tsc;
1680}
1681
4ba76538
HZ
1682u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1683{
e79f245d
KA
1684 u64 tsc_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
1685
1686 return tsc_offset + kvm_scale_tsc(vcpu, host_tsc);
4ba76538
HZ
1687}
1688EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1689
a545ab6a
LC
1690static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
1691{
326e7425 1692 vcpu->arch.tsc_offset = kvm_x86_ops->write_l1_tsc_offset(vcpu, offset);
a545ab6a
LC
1693}
1694
b0c39dc6
VK
1695static inline bool kvm_check_tsc_unstable(void)
1696{
1697#ifdef CONFIG_X86_64
1698 /*
1699 * TSC is marked unstable when we're running on Hyper-V,
1700 * 'TSC page' clocksource is good.
1701 */
1702 if (pvclock_gtod_data.clock.vclock_mode == VCLOCK_HVCLOCK)
1703 return false;
1704#endif
1705 return check_tsc_unstable();
1706}
1707
8fe8ab46 1708void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
99e3e30a
ZA
1709{
1710 struct kvm *kvm = vcpu->kvm;
f38e098f 1711 u64 offset, ns, elapsed;
99e3e30a 1712 unsigned long flags;
b48aa97e 1713 bool matched;
0d3da0d2 1714 bool already_matched;
8fe8ab46 1715 u64 data = msr->data;
c5e8ec8e 1716 bool synchronizing = false;
99e3e30a 1717
038f8c11 1718 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
07c1419a 1719 offset = kvm_compute_tsc_offset(vcpu, data);
108b249c 1720 ns = ktime_get_boot_ns();
f38e098f 1721 elapsed = ns - kvm->arch.last_tsc_nsec;
5d3cb0f6 1722
03ba32ca 1723 if (vcpu->arch.virtual_tsc_khz) {
bd8fab39
DP
1724 if (data == 0 && msr->host_initiated) {
1725 /*
1726 * detection of vcpu initialization -- need to sync
1727 * with other vCPUs. This particularly helps to keep
1728 * kvm_clock stable after CPU hotplug
1729 */
1730 synchronizing = true;
1731 } else {
1732 u64 tsc_exp = kvm->arch.last_tsc_write +
1733 nsec_to_cycles(vcpu, elapsed);
1734 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
1735 /*
1736 * Special case: TSC write with a small delta (1 second)
1737 * of virtual cycle time against real time is
1738 * interpreted as an attempt to synchronize the CPU.
1739 */
1740 synchronizing = data < tsc_exp + tsc_hz &&
1741 data + tsc_hz > tsc_exp;
1742 }
c5e8ec8e 1743 }
f38e098f
ZA
1744
1745 /*
5d3cb0f6
ZA
1746 * For a reliable TSC, we can match TSC offsets, and for an unstable
1747 * TSC, we add elapsed time in this computation. We could let the
1748 * compensation code attempt to catch up if we fall behind, but
1749 * it's better to try to match offsets from the beginning.
1750 */
c5e8ec8e 1751 if (synchronizing &&
5d3cb0f6 1752 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
b0c39dc6 1753 if (!kvm_check_tsc_unstable()) {
e26101b1 1754 offset = kvm->arch.cur_tsc_offset;
f38e098f
ZA
1755 pr_debug("kvm: matched tsc offset for %llu\n", data);
1756 } else {
857e4099 1757 u64 delta = nsec_to_cycles(vcpu, elapsed);
5d3cb0f6 1758 data += delta;
07c1419a 1759 offset = kvm_compute_tsc_offset(vcpu, data);
759379dd 1760 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
f38e098f 1761 }
b48aa97e 1762 matched = true;
0d3da0d2 1763 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
e26101b1
ZA
1764 } else {
1765 /*
1766 * We split periods of matched TSC writes into generations.
1767 * For each generation, we track the original measured
1768 * nanosecond time, offset, and write, so if TSCs are in
1769 * sync, we can match exact offset, and if not, we can match
4a969980 1770 * exact software computation in compute_guest_tsc()
e26101b1
ZA
1771 *
1772 * These values are tracked in kvm->arch.cur_xxx variables.
1773 */
1774 kvm->arch.cur_tsc_generation++;
1775 kvm->arch.cur_tsc_nsec = ns;
1776 kvm->arch.cur_tsc_write = data;
1777 kvm->arch.cur_tsc_offset = offset;
b48aa97e 1778 matched = false;
0d3da0d2 1779 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
e26101b1 1780 kvm->arch.cur_tsc_generation, data);
f38e098f 1781 }
e26101b1
ZA
1782
1783 /*
1784 * We also track th most recent recorded KHZ, write and time to
1785 * allow the matching interval to be extended at each write.
1786 */
f38e098f
ZA
1787 kvm->arch.last_tsc_nsec = ns;
1788 kvm->arch.last_tsc_write = data;
5d3cb0f6 1789 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
99e3e30a 1790
b183aa58 1791 vcpu->arch.last_guest_tsc = data;
e26101b1
ZA
1792
1793 /* Keep track of which generation this VCPU has synchronized to */
1794 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1795 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1796 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1797
d6321d49 1798 if (!msr->host_initiated && guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST))
ba904635 1799 update_ia32_tsc_adjust_msr(vcpu, offset);
d6321d49 1800
a545ab6a 1801 kvm_vcpu_write_tsc_offset(vcpu, offset);
e26101b1 1802 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
b48aa97e
MT
1803
1804 spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
0d3da0d2 1805 if (!matched) {
b48aa97e 1806 kvm->arch.nr_vcpus_matched_tsc = 0;
0d3da0d2
TG
1807 } else if (!already_matched) {
1808 kvm->arch.nr_vcpus_matched_tsc++;
1809 }
b48aa97e
MT
1810
1811 kvm_track_tsc_matching(vcpu);
1812 spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
99e3e30a 1813}
e26101b1 1814
99e3e30a
ZA
1815EXPORT_SYMBOL_GPL(kvm_write_tsc);
1816
58ea6767
HZ
1817static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1818 s64 adjustment)
1819{
326e7425
LS
1820 u64 tsc_offset = kvm_x86_ops->read_l1_tsc_offset(vcpu);
1821 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
58ea6767
HZ
1822}
1823
1824static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1825{
1826 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1827 WARN_ON(adjustment < 0);
1828 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
ea26e4ec 1829 adjust_tsc_offset_guest(vcpu, adjustment);
58ea6767
HZ
1830}
1831
d828199e
MT
1832#ifdef CONFIG_X86_64
1833
a5a1d1c2 1834static u64 read_tsc(void)
d828199e 1835{
a5a1d1c2 1836 u64 ret = (u64)rdtsc_ordered();
03b9730b 1837 u64 last = pvclock_gtod_data.clock.cycle_last;
d828199e
MT
1838
1839 if (likely(ret >= last))
1840 return ret;
1841
1842 /*
1843 * GCC likes to generate cmov here, but this branch is extremely
6a6256f9 1844 * predictable (it's just a function of time and the likely is
d828199e
MT
1845 * very likely) and there's a data dependence, so force GCC
1846 * to generate a branch instead. I don't barrier() because
1847 * we don't actually need a barrier, and if this function
1848 * ever gets inlined it will generate worse code.
1849 */
1850 asm volatile ("");
1851 return last;
1852}
1853
b0c39dc6 1854static inline u64 vgettsc(u64 *tsc_timestamp, int *mode)
d828199e
MT
1855{
1856 long v;
1857 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
b0c39dc6
VK
1858 u64 tsc_pg_val;
1859
1860 switch (gtod->clock.vclock_mode) {
1861 case VCLOCK_HVCLOCK:
1862 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
1863 tsc_timestamp);
1864 if (tsc_pg_val != U64_MAX) {
1865 /* TSC page valid */
1866 *mode = VCLOCK_HVCLOCK;
1867 v = (tsc_pg_val - gtod->clock.cycle_last) &
1868 gtod->clock.mask;
1869 } else {
1870 /* TSC page invalid */
1871 *mode = VCLOCK_NONE;
1872 }
1873 break;
1874 case VCLOCK_TSC:
1875 *mode = VCLOCK_TSC;
1876 *tsc_timestamp = read_tsc();
1877 v = (*tsc_timestamp - gtod->clock.cycle_last) &
1878 gtod->clock.mask;
1879 break;
1880 default:
1881 *mode = VCLOCK_NONE;
1882 }
d828199e 1883
b0c39dc6
VK
1884 if (*mode == VCLOCK_NONE)
1885 *tsc_timestamp = v = 0;
d828199e 1886
d828199e
MT
1887 return v * gtod->clock.mult;
1888}
1889
b0c39dc6 1890static int do_monotonic_boot(s64 *t, u64 *tsc_timestamp)
d828199e 1891{
cbcf2dd3 1892 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
d828199e 1893 unsigned long seq;
d828199e 1894 int mode;
cbcf2dd3 1895 u64 ns;
d828199e 1896
d828199e
MT
1897 do {
1898 seq = read_seqcount_begin(&gtod->seq);
cbcf2dd3 1899 ns = gtod->nsec_base;
b0c39dc6 1900 ns += vgettsc(tsc_timestamp, &mode);
d828199e 1901 ns >>= gtod->clock.shift;
cbcf2dd3 1902 ns += gtod->boot_ns;
d828199e 1903 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
cbcf2dd3 1904 *t = ns;
d828199e
MT
1905
1906 return mode;
1907}
1908
899a31f5 1909static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
55dd00a7
MT
1910{
1911 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1912 unsigned long seq;
1913 int mode;
1914 u64 ns;
1915
1916 do {
1917 seq = read_seqcount_begin(&gtod->seq);
55dd00a7
MT
1918 ts->tv_sec = gtod->wall_time_sec;
1919 ns = gtod->nsec_base;
b0c39dc6 1920 ns += vgettsc(tsc_timestamp, &mode);
55dd00a7
MT
1921 ns >>= gtod->clock.shift;
1922 } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
1923
1924 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
1925 ts->tv_nsec = ns;
1926
1927 return mode;
1928}
1929
b0c39dc6
VK
1930/* returns true if host is using TSC based clocksource */
1931static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
d828199e 1932{
d828199e 1933 /* checked again under seqlock below */
b0c39dc6 1934 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
d828199e
MT
1935 return false;
1936
b0c39dc6
VK
1937 return gtod_is_based_on_tsc(do_monotonic_boot(kernel_ns,
1938 tsc_timestamp));
d828199e 1939}
55dd00a7 1940
b0c39dc6 1941/* returns true if host is using TSC based clocksource */
899a31f5 1942static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
b0c39dc6 1943 u64 *tsc_timestamp)
55dd00a7
MT
1944{
1945 /* checked again under seqlock below */
b0c39dc6 1946 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
55dd00a7
MT
1947 return false;
1948
b0c39dc6 1949 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
55dd00a7 1950}
d828199e
MT
1951#endif
1952
1953/*
1954 *
b48aa97e
MT
1955 * Assuming a stable TSC across physical CPUS, and a stable TSC
1956 * across virtual CPUs, the following condition is possible.
1957 * Each numbered line represents an event visible to both
d828199e
MT
1958 * CPUs at the next numbered event.
1959 *
1960 * "timespecX" represents host monotonic time. "tscX" represents
1961 * RDTSC value.
1962 *
1963 * VCPU0 on CPU0 | VCPU1 on CPU1
1964 *
1965 * 1. read timespec0,tsc0
1966 * 2. | timespec1 = timespec0 + N
1967 * | tsc1 = tsc0 + M
1968 * 3. transition to guest | transition to guest
1969 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1970 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
1971 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1972 *
1973 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1974 *
1975 * - ret0 < ret1
1976 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1977 * ...
1978 * - 0 < N - M => M < N
1979 *
1980 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1981 * always the case (the difference between two distinct xtime instances
1982 * might be smaller then the difference between corresponding TSC reads,
1983 * when updating guest vcpus pvclock areas).
1984 *
1985 * To avoid that problem, do not allow visibility of distinct
1986 * system_timestamp/tsc_timestamp values simultaneously: use a master
1987 * copy of host monotonic time values. Update that master copy
1988 * in lockstep.
1989 *
b48aa97e 1990 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
d828199e
MT
1991 *
1992 */
1993
1994static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1995{
1996#ifdef CONFIG_X86_64
1997 struct kvm_arch *ka = &kvm->arch;
1998 int vclock_mode;
b48aa97e
MT
1999 bool host_tsc_clocksource, vcpus_matched;
2000
2001 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2002 atomic_read(&kvm->online_vcpus));
d828199e
MT
2003
2004 /*
2005 * If the host uses TSC clock, then passthrough TSC as stable
2006 * to the guest.
2007 */
b48aa97e 2008 host_tsc_clocksource = kvm_get_time_and_clockread(
d828199e
MT
2009 &ka->master_kernel_ns,
2010 &ka->master_cycle_now);
2011
16a96021 2012 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
a826faf1 2013 && !ka->backwards_tsc_observed
54750f2c 2014 && !ka->boot_vcpu_runs_old_kvmclock;
b48aa97e 2015
d828199e
MT
2016 if (ka->use_master_clock)
2017 atomic_set(&kvm_guest_has_master_clock, 1);
2018
2019 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
b48aa97e
MT
2020 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2021 vcpus_matched);
d828199e
MT
2022#endif
2023}
2024
2860c4b1
PB
2025void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2026{
2027 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2028}
2029
2e762ff7
MT
2030static void kvm_gen_update_masterclock(struct kvm *kvm)
2031{
2032#ifdef CONFIG_X86_64
2033 int i;
2034 struct kvm_vcpu *vcpu;
2035 struct kvm_arch *ka = &kvm->arch;
2036
2037 spin_lock(&ka->pvclock_gtod_sync_lock);
2038 kvm_make_mclock_inprogress_request(kvm);
2039 /* no guest entries from this point */
2040 pvclock_update_vm_gtod_copy(kvm);
2041
2042 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 2043 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2e762ff7
MT
2044
2045 /* guest entries allowed */
2046 kvm_for_each_vcpu(i, vcpu, kvm)
72875d8a 2047 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2e762ff7
MT
2048
2049 spin_unlock(&ka->pvclock_gtod_sync_lock);
2050#endif
2051}
2052
e891a32e 2053u64 get_kvmclock_ns(struct kvm *kvm)
108b249c 2054{
108b249c 2055 struct kvm_arch *ka = &kvm->arch;
8b953440 2056 struct pvclock_vcpu_time_info hv_clock;
e2c2206a 2057 u64 ret;
108b249c 2058
8b953440
PB
2059 spin_lock(&ka->pvclock_gtod_sync_lock);
2060 if (!ka->use_master_clock) {
2061 spin_unlock(&ka->pvclock_gtod_sync_lock);
2062 return ktime_get_boot_ns() + ka->kvmclock_offset;
108b249c
PB
2063 }
2064
8b953440
PB
2065 hv_clock.tsc_timestamp = ka->master_cycle_now;
2066 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
2067 spin_unlock(&ka->pvclock_gtod_sync_lock);
2068
e2c2206a
WL
2069 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2070 get_cpu();
2071
e70b57a6
WL
2072 if (__this_cpu_read(cpu_tsc_khz)) {
2073 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2074 &hv_clock.tsc_shift,
2075 &hv_clock.tsc_to_system_mul);
2076 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2077 } else
2078 ret = ktime_get_boot_ns() + ka->kvmclock_offset;
e2c2206a
WL
2079
2080 put_cpu();
2081
2082 return ret;
108b249c
PB
2083}
2084
0d6dd2ff
PB
2085static void kvm_setup_pvclock_page(struct kvm_vcpu *v)
2086{
2087 struct kvm_vcpu_arch *vcpu = &v->arch;
2088 struct pvclock_vcpu_time_info guest_hv_clock;
2089
4e335d9e 2090 if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
0d6dd2ff
PB
2091 &guest_hv_clock, sizeof(guest_hv_clock))))
2092 return;
2093
2094 /* This VCPU is paused, but it's legal for a guest to read another
2095 * VCPU's kvmclock, so we really have to follow the specification where
2096 * it says that version is odd if data is being modified, and even after
2097 * it is consistent.
2098 *
2099 * Version field updates must be kept separate. This is because
2100 * kvm_write_guest_cached might use a "rep movs" instruction, and
2101 * writes within a string instruction are weakly ordered. So there
2102 * are three writes overall.
2103 *
2104 * As a small optimization, only write the version field in the first
2105 * and third write. The vcpu->pv_time cache is still valid, because the
2106 * version field is the first in the struct.
2107 */
2108 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2109
51c4b8bb
LA
2110 if (guest_hv_clock.version & 1)
2111 ++guest_hv_clock.version; /* first time write, random junk */
2112
0d6dd2ff 2113 vcpu->hv_clock.version = guest_hv_clock.version + 1;
4e335d9e
PB
2114 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2115 &vcpu->hv_clock,
2116 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2117
2118 smp_wmb();
2119
2120 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2121 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2122
2123 if (vcpu->pvclock_set_guest_stopped_request) {
2124 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2125 vcpu->pvclock_set_guest_stopped_request = false;
2126 }
2127
2128 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2129
4e335d9e
PB
2130 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2131 &vcpu->hv_clock,
2132 sizeof(vcpu->hv_clock));
0d6dd2ff
PB
2133
2134 smp_wmb();
2135
2136 vcpu->hv_clock.version++;
4e335d9e
PB
2137 kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
2138 &vcpu->hv_clock,
2139 sizeof(vcpu->hv_clock.version));
0d6dd2ff
PB
2140}
2141
34c238a1 2142static int kvm_guest_time_update(struct kvm_vcpu *v)
18068523 2143{
78db6a50 2144 unsigned long flags, tgt_tsc_khz;
18068523 2145 struct kvm_vcpu_arch *vcpu = &v->arch;
d828199e 2146 struct kvm_arch *ka = &v->kvm->arch;
f25e656d 2147 s64 kernel_ns;
d828199e 2148 u64 tsc_timestamp, host_tsc;
51d59c6b 2149 u8 pvclock_flags;
d828199e
MT
2150 bool use_master_clock;
2151
2152 kernel_ns = 0;
2153 host_tsc = 0;
18068523 2154
d828199e
MT
2155 /*
2156 * If the host uses TSC clock, then passthrough TSC as stable
2157 * to the guest.
2158 */
2159 spin_lock(&ka->pvclock_gtod_sync_lock);
2160 use_master_clock = ka->use_master_clock;
2161 if (use_master_clock) {
2162 host_tsc = ka->master_cycle_now;
2163 kernel_ns = ka->master_kernel_ns;
2164 }
2165 spin_unlock(&ka->pvclock_gtod_sync_lock);
c09664bb
MT
2166
2167 /* Keep irq disabled to prevent changes to the clock */
2168 local_irq_save(flags);
78db6a50
PB
2169 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2170 if (unlikely(tgt_tsc_khz == 0)) {
c09664bb
MT
2171 local_irq_restore(flags);
2172 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2173 return 1;
2174 }
d828199e 2175 if (!use_master_clock) {
4ea1636b 2176 host_tsc = rdtsc();
108b249c 2177 kernel_ns = ktime_get_boot_ns();
d828199e
MT
2178 }
2179
4ba76538 2180 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
d828199e 2181
c285545f
ZA
2182 /*
2183 * We may have to catch up the TSC to match elapsed wall clock
2184 * time for two reasons, even if kvmclock is used.
2185 * 1) CPU could have been running below the maximum TSC rate
2186 * 2) Broken TSC compensation resets the base at each VCPU
2187 * entry to avoid unknown leaps of TSC even when running
2188 * again on the same CPU. This may cause apparent elapsed
2189 * time to disappear, and the guest to stand still or run
2190 * very slowly.
2191 */
2192 if (vcpu->tsc_catchup) {
2193 u64 tsc = compute_guest_tsc(v, kernel_ns);
2194 if (tsc > tsc_timestamp) {
f1e2b260 2195 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
c285545f
ZA
2196 tsc_timestamp = tsc;
2197 }
50d0a0f9
GH
2198 }
2199
18068523
GOC
2200 local_irq_restore(flags);
2201
0d6dd2ff 2202 /* With all the info we got, fill in the values */
18068523 2203
78db6a50
PB
2204 if (kvm_has_tsc_control)
2205 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
2206
2207 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
3ae13faa 2208 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
5f4e3f88
ZA
2209 &vcpu->hv_clock.tsc_shift,
2210 &vcpu->hv_clock.tsc_to_system_mul);
78db6a50 2211 vcpu->hw_tsc_khz = tgt_tsc_khz;
8cfdc000
ZA
2212 }
2213
1d5f066e 2214 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
759379dd 2215 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
28e4639a 2216 vcpu->last_guest_tsc = tsc_timestamp;
51d59c6b 2217
d828199e 2218 /* If the host uses TSC clocksource, then it is stable */
0d6dd2ff 2219 pvclock_flags = 0;
d828199e
MT
2220 if (use_master_clock)
2221 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2222
78c0337a
MT
2223 vcpu->hv_clock.flags = pvclock_flags;
2224
095cf55d
PB
2225 if (vcpu->pv_time_enabled)
2226 kvm_setup_pvclock_page(v);
2227 if (v == kvm_get_vcpu(v->kvm, 0))
2228 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
8cfdc000 2229 return 0;
c8076604
GH
2230}
2231
0061d53d
MT
2232/*
2233 * kvmclock updates which are isolated to a given vcpu, such as
2234 * vcpu->cpu migration, should not allow system_timestamp from
2235 * the rest of the vcpus to remain static. Otherwise ntp frequency
2236 * correction applies to one vcpu's system_timestamp but not
2237 * the others.
2238 *
2239 * So in those cases, request a kvmclock update for all vcpus.
7e44e449
AJ
2240 * We need to rate-limit these requests though, as they can
2241 * considerably slow guests that have a large number of vcpus.
2242 * The time for a remote vcpu to update its kvmclock is bound
2243 * by the delay we use to rate-limit the updates.
0061d53d
MT
2244 */
2245
7e44e449
AJ
2246#define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2247
2248static void kvmclock_update_fn(struct work_struct *work)
0061d53d
MT
2249{
2250 int i;
7e44e449
AJ
2251 struct delayed_work *dwork = to_delayed_work(work);
2252 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2253 kvmclock_update_work);
2254 struct kvm *kvm = container_of(ka, struct kvm, arch);
0061d53d
MT
2255 struct kvm_vcpu *vcpu;
2256
2257 kvm_for_each_vcpu(i, vcpu, kvm) {
105b21bb 2258 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0061d53d
MT
2259 kvm_vcpu_kick(vcpu);
2260 }
2261}
2262
7e44e449
AJ
2263static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
2264{
2265 struct kvm *kvm = v->kvm;
2266
105b21bb 2267 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
7e44e449
AJ
2268 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
2269 KVMCLOCK_UPDATE_DELAY);
2270}
2271
332967a3
AJ
2272#define KVMCLOCK_SYNC_PERIOD (300 * HZ)
2273
2274static void kvmclock_sync_fn(struct work_struct *work)
2275{
2276 struct delayed_work *dwork = to_delayed_work(work);
2277 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2278 kvmclock_sync_work);
2279 struct kvm *kvm = container_of(ka, struct kvm, arch);
2280
630994b3
MT
2281 if (!kvmclock_periodic_sync)
2282 return;
2283
332967a3
AJ
2284 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
2285 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
2286 KVMCLOCK_SYNC_PERIOD);
2287}
2288
9ffd986c 2289static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2290{
890ca9ae
HY
2291 u64 mcg_cap = vcpu->arch.mcg_cap;
2292 unsigned bank_num = mcg_cap & 0xff;
9ffd986c
WL
2293 u32 msr = msr_info->index;
2294 u64 data = msr_info->data;
890ca9ae 2295
15c4a640 2296 switch (msr) {
15c4a640 2297 case MSR_IA32_MCG_STATUS:
890ca9ae 2298 vcpu->arch.mcg_status = data;
15c4a640 2299 break;
c7ac679c 2300 case MSR_IA32_MCG_CTL:
44883f01
PB
2301 if (!(mcg_cap & MCG_CTL_P) &&
2302 (data || !msr_info->host_initiated))
890ca9ae
HY
2303 return 1;
2304 if (data != 0 && data != ~(u64)0)
44883f01 2305 return 1;
890ca9ae
HY
2306 vcpu->arch.mcg_ctl = data;
2307 break;
2308 default:
2309 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2310 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae 2311 u32 offset = msr - MSR_IA32_MC0_CTL;
114be429
AP
2312 /* only 0 or all 1s can be written to IA32_MCi_CTL
2313 * some Linux kernels though clear bit 10 in bank 4 to
2314 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
2315 * this to avoid an uncatched #GP in the guest
2316 */
890ca9ae 2317 if ((offset & 0x3) == 0 &&
114be429 2318 data != 0 && (data | (1 << 10)) != ~(u64)0)
890ca9ae 2319 return -1;
9ffd986c
WL
2320 if (!msr_info->host_initiated &&
2321 (offset & 0x3) == 1 && data != 0)
2322 return -1;
890ca9ae
HY
2323 vcpu->arch.mce_banks[offset] = data;
2324 break;
2325 }
2326 return 1;
2327 }
2328 return 0;
2329}
2330
ffde22ac
ES
2331static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
2332{
2333 struct kvm *kvm = vcpu->kvm;
2334 int lm = is_long_mode(vcpu);
2335 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
2336 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
2337 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
2338 : kvm->arch.xen_hvm_config.blob_size_32;
2339 u32 page_num = data & ~PAGE_MASK;
2340 u64 page_addr = data & PAGE_MASK;
2341 u8 *page;
2342 int r;
2343
2344 r = -E2BIG;
2345 if (page_num >= blob_size)
2346 goto out;
2347 r = -ENOMEM;
ff5c2c03
SL
2348 page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
2349 if (IS_ERR(page)) {
2350 r = PTR_ERR(page);
ffde22ac 2351 goto out;
ff5c2c03 2352 }
54bf36aa 2353 if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
ffde22ac
ES
2354 goto out_free;
2355 r = 0;
2356out_free:
2357 kfree(page);
2358out:
2359 return r;
2360}
2361
344d9588
GN
2362static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
2363{
2364 gpa_t gpa = data & ~0x3f;
2365
52a5c155
WL
2366 /* Bits 3:5 are reserved, Should be zero */
2367 if (data & 0x38)
344d9588
GN
2368 return 1;
2369
2370 vcpu->arch.apf.msr_val = data;
2371
2372 if (!(data & KVM_ASYNC_PF_ENABLED)) {
2373 kvm_clear_async_pf_completion_queue(vcpu);
2374 kvm_async_pf_hash_reset(vcpu);
2375 return 0;
2376 }
2377
4e335d9e 2378 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
8f964525 2379 sizeof(u32)))
344d9588
GN
2380 return 1;
2381
6adba527 2382 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
52a5c155 2383 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
344d9588
GN
2384 kvm_async_pf_wakeup_all(vcpu);
2385 return 0;
2386}
2387
12f9a48f
GC
2388static void kvmclock_reset(struct kvm_vcpu *vcpu)
2389{
0b79459b 2390 vcpu->arch.pv_time_enabled = false;
12f9a48f
GC
2391}
2392
f38a7b75
WL
2393static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
2394{
2395 ++vcpu->stat.tlb_flush;
2396 kvm_x86_ops->tlb_flush(vcpu, invalidate_gpa);
2397}
2398
c9aaa895
GC
2399static void record_steal_time(struct kvm_vcpu *vcpu)
2400{
2401 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2402 return;
2403
4e335d9e 2404 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
c9aaa895
GC
2405 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2406 return;
2407
f38a7b75
WL
2408 /*
2409 * Doing a TLB flush here, on the guest's behalf, can avoid
2410 * expensive IPIs.
2411 */
2412 if (xchg(&vcpu->arch.st.steal.preempted, 0) & KVM_VCPU_FLUSH_TLB)
2413 kvm_vcpu_flush_tlb(vcpu, false);
0b9f6c46 2414
35f3fae1
WL
2415 if (vcpu->arch.st.steal.version & 1)
2416 vcpu->arch.st.steal.version += 1; /* first time write, random junk */
2417
2418 vcpu->arch.st.steal.version += 1;
2419
4e335d9e 2420 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
35f3fae1
WL
2421 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2422
2423 smp_wmb();
2424
c54cdf14
LC
2425 vcpu->arch.st.steal.steal += current->sched_info.run_delay -
2426 vcpu->arch.st.last_steal;
2427 vcpu->arch.st.last_steal = current->sched_info.run_delay;
35f3fae1 2428
4e335d9e 2429 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
35f3fae1
WL
2430 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2431
2432 smp_wmb();
2433
2434 vcpu->arch.st.steal.version += 1;
c9aaa895 2435
4e335d9e 2436 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
c9aaa895
GC
2437 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2438}
2439
8fe8ab46 2440int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
15c4a640 2441{
5753785f 2442 bool pr = false;
8fe8ab46
WA
2443 u32 msr = msr_info->index;
2444 u64 data = msr_info->data;
5753785f 2445
15c4a640 2446 switch (msr) {
2e32b719 2447 case MSR_AMD64_NB_CFG:
2e32b719
BP
2448 case MSR_IA32_UCODE_WRITE:
2449 case MSR_VM_HSAVE_PA:
2450 case MSR_AMD64_PATCH_LOADER:
2451 case MSR_AMD64_BU_CFG2:
405a353a 2452 case MSR_AMD64_DC_CFG:
0e1b869f 2453 case MSR_F15H_EX_CFG:
2e32b719
BP
2454 break;
2455
518e7b94
WL
2456 case MSR_IA32_UCODE_REV:
2457 if (msr_info->host_initiated)
2458 vcpu->arch.microcode_version = data;
2459 break;
0cf9135b
SC
2460 case MSR_IA32_ARCH_CAPABILITIES:
2461 if (!msr_info->host_initiated)
2462 return 1;
2463 vcpu->arch.arch_capabilities = data;
2464 break;
15c4a640 2465 case MSR_EFER:
11988499 2466 return set_efer(vcpu, msr_info);
8f1589d9
AP
2467 case MSR_K7_HWCR:
2468 data &= ~(u64)0x40; /* ignore flush filter disable */
82494028 2469 data &= ~(u64)0x100; /* ignore ignne emulation enable */
a223c313 2470 data &= ~(u64)0x8; /* ignore TLB cache disable */
22d48b2d 2471 data &= ~(u64)0x40000; /* ignore Mc status write enable */
8f1589d9 2472 if (data != 0) {
a737f256
CD
2473 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2474 data);
8f1589d9
AP
2475 return 1;
2476 }
15c4a640 2477 break;
f7c6d140
AP
2478 case MSR_FAM10H_MMIO_CONF_BASE:
2479 if (data != 0) {
a737f256
CD
2480 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2481 "0x%llx\n", data);
f7c6d140
AP
2482 return 1;
2483 }
15c4a640 2484 break;
b5e2fec0
AG
2485 case MSR_IA32_DEBUGCTLMSR:
2486 if (!data) {
2487 /* We support the non-activated case already */
2488 break;
2489 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2490 /* Values other than LBR and BTF are vendor-specific,
2491 thus reserved and should throw a #GP */
2492 return 1;
2493 }
a737f256
CD
2494 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2495 __func__, data);
b5e2fec0 2496 break;
9ba075a6 2497 case 0x200 ... 0x2ff:
ff53604b 2498 return kvm_mtrr_set_msr(vcpu, msr, data);
15c4a640 2499 case MSR_IA32_APICBASE:
58cb628d 2500 return kvm_set_apic_base(vcpu, msr_info);
0105d1a5
GN
2501 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2502 return kvm_x2apic_msr_write(vcpu, msr, data);
a3e06bbe
LJ
2503 case MSR_IA32_TSCDEADLINE:
2504 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2505 break;
ba904635 2506 case MSR_IA32_TSC_ADJUST:
d6321d49 2507 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
ba904635 2508 if (!msr_info->host_initiated) {
d913b904 2509 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
d7add054 2510 adjust_tsc_offset_guest(vcpu, adj);
ba904635
WA
2511 }
2512 vcpu->arch.ia32_tsc_adjust_msr = data;
2513 }
2514 break;
15c4a640 2515 case MSR_IA32_MISC_ENABLE:
ad312c7c 2516 vcpu->arch.ia32_misc_enable_msr = data;
15c4a640 2517 break;
64d60670
PB
2518 case MSR_IA32_SMBASE:
2519 if (!msr_info->host_initiated)
2520 return 1;
2521 vcpu->arch.smbase = data;
2522 break;
dd259935
PB
2523 case MSR_IA32_TSC:
2524 kvm_write_tsc(vcpu, msr_info);
2525 break;
52797bf9
LA
2526 case MSR_SMI_COUNT:
2527 if (!msr_info->host_initiated)
2528 return 1;
2529 vcpu->arch.smi_count = data;
2530 break;
11c6bffa 2531 case MSR_KVM_WALL_CLOCK_NEW:
18068523
GOC
2532 case MSR_KVM_WALL_CLOCK:
2533 vcpu->kvm->arch.wall_clock = data;
2534 kvm_write_wall_clock(vcpu->kvm, data);
2535 break;
11c6bffa 2536 case MSR_KVM_SYSTEM_TIME_NEW:
18068523 2537 case MSR_KVM_SYSTEM_TIME: {
54750f2c
MT
2538 struct kvm_arch *ka = &vcpu->kvm->arch;
2539
12f9a48f 2540 kvmclock_reset(vcpu);
18068523 2541
54750f2c
MT
2542 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2543 bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2544
2545 if (ka->boot_vcpu_runs_old_kvmclock != tmp)
1bd2009e 2546 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
54750f2c
MT
2547
2548 ka->boot_vcpu_runs_old_kvmclock = tmp;
2549 }
2550
18068523 2551 vcpu->arch.time = data;
0061d53d 2552 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
18068523
GOC
2553
2554 /* we verify if the enable bit is set... */
2555 if (!(data & 1))
2556 break;
2557
4e335d9e 2558 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
8f964525
AH
2559 &vcpu->arch.pv_time, data & ~1ULL,
2560 sizeof(struct pvclock_vcpu_time_info)))
0b79459b
AH
2561 vcpu->arch.pv_time_enabled = false;
2562 else
2563 vcpu->arch.pv_time_enabled = true;
32cad84f 2564
18068523
GOC
2565 break;
2566 }
344d9588
GN
2567 case MSR_KVM_ASYNC_PF_EN:
2568 if (kvm_pv_enable_async_pf(vcpu, data))
2569 return 1;
2570 break;
c9aaa895
GC
2571 case MSR_KVM_STEAL_TIME:
2572
2573 if (unlikely(!sched_info_on()))
2574 return 1;
2575
2576 if (data & KVM_STEAL_RESERVED_MASK)
2577 return 1;
2578
4e335d9e 2579 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
8f964525
AH
2580 data & KVM_STEAL_VALID_BITS,
2581 sizeof(struct kvm_steal_time)))
c9aaa895
GC
2582 return 1;
2583
2584 vcpu->arch.st.msr_val = data;
2585
2586 if (!(data & KVM_MSR_ENABLED))
2587 break;
2588
c9aaa895
GC
2589 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2590
2591 break;
ae7a2a3f 2592 case MSR_KVM_PV_EOI_EN:
72bbf935 2593 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
ae7a2a3f
MT
2594 return 1;
2595 break;
c9aaa895 2596
890ca9ae
HY
2597 case MSR_IA32_MCG_CTL:
2598 case MSR_IA32_MCG_STATUS:
81760dcc 2599 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
9ffd986c 2600 return set_msr_mce(vcpu, msr_info);
71db6023 2601
6912ac32
WH
2602 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2603 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2604 pr = true; /* fall through */
2605 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2606 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2607 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2608 return kvm_pmu_set_msr(vcpu, msr_info);
5753785f
GN
2609
2610 if (pr || data != 0)
a737f256
CD
2611 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2612 "0x%x data 0x%llx\n", msr, data);
5753785f 2613 break;
84e0cefa
JS
2614 case MSR_K7_CLK_CTL:
2615 /*
2616 * Ignore all writes to this no longer documented MSR.
2617 * Writes are only relevant for old K7 processors,
2618 * all pre-dating SVM, but a recommended workaround from
4a969980 2619 * AMD for these chips. It is possible to specify the
84e0cefa
JS
2620 * affected processor models on the command line, hence
2621 * the need to ignore the workaround.
2622 */
2623 break;
55cd8e5a 2624 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2625 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2626 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2627 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
2628 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
2629 case HV_X64_MSR_TSC_EMULATION_CONTROL:
2630 case HV_X64_MSR_TSC_EMULATION_STATUS:
e7d9513b
AS
2631 return kvm_hv_set_msr_common(vcpu, msr, data,
2632 msr_info->host_initiated);
91c9c3ed 2633 case MSR_IA32_BBL_CR_CTL3:
2634 /* Drop writes to this legacy MSR -- see rdmsr
2635 * counterpart for further detail.
2636 */
fab0aa3b
EM
2637 if (report_ignored_msrs)
2638 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
2639 msr, data);
91c9c3ed 2640 break;
2b036c6b 2641 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 2642 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
2643 return 1;
2644 vcpu->arch.osvw.length = data;
2645 break;
2646 case MSR_AMD64_OSVW_STATUS:
d6321d49 2647 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b
BO
2648 return 1;
2649 vcpu->arch.osvw.status = data;
2650 break;
db2336a8
KH
2651 case MSR_PLATFORM_INFO:
2652 if (!msr_info->host_initiated ||
db2336a8
KH
2653 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
2654 cpuid_fault_enabled(vcpu)))
2655 return 1;
2656 vcpu->arch.msr_platform_info = data;
2657 break;
2658 case MSR_MISC_FEATURES_ENABLES:
2659 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
2660 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
2661 !supports_cpuid_fault(vcpu)))
2662 return 1;
2663 vcpu->arch.msr_misc_features_enables = data;
2664 break;
15c4a640 2665 default:
ffde22ac
ES
2666 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2667 return xen_hvm_config(vcpu, data);
c6702c9d 2668 if (kvm_pmu_is_valid_msr(vcpu, msr))
afd80d85 2669 return kvm_pmu_set_msr(vcpu, msr_info);
ed85c068 2670 if (!ignore_msrs) {
ae0f5499 2671 vcpu_debug_ratelimited(vcpu, "unhandled wrmsr: 0x%x data 0x%llx\n",
a737f256 2672 msr, data);
ed85c068
AP
2673 return 1;
2674 } else {
fab0aa3b
EM
2675 if (report_ignored_msrs)
2676 vcpu_unimpl(vcpu,
2677 "ignored wrmsr: 0x%x data 0x%llx\n",
2678 msr, data);
ed85c068
AP
2679 break;
2680 }
15c4a640
CO
2681 }
2682 return 0;
2683}
2684EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2685
2686
2687/*
2688 * Reads an msr value (of 'msr_index') into 'pdata'.
2689 * Returns 0 on success, non-0 otherwise.
2690 * Assumes vcpu_load() was already called.
2691 */
609e36d3 2692int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
15c4a640 2693{
609e36d3 2694 return kvm_x86_ops->get_msr(vcpu, msr);
15c4a640 2695}
ff651cb6 2696EXPORT_SYMBOL_GPL(kvm_get_msr);
15c4a640 2697
44883f01 2698static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
15c4a640
CO
2699{
2700 u64 data;
890ca9ae
HY
2701 u64 mcg_cap = vcpu->arch.mcg_cap;
2702 unsigned bank_num = mcg_cap & 0xff;
15c4a640
CO
2703
2704 switch (msr) {
15c4a640
CO
2705 case MSR_IA32_P5_MC_ADDR:
2706 case MSR_IA32_P5_MC_TYPE:
890ca9ae
HY
2707 data = 0;
2708 break;
15c4a640 2709 case MSR_IA32_MCG_CAP:
890ca9ae
HY
2710 data = vcpu->arch.mcg_cap;
2711 break;
c7ac679c 2712 case MSR_IA32_MCG_CTL:
44883f01 2713 if (!(mcg_cap & MCG_CTL_P) && !host)
890ca9ae
HY
2714 return 1;
2715 data = vcpu->arch.mcg_ctl;
2716 break;
2717 case MSR_IA32_MCG_STATUS:
2718 data = vcpu->arch.mcg_status;
2719 break;
2720 default:
2721 if (msr >= MSR_IA32_MC0_CTL &&
81760dcc 2722 msr < MSR_IA32_MCx_CTL(bank_num)) {
890ca9ae
HY
2723 u32 offset = msr - MSR_IA32_MC0_CTL;
2724 data = vcpu->arch.mce_banks[offset];
2725 break;
2726 }
2727 return 1;
2728 }
2729 *pdata = data;
2730 return 0;
2731}
2732
609e36d3 2733int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
890ca9ae 2734{
609e36d3 2735 switch (msr_info->index) {
890ca9ae 2736 case MSR_IA32_PLATFORM_ID:
15c4a640 2737 case MSR_IA32_EBL_CR_POWERON:
b5e2fec0
AG
2738 case MSR_IA32_DEBUGCTLMSR:
2739 case MSR_IA32_LASTBRANCHFROMIP:
2740 case MSR_IA32_LASTBRANCHTOIP:
2741 case MSR_IA32_LASTINTFROMIP:
2742 case MSR_IA32_LASTINTTOIP:
60af2ecd 2743 case MSR_K8_SYSCFG:
3afb1121
PB
2744 case MSR_K8_TSEG_ADDR:
2745 case MSR_K8_TSEG_MASK:
60af2ecd 2746 case MSR_K7_HWCR:
61a6bd67 2747 case MSR_VM_HSAVE_PA:
1fdbd48c 2748 case MSR_K8_INT_PENDING_MSG:
c323c0e5 2749 case MSR_AMD64_NB_CFG:
f7c6d140 2750 case MSR_FAM10H_MMIO_CONF_BASE:
2e32b719 2751 case MSR_AMD64_BU_CFG2:
0c2df2a1 2752 case MSR_IA32_PERF_CTL:
405a353a 2753 case MSR_AMD64_DC_CFG:
0e1b869f 2754 case MSR_F15H_EX_CFG:
609e36d3 2755 msr_info->data = 0;
15c4a640 2756 break;
c51eb52b 2757 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
6912ac32
WH
2758 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2759 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2760 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2761 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
c6702c9d 2762 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3
PB
2763 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2764 msr_info->data = 0;
5753785f 2765 break;
742bc670 2766 case MSR_IA32_UCODE_REV:
518e7b94 2767 msr_info->data = vcpu->arch.microcode_version;
742bc670 2768 break;
0cf9135b
SC
2769 case MSR_IA32_ARCH_CAPABILITIES:
2770 if (!msr_info->host_initiated &&
2771 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
2772 return 1;
2773 msr_info->data = vcpu->arch.arch_capabilities;
2774 break;
dd259935
PB
2775 case MSR_IA32_TSC:
2776 msr_info->data = kvm_scale_tsc(vcpu, rdtsc()) + vcpu->arch.tsc_offset;
2777 break;
9ba075a6 2778 case MSR_MTRRcap:
9ba075a6 2779 case 0x200 ... 0x2ff:
ff53604b 2780 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
15c4a640 2781 case 0xcd: /* fsb frequency */
609e36d3 2782 msr_info->data = 3;
15c4a640 2783 break;
7b914098
JS
2784 /*
2785 * MSR_EBC_FREQUENCY_ID
2786 * Conservative value valid for even the basic CPU models.
2787 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2788 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2789 * and 266MHz for model 3, or 4. Set Core Clock
2790 * Frequency to System Bus Frequency Ratio to 1 (bits
2791 * 31:24) even though these are only valid for CPU
2792 * models > 2, however guests may end up dividing or
2793 * multiplying by zero otherwise.
2794 */
2795 case MSR_EBC_FREQUENCY_ID:
609e36d3 2796 msr_info->data = 1 << 24;
7b914098 2797 break;
15c4a640 2798 case MSR_IA32_APICBASE:
609e36d3 2799 msr_info->data = kvm_get_apic_base(vcpu);
15c4a640 2800 break;
0105d1a5 2801 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
609e36d3 2802 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
0105d1a5 2803 break;
a3e06bbe 2804 case MSR_IA32_TSCDEADLINE:
609e36d3 2805 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
a3e06bbe 2806 break;
ba904635 2807 case MSR_IA32_TSC_ADJUST:
609e36d3 2808 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
ba904635 2809 break;
15c4a640 2810 case MSR_IA32_MISC_ENABLE:
609e36d3 2811 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
15c4a640 2812 break;
64d60670
PB
2813 case MSR_IA32_SMBASE:
2814 if (!msr_info->host_initiated)
2815 return 1;
2816 msr_info->data = vcpu->arch.smbase;
15c4a640 2817 break;
52797bf9
LA
2818 case MSR_SMI_COUNT:
2819 msr_info->data = vcpu->arch.smi_count;
2820 break;
847f0ad8
AG
2821 case MSR_IA32_PERF_STATUS:
2822 /* TSC increment by tick */
609e36d3 2823 msr_info->data = 1000ULL;
847f0ad8 2824 /* CPU multiplier */
b0996ae4 2825 msr_info->data |= (((uint64_t)4ULL) << 40);
847f0ad8 2826 break;
15c4a640 2827 case MSR_EFER:
609e36d3 2828 msr_info->data = vcpu->arch.efer;
15c4a640 2829 break;
18068523 2830 case MSR_KVM_WALL_CLOCK:
11c6bffa 2831 case MSR_KVM_WALL_CLOCK_NEW:
609e36d3 2832 msr_info->data = vcpu->kvm->arch.wall_clock;
18068523
GOC
2833 break;
2834 case MSR_KVM_SYSTEM_TIME:
11c6bffa 2835 case MSR_KVM_SYSTEM_TIME_NEW:
609e36d3 2836 msr_info->data = vcpu->arch.time;
18068523 2837 break;
344d9588 2838 case MSR_KVM_ASYNC_PF_EN:
609e36d3 2839 msr_info->data = vcpu->arch.apf.msr_val;
344d9588 2840 break;
c9aaa895 2841 case MSR_KVM_STEAL_TIME:
609e36d3 2842 msr_info->data = vcpu->arch.st.msr_val;
c9aaa895 2843 break;
1d92128f 2844 case MSR_KVM_PV_EOI_EN:
609e36d3 2845 msr_info->data = vcpu->arch.pv_eoi.msr_val;
1d92128f 2846 break;
890ca9ae
HY
2847 case MSR_IA32_P5_MC_ADDR:
2848 case MSR_IA32_P5_MC_TYPE:
2849 case MSR_IA32_MCG_CAP:
2850 case MSR_IA32_MCG_CTL:
2851 case MSR_IA32_MCG_STATUS:
81760dcc 2852 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
44883f01
PB
2853 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
2854 msr_info->host_initiated);
84e0cefa
JS
2855 case MSR_K7_CLK_CTL:
2856 /*
2857 * Provide expected ramp-up count for K7. All other
2858 * are set to zero, indicating minimum divisors for
2859 * every field.
2860 *
2861 * This prevents guest kernels on AMD host with CPU
2862 * type 6, model 8 and higher from exploding due to
2863 * the rdmsr failing.
2864 */
609e36d3 2865 msr_info->data = 0x20000000;
84e0cefa 2866 break;
55cd8e5a 2867 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
e7d9513b
AS
2868 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2869 case HV_X64_MSR_CRASH_CTL:
1f4b34f8 2870 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
a2e164e7
VK
2871 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
2872 case HV_X64_MSR_TSC_EMULATION_CONTROL:
2873 case HV_X64_MSR_TSC_EMULATION_STATUS:
e83d5887 2874 return kvm_hv_get_msr_common(vcpu,
44883f01
PB
2875 msr_info->index, &msr_info->data,
2876 msr_info->host_initiated);
55cd8e5a 2877 break;
91c9c3ed 2878 case MSR_IA32_BBL_CR_CTL3:
2879 /* This legacy MSR exists but isn't fully documented in current
2880 * silicon. It is however accessed by winxp in very narrow
2881 * scenarios where it sets bit #19, itself documented as
2882 * a "reserved" bit. Best effort attempt to source coherent
2883 * read data here should the balance of the register be
2884 * interpreted by the guest:
2885 *
2886 * L2 cache control register 3: 64GB range, 256KB size,
2887 * enabled, latency 0x1, configured
2888 */
609e36d3 2889 msr_info->data = 0xbe702111;
91c9c3ed 2890 break;
2b036c6b 2891 case MSR_AMD64_OSVW_ID_LENGTH:
d6321d49 2892 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 2893 return 1;
609e36d3 2894 msr_info->data = vcpu->arch.osvw.length;
2b036c6b
BO
2895 break;
2896 case MSR_AMD64_OSVW_STATUS:
d6321d49 2897 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
2b036c6b 2898 return 1;
609e36d3 2899 msr_info->data = vcpu->arch.osvw.status;
2b036c6b 2900 break;
db2336a8 2901 case MSR_PLATFORM_INFO:
6fbbde9a
DS
2902 if (!msr_info->host_initiated &&
2903 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
2904 return 1;
db2336a8
KH
2905 msr_info->data = vcpu->arch.msr_platform_info;
2906 break;
2907 case MSR_MISC_FEATURES_ENABLES:
2908 msr_info->data = vcpu->arch.msr_misc_features_enables;
2909 break;
15c4a640 2910 default:
c6702c9d 2911 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
609e36d3 2912 return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
ed85c068 2913 if (!ignore_msrs) {
ae0f5499
BD
2914 vcpu_debug_ratelimited(vcpu, "unhandled rdmsr: 0x%x\n",
2915 msr_info->index);
ed85c068
AP
2916 return 1;
2917 } else {
fab0aa3b
EM
2918 if (report_ignored_msrs)
2919 vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n",
2920 msr_info->index);
609e36d3 2921 msr_info->data = 0;
ed85c068
AP
2922 }
2923 break;
15c4a640 2924 }
15c4a640
CO
2925 return 0;
2926}
2927EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2928
313a3dc7
CO
2929/*
2930 * Read or write a bunch of msrs. All parameters are kernel addresses.
2931 *
2932 * @return number of msrs set successfully.
2933 */
2934static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2935 struct kvm_msr_entry *entries,
2936 int (*do_msr)(struct kvm_vcpu *vcpu,
2937 unsigned index, u64 *data))
2938{
801e459a 2939 int i;
313a3dc7 2940
313a3dc7
CO
2941 for (i = 0; i < msrs->nmsrs; ++i)
2942 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2943 break;
2944
313a3dc7
CO
2945 return i;
2946}
2947
2948/*
2949 * Read or write a bunch of msrs. Parameters are user addresses.
2950 *
2951 * @return number of msrs set successfully.
2952 */
2953static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2954 int (*do_msr)(struct kvm_vcpu *vcpu,
2955 unsigned index, u64 *data),
2956 int writeback)
2957{
2958 struct kvm_msrs msrs;
2959 struct kvm_msr_entry *entries;
2960 int r, n;
2961 unsigned size;
2962
2963 r = -EFAULT;
0e96f31e 2964 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
313a3dc7
CO
2965 goto out;
2966
2967 r = -E2BIG;
2968 if (msrs.nmsrs >= MAX_IO_MSRS)
2969 goto out;
2970
313a3dc7 2971 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
ff5c2c03
SL
2972 entries = memdup_user(user_msrs->entries, size);
2973 if (IS_ERR(entries)) {
2974 r = PTR_ERR(entries);
313a3dc7 2975 goto out;
ff5c2c03 2976 }
313a3dc7
CO
2977
2978 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2979 if (r < 0)
2980 goto out_free;
2981
2982 r = -EFAULT;
2983 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2984 goto out_free;
2985
2986 r = n;
2987
2988out_free:
7a73c028 2989 kfree(entries);
313a3dc7
CO
2990out:
2991 return r;
2992}
2993
4d5422ce
WL
2994static inline bool kvm_can_mwait_in_guest(void)
2995{
2996 return boot_cpu_has(X86_FEATURE_MWAIT) &&
8e9b29b6
KA
2997 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
2998 boot_cpu_has(X86_FEATURE_ARAT);
4d5422ce
WL
2999}
3000
784aa3d7 3001int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
018d00d2 3002{
4d5422ce 3003 int r = 0;
018d00d2
ZX
3004
3005 switch (ext) {
3006 case KVM_CAP_IRQCHIP:
3007 case KVM_CAP_HLT:
3008 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
018d00d2 3009 case KVM_CAP_SET_TSS_ADDR:
07716717 3010 case KVM_CAP_EXT_CPUID:
9c15bb1d 3011 case KVM_CAP_EXT_EMUL_CPUID:
c8076604 3012 case KVM_CAP_CLOCKSOURCE:
7837699f 3013 case KVM_CAP_PIT:
a28e4f5a 3014 case KVM_CAP_NOP_IO_DELAY:
62d9f0db 3015 case KVM_CAP_MP_STATE:
ed848624 3016 case KVM_CAP_SYNC_MMU:
a355c85c 3017 case KVM_CAP_USER_NMI:
52d939a0 3018 case KVM_CAP_REINJECT_CONTROL:
4925663a 3019 case KVM_CAP_IRQ_INJECT_STATUS:
d34e6b17 3020 case KVM_CAP_IOEVENTFD:
f848a5a8 3021 case KVM_CAP_IOEVENTFD_NO_LENGTH:
c5ff41ce 3022 case KVM_CAP_PIT2:
e9f42757 3023 case KVM_CAP_PIT_STATE2:
b927a3ce 3024 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
ffde22ac 3025 case KVM_CAP_XEN_HVM:
3cfc3092 3026 case KVM_CAP_VCPU_EVENTS:
55cd8e5a 3027 case KVM_CAP_HYPERV:
10388a07 3028 case KVM_CAP_HYPERV_VAPIC:
c25bc163 3029 case KVM_CAP_HYPERV_SPIN:
5c919412 3030 case KVM_CAP_HYPERV_SYNIC:
efc479e6 3031 case KVM_CAP_HYPERV_SYNIC2:
d3457c87 3032 case KVM_CAP_HYPERV_VP_INDEX:
faeb7833 3033 case KVM_CAP_HYPERV_EVENTFD:
c1aea919 3034 case KVM_CAP_HYPERV_TLBFLUSH:
214ff83d 3035 case KVM_CAP_HYPERV_SEND_IPI:
57b119da 3036 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
2bc39970 3037 case KVM_CAP_HYPERV_CPUID:
ab9f4ecb 3038 case KVM_CAP_PCI_SEGMENT:
a1efbe77 3039 case KVM_CAP_DEBUGREGS:
d2be1651 3040 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2d5b5a66 3041 case KVM_CAP_XSAVE:
344d9588 3042 case KVM_CAP_ASYNC_PF:
92a1f12d 3043 case KVM_CAP_GET_TSC_KHZ:
1c0b28c2 3044 case KVM_CAP_KVMCLOCK_CTRL:
4d8b81ab 3045 case KVM_CAP_READONLY_MEM:
5f66b620 3046 case KVM_CAP_HYPERV_TIME:
100943c5 3047 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
defcf51f 3048 case KVM_CAP_TSC_DEADLINE_TIMER:
90de4a18 3049 case KVM_CAP_DISABLE_QUIRKS:
d71ba788 3050 case KVM_CAP_SET_BOOT_CPU_ID:
49df6397 3051 case KVM_CAP_SPLIT_IRQCHIP:
460df4c1 3052 case KVM_CAP_IMMEDIATE_EXIT:
801e459a 3053 case KVM_CAP_GET_MSR_FEATURES:
6fbbde9a 3054 case KVM_CAP_MSR_PLATFORM_INFO:
c4f55198 3055 case KVM_CAP_EXCEPTION_PAYLOAD:
018d00d2
ZX
3056 r = 1;
3057 break;
01643c51
KH
3058 case KVM_CAP_SYNC_REGS:
3059 r = KVM_SYNC_X86_VALID_FIELDS;
3060 break;
e3fd9a93
PB
3061 case KVM_CAP_ADJUST_CLOCK:
3062 r = KVM_CLOCK_TSC_STABLE;
3063 break;
4d5422ce 3064 case KVM_CAP_X86_DISABLE_EXITS:
766d3571 3065 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE;
4d5422ce
WL
3066 if(kvm_can_mwait_in_guest())
3067 r |= KVM_X86_DISABLE_EXITS_MWAIT;
668fffa3 3068 break;
6d396b55
PB
3069 case KVM_CAP_X86_SMM:
3070 /* SMBASE is usually relocated above 1M on modern chipsets,
3071 * and SMM handlers might indeed rely on 4G segment limits,
3072 * so do not report SMM to be available if real mode is
3073 * emulated via vm86 mode. Still, do not go to great lengths
3074 * to avoid userspace's usage of the feature, because it is a
3075 * fringe case that is not enabled except via specific settings
3076 * of the module parameters.
3077 */
bc226f07 3078 r = kvm_x86_ops->has_emulated_msr(MSR_IA32_SMBASE);
6d396b55 3079 break;
774ead3a
AK
3080 case KVM_CAP_VAPIC:
3081 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
3082 break;
f725230a 3083 case KVM_CAP_NR_VCPUS:
8c3ba334
SL
3084 r = KVM_SOFT_MAX_VCPUS;
3085 break;
3086 case KVM_CAP_MAX_VCPUS:
f725230a
AK
3087 r = KVM_MAX_VCPUS;
3088 break;
a988b910 3089 case KVM_CAP_NR_MEMSLOTS:
bbacc0c1 3090 r = KVM_USER_MEM_SLOTS;
a988b910 3091 break;
a68a6a72
MT
3092 case KVM_CAP_PV_MMU: /* obsolete */
3093 r = 0;
2f333bcb 3094 break;
890ca9ae
HY
3095 case KVM_CAP_MCE:
3096 r = KVM_MAX_MCE_BANKS;
3097 break;
2d5b5a66 3098 case KVM_CAP_XCRS:
d366bf7e 3099 r = boot_cpu_has(X86_FEATURE_XSAVE);
2d5b5a66 3100 break;
92a1f12d
JR
3101 case KVM_CAP_TSC_CONTROL:
3102 r = kvm_has_tsc_control;
3103 break;
37131313
RK
3104 case KVM_CAP_X2APIC_API:
3105 r = KVM_X2APIC_API_VALID_FLAGS;
3106 break;
8fcc4b59
JM
3107 case KVM_CAP_NESTED_STATE:
3108 r = kvm_x86_ops->get_nested_state ?
be43c440 3109 kvm_x86_ops->get_nested_state(NULL, NULL, 0) : 0;
8fcc4b59 3110 break;
018d00d2 3111 default:
018d00d2
ZX
3112 break;
3113 }
3114 return r;
3115
3116}
3117
043405e1
CO
3118long kvm_arch_dev_ioctl(struct file *filp,
3119 unsigned int ioctl, unsigned long arg)
3120{
3121 void __user *argp = (void __user *)arg;
3122 long r;
3123
3124 switch (ioctl) {
3125 case KVM_GET_MSR_INDEX_LIST: {
3126 struct kvm_msr_list __user *user_msr_list = argp;
3127 struct kvm_msr_list msr_list;
3128 unsigned n;
3129
3130 r = -EFAULT;
0e96f31e 3131 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
043405e1
CO
3132 goto out;
3133 n = msr_list.nmsrs;
62ef68bb 3134 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
0e96f31e 3135 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
043405e1
CO
3136 goto out;
3137 r = -E2BIG;
e125e7b6 3138 if (n < msr_list.nmsrs)
043405e1
CO
3139 goto out;
3140 r = -EFAULT;
3141 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
3142 num_msrs_to_save * sizeof(u32)))
3143 goto out;
e125e7b6 3144 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
043405e1 3145 &emulated_msrs,
62ef68bb 3146 num_emulated_msrs * sizeof(u32)))
043405e1
CO
3147 goto out;
3148 r = 0;
3149 break;
3150 }
9c15bb1d
BP
3151 case KVM_GET_SUPPORTED_CPUID:
3152 case KVM_GET_EMULATED_CPUID: {
674eea0f
AK
3153 struct kvm_cpuid2 __user *cpuid_arg = argp;
3154 struct kvm_cpuid2 cpuid;
3155
3156 r = -EFAULT;
0e96f31e 3157 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
674eea0f 3158 goto out;
9c15bb1d
BP
3159
3160 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
3161 ioctl);
674eea0f
AK
3162 if (r)
3163 goto out;
3164
3165 r = -EFAULT;
0e96f31e 3166 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
674eea0f
AK
3167 goto out;
3168 r = 0;
3169 break;
3170 }
890ca9ae 3171 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
890ca9ae 3172 r = -EFAULT;
c45dcc71
AR
3173 if (copy_to_user(argp, &kvm_mce_cap_supported,
3174 sizeof(kvm_mce_cap_supported)))
890ca9ae
HY
3175 goto out;
3176 r = 0;
3177 break;
801e459a
TL
3178 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
3179 struct kvm_msr_list __user *user_msr_list = argp;
3180 struct kvm_msr_list msr_list;
3181 unsigned int n;
3182
3183 r = -EFAULT;
3184 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
3185 goto out;
3186 n = msr_list.nmsrs;
3187 msr_list.nmsrs = num_msr_based_features;
3188 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
3189 goto out;
3190 r = -E2BIG;
3191 if (n < msr_list.nmsrs)
3192 goto out;
3193 r = -EFAULT;
3194 if (copy_to_user(user_msr_list->indices, &msr_based_features,
3195 num_msr_based_features * sizeof(u32)))
3196 goto out;
3197 r = 0;
3198 break;
3199 }
3200 case KVM_GET_MSRS:
3201 r = msr_io(NULL, argp, do_get_msr_feature, 1);
3202 break;
890ca9ae 3203 }
043405e1
CO
3204 default:
3205 r = -EINVAL;
3206 }
3207out:
3208 return r;
3209}
3210
f5f48ee1
SY
3211static void wbinvd_ipi(void *garbage)
3212{
3213 wbinvd();
3214}
3215
3216static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
3217{
e0f0bbc5 3218 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
f5f48ee1
SY
3219}
3220
313a3dc7
CO
3221void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
3222{
f5f48ee1
SY
3223 /* Address WBINVD may be executed by guest */
3224 if (need_emulate_wbinvd(vcpu)) {
3225 if (kvm_x86_ops->has_wbinvd_exit())
3226 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
3227 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
3228 smp_call_function_single(vcpu->cpu,
3229 wbinvd_ipi, NULL, 1);
3230 }
3231
313a3dc7 3232 kvm_x86_ops->vcpu_load(vcpu, cpu);
8f6055cb 3233
0dd6a6ed
ZA
3234 /* Apply any externally detected TSC adjustments (due to suspend) */
3235 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
3236 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
3237 vcpu->arch.tsc_offset_adjustment = 0;
105b21bb 3238 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed 3239 }
8f6055cb 3240
b0c39dc6 3241 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
6f526ec5 3242 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4ea1636b 3243 rdtsc() - vcpu->arch.last_host_tsc;
e48672fa
ZA
3244 if (tsc_delta < 0)
3245 mark_tsc_unstable("KVM discovered backwards TSC");
ce7a058a 3246
b0c39dc6 3247 if (kvm_check_tsc_unstable()) {
07c1419a 3248 u64 offset = kvm_compute_tsc_offset(vcpu,
b183aa58 3249 vcpu->arch.last_guest_tsc);
a545ab6a 3250 kvm_vcpu_write_tsc_offset(vcpu, offset);
c285545f 3251 vcpu->arch.tsc_catchup = 1;
c285545f 3252 }
a749e247
PB
3253
3254 if (kvm_lapic_hv_timer_in_use(vcpu))
3255 kvm_lapic_restart_hv_timer(vcpu);
3256
d98d07ca
MT
3257 /*
3258 * On a host with synchronized TSC, there is no need to update
3259 * kvmclock on vcpu->cpu migration
3260 */
3261 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
0061d53d 3262 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
c285545f 3263 if (vcpu->cpu != cpu)
1bd2009e 3264 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
e48672fa 3265 vcpu->cpu = cpu;
6b7d7e76 3266 }
c9aaa895 3267
c9aaa895 3268 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
313a3dc7
CO
3269}
3270
0b9f6c46
PX
3271static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
3272{
3273 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3274 return;
3275
fa55eedd 3276 vcpu->arch.st.steal.preempted = KVM_VCPU_PREEMPTED;
0b9f6c46 3277
4e335d9e 3278 kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.st.stime,
0b9f6c46
PX
3279 &vcpu->arch.st.steal.preempted,
3280 offsetof(struct kvm_steal_time, preempted),
3281 sizeof(vcpu->arch.st.steal.preempted));
3282}
3283
313a3dc7
CO
3284void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
3285{
cc0d907c 3286 int idx;
de63ad4c
LM
3287
3288 if (vcpu->preempted)
3289 vcpu->arch.preempted_in_kernel = !kvm_x86_ops->get_cpl(vcpu);
3290
931f261b
AA
3291 /*
3292 * Disable page faults because we're in atomic context here.
3293 * kvm_write_guest_offset_cached() would call might_fault()
3294 * that relies on pagefault_disable() to tell if there's a
3295 * bug. NOTE: the write to guest memory may not go through if
3296 * during postcopy live migration or if there's heavy guest
3297 * paging.
3298 */
3299 pagefault_disable();
cc0d907c
AA
3300 /*
3301 * kvm_memslots() will be called by
3302 * kvm_write_guest_offset_cached() so take the srcu lock.
3303 */
3304 idx = srcu_read_lock(&vcpu->kvm->srcu);
0b9f6c46 3305 kvm_steal_time_set_preempted(vcpu);
cc0d907c 3306 srcu_read_unlock(&vcpu->kvm->srcu, idx);
931f261b 3307 pagefault_enable();
02daab21 3308 kvm_x86_ops->vcpu_put(vcpu);
4ea1636b 3309 vcpu->arch.last_host_tsc = rdtsc();
efdab992 3310 /*
f9dcf08e
RK
3311 * If userspace has set any breakpoints or watchpoints, dr6 is restored
3312 * on every vmexit, but if not, we might have a stale dr6 from the
3313 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
efdab992 3314 */
f9dcf08e 3315 set_debugreg(0, 6);
313a3dc7
CO
3316}
3317
313a3dc7
CO
3318static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
3319 struct kvm_lapic_state *s)
3320{
fa59cc00 3321 if (vcpu->arch.apicv_active)
d62caabb
AS
3322 kvm_x86_ops->sync_pir_to_irr(vcpu);
3323
a92e2543 3324 return kvm_apic_get_state(vcpu, s);
313a3dc7
CO
3325}
3326
3327static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
3328 struct kvm_lapic_state *s)
3329{
a92e2543
RK
3330 int r;
3331
3332 r = kvm_apic_set_state(vcpu, s);
3333 if (r)
3334 return r;
cb142eb7 3335 update_cr8_intercept(vcpu);
313a3dc7
CO
3336
3337 return 0;
3338}
3339
127a457a
MG
3340static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
3341{
3342 return (!lapic_in_kernel(vcpu) ||
3343 kvm_apic_accept_pic_intr(vcpu));
3344}
3345
782d422b
MG
3346/*
3347 * if userspace requested an interrupt window, check that the
3348 * interrupt window is open.
3349 *
3350 * No need to exit to userspace if we already have an interrupt queued.
3351 */
3352static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
3353{
3354 return kvm_arch_interrupt_allowed(vcpu) &&
3355 !kvm_cpu_has_interrupt(vcpu) &&
3356 !kvm_event_needs_reinjection(vcpu) &&
3357 kvm_cpu_accept_dm_intr(vcpu);
3358}
3359
f77bc6a4
ZX
3360static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
3361 struct kvm_interrupt *irq)
3362{
02cdb50f 3363 if (irq->irq >= KVM_NR_INTERRUPTS)
f77bc6a4 3364 return -EINVAL;
1c1a9ce9
SR
3365
3366 if (!irqchip_in_kernel(vcpu->kvm)) {
3367 kvm_queue_interrupt(vcpu, irq->irq, false);
3368 kvm_make_request(KVM_REQ_EVENT, vcpu);
3369 return 0;
3370 }
3371
3372 /*
3373 * With in-kernel LAPIC, we only use this to inject EXTINT, so
3374 * fail for in-kernel 8259.
3375 */
3376 if (pic_in_kernel(vcpu->kvm))
f77bc6a4 3377 return -ENXIO;
f77bc6a4 3378
1c1a9ce9
SR
3379 if (vcpu->arch.pending_external_vector != -1)
3380 return -EEXIST;
f77bc6a4 3381
1c1a9ce9 3382 vcpu->arch.pending_external_vector = irq->irq;
934bf653 3383 kvm_make_request(KVM_REQ_EVENT, vcpu);
f77bc6a4
ZX
3384 return 0;
3385}
3386
c4abb7c9
JK
3387static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
3388{
c4abb7c9 3389 kvm_inject_nmi(vcpu);
c4abb7c9
JK
3390
3391 return 0;
3392}
3393
f077825a
PB
3394static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
3395{
64d60670
PB
3396 kvm_make_request(KVM_REQ_SMI, vcpu);
3397
f077825a
PB
3398 return 0;
3399}
3400
b209749f
AK
3401static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
3402 struct kvm_tpr_access_ctl *tac)
3403{
3404 if (tac->flags)
3405 return -EINVAL;
3406 vcpu->arch.tpr_access_reporting = !!tac->enabled;
3407 return 0;
3408}
3409
890ca9ae
HY
3410static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
3411 u64 mcg_cap)
3412{
3413 int r;
3414 unsigned bank_num = mcg_cap & 0xff, bank;
3415
3416 r = -EINVAL;
a9e38c3e 3417 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
890ca9ae 3418 goto out;
c45dcc71 3419 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
890ca9ae
HY
3420 goto out;
3421 r = 0;
3422 vcpu->arch.mcg_cap = mcg_cap;
3423 /* Init IA32_MCG_CTL to all 1s */
3424 if (mcg_cap & MCG_CTL_P)
3425 vcpu->arch.mcg_ctl = ~(u64)0;
3426 /* Init IA32_MCi_CTL to all 1s */
3427 for (bank = 0; bank < bank_num; bank++)
3428 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
c45dcc71
AR
3429
3430 if (kvm_x86_ops->setup_mce)
3431 kvm_x86_ops->setup_mce(vcpu);
890ca9ae
HY
3432out:
3433 return r;
3434}
3435
3436static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
3437 struct kvm_x86_mce *mce)
3438{
3439 u64 mcg_cap = vcpu->arch.mcg_cap;
3440 unsigned bank_num = mcg_cap & 0xff;
3441 u64 *banks = vcpu->arch.mce_banks;
3442
3443 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
3444 return -EINVAL;
3445 /*
3446 * if IA32_MCG_CTL is not all 1s, the uncorrected error
3447 * reporting is disabled
3448 */
3449 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
3450 vcpu->arch.mcg_ctl != ~(u64)0)
3451 return 0;
3452 banks += 4 * mce->bank;
3453 /*
3454 * if IA32_MCi_CTL is not all 1s, the uncorrected error
3455 * reporting is disabled for the bank
3456 */
3457 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
3458 return 0;
3459 if (mce->status & MCI_STATUS_UC) {
3460 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
fc78f519 3461 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
a8eeb04a 3462 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
890ca9ae
HY
3463 return 0;
3464 }
3465 if (banks[1] & MCI_STATUS_VAL)
3466 mce->status |= MCI_STATUS_OVER;
3467 banks[2] = mce->addr;
3468 banks[3] = mce->misc;
3469 vcpu->arch.mcg_status = mce->mcg_status;
3470 banks[1] = mce->status;
3471 kvm_queue_exception(vcpu, MC_VECTOR);
3472 } else if (!(banks[1] & MCI_STATUS_VAL)
3473 || !(banks[1] & MCI_STATUS_UC)) {
3474 if (banks[1] & MCI_STATUS_VAL)
3475 mce->status |= MCI_STATUS_OVER;
3476 banks[2] = mce->addr;
3477 banks[3] = mce->misc;
3478 banks[1] = mce->status;
3479 } else
3480 banks[1] |= MCI_STATUS_OVER;
3481 return 0;
3482}
3483
3cfc3092
JK
3484static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
3485 struct kvm_vcpu_events *events)
3486{
7460fb4a 3487 process_nmi(vcpu);
59073aaf 3488
664f8e26 3489 /*
59073aaf
JM
3490 * The API doesn't provide the instruction length for software
3491 * exceptions, so don't report them. As long as the guest RIP
3492 * isn't advanced, we should expect to encounter the exception
3493 * again.
664f8e26 3494 */
59073aaf
JM
3495 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
3496 events->exception.injected = 0;
3497 events->exception.pending = 0;
3498 } else {
3499 events->exception.injected = vcpu->arch.exception.injected;
3500 events->exception.pending = vcpu->arch.exception.pending;
3501 /*
3502 * For ABI compatibility, deliberately conflate
3503 * pending and injected exceptions when
3504 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
3505 */
3506 if (!vcpu->kvm->arch.exception_payload_enabled)
3507 events->exception.injected |=
3508 vcpu->arch.exception.pending;
3509 }
3cfc3092
JK
3510 events->exception.nr = vcpu->arch.exception.nr;
3511 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
3512 events->exception.error_code = vcpu->arch.exception.error_code;
59073aaf
JM
3513 events->exception_has_payload = vcpu->arch.exception.has_payload;
3514 events->exception_payload = vcpu->arch.exception.payload;
3cfc3092 3515
03b82a30 3516 events->interrupt.injected =
04140b41 3517 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
3cfc3092 3518 events->interrupt.nr = vcpu->arch.interrupt.nr;
03b82a30 3519 events->interrupt.soft = 0;
37ccdcbe 3520 events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
3cfc3092
JK
3521
3522 events->nmi.injected = vcpu->arch.nmi_injected;
7460fb4a 3523 events->nmi.pending = vcpu->arch.nmi_pending != 0;
3cfc3092 3524 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
97e69aa6 3525 events->nmi.pad = 0;
3cfc3092 3526
66450a21 3527 events->sipi_vector = 0; /* never valid when reporting to user space */
3cfc3092 3528
f077825a
PB
3529 events->smi.smm = is_smm(vcpu);
3530 events->smi.pending = vcpu->arch.smi_pending;
3531 events->smi.smm_inside_nmi =
3532 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
3533 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
3534
dab4b911 3535 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
f077825a
PB
3536 | KVM_VCPUEVENT_VALID_SHADOW
3537 | KVM_VCPUEVENT_VALID_SMM);
59073aaf
JM
3538 if (vcpu->kvm->arch.exception_payload_enabled)
3539 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
3540
97e69aa6 3541 memset(&events->reserved, 0, sizeof(events->reserved));
3cfc3092
JK
3542}
3543
c5833c7a 3544static void kvm_smm_changed(struct kvm_vcpu *vcpu);
6ef4e07e 3545
3cfc3092
JK
3546static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
3547 struct kvm_vcpu_events *events)
3548{
dab4b911 3549 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
48005f64 3550 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
f077825a 3551 | KVM_VCPUEVENT_VALID_SHADOW
59073aaf
JM
3552 | KVM_VCPUEVENT_VALID_SMM
3553 | KVM_VCPUEVENT_VALID_PAYLOAD))
3cfc3092
JK
3554 return -EINVAL;
3555
59073aaf
JM
3556 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
3557 if (!vcpu->kvm->arch.exception_payload_enabled)
3558 return -EINVAL;
3559 if (events->exception.pending)
3560 events->exception.injected = 0;
3561 else
3562 events->exception_has_payload = 0;
3563 } else {
3564 events->exception.pending = 0;
3565 events->exception_has_payload = 0;
3566 }
3567
3568 if ((events->exception.injected || events->exception.pending) &&
3569 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
78e546c8
PB
3570 return -EINVAL;
3571
28bf2888
DH
3572 /* INITs are latched while in SMM */
3573 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
3574 (events->smi.smm || events->smi.pending) &&
3575 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
3576 return -EINVAL;
3577
7460fb4a 3578 process_nmi(vcpu);
59073aaf
JM
3579 vcpu->arch.exception.injected = events->exception.injected;
3580 vcpu->arch.exception.pending = events->exception.pending;
3cfc3092
JK
3581 vcpu->arch.exception.nr = events->exception.nr;
3582 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
3583 vcpu->arch.exception.error_code = events->exception.error_code;
59073aaf
JM
3584 vcpu->arch.exception.has_payload = events->exception_has_payload;
3585 vcpu->arch.exception.payload = events->exception_payload;
3cfc3092 3586
04140b41 3587 vcpu->arch.interrupt.injected = events->interrupt.injected;
3cfc3092
JK
3588 vcpu->arch.interrupt.nr = events->interrupt.nr;
3589 vcpu->arch.interrupt.soft = events->interrupt.soft;
48005f64
JK
3590 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
3591 kvm_x86_ops->set_interrupt_shadow(vcpu,
3592 events->interrupt.shadow);
3cfc3092
JK
3593
3594 vcpu->arch.nmi_injected = events->nmi.injected;
dab4b911
JK
3595 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
3596 vcpu->arch.nmi_pending = events->nmi.pending;
3cfc3092
JK
3597 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
3598
66450a21 3599 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
bce87cce 3600 lapic_in_kernel(vcpu))
66450a21 3601 vcpu->arch.apic->sipi_vector = events->sipi_vector;
3cfc3092 3602
f077825a 3603 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
c5833c7a
SC
3604 if (!!(vcpu->arch.hflags & HF_SMM_MASK) != events->smi.smm) {
3605 if (events->smi.smm)
3606 vcpu->arch.hflags |= HF_SMM_MASK;
3607 else
3608 vcpu->arch.hflags &= ~HF_SMM_MASK;
3609 kvm_smm_changed(vcpu);
3610 }
6ef4e07e 3611
f077825a 3612 vcpu->arch.smi_pending = events->smi.pending;
f4ef1910
WL
3613
3614 if (events->smi.smm) {
3615 if (events->smi.smm_inside_nmi)
3616 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
f077825a 3617 else
f4ef1910
WL
3618 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
3619 if (lapic_in_kernel(vcpu)) {
3620 if (events->smi.latched_init)
3621 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3622 else
3623 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
3624 }
f077825a
PB
3625 }
3626 }
3627
3842d135
AK
3628 kvm_make_request(KVM_REQ_EVENT, vcpu);
3629
3cfc3092
JK
3630 return 0;
3631}
3632
a1efbe77
JK
3633static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3634 struct kvm_debugregs *dbgregs)
3635{
73aaf249
JK
3636 unsigned long val;
3637
a1efbe77 3638 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
16f8a6f9 3639 kvm_get_dr(vcpu, 6, &val);
73aaf249 3640 dbgregs->dr6 = val;
a1efbe77
JK
3641 dbgregs->dr7 = vcpu->arch.dr7;
3642 dbgregs->flags = 0;
97e69aa6 3643 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
a1efbe77
JK
3644}
3645
3646static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3647 struct kvm_debugregs *dbgregs)
3648{
3649 if (dbgregs->flags)
3650 return -EINVAL;
3651
d14bdb55
PB
3652 if (dbgregs->dr6 & ~0xffffffffull)
3653 return -EINVAL;
3654 if (dbgregs->dr7 & ~0xffffffffull)
3655 return -EINVAL;
3656
a1efbe77 3657 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
ae561ede 3658 kvm_update_dr0123(vcpu);
a1efbe77 3659 vcpu->arch.dr6 = dbgregs->dr6;
73aaf249 3660 kvm_update_dr6(vcpu);
a1efbe77 3661 vcpu->arch.dr7 = dbgregs->dr7;
9926c9fd 3662 kvm_update_dr7(vcpu);
a1efbe77 3663
a1efbe77
JK
3664 return 0;
3665}
3666
df1daba7
PB
3667#define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3668
3669static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3670{
b666a4b6 3671 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
400e4b20 3672 u64 xstate_bv = xsave->header.xfeatures;
df1daba7
PB
3673 u64 valid;
3674
3675 /*
3676 * Copy legacy XSAVE area, to avoid complications with CPUID
3677 * leaves 0 and 1 in the loop below.
3678 */
3679 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3680
3681 /* Set XSTATE_BV */
00c87e9a 3682 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
df1daba7
PB
3683 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3684
3685 /*
3686 * Copy each region from the possibly compacted offset to the
3687 * non-compacted offset.
3688 */
d91cab78 3689 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3690 while (valid) {
3691 u64 feature = valid & -valid;
3692 int index = fls64(feature) - 1;
3693 void *src = get_xsave_addr(xsave, feature);
3694
3695 if (src) {
3696 u32 size, offset, ecx, edx;
3697 cpuid_count(XSTATE_CPUID, index,
3698 &size, &offset, &ecx, &edx);
38cfd5e3
PB
3699 if (feature == XFEATURE_MASK_PKRU)
3700 memcpy(dest + offset, &vcpu->arch.pkru,
3701 sizeof(vcpu->arch.pkru));
3702 else
3703 memcpy(dest + offset, src, size);
3704
df1daba7
PB
3705 }
3706
3707 valid -= feature;
3708 }
3709}
3710
3711static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3712{
b666a4b6 3713 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
df1daba7
PB
3714 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3715 u64 valid;
3716
3717 /*
3718 * Copy legacy XSAVE area, to avoid complications with CPUID
3719 * leaves 0 and 1 in the loop below.
3720 */
3721 memcpy(xsave, src, XSAVE_HDR_OFFSET);
3722
3723 /* Set XSTATE_BV and possibly XCOMP_BV. */
400e4b20 3724 xsave->header.xfeatures = xstate_bv;
782511b0 3725 if (boot_cpu_has(X86_FEATURE_XSAVES))
3a54450b 3726 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
df1daba7
PB
3727
3728 /*
3729 * Copy each region from the non-compacted offset to the
3730 * possibly compacted offset.
3731 */
d91cab78 3732 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
df1daba7
PB
3733 while (valid) {
3734 u64 feature = valid & -valid;
3735 int index = fls64(feature) - 1;
3736 void *dest = get_xsave_addr(xsave, feature);
3737
3738 if (dest) {
3739 u32 size, offset, ecx, edx;
3740 cpuid_count(XSTATE_CPUID, index,
3741 &size, &offset, &ecx, &edx);
38cfd5e3
PB
3742 if (feature == XFEATURE_MASK_PKRU)
3743 memcpy(&vcpu->arch.pkru, src + offset,
3744 sizeof(vcpu->arch.pkru));
3745 else
3746 memcpy(dest, src + offset, size);
ee4100da 3747 }
df1daba7
PB
3748
3749 valid -= feature;
3750 }
3751}
3752
2d5b5a66
SY
3753static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3754 struct kvm_xsave *guest_xsave)
3755{
d366bf7e 3756 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
df1daba7
PB
3757 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3758 fill_xsave((u8 *) guest_xsave->region, vcpu);
4344ee98 3759 } else {
2d5b5a66 3760 memcpy(guest_xsave->region,
b666a4b6 3761 &vcpu->arch.guest_fpu->state.fxsave,
c47ada30 3762 sizeof(struct fxregs_state));
2d5b5a66 3763 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
d91cab78 3764 XFEATURE_MASK_FPSSE;
2d5b5a66
SY
3765 }
3766}
3767
a575813b
WL
3768#define XSAVE_MXCSR_OFFSET 24
3769
2d5b5a66
SY
3770static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3771 struct kvm_xsave *guest_xsave)
3772{
3773 u64 xstate_bv =
3774 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
a575813b 3775 u32 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
2d5b5a66 3776
d366bf7e 3777 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
d7876f1b
PB
3778 /*
3779 * Here we allow setting states that are not present in
3780 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
3781 * with old userspace.
3782 */
a575813b
WL
3783 if (xstate_bv & ~kvm_supported_xcr0() ||
3784 mxcsr & ~mxcsr_feature_mask)
d7876f1b 3785 return -EINVAL;
df1daba7 3786 load_xsave(vcpu, (u8 *)guest_xsave->region);
d7876f1b 3787 } else {
a575813b
WL
3788 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
3789 mxcsr & ~mxcsr_feature_mask)
2d5b5a66 3790 return -EINVAL;
b666a4b6 3791 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
c47ada30 3792 guest_xsave->region, sizeof(struct fxregs_state));
2d5b5a66
SY
3793 }
3794 return 0;
3795}
3796
3797static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3798 struct kvm_xcrs *guest_xcrs)
3799{
d366bf7e 3800 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
2d5b5a66
SY
3801 guest_xcrs->nr_xcrs = 0;
3802 return;
3803 }
3804
3805 guest_xcrs->nr_xcrs = 1;
3806 guest_xcrs->flags = 0;
3807 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3808 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3809}
3810
3811static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3812 struct kvm_xcrs *guest_xcrs)
3813{
3814 int i, r = 0;
3815
d366bf7e 3816 if (!boot_cpu_has(X86_FEATURE_XSAVE))
2d5b5a66
SY
3817 return -EINVAL;
3818
3819 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3820 return -EINVAL;
3821
3822 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3823 /* Only support XCR0 currently */
c67a04cb 3824 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
2d5b5a66 3825 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
c67a04cb 3826 guest_xcrs->xcrs[i].value);
2d5b5a66
SY
3827 break;
3828 }
3829 if (r)
3830 r = -EINVAL;
3831 return r;
3832}
3833
1c0b28c2
EM
3834/*
3835 * kvm_set_guest_paused() indicates to the guest kernel that it has been
3836 * stopped by the hypervisor. This function will be called from the host only.
3837 * EINVAL is returned when the host attempts to set the flag for a guest that
3838 * does not support pv clocks.
3839 */
3840static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3841{
0b79459b 3842 if (!vcpu->arch.pv_time_enabled)
1c0b28c2 3843 return -EINVAL;
51d59c6b 3844 vcpu->arch.pvclock_set_guest_stopped_request = true;
1c0b28c2
EM
3845 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3846 return 0;
3847}
3848
5c919412
AS
3849static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
3850 struct kvm_enable_cap *cap)
3851{
57b119da
VK
3852 int r;
3853 uint16_t vmcs_version;
3854 void __user *user_ptr;
3855
5c919412
AS
3856 if (cap->flags)
3857 return -EINVAL;
3858
3859 switch (cap->cap) {
efc479e6
RK
3860 case KVM_CAP_HYPERV_SYNIC2:
3861 if (cap->args[0])
3862 return -EINVAL;
b2869f28
GS
3863 /* fall through */
3864
5c919412 3865 case KVM_CAP_HYPERV_SYNIC:
546d87e5
WL
3866 if (!irqchip_in_kernel(vcpu->kvm))
3867 return -EINVAL;
efc479e6
RK
3868 return kvm_hv_activate_synic(vcpu, cap->cap ==
3869 KVM_CAP_HYPERV_SYNIC2);
57b119da 3870 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
5158917c
SC
3871 if (!kvm_x86_ops->nested_enable_evmcs)
3872 return -ENOTTY;
57b119da
VK
3873 r = kvm_x86_ops->nested_enable_evmcs(vcpu, &vmcs_version);
3874 if (!r) {
3875 user_ptr = (void __user *)(uintptr_t)cap->args[0];
3876 if (copy_to_user(user_ptr, &vmcs_version,
3877 sizeof(vmcs_version)))
3878 r = -EFAULT;
3879 }
3880 return r;
3881
5c919412
AS
3882 default:
3883 return -EINVAL;
3884 }
3885}
3886
313a3dc7
CO
3887long kvm_arch_vcpu_ioctl(struct file *filp,
3888 unsigned int ioctl, unsigned long arg)
3889{
3890 struct kvm_vcpu *vcpu = filp->private_data;
3891 void __user *argp = (void __user *)arg;
3892 int r;
d1ac91d8
AK
3893 union {
3894 struct kvm_lapic_state *lapic;
3895 struct kvm_xsave *xsave;
3896 struct kvm_xcrs *xcrs;
3897 void *buffer;
3898 } u;
3899
9b062471
CD
3900 vcpu_load(vcpu);
3901
d1ac91d8 3902 u.buffer = NULL;
313a3dc7
CO
3903 switch (ioctl) {
3904 case KVM_GET_LAPIC: {
2204ae3c 3905 r = -EINVAL;
bce87cce 3906 if (!lapic_in_kernel(vcpu))
2204ae3c 3907 goto out;
254272ce
BG
3908 u.lapic = kzalloc(sizeof(struct kvm_lapic_state),
3909 GFP_KERNEL_ACCOUNT);
313a3dc7 3910
b772ff36 3911 r = -ENOMEM;
d1ac91d8 3912 if (!u.lapic)
b772ff36 3913 goto out;
d1ac91d8 3914 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
313a3dc7
CO
3915 if (r)
3916 goto out;
3917 r = -EFAULT;
d1ac91d8 3918 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
313a3dc7
CO
3919 goto out;
3920 r = 0;
3921 break;
3922 }
3923 case KVM_SET_LAPIC: {
2204ae3c 3924 r = -EINVAL;
bce87cce 3925 if (!lapic_in_kernel(vcpu))
2204ae3c 3926 goto out;
ff5c2c03 3927 u.lapic = memdup_user(argp, sizeof(*u.lapic));
9b062471
CD
3928 if (IS_ERR(u.lapic)) {
3929 r = PTR_ERR(u.lapic);
3930 goto out_nofree;
3931 }
ff5c2c03 3932
d1ac91d8 3933 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
313a3dc7
CO
3934 break;
3935 }
f77bc6a4
ZX
3936 case KVM_INTERRUPT: {
3937 struct kvm_interrupt irq;
3938
3939 r = -EFAULT;
0e96f31e 3940 if (copy_from_user(&irq, argp, sizeof(irq)))
f77bc6a4
ZX
3941 goto out;
3942 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
f77bc6a4
ZX
3943 break;
3944 }
c4abb7c9
JK
3945 case KVM_NMI: {
3946 r = kvm_vcpu_ioctl_nmi(vcpu);
c4abb7c9
JK
3947 break;
3948 }
f077825a
PB
3949 case KVM_SMI: {
3950 r = kvm_vcpu_ioctl_smi(vcpu);
3951 break;
3952 }
313a3dc7
CO
3953 case KVM_SET_CPUID: {
3954 struct kvm_cpuid __user *cpuid_arg = argp;
3955 struct kvm_cpuid cpuid;
3956
3957 r = -EFAULT;
0e96f31e 3958 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
313a3dc7
CO
3959 goto out;
3960 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
313a3dc7
CO
3961 break;
3962 }
07716717
DK
3963 case KVM_SET_CPUID2: {
3964 struct kvm_cpuid2 __user *cpuid_arg = argp;
3965 struct kvm_cpuid2 cpuid;
3966
3967 r = -EFAULT;
0e96f31e 3968 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
3969 goto out;
3970 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
19355475 3971 cpuid_arg->entries);
07716717
DK
3972 break;
3973 }
3974 case KVM_GET_CPUID2: {
3975 struct kvm_cpuid2 __user *cpuid_arg = argp;
3976 struct kvm_cpuid2 cpuid;
3977
3978 r = -EFAULT;
0e96f31e 3979 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
07716717
DK
3980 goto out;
3981 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
19355475 3982 cpuid_arg->entries);
07716717
DK
3983 if (r)
3984 goto out;
3985 r = -EFAULT;
0e96f31e 3986 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
07716717
DK
3987 goto out;
3988 r = 0;
3989 break;
3990 }
801e459a
TL
3991 case KVM_GET_MSRS: {
3992 int idx = srcu_read_lock(&vcpu->kvm->srcu);
609e36d3 3993 r = msr_io(vcpu, argp, do_get_msr, 1);
801e459a 3994 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 3995 break;
801e459a
TL
3996 }
3997 case KVM_SET_MSRS: {
3998 int idx = srcu_read_lock(&vcpu->kvm->srcu);
313a3dc7 3999 r = msr_io(vcpu, argp, do_set_msr, 0);
801e459a 4000 srcu_read_unlock(&vcpu->kvm->srcu, idx);
313a3dc7 4001 break;
801e459a 4002 }
b209749f
AK
4003 case KVM_TPR_ACCESS_REPORTING: {
4004 struct kvm_tpr_access_ctl tac;
4005
4006 r = -EFAULT;
0e96f31e 4007 if (copy_from_user(&tac, argp, sizeof(tac)))
b209749f
AK
4008 goto out;
4009 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
4010 if (r)
4011 goto out;
4012 r = -EFAULT;
0e96f31e 4013 if (copy_to_user(argp, &tac, sizeof(tac)))
b209749f
AK
4014 goto out;
4015 r = 0;
4016 break;
4017 };
b93463aa
AK
4018 case KVM_SET_VAPIC_ADDR: {
4019 struct kvm_vapic_addr va;
7301d6ab 4020 int idx;
b93463aa
AK
4021
4022 r = -EINVAL;
35754c98 4023 if (!lapic_in_kernel(vcpu))
b93463aa
AK
4024 goto out;
4025 r = -EFAULT;
0e96f31e 4026 if (copy_from_user(&va, argp, sizeof(va)))
b93463aa 4027 goto out;
7301d6ab 4028 idx = srcu_read_lock(&vcpu->kvm->srcu);
fda4e2e8 4029 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
7301d6ab 4030 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b93463aa
AK
4031 break;
4032 }
890ca9ae
HY
4033 case KVM_X86_SETUP_MCE: {
4034 u64 mcg_cap;
4035
4036 r = -EFAULT;
0e96f31e 4037 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
890ca9ae
HY
4038 goto out;
4039 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
4040 break;
4041 }
4042 case KVM_X86_SET_MCE: {
4043 struct kvm_x86_mce mce;
4044
4045 r = -EFAULT;
0e96f31e 4046 if (copy_from_user(&mce, argp, sizeof(mce)))
890ca9ae
HY
4047 goto out;
4048 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
4049 break;
4050 }
3cfc3092
JK
4051 case KVM_GET_VCPU_EVENTS: {
4052 struct kvm_vcpu_events events;
4053
4054 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
4055
4056 r = -EFAULT;
4057 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
4058 break;
4059 r = 0;
4060 break;
4061 }
4062 case KVM_SET_VCPU_EVENTS: {
4063 struct kvm_vcpu_events events;
4064
4065 r = -EFAULT;
4066 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
4067 break;
4068
4069 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
4070 break;
4071 }
a1efbe77
JK
4072 case KVM_GET_DEBUGREGS: {
4073 struct kvm_debugregs dbgregs;
4074
4075 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
4076
4077 r = -EFAULT;
4078 if (copy_to_user(argp, &dbgregs,
4079 sizeof(struct kvm_debugregs)))
4080 break;
4081 r = 0;
4082 break;
4083 }
4084 case KVM_SET_DEBUGREGS: {
4085 struct kvm_debugregs dbgregs;
4086
4087 r = -EFAULT;
4088 if (copy_from_user(&dbgregs, argp,
4089 sizeof(struct kvm_debugregs)))
4090 break;
4091
4092 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
4093 break;
4094 }
2d5b5a66 4095 case KVM_GET_XSAVE: {
254272ce 4096 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL_ACCOUNT);
2d5b5a66 4097 r = -ENOMEM;
d1ac91d8 4098 if (!u.xsave)
2d5b5a66
SY
4099 break;
4100
d1ac91d8 4101 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
2d5b5a66
SY
4102
4103 r = -EFAULT;
d1ac91d8 4104 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
2d5b5a66
SY
4105 break;
4106 r = 0;
4107 break;
4108 }
4109 case KVM_SET_XSAVE: {
ff5c2c03 4110 u.xsave = memdup_user(argp, sizeof(*u.xsave));
9b062471
CD
4111 if (IS_ERR(u.xsave)) {
4112 r = PTR_ERR(u.xsave);
4113 goto out_nofree;
4114 }
2d5b5a66 4115
d1ac91d8 4116 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
2d5b5a66
SY
4117 break;
4118 }
4119 case KVM_GET_XCRS: {
254272ce 4120 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL_ACCOUNT);
2d5b5a66 4121 r = -ENOMEM;
d1ac91d8 4122 if (!u.xcrs)
2d5b5a66
SY
4123 break;
4124
d1ac91d8 4125 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
4126
4127 r = -EFAULT;
d1ac91d8 4128 if (copy_to_user(argp, u.xcrs,
2d5b5a66
SY
4129 sizeof(struct kvm_xcrs)))
4130 break;
4131 r = 0;
4132 break;
4133 }
4134 case KVM_SET_XCRS: {
ff5c2c03 4135 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
9b062471
CD
4136 if (IS_ERR(u.xcrs)) {
4137 r = PTR_ERR(u.xcrs);
4138 goto out_nofree;
4139 }
2d5b5a66 4140
d1ac91d8 4141 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
2d5b5a66
SY
4142 break;
4143 }
92a1f12d
JR
4144 case KVM_SET_TSC_KHZ: {
4145 u32 user_tsc_khz;
4146
4147 r = -EINVAL;
92a1f12d
JR
4148 user_tsc_khz = (u32)arg;
4149
4150 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
4151 goto out;
4152
cc578287
ZA
4153 if (user_tsc_khz == 0)
4154 user_tsc_khz = tsc_khz;
4155
381d585c
HZ
4156 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
4157 r = 0;
92a1f12d 4158
92a1f12d
JR
4159 goto out;
4160 }
4161 case KVM_GET_TSC_KHZ: {
cc578287 4162 r = vcpu->arch.virtual_tsc_khz;
92a1f12d
JR
4163 goto out;
4164 }
1c0b28c2
EM
4165 case KVM_KVMCLOCK_CTRL: {
4166 r = kvm_set_guest_paused(vcpu);
4167 goto out;
4168 }
5c919412
AS
4169 case KVM_ENABLE_CAP: {
4170 struct kvm_enable_cap cap;
4171
4172 r = -EFAULT;
4173 if (copy_from_user(&cap, argp, sizeof(cap)))
4174 goto out;
4175 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
4176 break;
4177 }
8fcc4b59
JM
4178 case KVM_GET_NESTED_STATE: {
4179 struct kvm_nested_state __user *user_kvm_nested_state = argp;
4180 u32 user_data_size;
4181
4182 r = -EINVAL;
4183 if (!kvm_x86_ops->get_nested_state)
4184 break;
4185
4186 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
26b471c7 4187 r = -EFAULT;
8fcc4b59 4188 if (get_user(user_data_size, &user_kvm_nested_state->size))
26b471c7 4189 break;
8fcc4b59
JM
4190
4191 r = kvm_x86_ops->get_nested_state(vcpu, user_kvm_nested_state,
4192 user_data_size);
4193 if (r < 0)
26b471c7 4194 break;
8fcc4b59
JM
4195
4196 if (r > user_data_size) {
4197 if (put_user(r, &user_kvm_nested_state->size))
26b471c7
LA
4198 r = -EFAULT;
4199 else
4200 r = -E2BIG;
4201 break;
8fcc4b59 4202 }
26b471c7 4203
8fcc4b59
JM
4204 r = 0;
4205 break;
4206 }
4207 case KVM_SET_NESTED_STATE: {
4208 struct kvm_nested_state __user *user_kvm_nested_state = argp;
4209 struct kvm_nested_state kvm_state;
4210
4211 r = -EINVAL;
4212 if (!kvm_x86_ops->set_nested_state)
4213 break;
4214
26b471c7 4215 r = -EFAULT;
8fcc4b59 4216 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
26b471c7 4217 break;
8fcc4b59 4218
26b471c7 4219 r = -EINVAL;
8fcc4b59 4220 if (kvm_state.size < sizeof(kvm_state))
26b471c7 4221 break;
8fcc4b59
JM
4222
4223 if (kvm_state.flags &
8cab6507
VK
4224 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
4225 | KVM_STATE_NESTED_EVMCS))
26b471c7 4226 break;
8fcc4b59
JM
4227
4228 /* nested_run_pending implies guest_mode. */
8cab6507
VK
4229 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
4230 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
26b471c7 4231 break;
8fcc4b59
JM
4232
4233 r = kvm_x86_ops->set_nested_state(vcpu, user_kvm_nested_state, &kvm_state);
4234 break;
4235 }
2bc39970
VK
4236 case KVM_GET_SUPPORTED_HV_CPUID: {
4237 struct kvm_cpuid2 __user *cpuid_arg = argp;
4238 struct kvm_cpuid2 cpuid;
4239
4240 r = -EFAULT;
4241 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
4242 goto out;
4243
4244 r = kvm_vcpu_ioctl_get_hv_cpuid(vcpu, &cpuid,
4245 cpuid_arg->entries);
4246 if (r)
4247 goto out;
4248
4249 r = -EFAULT;
4250 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
4251 goto out;
4252 r = 0;
4253 break;
4254 }
313a3dc7
CO
4255 default:
4256 r = -EINVAL;
4257 }
4258out:
d1ac91d8 4259 kfree(u.buffer);
9b062471
CD
4260out_nofree:
4261 vcpu_put(vcpu);
313a3dc7
CO
4262 return r;
4263}
4264
1499fa80 4265vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5b1c1493
CO
4266{
4267 return VM_FAULT_SIGBUS;
4268}
4269
1fe779f8
CO
4270static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
4271{
4272 int ret;
4273
4274 if (addr > (unsigned int)(-3 * PAGE_SIZE))
951179ce 4275 return -EINVAL;
1fe779f8
CO
4276 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
4277 return ret;
4278}
4279
b927a3ce
SY
4280static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
4281 u64 ident_addr)
4282{
2ac52ab8 4283 return kvm_x86_ops->set_identity_map_addr(kvm, ident_addr);
b927a3ce
SY
4284}
4285
1fe779f8 4286static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
bc8a3d89 4287 unsigned long kvm_nr_mmu_pages)
1fe779f8
CO
4288{
4289 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
4290 return -EINVAL;
4291
79fac95e 4292 mutex_lock(&kvm->slots_lock);
1fe779f8
CO
4293
4294 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
f05e70ac 4295 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
1fe779f8 4296
79fac95e 4297 mutex_unlock(&kvm->slots_lock);
1fe779f8
CO
4298 return 0;
4299}
4300
bc8a3d89 4301static unsigned long kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
1fe779f8 4302{
39de71ec 4303 return kvm->arch.n_max_mmu_pages;
1fe779f8
CO
4304}
4305
1fe779f8
CO
4306static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
4307{
90bca052 4308 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
4309 int r;
4310
4311 r = 0;
4312 switch (chip->chip_id) {
4313 case KVM_IRQCHIP_PIC_MASTER:
90bca052 4314 memcpy(&chip->chip.pic, &pic->pics[0],
1fe779f8
CO
4315 sizeof(struct kvm_pic_state));
4316 break;
4317 case KVM_IRQCHIP_PIC_SLAVE:
90bca052 4318 memcpy(&chip->chip.pic, &pic->pics[1],
1fe779f8
CO
4319 sizeof(struct kvm_pic_state));
4320 break;
4321 case KVM_IRQCHIP_IOAPIC:
33392b49 4322 kvm_get_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
4323 break;
4324 default:
4325 r = -EINVAL;
4326 break;
4327 }
4328 return r;
4329}
4330
4331static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
4332{
90bca052 4333 struct kvm_pic *pic = kvm->arch.vpic;
1fe779f8
CO
4334 int r;
4335
4336 r = 0;
4337 switch (chip->chip_id) {
4338 case KVM_IRQCHIP_PIC_MASTER:
90bca052
DH
4339 spin_lock(&pic->lock);
4340 memcpy(&pic->pics[0], &chip->chip.pic,
1fe779f8 4341 sizeof(struct kvm_pic_state));
90bca052 4342 spin_unlock(&pic->lock);
1fe779f8
CO
4343 break;
4344 case KVM_IRQCHIP_PIC_SLAVE:
90bca052
DH
4345 spin_lock(&pic->lock);
4346 memcpy(&pic->pics[1], &chip->chip.pic,
1fe779f8 4347 sizeof(struct kvm_pic_state));
90bca052 4348 spin_unlock(&pic->lock);
1fe779f8
CO
4349 break;
4350 case KVM_IRQCHIP_IOAPIC:
33392b49 4351 kvm_set_ioapic(kvm, &chip->chip.ioapic);
1fe779f8
CO
4352 break;
4353 default:
4354 r = -EINVAL;
4355 break;
4356 }
90bca052 4357 kvm_pic_update_irq(pic);
1fe779f8
CO
4358 return r;
4359}
4360
e0f63cb9
SY
4361static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
4362{
34f3941c
RK
4363 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
4364
4365 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
4366
4367 mutex_lock(&kps->lock);
4368 memcpy(ps, &kps->channels, sizeof(*ps));
4369 mutex_unlock(&kps->lock);
2da29bcc 4370 return 0;
e0f63cb9
SY
4371}
4372
4373static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
4374{
0185604c 4375 int i;
09edea72
RK
4376 struct kvm_pit *pit = kvm->arch.vpit;
4377
4378 mutex_lock(&pit->pit_state.lock);
34f3941c 4379 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
0185604c 4380 for (i = 0; i < 3; i++)
09edea72
RK
4381 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
4382 mutex_unlock(&pit->pit_state.lock);
2da29bcc 4383 return 0;
e9f42757
BK
4384}
4385
4386static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
4387{
e9f42757
BK
4388 mutex_lock(&kvm->arch.vpit->pit_state.lock);
4389 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
4390 sizeof(ps->channels));
4391 ps->flags = kvm->arch.vpit->pit_state.flags;
4392 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
97e69aa6 4393 memset(&ps->reserved, 0, sizeof(ps->reserved));
2da29bcc 4394 return 0;
e9f42757
BK
4395}
4396
4397static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
4398{
2da29bcc 4399 int start = 0;
0185604c 4400 int i;
e9f42757 4401 u32 prev_legacy, cur_legacy;
09edea72
RK
4402 struct kvm_pit *pit = kvm->arch.vpit;
4403
4404 mutex_lock(&pit->pit_state.lock);
4405 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
e9f42757
BK
4406 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
4407 if (!prev_legacy && cur_legacy)
4408 start = 1;
09edea72
RK
4409 memcpy(&pit->pit_state.channels, &ps->channels,
4410 sizeof(pit->pit_state.channels));
4411 pit->pit_state.flags = ps->flags;
0185604c 4412 for (i = 0; i < 3; i++)
09edea72 4413 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
e5e57e7a 4414 start && i == 0);
09edea72 4415 mutex_unlock(&pit->pit_state.lock);
2da29bcc 4416 return 0;
e0f63cb9
SY
4417}
4418
52d939a0
MT
4419static int kvm_vm_ioctl_reinject(struct kvm *kvm,
4420 struct kvm_reinject_control *control)
4421{
71474e2f
RK
4422 struct kvm_pit *pit = kvm->arch.vpit;
4423
4424 if (!pit)
52d939a0 4425 return -ENXIO;
b39c90b6 4426
71474e2f
RK
4427 /* pit->pit_state.lock was overloaded to prevent userspace from getting
4428 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
4429 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
4430 */
4431 mutex_lock(&pit->pit_state.lock);
4432 kvm_pit_set_reinject(pit, control->pit_reinject);
4433 mutex_unlock(&pit->pit_state.lock);
b39c90b6 4434
52d939a0
MT
4435 return 0;
4436}
4437
95d4c16c 4438/**
60c34612
TY
4439 * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
4440 * @kvm: kvm instance
4441 * @log: slot id and address to which we copy the log
95d4c16c 4442 *
e108ff2f
PB
4443 * Steps 1-4 below provide general overview of dirty page logging. See
4444 * kvm_get_dirty_log_protect() function description for additional details.
4445 *
4446 * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
4447 * always flush the TLB (step 4) even if previous step failed and the dirty
4448 * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
4449 * does not preclude user space subsequent dirty log read. Flushing TLB ensures
4450 * writes will be marked dirty for next log read.
95d4c16c 4451 *
60c34612
TY
4452 * 1. Take a snapshot of the bit and clear it if needed.
4453 * 2. Write protect the corresponding page.
e108ff2f
PB
4454 * 3. Copy the snapshot to the userspace.
4455 * 4. Flush TLB's if needed.
5bb064dc 4456 */
60c34612 4457int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
5bb064dc 4458{
8fe65a82 4459 bool flush = false;
e108ff2f 4460 int r;
5bb064dc 4461
79fac95e 4462 mutex_lock(&kvm->slots_lock);
5bb064dc 4463
88178fd4
KH
4464 /*
4465 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
4466 */
4467 if (kvm_x86_ops->flush_log_dirty)
4468 kvm_x86_ops->flush_log_dirty(kvm);
4469
8fe65a82 4470 r = kvm_get_dirty_log_protect(kvm, log, &flush);
198c74f4
XG
4471
4472 /*
4473 * All the TLBs can be flushed out of mmu lock, see the comments in
4474 * kvm_mmu_slot_remove_write_access().
4475 */
e108ff2f 4476 lockdep_assert_held(&kvm->slots_lock);
8fe65a82 4477 if (flush)
2a31b9db
PB
4478 kvm_flush_remote_tlbs(kvm);
4479
4480 mutex_unlock(&kvm->slots_lock);
4481 return r;
4482}
4483
4484int kvm_vm_ioctl_clear_dirty_log(struct kvm *kvm, struct kvm_clear_dirty_log *log)
4485{
4486 bool flush = false;
4487 int r;
4488
4489 mutex_lock(&kvm->slots_lock);
4490
4491 /*
4492 * Flush potentially hardware-cached dirty pages to dirty_bitmap.
4493 */
4494 if (kvm_x86_ops->flush_log_dirty)
4495 kvm_x86_ops->flush_log_dirty(kvm);
4496
4497 r = kvm_clear_dirty_log_protect(kvm, log, &flush);
4498
4499 /*
4500 * All the TLBs can be flushed out of mmu lock, see the comments in
4501 * kvm_mmu_slot_remove_write_access().
4502 */
4503 lockdep_assert_held(&kvm->slots_lock);
4504 if (flush)
198c74f4
XG
4505 kvm_flush_remote_tlbs(kvm);
4506
79fac95e 4507 mutex_unlock(&kvm->slots_lock);
5bb064dc
ZX
4508 return r;
4509}
4510
aa2fbe6d
YZ
4511int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
4512 bool line_status)
23d43cf9
CD
4513{
4514 if (!irqchip_in_kernel(kvm))
4515 return -ENXIO;
4516
4517 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
aa2fbe6d
YZ
4518 irq_event->irq, irq_event->level,
4519 line_status);
23d43cf9
CD
4520 return 0;
4521}
4522
e5d83c74
PB
4523int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
4524 struct kvm_enable_cap *cap)
90de4a18
NA
4525{
4526 int r;
4527
4528 if (cap->flags)
4529 return -EINVAL;
4530
4531 switch (cap->cap) {
4532 case KVM_CAP_DISABLE_QUIRKS:
4533 kvm->arch.disabled_quirks = cap->args[0];
4534 r = 0;
4535 break;
49df6397
SR
4536 case KVM_CAP_SPLIT_IRQCHIP: {
4537 mutex_lock(&kvm->lock);
b053b2ae
SR
4538 r = -EINVAL;
4539 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
4540 goto split_irqchip_unlock;
49df6397
SR
4541 r = -EEXIST;
4542 if (irqchip_in_kernel(kvm))
4543 goto split_irqchip_unlock;
557abc40 4544 if (kvm->created_vcpus)
49df6397
SR
4545 goto split_irqchip_unlock;
4546 r = kvm_setup_empty_irq_routing(kvm);
5c0aea0e 4547 if (r)
49df6397
SR
4548 goto split_irqchip_unlock;
4549 /* Pairs with irqchip_in_kernel. */
4550 smp_wmb();
49776faf 4551 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
b053b2ae 4552 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
49df6397
SR
4553 r = 0;
4554split_irqchip_unlock:
4555 mutex_unlock(&kvm->lock);
4556 break;
4557 }
37131313
RK
4558 case KVM_CAP_X2APIC_API:
4559 r = -EINVAL;
4560 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
4561 break;
4562
4563 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
4564 kvm->arch.x2apic_format = true;
c519265f
RK
4565 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
4566 kvm->arch.x2apic_broadcast_quirk_disabled = true;
37131313
RK
4567
4568 r = 0;
4569 break;
4d5422ce
WL
4570 case KVM_CAP_X86_DISABLE_EXITS:
4571 r = -EINVAL;
4572 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
4573 break;
4574
4575 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
4576 kvm_can_mwait_in_guest())
4577 kvm->arch.mwait_in_guest = true;
766d3571 4578 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
caa057a2 4579 kvm->arch.hlt_in_guest = true;
b31c114b
WL
4580 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
4581 kvm->arch.pause_in_guest = true;
4d5422ce
WL
4582 r = 0;
4583 break;
6fbbde9a
DS
4584 case KVM_CAP_MSR_PLATFORM_INFO:
4585 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
4586 r = 0;
c4f55198
JM
4587 break;
4588 case KVM_CAP_EXCEPTION_PAYLOAD:
4589 kvm->arch.exception_payload_enabled = cap->args[0];
4590 r = 0;
6fbbde9a 4591 break;
90de4a18
NA
4592 default:
4593 r = -EINVAL;
4594 break;
4595 }
4596 return r;
4597}
4598
1fe779f8
CO
4599long kvm_arch_vm_ioctl(struct file *filp,
4600 unsigned int ioctl, unsigned long arg)
4601{
4602 struct kvm *kvm = filp->private_data;
4603 void __user *argp = (void __user *)arg;
367e1319 4604 int r = -ENOTTY;
f0d66275
DH
4605 /*
4606 * This union makes it completely explicit to gcc-3.x
4607 * that these two variables' stack usage should be
4608 * combined, not added together.
4609 */
4610 union {
4611 struct kvm_pit_state ps;
e9f42757 4612 struct kvm_pit_state2 ps2;
c5ff41ce 4613 struct kvm_pit_config pit_config;
f0d66275 4614 } u;
1fe779f8
CO
4615
4616 switch (ioctl) {
4617 case KVM_SET_TSS_ADDR:
4618 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
1fe779f8 4619 break;
b927a3ce
SY
4620 case KVM_SET_IDENTITY_MAP_ADDR: {
4621 u64 ident_addr;
4622
1af1ac91
DH
4623 mutex_lock(&kvm->lock);
4624 r = -EINVAL;
4625 if (kvm->created_vcpus)
4626 goto set_identity_unlock;
b927a3ce 4627 r = -EFAULT;
0e96f31e 4628 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
1af1ac91 4629 goto set_identity_unlock;
b927a3ce 4630 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
1af1ac91
DH
4631set_identity_unlock:
4632 mutex_unlock(&kvm->lock);
b927a3ce
SY
4633 break;
4634 }
1fe779f8
CO
4635 case KVM_SET_NR_MMU_PAGES:
4636 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
1fe779f8
CO
4637 break;
4638 case KVM_GET_NR_MMU_PAGES:
4639 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
4640 break;
3ddea128 4641 case KVM_CREATE_IRQCHIP: {
3ddea128 4642 mutex_lock(&kvm->lock);
09941366 4643
3ddea128 4644 r = -EEXIST;
35e6eaa3 4645 if (irqchip_in_kernel(kvm))
3ddea128 4646 goto create_irqchip_unlock;
09941366 4647
3e515705 4648 r = -EINVAL;
557abc40 4649 if (kvm->created_vcpus)
3e515705 4650 goto create_irqchip_unlock;
09941366
RK
4651
4652 r = kvm_pic_init(kvm);
4653 if (r)
3ddea128 4654 goto create_irqchip_unlock;
09941366
RK
4655
4656 r = kvm_ioapic_init(kvm);
4657 if (r) {
09941366 4658 kvm_pic_destroy(kvm);
3ddea128 4659 goto create_irqchip_unlock;
09941366
RK
4660 }
4661
399ec807
AK
4662 r = kvm_setup_default_irq_routing(kvm);
4663 if (r) {
72bb2fcd 4664 kvm_ioapic_destroy(kvm);
09941366 4665 kvm_pic_destroy(kvm);
71ba994c 4666 goto create_irqchip_unlock;
399ec807 4667 }
49776faf 4668 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
71ba994c 4669 smp_wmb();
49776faf 4670 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
3ddea128
MT
4671 create_irqchip_unlock:
4672 mutex_unlock(&kvm->lock);
1fe779f8 4673 break;
3ddea128 4674 }
7837699f 4675 case KVM_CREATE_PIT:
c5ff41ce
JK
4676 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
4677 goto create_pit;
4678 case KVM_CREATE_PIT2:
4679 r = -EFAULT;
4680 if (copy_from_user(&u.pit_config, argp,
4681 sizeof(struct kvm_pit_config)))
4682 goto out;
4683 create_pit:
250715a6 4684 mutex_lock(&kvm->lock);
269e05e4
AK
4685 r = -EEXIST;
4686 if (kvm->arch.vpit)
4687 goto create_pit_unlock;
7837699f 4688 r = -ENOMEM;
c5ff41ce 4689 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
7837699f
SY
4690 if (kvm->arch.vpit)
4691 r = 0;
269e05e4 4692 create_pit_unlock:
250715a6 4693 mutex_unlock(&kvm->lock);
7837699f 4694 break;
1fe779f8
CO
4695 case KVM_GET_IRQCHIP: {
4696 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4697 struct kvm_irqchip *chip;
1fe779f8 4698
ff5c2c03
SL
4699 chip = memdup_user(argp, sizeof(*chip));
4700 if (IS_ERR(chip)) {
4701 r = PTR_ERR(chip);
1fe779f8 4702 goto out;
ff5c2c03
SL
4703 }
4704
1fe779f8 4705 r = -ENXIO;
826da321 4706 if (!irqchip_kernel(kvm))
f0d66275
DH
4707 goto get_irqchip_out;
4708 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
1fe779f8 4709 if (r)
f0d66275 4710 goto get_irqchip_out;
1fe779f8 4711 r = -EFAULT;
0e96f31e 4712 if (copy_to_user(argp, chip, sizeof(*chip)))
f0d66275 4713 goto get_irqchip_out;
1fe779f8 4714 r = 0;
f0d66275
DH
4715 get_irqchip_out:
4716 kfree(chip);
1fe779f8
CO
4717 break;
4718 }
4719 case KVM_SET_IRQCHIP: {
4720 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
ff5c2c03 4721 struct kvm_irqchip *chip;
1fe779f8 4722
ff5c2c03
SL
4723 chip = memdup_user(argp, sizeof(*chip));
4724 if (IS_ERR(chip)) {
4725 r = PTR_ERR(chip);
1fe779f8 4726 goto out;
ff5c2c03
SL
4727 }
4728
1fe779f8 4729 r = -ENXIO;
826da321 4730 if (!irqchip_kernel(kvm))
f0d66275
DH
4731 goto set_irqchip_out;
4732 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
1fe779f8 4733 if (r)
f0d66275 4734 goto set_irqchip_out;
1fe779f8 4735 r = 0;
f0d66275
DH
4736 set_irqchip_out:
4737 kfree(chip);
1fe779f8
CO
4738 break;
4739 }
e0f63cb9 4740 case KVM_GET_PIT: {
e0f63cb9 4741 r = -EFAULT;
f0d66275 4742 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4743 goto out;
4744 r = -ENXIO;
4745 if (!kvm->arch.vpit)
4746 goto out;
f0d66275 4747 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
e0f63cb9
SY
4748 if (r)
4749 goto out;
4750 r = -EFAULT;
f0d66275 4751 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
e0f63cb9
SY
4752 goto out;
4753 r = 0;
4754 break;
4755 }
4756 case KVM_SET_PIT: {
e0f63cb9 4757 r = -EFAULT;
0e96f31e 4758 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
e0f63cb9
SY
4759 goto out;
4760 r = -ENXIO;
4761 if (!kvm->arch.vpit)
4762 goto out;
f0d66275 4763 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
e0f63cb9
SY
4764 break;
4765 }
e9f42757
BK
4766 case KVM_GET_PIT2: {
4767 r = -ENXIO;
4768 if (!kvm->arch.vpit)
4769 goto out;
4770 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
4771 if (r)
4772 goto out;
4773 r = -EFAULT;
4774 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
4775 goto out;
4776 r = 0;
4777 break;
4778 }
4779 case KVM_SET_PIT2: {
4780 r = -EFAULT;
4781 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
4782 goto out;
4783 r = -ENXIO;
4784 if (!kvm->arch.vpit)
4785 goto out;
4786 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
e9f42757
BK
4787 break;
4788 }
52d939a0
MT
4789 case KVM_REINJECT_CONTROL: {
4790 struct kvm_reinject_control control;
4791 r = -EFAULT;
4792 if (copy_from_user(&control, argp, sizeof(control)))
4793 goto out;
4794 r = kvm_vm_ioctl_reinject(kvm, &control);
52d939a0
MT
4795 break;
4796 }
d71ba788
PB
4797 case KVM_SET_BOOT_CPU_ID:
4798 r = 0;
4799 mutex_lock(&kvm->lock);
557abc40 4800 if (kvm->created_vcpus)
d71ba788
PB
4801 r = -EBUSY;
4802 else
4803 kvm->arch.bsp_vcpu_id = arg;
4804 mutex_unlock(&kvm->lock);
4805 break;
ffde22ac 4806 case KVM_XEN_HVM_CONFIG: {
51776043 4807 struct kvm_xen_hvm_config xhc;
ffde22ac 4808 r = -EFAULT;
51776043 4809 if (copy_from_user(&xhc, argp, sizeof(xhc)))
ffde22ac
ES
4810 goto out;
4811 r = -EINVAL;
51776043 4812 if (xhc.flags)
ffde22ac 4813 goto out;
51776043 4814 memcpy(&kvm->arch.xen_hvm_config, &xhc, sizeof(xhc));
ffde22ac
ES
4815 r = 0;
4816 break;
4817 }
afbcf7ab 4818 case KVM_SET_CLOCK: {
afbcf7ab
GC
4819 struct kvm_clock_data user_ns;
4820 u64 now_ns;
afbcf7ab
GC
4821
4822 r = -EFAULT;
4823 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
4824 goto out;
4825
4826 r = -EINVAL;
4827 if (user_ns.flags)
4828 goto out;
4829
4830 r = 0;
0bc48bea
RK
4831 /*
4832 * TODO: userspace has to take care of races with VCPU_RUN, so
4833 * kvm_gen_update_masterclock() can be cut down to locked
4834 * pvclock_update_vm_gtod_copy().
4835 */
4836 kvm_gen_update_masterclock(kvm);
e891a32e 4837 now_ns = get_kvmclock_ns(kvm);
108b249c 4838 kvm->arch.kvmclock_offset += user_ns.clock - now_ns;
0bc48bea 4839 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
afbcf7ab
GC
4840 break;
4841 }
4842 case KVM_GET_CLOCK: {
afbcf7ab
GC
4843 struct kvm_clock_data user_ns;
4844 u64 now_ns;
4845
e891a32e 4846 now_ns = get_kvmclock_ns(kvm);
108b249c 4847 user_ns.clock = now_ns;
e3fd9a93 4848 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
97e69aa6 4849 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
afbcf7ab
GC
4850
4851 r = -EFAULT;
4852 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
4853 goto out;
4854 r = 0;
4855 break;
4856 }
5acc5c06
BS
4857 case KVM_MEMORY_ENCRYPT_OP: {
4858 r = -ENOTTY;
4859 if (kvm_x86_ops->mem_enc_op)
4860 r = kvm_x86_ops->mem_enc_op(kvm, argp);
4861 break;
4862 }
69eaedee
BS
4863 case KVM_MEMORY_ENCRYPT_REG_REGION: {
4864 struct kvm_enc_region region;
4865
4866 r = -EFAULT;
4867 if (copy_from_user(&region, argp, sizeof(region)))
4868 goto out;
4869
4870 r = -ENOTTY;
4871 if (kvm_x86_ops->mem_enc_reg_region)
4872 r = kvm_x86_ops->mem_enc_reg_region(kvm, &region);
4873 break;
4874 }
4875 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
4876 struct kvm_enc_region region;
4877
4878 r = -EFAULT;
4879 if (copy_from_user(&region, argp, sizeof(region)))
4880 goto out;
4881
4882 r = -ENOTTY;
4883 if (kvm_x86_ops->mem_enc_unreg_region)
4884 r = kvm_x86_ops->mem_enc_unreg_region(kvm, &region);
4885 break;
4886 }
faeb7833
RK
4887 case KVM_HYPERV_EVENTFD: {
4888 struct kvm_hyperv_eventfd hvevfd;
4889
4890 r = -EFAULT;
4891 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
4892 goto out;
4893 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
4894 break;
4895 }
1fe779f8 4896 default:
ad6260da 4897 r = -ENOTTY;
1fe779f8
CO
4898 }
4899out:
4900 return r;
4901}
4902
a16b043c 4903static void kvm_init_msr_list(void)
043405e1
CO
4904{
4905 u32 dummy[2];
4906 unsigned i, j;
4907
62ef68bb 4908 for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
043405e1
CO
4909 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4910 continue;
93c4adc7
PB
4911
4912 /*
4913 * Even MSRs that are valid in the host may not be exposed
9dbe6cf9 4914 * to the guests in some cases.
93c4adc7
PB
4915 */
4916 switch (msrs_to_save[i]) {
4917 case MSR_IA32_BNDCFGS:
503234b3 4918 if (!kvm_mpx_supported())
93c4adc7
PB
4919 continue;
4920 break;
9dbe6cf9
PB
4921 case MSR_TSC_AUX:
4922 if (!kvm_x86_ops->rdtscp_supported())
4923 continue;
4924 break;
bf8c55d8
CP
4925 case MSR_IA32_RTIT_CTL:
4926 case MSR_IA32_RTIT_STATUS:
4927 if (!kvm_x86_ops->pt_supported())
4928 continue;
4929 break;
4930 case MSR_IA32_RTIT_CR3_MATCH:
4931 if (!kvm_x86_ops->pt_supported() ||
4932 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
4933 continue;
4934 break;
4935 case MSR_IA32_RTIT_OUTPUT_BASE:
4936 case MSR_IA32_RTIT_OUTPUT_MASK:
4937 if (!kvm_x86_ops->pt_supported() ||
4938 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
4939 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
4940 continue;
4941 break;
4942 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B: {
4943 if (!kvm_x86_ops->pt_supported() ||
4944 msrs_to_save[i] - MSR_IA32_RTIT_ADDR0_A >=
4945 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
4946 continue;
4947 break;
4948 }
93c4adc7
PB
4949 default:
4950 break;
4951 }
4952
043405e1
CO
4953 if (j < i)
4954 msrs_to_save[j] = msrs_to_save[i];
4955 j++;
4956 }
4957 num_msrs_to_save = j;
62ef68bb
PB
4958
4959 for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
bc226f07
TL
4960 if (!kvm_x86_ops->has_emulated_msr(emulated_msrs[i]))
4961 continue;
62ef68bb
PB
4962
4963 if (j < i)
4964 emulated_msrs[j] = emulated_msrs[i];
4965 j++;
4966 }
4967 num_emulated_msrs = j;
801e459a
TL
4968
4969 for (i = j = 0; i < ARRAY_SIZE(msr_based_features); i++) {
4970 struct kvm_msr_entry msr;
4971
4972 msr.index = msr_based_features[i];
66421c1e 4973 if (kvm_get_msr_feature(&msr))
801e459a
TL
4974 continue;
4975
4976 if (j < i)
4977 msr_based_features[j] = msr_based_features[i];
4978 j++;
4979 }
4980 num_msr_based_features = j;
043405e1
CO
4981}
4982
bda9020e
MT
4983static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4984 const void *v)
bbd9b64e 4985{
70252a10
AK
4986 int handled = 0;
4987 int n;
4988
4989 do {
4990 n = min(len, 8);
bce87cce 4991 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
4992 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4993 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10
AK
4994 break;
4995 handled += n;
4996 addr += n;
4997 len -= n;
4998 v += n;
4999 } while (len);
bbd9b64e 5000
70252a10 5001 return handled;
bbd9b64e
CO
5002}
5003
bda9020e 5004static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
bbd9b64e 5005{
70252a10
AK
5006 int handled = 0;
5007 int n;
5008
5009 do {
5010 n = min(len, 8);
bce87cce 5011 if (!(lapic_in_kernel(vcpu) &&
e32edf4f
NN
5012 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
5013 addr, n, v))
5014 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
70252a10 5015 break;
e39d200f 5016 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
70252a10
AK
5017 handled += n;
5018 addr += n;
5019 len -= n;
5020 v += n;
5021 } while (len);
bbd9b64e 5022
70252a10 5023 return handled;
bbd9b64e
CO
5024}
5025
2dafc6c2
GN
5026static void kvm_set_segment(struct kvm_vcpu *vcpu,
5027 struct kvm_segment *var, int seg)
5028{
5029 kvm_x86_ops->set_segment(vcpu, var, seg);
5030}
5031
5032void kvm_get_segment(struct kvm_vcpu *vcpu,
5033 struct kvm_segment *var, int seg)
5034{
5035 kvm_x86_ops->get_segment(vcpu, var, seg);
5036}
5037
54987b7a
PB
5038gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
5039 struct x86_exception *exception)
02f59dc9
JR
5040{
5041 gpa_t t_gpa;
02f59dc9
JR
5042
5043 BUG_ON(!mmu_is_nested(vcpu));
5044
5045 /* NPT walks are always user-walks */
5046 access |= PFERR_USER_MASK;
44dd3ffa 5047 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
02f59dc9
JR
5048
5049 return t_gpa;
5050}
5051
ab9ae313
AK
5052gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
5053 struct x86_exception *exception)
1871c602
GN
5054{
5055 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
ab9ae313 5056 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
5057}
5058
ab9ae313
AK
5059 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
5060 struct x86_exception *exception)
1871c602
GN
5061{
5062 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
5063 access |= PFERR_FETCH_MASK;
ab9ae313 5064 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
5065}
5066
ab9ae313
AK
5067gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
5068 struct x86_exception *exception)
1871c602
GN
5069{
5070 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
5071 access |= PFERR_WRITE_MASK;
ab9ae313 5072 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
1871c602
GN
5073}
5074
5075/* uses this to access any guest's mapped memory without checking CPL */
ab9ae313
AK
5076gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
5077 struct x86_exception *exception)
1871c602 5078{
ab9ae313 5079 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
1871c602
GN
5080}
5081
5082static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
5083 struct kvm_vcpu *vcpu, u32 access,
bcc55cba 5084 struct x86_exception *exception)
bbd9b64e
CO
5085{
5086 void *data = val;
10589a46 5087 int r = X86EMUL_CONTINUE;
bbd9b64e
CO
5088
5089 while (bytes) {
14dfe855 5090 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
ab9ae313 5091 exception);
bbd9b64e 5092 unsigned offset = addr & (PAGE_SIZE-1);
77c2002e 5093 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
bbd9b64e
CO
5094 int ret;
5095
bcc55cba 5096 if (gpa == UNMAPPED_GVA)
ab9ae313 5097 return X86EMUL_PROPAGATE_FAULT;
54bf36aa
PB
5098 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
5099 offset, toread);
10589a46 5100 if (ret < 0) {
c3cd7ffa 5101 r = X86EMUL_IO_NEEDED;
10589a46
MT
5102 goto out;
5103 }
bbd9b64e 5104
77c2002e
IE
5105 bytes -= toread;
5106 data += toread;
5107 addr += toread;
bbd9b64e 5108 }
10589a46 5109out:
10589a46 5110 return r;
bbd9b64e 5111}
77c2002e 5112
1871c602 5113/* used for instruction fetching */
0f65dd70
AK
5114static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
5115 gva_t addr, void *val, unsigned int bytes,
bcc55cba 5116 struct x86_exception *exception)
1871c602 5117{
0f65dd70 5118 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
1871c602 5119 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
44583cba
PB
5120 unsigned offset;
5121 int ret;
0f65dd70 5122
44583cba
PB
5123 /* Inline kvm_read_guest_virt_helper for speed. */
5124 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
5125 exception);
5126 if (unlikely(gpa == UNMAPPED_GVA))
5127 return X86EMUL_PROPAGATE_FAULT;
5128
5129 offset = addr & (PAGE_SIZE-1);
5130 if (WARN_ON(offset + bytes > PAGE_SIZE))
5131 bytes = (unsigned)PAGE_SIZE - offset;
54bf36aa
PB
5132 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
5133 offset, bytes);
44583cba
PB
5134 if (unlikely(ret < 0))
5135 return X86EMUL_IO_NEEDED;
5136
5137 return X86EMUL_CONTINUE;
1871c602
GN
5138}
5139
ce14e868 5140int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
0f65dd70 5141 gva_t addr, void *val, unsigned int bytes,
bcc55cba 5142 struct x86_exception *exception)
1871c602
GN
5143{
5144 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
0f65dd70 5145
353c0956
PB
5146 /*
5147 * FIXME: this should call handle_emulation_failure if X86EMUL_IO_NEEDED
5148 * is returned, but our callers are not ready for that and they blindly
5149 * call kvm_inject_page_fault. Ensure that they at least do not leak
5150 * uninitialized kernel stack memory into cr2 and error code.
5151 */
5152 memset(exception, 0, sizeof(*exception));
1871c602 5153 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
bcc55cba 5154 exception);
1871c602 5155}
064aea77 5156EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
1871c602 5157
ce14e868
PB
5158static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
5159 gva_t addr, void *val, unsigned int bytes,
3c9fa24c 5160 struct x86_exception *exception, bool system)
1871c602 5161{
0f65dd70 5162 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
5163 u32 access = 0;
5164
5165 if (!system && kvm_x86_ops->get_cpl(vcpu) == 3)
5166 access |= PFERR_USER_MASK;
5167
5168 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
1871c602
GN
5169}
5170
7a036a6f
RK
5171static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
5172 unsigned long addr, void *val, unsigned int bytes)
5173{
5174 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5175 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
5176
5177 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
5178}
5179
ce14e868
PB
5180static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
5181 struct kvm_vcpu *vcpu, u32 access,
5182 struct x86_exception *exception)
77c2002e
IE
5183{
5184 void *data = val;
5185 int r = X86EMUL_CONTINUE;
5186
5187 while (bytes) {
14dfe855 5188 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
ce14e868 5189 access,
ab9ae313 5190 exception);
77c2002e
IE
5191 unsigned offset = addr & (PAGE_SIZE-1);
5192 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
5193 int ret;
5194
bcc55cba 5195 if (gpa == UNMAPPED_GVA)
ab9ae313 5196 return X86EMUL_PROPAGATE_FAULT;
54bf36aa 5197 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
77c2002e 5198 if (ret < 0) {
c3cd7ffa 5199 r = X86EMUL_IO_NEEDED;
77c2002e
IE
5200 goto out;
5201 }
5202
5203 bytes -= towrite;
5204 data += towrite;
5205 addr += towrite;
5206 }
5207out:
5208 return r;
5209}
ce14e868
PB
5210
5211static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
3c9fa24c
PB
5212 unsigned int bytes, struct x86_exception *exception,
5213 bool system)
ce14e868
PB
5214{
5215 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3c9fa24c
PB
5216 u32 access = PFERR_WRITE_MASK;
5217
5218 if (!system && kvm_x86_ops->get_cpl(vcpu) == 3)
5219 access |= PFERR_USER_MASK;
ce14e868
PB
5220
5221 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
3c9fa24c 5222 access, exception);
ce14e868
PB
5223}
5224
5225int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
5226 unsigned int bytes, struct x86_exception *exception)
5227{
c595ceee
PB
5228 /* kvm_write_guest_virt_system can pull in tons of pages. */
5229 vcpu->arch.l1tf_flush_l1d = true;
5230
ce14e868
PB
5231 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
5232 PFERR_WRITE_MASK, exception);
5233}
6a4d7550 5234EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
77c2002e 5235
082d06ed
WL
5236int handle_ud(struct kvm_vcpu *vcpu)
5237{
6c86eedc 5238 int emul_type = EMULTYPE_TRAP_UD;
082d06ed 5239 enum emulation_result er;
6c86eedc
WL
5240 char sig[5]; /* ud2; .ascii "kvm" */
5241 struct x86_exception e;
5242
5243 if (force_emulation_prefix &&
3c9fa24c
PB
5244 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
5245 sig, sizeof(sig), &e) == 0 &&
6c86eedc
WL
5246 memcmp(sig, "\xf\xbkvm", sizeof(sig)) == 0) {
5247 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
5248 emul_type = 0;
5249 }
082d06ed 5250
0ce97a2b 5251 er = kvm_emulate_instruction(vcpu, emul_type);
082d06ed
WL
5252 if (er == EMULATE_USER_EXIT)
5253 return 0;
5254 if (er != EMULATE_DONE)
5255 kvm_queue_exception(vcpu, UD_VECTOR);
5256 return 1;
5257}
5258EXPORT_SYMBOL_GPL(handle_ud);
5259
0f89b207
TL
5260static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
5261 gpa_t gpa, bool write)
5262{
5263 /* For APIC access vmexit */
5264 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
5265 return 1;
5266
5267 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
5268 trace_vcpu_match_mmio(gva, gpa, write, true);
5269 return 1;
5270 }
5271
5272 return 0;
5273}
5274
af7cc7d1
XG
5275static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
5276 gpa_t *gpa, struct x86_exception *exception,
5277 bool write)
5278{
97d64b78
AK
5279 u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
5280 | (write ? PFERR_WRITE_MASK : 0);
af7cc7d1 5281
be94f6b7
HH
5282 /*
5283 * currently PKRU is only applied to ept enabled guest so
5284 * there is no pkey in EPT page table for L1 guest or EPT
5285 * shadow page table for L2 guest.
5286 */
97d64b78 5287 if (vcpu_match_mmio_gva(vcpu, gva)
97ec8c06 5288 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
be94f6b7 5289 vcpu->arch.access, 0, access)) {
bebb106a
XG
5290 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
5291 (gva & (PAGE_SIZE - 1));
4f022648 5292 trace_vcpu_match_mmio(gva, *gpa, write, false);
bebb106a
XG
5293 return 1;
5294 }
5295
af7cc7d1
XG
5296 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
5297
5298 if (*gpa == UNMAPPED_GVA)
5299 return -1;
5300
0f89b207 5301 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
af7cc7d1
XG
5302}
5303
3200f405 5304int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
bcc55cba 5305 const void *val, int bytes)
bbd9b64e
CO
5306{
5307 int ret;
5308
54bf36aa 5309 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
9f811285 5310 if (ret < 0)
bbd9b64e 5311 return 0;
0eb05bf2 5312 kvm_page_track_write(vcpu, gpa, val, bytes);
bbd9b64e
CO
5313 return 1;
5314}
5315
77d197b2
XG
5316struct read_write_emulator_ops {
5317 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
5318 int bytes);
5319 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
5320 void *val, int bytes);
5321 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
5322 int bytes, void *val);
5323 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
5324 void *val, int bytes);
5325 bool write;
5326};
5327
5328static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
5329{
5330 if (vcpu->mmio_read_completed) {
77d197b2 5331 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
e39d200f 5332 vcpu->mmio_fragments[0].gpa, val);
77d197b2
XG
5333 vcpu->mmio_read_completed = 0;
5334 return 1;
5335 }
5336
5337 return 0;
5338}
5339
5340static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
5341 void *val, int bytes)
5342{
54bf36aa 5343 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
77d197b2
XG
5344}
5345
5346static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
5347 void *val, int bytes)
5348{
5349 return emulator_write_phys(vcpu, gpa, val, bytes);
5350}
5351
5352static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
5353{
e39d200f 5354 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
77d197b2
XG
5355 return vcpu_mmio_write(vcpu, gpa, bytes, val);
5356}
5357
5358static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
5359 void *val, int bytes)
5360{
e39d200f 5361 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
77d197b2
XG
5362 return X86EMUL_IO_NEEDED;
5363}
5364
5365static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
5366 void *val, int bytes)
5367{
f78146b0
AK
5368 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
5369
87da7e66 5370 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
77d197b2
XG
5371 return X86EMUL_CONTINUE;
5372}
5373
0fbe9b0b 5374static const struct read_write_emulator_ops read_emultor = {
77d197b2
XG
5375 .read_write_prepare = read_prepare,
5376 .read_write_emulate = read_emulate,
5377 .read_write_mmio = vcpu_mmio_read,
5378 .read_write_exit_mmio = read_exit_mmio,
5379};
5380
0fbe9b0b 5381static const struct read_write_emulator_ops write_emultor = {
77d197b2
XG
5382 .read_write_emulate = write_emulate,
5383 .read_write_mmio = write_mmio,
5384 .read_write_exit_mmio = write_exit_mmio,
5385 .write = true,
5386};
5387
22388a3c
XG
5388static int emulator_read_write_onepage(unsigned long addr, void *val,
5389 unsigned int bytes,
5390 struct x86_exception *exception,
5391 struct kvm_vcpu *vcpu,
0fbe9b0b 5392 const struct read_write_emulator_ops *ops)
bbd9b64e 5393{
af7cc7d1
XG
5394 gpa_t gpa;
5395 int handled, ret;
22388a3c 5396 bool write = ops->write;
f78146b0 5397 struct kvm_mmio_fragment *frag;
0f89b207
TL
5398 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5399
5400 /*
5401 * If the exit was due to a NPF we may already have a GPA.
5402 * If the GPA is present, use it to avoid the GVA to GPA table walk.
5403 * Note, this cannot be used on string operations since string
5404 * operation using rep will only have the initial GPA from the NPF
5405 * occurred.
5406 */
5407 if (vcpu->arch.gpa_available &&
5408 emulator_can_use_gpa(ctxt) &&
618232e2
BS
5409 (addr & ~PAGE_MASK) == (vcpu->arch.gpa_val & ~PAGE_MASK)) {
5410 gpa = vcpu->arch.gpa_val;
5411 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
5412 } else {
5413 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
5414 if (ret < 0)
5415 return X86EMUL_PROPAGATE_FAULT;
0f89b207 5416 }
10589a46 5417
618232e2 5418 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
bbd9b64e
CO
5419 return X86EMUL_CONTINUE;
5420
bbd9b64e
CO
5421 /*
5422 * Is this MMIO handled locally?
5423 */
22388a3c 5424 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
70252a10 5425 if (handled == bytes)
bbd9b64e 5426 return X86EMUL_CONTINUE;
bbd9b64e 5427
70252a10
AK
5428 gpa += handled;
5429 bytes -= handled;
5430 val += handled;
5431
87da7e66
XG
5432 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
5433 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
5434 frag->gpa = gpa;
5435 frag->data = val;
5436 frag->len = bytes;
f78146b0 5437 return X86EMUL_CONTINUE;
bbd9b64e
CO
5438}
5439
52eb5a6d
XL
5440static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
5441 unsigned long addr,
22388a3c
XG
5442 void *val, unsigned int bytes,
5443 struct x86_exception *exception,
0fbe9b0b 5444 const struct read_write_emulator_ops *ops)
bbd9b64e 5445{
0f65dd70 5446 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
f78146b0
AK
5447 gpa_t gpa;
5448 int rc;
5449
5450 if (ops->read_write_prepare &&
5451 ops->read_write_prepare(vcpu, val, bytes))
5452 return X86EMUL_CONTINUE;
5453
5454 vcpu->mmio_nr_fragments = 0;
0f65dd70 5455
bbd9b64e
CO
5456 /* Crossing a page boundary? */
5457 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
f78146b0 5458 int now;
bbd9b64e
CO
5459
5460 now = -addr & ~PAGE_MASK;
22388a3c
XG
5461 rc = emulator_read_write_onepage(addr, val, now, exception,
5462 vcpu, ops);
5463
bbd9b64e
CO
5464 if (rc != X86EMUL_CONTINUE)
5465 return rc;
5466 addr += now;
bac15531
NA
5467 if (ctxt->mode != X86EMUL_MODE_PROT64)
5468 addr = (u32)addr;
bbd9b64e
CO
5469 val += now;
5470 bytes -= now;
5471 }
22388a3c 5472
f78146b0
AK
5473 rc = emulator_read_write_onepage(addr, val, bytes, exception,
5474 vcpu, ops);
5475 if (rc != X86EMUL_CONTINUE)
5476 return rc;
5477
5478 if (!vcpu->mmio_nr_fragments)
5479 return rc;
5480
5481 gpa = vcpu->mmio_fragments[0].gpa;
5482
5483 vcpu->mmio_needed = 1;
5484 vcpu->mmio_cur_fragment = 0;
5485
87da7e66 5486 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
f78146b0
AK
5487 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
5488 vcpu->run->exit_reason = KVM_EXIT_MMIO;
5489 vcpu->run->mmio.phys_addr = gpa;
5490
5491 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
22388a3c
XG
5492}
5493
5494static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
5495 unsigned long addr,
5496 void *val,
5497 unsigned int bytes,
5498 struct x86_exception *exception)
5499{
5500 return emulator_read_write(ctxt, addr, val, bytes,
5501 exception, &read_emultor);
5502}
5503
52eb5a6d 5504static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
22388a3c
XG
5505 unsigned long addr,
5506 const void *val,
5507 unsigned int bytes,
5508 struct x86_exception *exception)
5509{
5510 return emulator_read_write(ctxt, addr, (void *)val, bytes,
5511 exception, &write_emultor);
bbd9b64e 5512}
bbd9b64e 5513
daea3e73
AK
5514#define CMPXCHG_TYPE(t, ptr, old, new) \
5515 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
5516
5517#ifdef CONFIG_X86_64
5518# define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
5519#else
5520# define CMPXCHG64(ptr, old, new) \
9749a6c0 5521 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
daea3e73
AK
5522#endif
5523
0f65dd70
AK
5524static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
5525 unsigned long addr,
bbd9b64e
CO
5526 const void *old,
5527 const void *new,
5528 unsigned int bytes,
0f65dd70 5529 struct x86_exception *exception)
bbd9b64e 5530{
0f65dd70 5531 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
daea3e73
AK
5532 gpa_t gpa;
5533 struct page *page;
5534 char *kaddr;
5535 bool exchanged;
2bacc55c 5536
daea3e73
AK
5537 /* guests cmpxchg8b have to be emulated atomically */
5538 if (bytes > 8 || (bytes & (bytes - 1)))
5539 goto emul_write;
10589a46 5540
daea3e73 5541 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
2bacc55c 5542
daea3e73
AK
5543 if (gpa == UNMAPPED_GVA ||
5544 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
5545 goto emul_write;
2bacc55c 5546
daea3e73
AK
5547 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
5548 goto emul_write;
72dc67a6 5549
54bf36aa 5550 page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
32cad84f 5551 if (is_error_page(page))
c19b8bd6 5552 goto emul_write;
72dc67a6 5553
8fd75e12 5554 kaddr = kmap_atomic(page);
daea3e73
AK
5555 kaddr += offset_in_page(gpa);
5556 switch (bytes) {
5557 case 1:
5558 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
5559 break;
5560 case 2:
5561 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
5562 break;
5563 case 4:
5564 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
5565 break;
5566 case 8:
5567 exchanged = CMPXCHG64(kaddr, old, new);
5568 break;
5569 default:
5570 BUG();
2bacc55c 5571 }
8fd75e12 5572 kunmap_atomic(kaddr);
daea3e73
AK
5573 kvm_release_page_dirty(page);
5574
5575 if (!exchanged)
5576 return X86EMUL_CMPXCHG_FAILED;
5577
54bf36aa 5578 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
0eb05bf2 5579 kvm_page_track_write(vcpu, gpa, new, bytes);
8f6abd06
GN
5580
5581 return X86EMUL_CONTINUE;
4a5f48f6 5582
3200f405 5583emul_write:
daea3e73 5584 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
2bacc55c 5585
0f65dd70 5586 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
bbd9b64e
CO
5587}
5588
cf8f70bf
GN
5589static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
5590{
cbfc6c91 5591 int r = 0, i;
cf8f70bf 5592
cbfc6c91
WL
5593 for (i = 0; i < vcpu->arch.pio.count; i++) {
5594 if (vcpu->arch.pio.in)
5595 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
5596 vcpu->arch.pio.size, pd);
5597 else
5598 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
5599 vcpu->arch.pio.port, vcpu->arch.pio.size,
5600 pd);
5601 if (r)
5602 break;
5603 pd += vcpu->arch.pio.size;
5604 }
cf8f70bf
GN
5605 return r;
5606}
5607
6f6fbe98
XG
5608static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
5609 unsigned short port, void *val,
5610 unsigned int count, bool in)
cf8f70bf 5611{
cf8f70bf 5612 vcpu->arch.pio.port = port;
6f6fbe98 5613 vcpu->arch.pio.in = in;
7972995b 5614 vcpu->arch.pio.count = count;
cf8f70bf
GN
5615 vcpu->arch.pio.size = size;
5616
5617 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
7972995b 5618 vcpu->arch.pio.count = 0;
cf8f70bf
GN
5619 return 1;
5620 }
5621
5622 vcpu->run->exit_reason = KVM_EXIT_IO;
6f6fbe98 5623 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
cf8f70bf
GN
5624 vcpu->run->io.size = size;
5625 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
5626 vcpu->run->io.count = count;
5627 vcpu->run->io.port = port;
5628
5629 return 0;
5630}
5631
6f6fbe98
XG
5632static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
5633 int size, unsigned short port, void *val,
5634 unsigned int count)
cf8f70bf 5635{
ca1d4a9e 5636 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6f6fbe98 5637 int ret;
ca1d4a9e 5638
6f6fbe98
XG
5639 if (vcpu->arch.pio.count)
5640 goto data_avail;
cf8f70bf 5641
cbfc6c91
WL
5642 memset(vcpu->arch.pio_data, 0, size * count);
5643
6f6fbe98
XG
5644 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
5645 if (ret) {
5646data_avail:
5647 memcpy(val, vcpu->arch.pio_data, size * count);
1171903d 5648 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
7972995b 5649 vcpu->arch.pio.count = 0;
cf8f70bf
GN
5650 return 1;
5651 }
5652
cf8f70bf
GN
5653 return 0;
5654}
5655
6f6fbe98
XG
5656static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
5657 int size, unsigned short port,
5658 const void *val, unsigned int count)
5659{
5660 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5661
5662 memcpy(vcpu->arch.pio_data, val, size * count);
1171903d 5663 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6f6fbe98
XG
5664 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
5665}
5666
bbd9b64e
CO
5667static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
5668{
5669 return kvm_x86_ops->get_segment_base(vcpu, seg);
5670}
5671
3cb16fe7 5672static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
bbd9b64e 5673{
3cb16fe7 5674 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
bbd9b64e
CO
5675}
5676
ae6a2375 5677static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
f5f48ee1
SY
5678{
5679 if (!need_emulate_wbinvd(vcpu))
5680 return X86EMUL_CONTINUE;
5681
5682 if (kvm_x86_ops->has_wbinvd_exit()) {
2eec7343
JK
5683 int cpu = get_cpu();
5684
5685 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
f5f48ee1
SY
5686 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
5687 wbinvd_ipi, NULL, 1);
2eec7343 5688 put_cpu();
f5f48ee1 5689 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
2eec7343
JK
5690 } else
5691 wbinvd();
f5f48ee1
SY
5692 return X86EMUL_CONTINUE;
5693}
5cb56059
JS
5694
5695int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
5696{
6affcbed
KH
5697 kvm_emulate_wbinvd_noskip(vcpu);
5698 return kvm_skip_emulated_instruction(vcpu);
5cb56059 5699}
f5f48ee1
SY
5700EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
5701
5cb56059
JS
5702
5703
bcaf5cc5
AK
5704static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
5705{
5cb56059 5706 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
bcaf5cc5
AK
5707}
5708
52eb5a6d
XL
5709static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
5710 unsigned long *dest)
bbd9b64e 5711{
16f8a6f9 5712 return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
bbd9b64e
CO
5713}
5714
52eb5a6d
XL
5715static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
5716 unsigned long value)
bbd9b64e 5717{
338dbc97 5718
717746e3 5719 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
bbd9b64e
CO
5720}
5721
52a46617 5722static u64 mk_cr_64(u64 curr_cr, u32 new_val)
5fdbf976 5723{
52a46617 5724 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
5fdbf976
MT
5725}
5726
717746e3 5727static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
bbd9b64e 5728{
717746e3 5729 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
52a46617
GN
5730 unsigned long value;
5731
5732 switch (cr) {
5733 case 0:
5734 value = kvm_read_cr0(vcpu);
5735 break;
5736 case 2:
5737 value = vcpu->arch.cr2;
5738 break;
5739 case 3:
9f8fe504 5740 value = kvm_read_cr3(vcpu);
52a46617
GN
5741 break;
5742 case 4:
5743 value = kvm_read_cr4(vcpu);
5744 break;
5745 case 8:
5746 value = kvm_get_cr8(vcpu);
5747 break;
5748 default:
a737f256 5749 kvm_err("%s: unexpected cr %u\n", __func__, cr);
52a46617
GN
5750 return 0;
5751 }
5752
5753 return value;
5754}
5755
717746e3 5756static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
52a46617 5757{
717746e3 5758 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
0f12244f
GN
5759 int res = 0;
5760
52a46617
GN
5761 switch (cr) {
5762 case 0:
49a9b07e 5763 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
52a46617
GN
5764 break;
5765 case 2:
5766 vcpu->arch.cr2 = val;
5767 break;
5768 case 3:
2390218b 5769 res = kvm_set_cr3(vcpu, val);
52a46617
GN
5770 break;
5771 case 4:
a83b29c6 5772 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
52a46617
GN
5773 break;
5774 case 8:
eea1cff9 5775 res = kvm_set_cr8(vcpu, val);
52a46617
GN
5776 break;
5777 default:
a737f256 5778 kvm_err("%s: unexpected cr %u\n", __func__, cr);
0f12244f 5779 res = -1;
52a46617 5780 }
0f12244f
GN
5781
5782 return res;
52a46617
GN
5783}
5784
717746e3 5785static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
9c537244 5786{
717746e3 5787 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
9c537244
GN
5788}
5789
4bff1e86 5790static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
2dafc6c2 5791{
4bff1e86 5792 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
2dafc6c2
GN
5793}
5794
4bff1e86 5795static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
160ce1f1 5796{
4bff1e86 5797 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
160ce1f1
MG
5798}
5799
1ac9d0cf
AK
5800static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5801{
5802 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
5803}
5804
5805static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
5806{
5807 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
5808}
5809
4bff1e86
AK
5810static unsigned long emulator_get_cached_segment_base(
5811 struct x86_emulate_ctxt *ctxt, int seg)
5951c442 5812{
4bff1e86 5813 return get_segment_base(emul_to_vcpu(ctxt), seg);
5951c442
GN
5814}
5815
1aa36616
AK
5816static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
5817 struct desc_struct *desc, u32 *base3,
5818 int seg)
2dafc6c2
GN
5819{
5820 struct kvm_segment var;
5821
4bff1e86 5822 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
1aa36616 5823 *selector = var.selector;
2dafc6c2 5824
378a8b09
GN
5825 if (var.unusable) {
5826 memset(desc, 0, sizeof(*desc));
f0367ee1
RK
5827 if (base3)
5828 *base3 = 0;
2dafc6c2 5829 return false;
378a8b09 5830 }
2dafc6c2
GN
5831
5832 if (var.g)
5833 var.limit >>= 12;
5834 set_desc_limit(desc, var.limit);
5835 set_desc_base(desc, (unsigned long)var.base);
5601d05b
GN
5836#ifdef CONFIG_X86_64
5837 if (base3)
5838 *base3 = var.base >> 32;
5839#endif
2dafc6c2
GN
5840 desc->type = var.type;
5841 desc->s = var.s;
5842 desc->dpl = var.dpl;
5843 desc->p = var.present;
5844 desc->avl = var.avl;
5845 desc->l = var.l;
5846 desc->d = var.db;
5847 desc->g = var.g;
5848
5849 return true;
5850}
5851
1aa36616
AK
5852static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
5853 struct desc_struct *desc, u32 base3,
5854 int seg)
2dafc6c2 5855{
4bff1e86 5856 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
2dafc6c2
GN
5857 struct kvm_segment var;
5858
1aa36616 5859 var.selector = selector;
2dafc6c2 5860 var.base = get_desc_base(desc);
5601d05b
GN
5861#ifdef CONFIG_X86_64
5862 var.base |= ((u64)base3) << 32;
5863#endif
2dafc6c2
GN
5864 var.limit = get_desc_limit(desc);
5865 if (desc->g)
5866 var.limit = (var.limit << 12) | 0xfff;
5867 var.type = desc->type;
2dafc6c2
GN
5868 var.dpl = desc->dpl;
5869 var.db = desc->d;
5870 var.s = desc->s;
5871 var.l = desc->l;
5872 var.g = desc->g;
5873 var.avl = desc->avl;
5874 var.present = desc->p;
5875 var.unusable = !var.present;
5876 var.padding = 0;
5877
5878 kvm_set_segment(vcpu, &var, seg);
5879 return;
5880}
5881
717746e3
AK
5882static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
5883 u32 msr_index, u64 *pdata)
5884{
609e36d3
PB
5885 struct msr_data msr;
5886 int r;
5887
5888 msr.index = msr_index;
5889 msr.host_initiated = false;
5890 r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
5891 if (r)
5892 return r;
5893
5894 *pdata = msr.data;
5895 return 0;
717746e3
AK
5896}
5897
5898static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
5899 u32 msr_index, u64 data)
5900{
8fe8ab46
WA
5901 struct msr_data msr;
5902
5903 msr.data = data;
5904 msr.index = msr_index;
5905 msr.host_initiated = false;
5906 return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
717746e3
AK
5907}
5908
64d60670
PB
5909static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
5910{
5911 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5912
5913 return vcpu->arch.smbase;
5914}
5915
5916static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
5917{
5918 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5919
5920 vcpu->arch.smbase = smbase;
5921}
5922
67f4d428
NA
5923static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
5924 u32 pmc)
5925{
c6702c9d 5926 return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
67f4d428
NA
5927}
5928
222d21aa
AK
5929static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
5930 u32 pmc, u64 *pdata)
5931{
c6702c9d 5932 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
222d21aa
AK
5933}
5934
6c3287f7
AK
5935static void emulator_halt(struct x86_emulate_ctxt *ctxt)
5936{
5937 emul_to_vcpu(ctxt)->arch.halt_request = 1;
5938}
5939
2953538e 5940static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
8a76d7f2 5941 struct x86_instruction_info *info,
c4f035c6
AK
5942 enum x86_intercept_stage stage)
5943{
2953538e 5944 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
c4f035c6
AK
5945}
5946
e911eb3b
YZ
5947static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
5948 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx, bool check_limit)
bdb42f5a 5949{
e911eb3b 5950 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, check_limit);
bdb42f5a
SB
5951}
5952
dd856efa
AK
5953static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
5954{
5955 return kvm_register_read(emul_to_vcpu(ctxt), reg);
5956}
5957
5958static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
5959{
5960 kvm_register_write(emul_to_vcpu(ctxt), reg, val);
5961}
5962
801806d9
NA
5963static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
5964{
5965 kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
5966}
5967
6ed071f0
LP
5968static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
5969{
5970 return emul_to_vcpu(ctxt)->arch.hflags;
5971}
5972
5973static void emulator_set_hflags(struct x86_emulate_ctxt *ctxt, unsigned emul_flags)
5974{
c5833c7a 5975 emul_to_vcpu(ctxt)->arch.hflags = emul_flags;
6ed071f0
LP
5976}
5977
ed19321f
SC
5978static int emulator_pre_leave_smm(struct x86_emulate_ctxt *ctxt,
5979 const char *smstate)
0234bf88 5980{
ed19321f 5981 return kvm_x86_ops->pre_leave_smm(emul_to_vcpu(ctxt), smstate);
0234bf88
LP
5982}
5983
c5833c7a
SC
5984static void emulator_post_leave_smm(struct x86_emulate_ctxt *ctxt)
5985{
5986 kvm_smm_changed(emul_to_vcpu(ctxt));
5987}
5988
0225fb50 5989static const struct x86_emulate_ops emulate_ops = {
dd856efa
AK
5990 .read_gpr = emulator_read_gpr,
5991 .write_gpr = emulator_write_gpr,
ce14e868
PB
5992 .read_std = emulator_read_std,
5993 .write_std = emulator_write_std,
7a036a6f 5994 .read_phys = kvm_read_guest_phys_system,
1871c602 5995 .fetch = kvm_fetch_guest_virt,
bbd9b64e
CO
5996 .read_emulated = emulator_read_emulated,
5997 .write_emulated = emulator_write_emulated,
5998 .cmpxchg_emulated = emulator_cmpxchg_emulated,
3cb16fe7 5999 .invlpg = emulator_invlpg,
cf8f70bf
GN
6000 .pio_in_emulated = emulator_pio_in_emulated,
6001 .pio_out_emulated = emulator_pio_out_emulated,
1aa36616
AK
6002 .get_segment = emulator_get_segment,
6003 .set_segment = emulator_set_segment,
5951c442 6004 .get_cached_segment_base = emulator_get_cached_segment_base,
2dafc6c2 6005 .get_gdt = emulator_get_gdt,
160ce1f1 6006 .get_idt = emulator_get_idt,
1ac9d0cf
AK
6007 .set_gdt = emulator_set_gdt,
6008 .set_idt = emulator_set_idt,
52a46617
GN
6009 .get_cr = emulator_get_cr,
6010 .set_cr = emulator_set_cr,
9c537244 6011 .cpl = emulator_get_cpl,
35aa5375
GN
6012 .get_dr = emulator_get_dr,
6013 .set_dr = emulator_set_dr,
64d60670
PB
6014 .get_smbase = emulator_get_smbase,
6015 .set_smbase = emulator_set_smbase,
717746e3
AK
6016 .set_msr = emulator_set_msr,
6017 .get_msr = emulator_get_msr,
67f4d428 6018 .check_pmc = emulator_check_pmc,
222d21aa 6019 .read_pmc = emulator_read_pmc,
6c3287f7 6020 .halt = emulator_halt,
bcaf5cc5 6021 .wbinvd = emulator_wbinvd,
d6aa1000 6022 .fix_hypercall = emulator_fix_hypercall,
c4f035c6 6023 .intercept = emulator_intercept,
bdb42f5a 6024 .get_cpuid = emulator_get_cpuid,
801806d9 6025 .set_nmi_mask = emulator_set_nmi_mask,
6ed071f0
LP
6026 .get_hflags = emulator_get_hflags,
6027 .set_hflags = emulator_set_hflags,
0234bf88 6028 .pre_leave_smm = emulator_pre_leave_smm,
c5833c7a 6029 .post_leave_smm = emulator_post_leave_smm,
bbd9b64e
CO
6030};
6031
95cb2295
GN
6032static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
6033{
37ccdcbe 6034 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
95cb2295
GN
6035 /*
6036 * an sti; sti; sequence only disable interrupts for the first
6037 * instruction. So, if the last instruction, be it emulated or
6038 * not, left the system with the INT_STI flag enabled, it
6039 * means that the last instruction is an sti. We should not
6040 * leave the flag on in this case. The same goes for mov ss
6041 */
37ccdcbe
PB
6042 if (int_shadow & mask)
6043 mask = 0;
6addfc42 6044 if (unlikely(int_shadow || mask)) {
95cb2295 6045 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
6addfc42
PB
6046 if (!mask)
6047 kvm_make_request(KVM_REQ_EVENT, vcpu);
6048 }
95cb2295
GN
6049}
6050
ef54bcfe 6051static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
54b8486f
GN
6052{
6053 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
da9cb575 6054 if (ctxt->exception.vector == PF_VECTOR)
ef54bcfe
PB
6055 return kvm_propagate_fault(vcpu, &ctxt->exception);
6056
6057 if (ctxt->exception.error_code_valid)
da9cb575
AK
6058 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
6059 ctxt->exception.error_code);
54b8486f 6060 else
da9cb575 6061 kvm_queue_exception(vcpu, ctxt->exception.vector);
ef54bcfe 6062 return false;
54b8486f
GN
6063}
6064
8ec4722d
MG
6065static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
6066{
adf52235 6067 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d
MG
6068 int cs_db, cs_l;
6069
8ec4722d
MG
6070 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
6071
adf52235 6072 ctxt->eflags = kvm_get_rflags(vcpu);
c8401dda
PB
6073 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
6074
adf52235
TY
6075 ctxt->eip = kvm_rip_read(vcpu);
6076 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
6077 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
42bf549f 6078 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
adf52235
TY
6079 cs_db ? X86EMUL_MODE_PROT32 :
6080 X86EMUL_MODE_PROT16;
a584539b 6081 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
64d60670
PB
6082 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
6083 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
adf52235 6084
dd856efa 6085 init_decode_cache(ctxt);
7ae441ea 6086 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
8ec4722d
MG
6087}
6088
71f9833b 6089int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
63995653 6090{
9d74191a 6091 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
63995653
MG
6092 int ret;
6093
6094 init_emulate_ctxt(vcpu);
6095
9dac77fa
AK
6096 ctxt->op_bytes = 2;
6097 ctxt->ad_bytes = 2;
6098 ctxt->_eip = ctxt->eip + inc_eip;
9d74191a 6099 ret = emulate_int_real(ctxt, irq);
63995653
MG
6100
6101 if (ret != X86EMUL_CONTINUE)
6102 return EMULATE_FAIL;
6103
9dac77fa 6104 ctxt->eip = ctxt->_eip;
9d74191a
TY
6105 kvm_rip_write(vcpu, ctxt->eip);
6106 kvm_set_rflags(vcpu, ctxt->eflags);
63995653 6107
63995653
MG
6108 return EMULATE_DONE;
6109}
6110EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
6111
e2366171 6112static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
6d77dbfc 6113{
fc3a9157
JR
6114 int r = EMULATE_DONE;
6115
6d77dbfc
GN
6116 ++vcpu->stat.insn_emulation_fail;
6117 trace_kvm_emulate_insn_failed(vcpu);
e2366171
LA
6118
6119 if (emulation_type & EMULTYPE_NO_UD_ON_FAIL)
6120 return EMULATE_FAIL;
6121
a2b9e6c1 6122 if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
fc3a9157
JR
6123 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6124 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6125 vcpu->run->internal.ndata = 0;
1f4dcb3b 6126 r = EMULATE_USER_EXIT;
fc3a9157 6127 }
e2366171 6128
6d77dbfc 6129 kvm_queue_exception(vcpu, UD_VECTOR);
fc3a9157
JR
6130
6131 return r;
6d77dbfc
GN
6132}
6133
93c05d3e 6134static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
991eebf9
GN
6135 bool write_fault_to_shadow_pgtable,
6136 int emulation_type)
a6f177ef 6137{
95b3cf69 6138 gpa_t gpa = cr2;
ba049e93 6139 kvm_pfn_t pfn;
a6f177ef 6140
384bf221 6141 if (!(emulation_type & EMULTYPE_ALLOW_RETRY))
991eebf9
GN
6142 return false;
6143
6c3dfeb6
SC
6144 if (WARN_ON_ONCE(is_guest_mode(vcpu)))
6145 return false;
6146
44dd3ffa 6147 if (!vcpu->arch.mmu->direct_map) {
95b3cf69
XG
6148 /*
6149 * Write permission should be allowed since only
6150 * write access need to be emulated.
6151 */
6152 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
a6f177ef 6153
95b3cf69
XG
6154 /*
6155 * If the mapping is invalid in guest, let cpu retry
6156 * it to generate fault.
6157 */
6158 if (gpa == UNMAPPED_GVA)
6159 return true;
6160 }
a6f177ef 6161
8e3d9d06
XG
6162 /*
6163 * Do not retry the unhandleable instruction if it faults on the
6164 * readonly host memory, otherwise it will goto a infinite loop:
6165 * retry instruction -> write #PF -> emulation fail -> retry
6166 * instruction -> ...
6167 */
6168 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
95b3cf69
XG
6169
6170 /*
6171 * If the instruction failed on the error pfn, it can not be fixed,
6172 * report the error to userspace.
6173 */
6174 if (is_error_noslot_pfn(pfn))
6175 return false;
6176
6177 kvm_release_pfn_clean(pfn);
6178
6179 /* The instructions are well-emulated on direct mmu. */
44dd3ffa 6180 if (vcpu->arch.mmu->direct_map) {
95b3cf69
XG
6181 unsigned int indirect_shadow_pages;
6182
6183 spin_lock(&vcpu->kvm->mmu_lock);
6184 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
6185 spin_unlock(&vcpu->kvm->mmu_lock);
6186
6187 if (indirect_shadow_pages)
6188 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
6189
a6f177ef 6190 return true;
8e3d9d06 6191 }
a6f177ef 6192
95b3cf69
XG
6193 /*
6194 * if emulation was due to access to shadowed page table
6195 * and it failed try to unshadow page and re-enter the
6196 * guest to let CPU execute the instruction.
6197 */
6198 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
93c05d3e
XG
6199
6200 /*
6201 * If the access faults on its page table, it can not
6202 * be fixed by unprotecting shadow page and it should
6203 * be reported to userspace.
6204 */
6205 return !write_fault_to_shadow_pgtable;
a6f177ef
GN
6206}
6207
1cb3f3ae
XG
6208static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
6209 unsigned long cr2, int emulation_type)
6210{
6211 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6212 unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
6213
6214 last_retry_eip = vcpu->arch.last_retry_eip;
6215 last_retry_addr = vcpu->arch.last_retry_addr;
6216
6217 /*
6218 * If the emulation is caused by #PF and it is non-page_table
6219 * writing instruction, it means the VM-EXIT is caused by shadow
6220 * page protected, we can zap the shadow page and retry this
6221 * instruction directly.
6222 *
6223 * Note: if the guest uses a non-page-table modifying instruction
6224 * on the PDE that points to the instruction, then we will unmap
6225 * the instruction and go to an infinite loop. So, we cache the
6226 * last retried eip and the last fault address, if we meet the eip
6227 * and the address again, we can break out of the potential infinite
6228 * loop.
6229 */
6230 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
6231
384bf221 6232 if (!(emulation_type & EMULTYPE_ALLOW_RETRY))
1cb3f3ae
XG
6233 return false;
6234
6c3dfeb6
SC
6235 if (WARN_ON_ONCE(is_guest_mode(vcpu)))
6236 return false;
6237
1cb3f3ae
XG
6238 if (x86_page_table_writing_insn(ctxt))
6239 return false;
6240
6241 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
6242 return false;
6243
6244 vcpu->arch.last_retry_eip = ctxt->eip;
6245 vcpu->arch.last_retry_addr = cr2;
6246
44dd3ffa 6247 if (!vcpu->arch.mmu->direct_map)
1cb3f3ae
XG
6248 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
6249
22368028 6250 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
1cb3f3ae
XG
6251
6252 return true;
6253}
6254
716d51ab
GN
6255static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
6256static int complete_emulated_pio(struct kvm_vcpu *vcpu);
6257
64d60670 6258static void kvm_smm_changed(struct kvm_vcpu *vcpu)
a584539b 6259{
64d60670 6260 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
660a5d51
PB
6261 /* This is a good place to trace that we are exiting SMM. */
6262 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
6263
c43203ca
PB
6264 /* Process a latched INIT or SMI, if any. */
6265 kvm_make_request(KVM_REQ_EVENT, vcpu);
64d60670 6266 }
699023e2
PB
6267
6268 kvm_mmu_reset_context(vcpu);
64d60670
PB
6269}
6270
4a1e10d5
PB
6271static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
6272 unsigned long *db)
6273{
6274 u32 dr6 = 0;
6275 int i;
6276 u32 enable, rwlen;
6277
6278 enable = dr7;
6279 rwlen = dr7 >> 16;
6280 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
6281 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
6282 dr6 |= (1 << i);
6283 return dr6;
6284}
6285
c8401dda 6286static void kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu, int *r)
663f4c61
PB
6287{
6288 struct kvm_run *kvm_run = vcpu->run;
6289
c8401dda
PB
6290 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
6291 kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 | DR6_RTM;
6292 kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
6293 kvm_run->debug.arch.exception = DB_VECTOR;
6294 kvm_run->exit_reason = KVM_EXIT_DEBUG;
6295 *r = EMULATE_USER_EXIT;
6296 } else {
f10c729f 6297 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
663f4c61
PB
6298 }
6299}
6300
6affcbed
KH
6301int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
6302{
6303 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
6304 int r = EMULATE_DONE;
6305
6306 kvm_x86_ops->skip_emulated_instruction(vcpu);
c8401dda
PB
6307
6308 /*
6309 * rflags is the old, "raw" value of the flags. The new value has
6310 * not been saved yet.
6311 *
6312 * This is correct even for TF set by the guest, because "the
6313 * processor will not generate this exception after the instruction
6314 * that sets the TF flag".
6315 */
6316 if (unlikely(rflags & X86_EFLAGS_TF))
6317 kvm_vcpu_do_singlestep(vcpu, &r);
6affcbed
KH
6318 return r == EMULATE_DONE;
6319}
6320EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
6321
4a1e10d5
PB
6322static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
6323{
4a1e10d5
PB
6324 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
6325 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
82b32774
NA
6326 struct kvm_run *kvm_run = vcpu->run;
6327 unsigned long eip = kvm_get_linear_rip(vcpu);
6328 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
6329 vcpu->arch.guest_debug_dr7,
6330 vcpu->arch.eff_db);
6331
6332 if (dr6 != 0) {
6f43ed01 6333 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
82b32774 6334 kvm_run->debug.arch.pc = eip;
4a1e10d5
PB
6335 kvm_run->debug.arch.exception = DB_VECTOR;
6336 kvm_run->exit_reason = KVM_EXIT_DEBUG;
6337 *r = EMULATE_USER_EXIT;
6338 return true;
6339 }
6340 }
6341
4161a569
NA
6342 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
6343 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
82b32774
NA
6344 unsigned long eip = kvm_get_linear_rip(vcpu);
6345 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
4a1e10d5
PB
6346 vcpu->arch.dr7,
6347 vcpu->arch.db);
6348
6349 if (dr6 != 0) {
6350 vcpu->arch.dr6 &= ~15;
6f43ed01 6351 vcpu->arch.dr6 |= dr6 | DR6_RTM;
4a1e10d5
PB
6352 kvm_queue_exception(vcpu, DB_VECTOR);
6353 *r = EMULATE_DONE;
6354 return true;
6355 }
6356 }
6357
6358 return false;
6359}
6360
04789b66
LA
6361static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
6362{
2d7921c4
AM
6363 switch (ctxt->opcode_len) {
6364 case 1:
6365 switch (ctxt->b) {
6366 case 0xe4: /* IN */
6367 case 0xe5:
6368 case 0xec:
6369 case 0xed:
6370 case 0xe6: /* OUT */
6371 case 0xe7:
6372 case 0xee:
6373 case 0xef:
6374 case 0x6c: /* INS */
6375 case 0x6d:
6376 case 0x6e: /* OUTS */
6377 case 0x6f:
6378 return true;
6379 }
6380 break;
6381 case 2:
6382 switch (ctxt->b) {
6383 case 0x33: /* RDPMC */
6384 return true;
6385 }
6386 break;
04789b66
LA
6387 }
6388
6389 return false;
6390}
6391
51d8b661
AP
6392int x86_emulate_instruction(struct kvm_vcpu *vcpu,
6393 unsigned long cr2,
dc25e89e
AP
6394 int emulation_type,
6395 void *insn,
6396 int insn_len)
bbd9b64e 6397{
95cb2295 6398 int r;
9d74191a 6399 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7ae441ea 6400 bool writeback = true;
93c05d3e 6401 bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
bbd9b64e 6402
c595ceee
PB
6403 vcpu->arch.l1tf_flush_l1d = true;
6404
93c05d3e
XG
6405 /*
6406 * Clear write_fault_to_shadow_pgtable here to ensure it is
6407 * never reused.
6408 */
6409 vcpu->arch.write_fault_to_shadow_pgtable = false;
26eef70c 6410 kvm_clear_exception_queue(vcpu);
8d7d8102 6411
571008da 6412 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
8ec4722d 6413 init_emulate_ctxt(vcpu);
4a1e10d5
PB
6414
6415 /*
6416 * We will reenter on the same instruction since
6417 * we do not set complete_userspace_io. This does not
6418 * handle watchpoints yet, those would be handled in
6419 * the emulate_ops.
6420 */
d391f120
VK
6421 if (!(emulation_type & EMULTYPE_SKIP) &&
6422 kvm_vcpu_check_breakpoint(vcpu, &r))
4a1e10d5
PB
6423 return r;
6424
9d74191a
TY
6425 ctxt->interruptibility = 0;
6426 ctxt->have_exception = false;
e0ad0b47 6427 ctxt->exception.vector = -1;
9d74191a 6428 ctxt->perm_ok = false;
bbd9b64e 6429
b51e974f 6430 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
4005996e 6431
9d74191a 6432 r = x86_decode_insn(ctxt, insn, insn_len);
bbd9b64e 6433
e46479f8 6434 trace_kvm_emulate_insn_start(vcpu);
f2b5756b 6435 ++vcpu->stat.insn_emulation;
1d2887e2 6436 if (r != EMULATION_OK) {
4005996e
AK
6437 if (emulation_type & EMULTYPE_TRAP_UD)
6438 return EMULATE_FAIL;
991eebf9
GN
6439 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
6440 emulation_type))
bbd9b64e 6441 return EMULATE_DONE;
6ea6e843
PB
6442 if (ctxt->have_exception && inject_emulated_exception(vcpu))
6443 return EMULATE_DONE;
6d77dbfc
GN
6444 if (emulation_type & EMULTYPE_SKIP)
6445 return EMULATE_FAIL;
e2366171 6446 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
6447 }
6448 }
6449
04789b66
LA
6450 if ((emulation_type & EMULTYPE_VMWARE) &&
6451 !is_vmware_backdoor_opcode(ctxt))
6452 return EMULATE_FAIL;
6453
ba8afb6b 6454 if (emulation_type & EMULTYPE_SKIP) {
9dac77fa 6455 kvm_rip_write(vcpu, ctxt->_eip);
bb663c7a
NA
6456 if (ctxt->eflags & X86_EFLAGS_RF)
6457 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
ba8afb6b
GN
6458 return EMULATE_DONE;
6459 }
6460
1cb3f3ae
XG
6461 if (retry_instruction(ctxt, cr2, emulation_type))
6462 return EMULATE_DONE;
6463
7ae441ea 6464 /* this is needed for vmware backdoor interface to work since it
4d2179e1 6465 changes registers values during IO operation */
7ae441ea
GN
6466 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
6467 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
dd856efa 6468 emulator_invalidate_register_cache(ctxt);
7ae441ea 6469 }
4d2179e1 6470
5cd21917 6471restart:
0f89b207
TL
6472 /* Save the faulting GPA (cr2) in the address field */
6473 ctxt->exception.address = cr2;
6474
9d74191a 6475 r = x86_emulate_insn(ctxt);
bbd9b64e 6476
775fde86
JR
6477 if (r == EMULATION_INTERCEPTED)
6478 return EMULATE_DONE;
6479
d2ddd1c4 6480 if (r == EMULATION_FAILED) {
991eebf9
GN
6481 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
6482 emulation_type))
c3cd7ffa
GN
6483 return EMULATE_DONE;
6484
e2366171 6485 return handle_emulation_failure(vcpu, emulation_type);
bbd9b64e
CO
6486 }
6487
9d74191a 6488 if (ctxt->have_exception) {
d2ddd1c4 6489 r = EMULATE_DONE;
ef54bcfe
PB
6490 if (inject_emulated_exception(vcpu))
6491 return r;
d2ddd1c4 6492 } else if (vcpu->arch.pio.count) {
0912c977
PB
6493 if (!vcpu->arch.pio.in) {
6494 /* FIXME: return into emulator if single-stepping. */
3457e419 6495 vcpu->arch.pio.count = 0;
0912c977 6496 } else {
7ae441ea 6497 writeback = false;
716d51ab
GN
6498 vcpu->arch.complete_userspace_io = complete_emulated_pio;
6499 }
ac0a48c3 6500 r = EMULATE_USER_EXIT;
7ae441ea
GN
6501 } else if (vcpu->mmio_needed) {
6502 if (!vcpu->mmio_is_write)
6503 writeback = false;
ac0a48c3 6504 r = EMULATE_USER_EXIT;
716d51ab 6505 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7ae441ea 6506 } else if (r == EMULATION_RESTART)
5cd21917 6507 goto restart;
d2ddd1c4
GN
6508 else
6509 r = EMULATE_DONE;
f850e2e6 6510
7ae441ea 6511 if (writeback) {
6addfc42 6512 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
9d74191a 6513 toggle_interruptibility(vcpu, ctxt->interruptibility);
7ae441ea 6514 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9d74191a 6515 kvm_rip_write(vcpu, ctxt->eip);
5cc244a2 6516 if (r == EMULATE_DONE && ctxt->tf)
c8401dda 6517 kvm_vcpu_do_singlestep(vcpu, &r);
38827dbd
NA
6518 if (!ctxt->have_exception ||
6519 exception_type(ctxt->exception.vector) == EXCPT_TRAP)
6520 __kvm_set_rflags(vcpu, ctxt->eflags);
6addfc42
PB
6521
6522 /*
6523 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
6524 * do nothing, and it will be requested again as soon as
6525 * the shadow expires. But we still need to check here,
6526 * because POPF has no interrupt shadow.
6527 */
6528 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
6529 kvm_make_request(KVM_REQ_EVENT, vcpu);
7ae441ea
GN
6530 } else
6531 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
e85d28f8
GN
6532
6533 return r;
de7d789a 6534}
c60658d1
SC
6535
6536int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
6537{
6538 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
6539}
6540EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
6541
6542int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
6543 void *insn, int insn_len)
6544{
6545 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
6546}
6547EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
de7d789a 6548
45def77e
SC
6549static int complete_fast_pio_out(struct kvm_vcpu *vcpu)
6550{
6551 vcpu->arch.pio.count = 0;
6552
6553 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip)))
6554 return 1;
6555
6556 return kvm_skip_emulated_instruction(vcpu);
6557}
6558
dca7f128
SC
6559static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
6560 unsigned short port)
de7d789a 6561{
cf8f70bf 6562 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
ca1d4a9e
AK
6563 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
6564 size, port, &val, 1);
45def77e
SC
6565
6566 if (!ret) {
6567 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
6568 vcpu->arch.complete_userspace_io = complete_fast_pio_out;
6569 }
de7d789a
CO
6570 return ret;
6571}
de7d789a 6572
8370c3d0
TL
6573static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
6574{
6575 unsigned long val;
6576
6577 /* We should only ever be called with arch.pio.count equal to 1 */
6578 BUG_ON(vcpu->arch.pio.count != 1);
6579
45def77e
SC
6580 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip))) {
6581 vcpu->arch.pio.count = 0;
6582 return 1;
6583 }
6584
8370c3d0
TL
6585 /* For size less than 4 we merge, else we zero extend */
6586 val = (vcpu->arch.pio.size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX)
6587 : 0;
6588
6589 /*
6590 * Since vcpu->arch.pio.count == 1 let emulator_pio_in_emulated perform
6591 * the copy and tracing
6592 */
6593 emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, vcpu->arch.pio.size,
6594 vcpu->arch.pio.port, &val, 1);
6595 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
6596
45def77e 6597 return kvm_skip_emulated_instruction(vcpu);
8370c3d0
TL
6598}
6599
dca7f128
SC
6600static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
6601 unsigned short port)
8370c3d0
TL
6602{
6603 unsigned long val;
6604 int ret;
6605
6606 /* For size less than 4 we merge, else we zero extend */
6607 val = (size < 4) ? kvm_register_read(vcpu, VCPU_REGS_RAX) : 0;
6608
6609 ret = emulator_pio_in_emulated(&vcpu->arch.emulate_ctxt, size, port,
6610 &val, 1);
6611 if (ret) {
6612 kvm_register_write(vcpu, VCPU_REGS_RAX, val);
6613 return ret;
6614 }
6615
45def77e 6616 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
8370c3d0
TL
6617 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
6618
6619 return 0;
6620}
dca7f128
SC
6621
6622int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
6623{
45def77e 6624 int ret;
dca7f128 6625
dca7f128 6626 if (in)
45def77e 6627 ret = kvm_fast_pio_in(vcpu, size, port);
dca7f128 6628 else
45def77e
SC
6629 ret = kvm_fast_pio_out(vcpu, size, port);
6630 return ret && kvm_skip_emulated_instruction(vcpu);
dca7f128
SC
6631}
6632EXPORT_SYMBOL_GPL(kvm_fast_pio);
8370c3d0 6633
251a5fd6 6634static int kvmclock_cpu_down_prep(unsigned int cpu)
8cfdc000 6635{
0a3aee0d 6636 __this_cpu_write(cpu_tsc_khz, 0);
251a5fd6 6637 return 0;
8cfdc000
ZA
6638}
6639
6640static void tsc_khz_changed(void *data)
c8076604 6641{
8cfdc000
ZA
6642 struct cpufreq_freqs *freq = data;
6643 unsigned long khz = 0;
6644
6645 if (data)
6646 khz = freq->new;
6647 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
6648 khz = cpufreq_quick_get(raw_smp_processor_id());
6649 if (!khz)
6650 khz = tsc_khz;
0a3aee0d 6651 __this_cpu_write(cpu_tsc_khz, khz);
c8076604
GH
6652}
6653
5fa4ec9c 6654#ifdef CONFIG_X86_64
0092e434
VK
6655static void kvm_hyperv_tsc_notifier(void)
6656{
0092e434
VK
6657 struct kvm *kvm;
6658 struct kvm_vcpu *vcpu;
6659 int cpu;
6660
6661 spin_lock(&kvm_lock);
6662 list_for_each_entry(kvm, &vm_list, vm_list)
6663 kvm_make_mclock_inprogress_request(kvm);
6664
6665 hyperv_stop_tsc_emulation();
6666
6667 /* TSC frequency always matches when on Hyper-V */
6668 for_each_present_cpu(cpu)
6669 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
6670 kvm_max_guest_tsc_khz = tsc_khz;
6671
6672 list_for_each_entry(kvm, &vm_list, vm_list) {
6673 struct kvm_arch *ka = &kvm->arch;
6674
6675 spin_lock(&ka->pvclock_gtod_sync_lock);
6676
6677 pvclock_update_vm_gtod_copy(kvm);
6678
6679 kvm_for_each_vcpu(cpu, vcpu, kvm)
6680 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6681
6682 kvm_for_each_vcpu(cpu, vcpu, kvm)
6683 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
6684
6685 spin_unlock(&ka->pvclock_gtod_sync_lock);
6686 }
6687 spin_unlock(&kvm_lock);
0092e434 6688}
5fa4ec9c 6689#endif
0092e434 6690
c8076604
GH
6691static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
6692 void *data)
6693{
6694 struct cpufreq_freqs *freq = data;
6695 struct kvm *kvm;
6696 struct kvm_vcpu *vcpu;
6697 int i, send_ipi = 0;
6698
8cfdc000
ZA
6699 /*
6700 * We allow guests to temporarily run on slowing clocks,
6701 * provided we notify them after, or to run on accelerating
6702 * clocks, provided we notify them before. Thus time never
6703 * goes backwards.
6704 *
6705 * However, we have a problem. We can't atomically update
6706 * the frequency of a given CPU from this function; it is
6707 * merely a notifier, which can be called from any CPU.
6708 * Changing the TSC frequency at arbitrary points in time
6709 * requires a recomputation of local variables related to
6710 * the TSC for each VCPU. We must flag these local variables
6711 * to be updated and be sure the update takes place with the
6712 * new frequency before any guests proceed.
6713 *
6714 * Unfortunately, the combination of hotplug CPU and frequency
6715 * change creates an intractable locking scenario; the order
6716 * of when these callouts happen is undefined with respect to
6717 * CPU hotplug, and they can race with each other. As such,
6718 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
6719 * undefined; you can actually have a CPU frequency change take
6720 * place in between the computation of X and the setting of the
6721 * variable. To protect against this problem, all updates of
6722 * the per_cpu tsc_khz variable are done in an interrupt
6723 * protected IPI, and all callers wishing to update the value
6724 * must wait for a synchronous IPI to complete (which is trivial
6725 * if the caller is on the CPU already). This establishes the
6726 * necessary total order on variable updates.
6727 *
6728 * Note that because a guest time update may take place
6729 * anytime after the setting of the VCPU's request bit, the
6730 * correct TSC value must be set before the request. However,
6731 * to ensure the update actually makes it to any guest which
6732 * starts running in hardware virtualization between the set
6733 * and the acquisition of the spinlock, we must also ping the
6734 * CPU after setting the request bit.
6735 *
6736 */
6737
c8076604
GH
6738 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
6739 return 0;
6740 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
6741 return 0;
8cfdc000
ZA
6742
6743 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604 6744
2f303b74 6745 spin_lock(&kvm_lock);
c8076604 6746 list_for_each_entry(kvm, &vm_list, vm_list) {
988a2cae 6747 kvm_for_each_vcpu(i, vcpu, kvm) {
c8076604
GH
6748 if (vcpu->cpu != freq->cpu)
6749 continue;
c285545f 6750 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
c8076604 6751 if (vcpu->cpu != smp_processor_id())
8cfdc000 6752 send_ipi = 1;
c8076604
GH
6753 }
6754 }
2f303b74 6755 spin_unlock(&kvm_lock);
c8076604
GH
6756
6757 if (freq->old < freq->new && send_ipi) {
6758 /*
6759 * We upscale the frequency. Must make the guest
6760 * doesn't see old kvmclock values while running with
6761 * the new frequency, otherwise we risk the guest sees
6762 * time go backwards.
6763 *
6764 * In case we update the frequency for another cpu
6765 * (which might be in guest context) send an interrupt
6766 * to kick the cpu out of guest context. Next time
6767 * guest context is entered kvmclock will be updated,
6768 * so the guest will not see stale values.
6769 */
8cfdc000 6770 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
c8076604
GH
6771 }
6772 return 0;
6773}
6774
6775static struct notifier_block kvmclock_cpufreq_notifier_block = {
8cfdc000
ZA
6776 .notifier_call = kvmclock_cpufreq_notifier
6777};
6778
251a5fd6 6779static int kvmclock_cpu_online(unsigned int cpu)
8cfdc000 6780{
251a5fd6
SAS
6781 tsc_khz_changed(NULL);
6782 return 0;
8cfdc000
ZA
6783}
6784
b820cc0c
ZA
6785static void kvm_timer_init(void)
6786{
c285545f 6787 max_tsc_khz = tsc_khz;
460dd42e 6788
b820cc0c 6789 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
c285545f
ZA
6790#ifdef CONFIG_CPU_FREQ
6791 struct cpufreq_policy policy;
758f588d
BP
6792 int cpu;
6793
c285545f 6794 memset(&policy, 0, sizeof(policy));
3e26f230
AK
6795 cpu = get_cpu();
6796 cpufreq_get_policy(&policy, cpu);
c285545f
ZA
6797 if (policy.cpuinfo.max_freq)
6798 max_tsc_khz = policy.cpuinfo.max_freq;
3e26f230 6799 put_cpu();
c285545f 6800#endif
b820cc0c
ZA
6801 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
6802 CPUFREQ_TRANSITION_NOTIFIER);
6803 }
c285545f 6804 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
460dd42e 6805
73c1b41e 6806 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
251a5fd6 6807 kvmclock_cpu_online, kvmclock_cpu_down_prep);
b820cc0c
ZA
6808}
6809
dd60d217
AK
6810DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
6811EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
ff9d07a0 6812
f5132b01 6813int kvm_is_in_guest(void)
ff9d07a0 6814{
086c9855 6815 return __this_cpu_read(current_vcpu) != NULL;
ff9d07a0
ZY
6816}
6817
6818static int kvm_is_user_mode(void)
6819{
6820 int user_mode = 3;
dcf46b94 6821
086c9855
AS
6822 if (__this_cpu_read(current_vcpu))
6823 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
dcf46b94 6824
ff9d07a0
ZY
6825 return user_mode != 0;
6826}
6827
6828static unsigned long kvm_get_guest_ip(void)
6829{
6830 unsigned long ip = 0;
dcf46b94 6831
086c9855
AS
6832 if (__this_cpu_read(current_vcpu))
6833 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
dcf46b94 6834
ff9d07a0
ZY
6835 return ip;
6836}
6837
6838static struct perf_guest_info_callbacks kvm_guest_cbs = {
6839 .is_in_guest = kvm_is_in_guest,
6840 .is_user_mode = kvm_is_user_mode,
6841 .get_guest_ip = kvm_get_guest_ip,
6842};
6843
ce88decf
XG
6844static void kvm_set_mmio_spte_mask(void)
6845{
6846 u64 mask;
6847 int maxphyaddr = boot_cpu_data.x86_phys_bits;
6848
6849 /*
6850 * Set the reserved bits and the present bit of an paging-structure
6851 * entry to generate page fault with PFER.RSV = 1.
6852 */
28a1f3ac
JS
6853
6854 /*
6855 * Mask the uppermost physical address bit, which would be reserved as
6856 * long as the supported physical address width is less than 52.
6857 */
6858 mask = 1ull << 51;
885032b9 6859
885032b9 6860 /* Set the present bit. */
ce88decf
XG
6861 mask |= 1ull;
6862
ce88decf
XG
6863 /*
6864 * If reserved bit is not supported, clear the present bit to disable
6865 * mmio page fault.
6866 */
7288bde1 6867 if (IS_ENABLED(CONFIG_X86_64) && maxphyaddr == 52)
ce88decf 6868 mask &= ~1ull;
ce88decf 6869
dcdca5fe 6870 kvm_mmu_set_mmio_spte_mask(mask, mask);
ce88decf
XG
6871}
6872
16e8d74d
MT
6873#ifdef CONFIG_X86_64
6874static void pvclock_gtod_update_fn(struct work_struct *work)
6875{
d828199e
MT
6876 struct kvm *kvm;
6877
6878 struct kvm_vcpu *vcpu;
6879 int i;
6880
2f303b74 6881 spin_lock(&kvm_lock);
d828199e
MT
6882 list_for_each_entry(kvm, &vm_list, vm_list)
6883 kvm_for_each_vcpu(i, vcpu, kvm)
105b21bb 6884 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
d828199e 6885 atomic_set(&kvm_guest_has_master_clock, 0);
2f303b74 6886 spin_unlock(&kvm_lock);
16e8d74d
MT
6887}
6888
6889static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
6890
6891/*
6892 * Notification about pvclock gtod data update.
6893 */
6894static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
6895 void *priv)
6896{
6897 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
6898 struct timekeeper *tk = priv;
6899
6900 update_pvclock_gtod(tk);
6901
6902 /* disable master clock if host does not trust, or does not
b0c39dc6 6903 * use, TSC based clocksource.
16e8d74d 6904 */
b0c39dc6 6905 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
16e8d74d
MT
6906 atomic_read(&kvm_guest_has_master_clock) != 0)
6907 queue_work(system_long_wq, &pvclock_gtod_work);
6908
6909 return 0;
6910}
6911
6912static struct notifier_block pvclock_gtod_notifier = {
6913 .notifier_call = pvclock_gtod_notify,
6914};
6915#endif
6916
f8c16bba 6917int kvm_arch_init(void *opaque)
043405e1 6918{
b820cc0c 6919 int r;
6b61edf7 6920 struct kvm_x86_ops *ops = opaque;
f8c16bba 6921
f8c16bba
ZX
6922 if (kvm_x86_ops) {
6923 printk(KERN_ERR "kvm: already loaded the other module\n");
56c6d28a
ZX
6924 r = -EEXIST;
6925 goto out;
f8c16bba
ZX
6926 }
6927
6928 if (!ops->cpu_has_kvm_support()) {
6929 printk(KERN_ERR "kvm: no hardware support\n");
56c6d28a
ZX
6930 r = -EOPNOTSUPP;
6931 goto out;
f8c16bba
ZX
6932 }
6933 if (ops->disabled_by_bios()) {
6934 printk(KERN_ERR "kvm: disabled by bios\n");
56c6d28a
ZX
6935 r = -EOPNOTSUPP;
6936 goto out;
f8c16bba
ZX
6937 }
6938
b666a4b6
MO
6939 /*
6940 * KVM explicitly assumes that the guest has an FPU and
6941 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
6942 * vCPU's FPU state as a fxregs_state struct.
6943 */
6944 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
6945 printk(KERN_ERR "kvm: inadequate fpu\n");
6946 r = -EOPNOTSUPP;
6947 goto out;
6948 }
6949
013f6a5d 6950 r = -ENOMEM;
ed8e4812 6951 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
b666a4b6
MO
6952 __alignof__(struct fpu), SLAB_ACCOUNT,
6953 NULL);
6954 if (!x86_fpu_cache) {
6955 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
6956 goto out;
6957 }
6958
013f6a5d
MT
6959 shared_msrs = alloc_percpu(struct kvm_shared_msrs);
6960 if (!shared_msrs) {
6961 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
b666a4b6 6962 goto out_free_x86_fpu_cache;
013f6a5d
MT
6963 }
6964
97db56ce
AK
6965 r = kvm_mmu_module_init();
6966 if (r)
013f6a5d 6967 goto out_free_percpu;
97db56ce 6968
ce88decf 6969 kvm_set_mmio_spte_mask();
97db56ce 6970
f8c16bba 6971 kvm_x86_ops = ops;
920c8377 6972
7b52345e 6973 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
ffb128c8 6974 PT_DIRTY_MASK, PT64_NX_MASK, 0,
d0ec49d4 6975 PT_PRESENT_MASK, 0, sme_me_mask);
b820cc0c 6976 kvm_timer_init();
c8076604 6977
ff9d07a0
ZY
6978 perf_register_guest_info_callbacks(&kvm_guest_cbs);
6979
d366bf7e 6980 if (boot_cpu_has(X86_FEATURE_XSAVE))
2acf923e
DC
6981 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
6982
c5cc421b 6983 kvm_lapic_init();
16e8d74d
MT
6984#ifdef CONFIG_X86_64
6985 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
0092e434 6986
5fa4ec9c 6987 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434 6988 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
16e8d74d
MT
6989#endif
6990
f8c16bba 6991 return 0;
56c6d28a 6992
013f6a5d
MT
6993out_free_percpu:
6994 free_percpu(shared_msrs);
b666a4b6
MO
6995out_free_x86_fpu_cache:
6996 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 6997out:
56c6d28a 6998 return r;
043405e1 6999}
8776e519 7000
f8c16bba
ZX
7001void kvm_arch_exit(void)
7002{
0092e434 7003#ifdef CONFIG_X86_64
5fa4ec9c 7004 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
0092e434
VK
7005 clear_hv_tscchange_cb();
7006#endif
cef84c30 7007 kvm_lapic_exit();
ff9d07a0
ZY
7008 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
7009
888d256e
JK
7010 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
7011 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
7012 CPUFREQ_TRANSITION_NOTIFIER);
251a5fd6 7013 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
16e8d74d
MT
7014#ifdef CONFIG_X86_64
7015 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
7016#endif
f8c16bba 7017 kvm_x86_ops = NULL;
56c6d28a 7018 kvm_mmu_module_exit();
013f6a5d 7019 free_percpu(shared_msrs);
b666a4b6 7020 kmem_cache_destroy(x86_fpu_cache);
56c6d28a 7021}
f8c16bba 7022
5cb56059 7023int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8776e519
HB
7024{
7025 ++vcpu->stat.halt_exits;
35754c98 7026 if (lapic_in_kernel(vcpu)) {
a4535290 7027 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
8776e519
HB
7028 return 1;
7029 } else {
7030 vcpu->run->exit_reason = KVM_EXIT_HLT;
7031 return 0;
7032 }
7033}
5cb56059
JS
7034EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
7035
7036int kvm_emulate_halt(struct kvm_vcpu *vcpu)
7037{
6affcbed
KH
7038 int ret = kvm_skip_emulated_instruction(vcpu);
7039 /*
7040 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
7041 * KVM_EXIT_DEBUG here.
7042 */
7043 return kvm_vcpu_halt(vcpu) && ret;
5cb56059 7044}
8776e519
HB
7045EXPORT_SYMBOL_GPL(kvm_emulate_halt);
7046
8ef81a9a 7047#ifdef CONFIG_X86_64
55dd00a7
MT
7048static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
7049 unsigned long clock_type)
7050{
7051 struct kvm_clock_pairing clock_pairing;
899a31f5 7052 struct timespec64 ts;
80fbd89c 7053 u64 cycle;
55dd00a7
MT
7054 int ret;
7055
7056 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
7057 return -KVM_EOPNOTSUPP;
7058
7059 if (kvm_get_walltime_and_clockread(&ts, &cycle) == false)
7060 return -KVM_EOPNOTSUPP;
7061
7062 clock_pairing.sec = ts.tv_sec;
7063 clock_pairing.nsec = ts.tv_nsec;
7064 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
7065 clock_pairing.flags = 0;
bcbfbd8e 7066 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
55dd00a7
MT
7067
7068 ret = 0;
7069 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
7070 sizeof(struct kvm_clock_pairing)))
7071 ret = -KVM_EFAULT;
7072
7073 return ret;
7074}
8ef81a9a 7075#endif
55dd00a7 7076
6aef266c
SV
7077/*
7078 * kvm_pv_kick_cpu_op: Kick a vcpu.
7079 *
7080 * @apicid - apicid of vcpu to be kicked.
7081 */
7082static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
7083{
24d2166b 7084 struct kvm_lapic_irq lapic_irq;
6aef266c 7085
24d2166b
R
7086 lapic_irq.shorthand = 0;
7087 lapic_irq.dest_mode = 0;
ebd28fcb 7088 lapic_irq.level = 0;
24d2166b 7089 lapic_irq.dest_id = apicid;
93bbf0b8 7090 lapic_irq.msi_redir_hint = false;
6aef266c 7091
24d2166b 7092 lapic_irq.delivery_mode = APIC_DM_REMRD;
795a149e 7093 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
6aef266c
SV
7094}
7095
d62caabb
AS
7096void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu)
7097{
f7589cca
PB
7098 if (!lapic_in_kernel(vcpu)) {
7099 WARN_ON_ONCE(vcpu->arch.apicv_active);
7100 return;
7101 }
7102 if (!vcpu->arch.apicv_active)
7103 return;
7104
d62caabb
AS
7105 vcpu->arch.apicv_active = false;
7106 kvm_x86_ops->refresh_apicv_exec_ctrl(vcpu);
7107}
7108
8776e519
HB
7109int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
7110{
7111 unsigned long nr, a0, a1, a2, a3, ret;
6356ee0c 7112 int op_64_bit;
8776e519 7113
696ca779
RK
7114 if (kvm_hv_hypercall_enabled(vcpu->kvm))
7115 return kvm_hv_hypercall(vcpu);
55cd8e5a 7116
5fdbf976
MT
7117 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
7118 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
7119 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
7120 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
7121 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
8776e519 7122
229456fc 7123 trace_kvm_hypercall(nr, a0, a1, a2, a3);
2714d1d3 7124
a449c7aa
NA
7125 op_64_bit = is_64_bit_mode(vcpu);
7126 if (!op_64_bit) {
8776e519
HB
7127 nr &= 0xFFFFFFFF;
7128 a0 &= 0xFFFFFFFF;
7129 a1 &= 0xFFFFFFFF;
7130 a2 &= 0xFFFFFFFF;
7131 a3 &= 0xFFFFFFFF;
7132 }
7133
07708c4a
JK
7134 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
7135 ret = -KVM_EPERM;
696ca779 7136 goto out;
07708c4a
JK
7137 }
7138
8776e519 7139 switch (nr) {
b93463aa
AK
7140 case KVM_HC_VAPIC_POLL_IRQ:
7141 ret = 0;
7142 break;
6aef266c
SV
7143 case KVM_HC_KICK_CPU:
7144 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
7145 ret = 0;
7146 break;
8ef81a9a 7147#ifdef CONFIG_X86_64
55dd00a7
MT
7148 case KVM_HC_CLOCK_PAIRING:
7149 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
7150 break;
1ed199a4 7151#endif
4180bf1b
WL
7152 case KVM_HC_SEND_IPI:
7153 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
7154 break;
8776e519
HB
7155 default:
7156 ret = -KVM_ENOSYS;
7157 break;
7158 }
696ca779 7159out:
a449c7aa
NA
7160 if (!op_64_bit)
7161 ret = (u32)ret;
5fdbf976 7162 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
6356ee0c 7163
f11c3a8d 7164 ++vcpu->stat.hypercalls;
6356ee0c 7165 return kvm_skip_emulated_instruction(vcpu);
8776e519
HB
7166}
7167EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
7168
b6785def 7169static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8776e519 7170{
d6aa1000 7171 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8776e519 7172 char instruction[3];
5fdbf976 7173 unsigned long rip = kvm_rip_read(vcpu);
8776e519 7174
8776e519 7175 kvm_x86_ops->patch_hypercall(vcpu, instruction);
8776e519 7176
ce2e852e
DV
7177 return emulator_write_emulated(ctxt, rip, instruction, 3,
7178 &ctxt->exception);
8776e519
HB
7179}
7180
851ba692 7181static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
b6c7a5dc 7182{
782d422b
MG
7183 return vcpu->run->request_interrupt_window &&
7184 likely(!pic_in_kernel(vcpu->kvm));
b6c7a5dc
HB
7185}
7186
851ba692 7187static void post_kvm_run_save(struct kvm_vcpu *vcpu)
b6c7a5dc 7188{
851ba692
AK
7189 struct kvm_run *kvm_run = vcpu->run;
7190
91586a3b 7191 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
f077825a 7192 kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
2d3ad1f4 7193 kvm_run->cr8 = kvm_get_cr8(vcpu);
b6c7a5dc 7194 kvm_run->apic_base = kvm_get_apic_base(vcpu);
127a457a
MG
7195 kvm_run->ready_for_interrupt_injection =
7196 pic_in_kernel(vcpu->kvm) ||
782d422b 7197 kvm_vcpu_ready_for_interrupt_injection(vcpu);
b6c7a5dc
HB
7198}
7199
95ba8273
GN
7200static void update_cr8_intercept(struct kvm_vcpu *vcpu)
7201{
7202 int max_irr, tpr;
7203
7204 if (!kvm_x86_ops->update_cr8_intercept)
7205 return;
7206
bce87cce 7207 if (!lapic_in_kernel(vcpu))
88c808fd
AK
7208 return;
7209
d62caabb
AS
7210 if (vcpu->arch.apicv_active)
7211 return;
7212
8db3baa2
GN
7213 if (!vcpu->arch.apic->vapic_addr)
7214 max_irr = kvm_lapic_find_highest_irr(vcpu);
7215 else
7216 max_irr = -1;
95ba8273
GN
7217
7218 if (max_irr != -1)
7219 max_irr >>= 4;
7220
7221 tpr = kvm_lapic_get_cr8(vcpu);
7222
7223 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
7224}
7225
b6b8a145 7226static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
95ba8273 7227{
b6b8a145
JK
7228 int r;
7229
95ba8273 7230 /* try to reinject previous events if any */
664f8e26 7231
1a680e35
LA
7232 if (vcpu->arch.exception.injected)
7233 kvm_x86_ops->queue_exception(vcpu);
664f8e26 7234 /*
a042c26f
LA
7235 * Do not inject an NMI or interrupt if there is a pending
7236 * exception. Exceptions and interrupts are recognized at
7237 * instruction boundaries, i.e. the start of an instruction.
7238 * Trap-like exceptions, e.g. #DB, have higher priority than
7239 * NMIs and interrupts, i.e. traps are recognized before an
7240 * NMI/interrupt that's pending on the same instruction.
7241 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
7242 * priority, but are only generated (pended) during instruction
7243 * execution, i.e. a pending fault-like exception means the
7244 * fault occurred on the *previous* instruction and must be
7245 * serviced prior to recognizing any new events in order to
7246 * fully complete the previous instruction.
664f8e26 7247 */
1a680e35
LA
7248 else if (!vcpu->arch.exception.pending) {
7249 if (vcpu->arch.nmi_injected)
664f8e26 7250 kvm_x86_ops->set_nmi(vcpu);
1a680e35 7251 else if (vcpu->arch.interrupt.injected)
664f8e26 7252 kvm_x86_ops->set_irq(vcpu);
664f8e26
WL
7253 }
7254
1a680e35
LA
7255 /*
7256 * Call check_nested_events() even if we reinjected a previous event
7257 * in order for caller to determine if it should require immediate-exit
7258 * from L2 to L1 due to pending L1 events which require exit
7259 * from L2 to L1.
7260 */
664f8e26
WL
7261 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
7262 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
7263 if (r != 0)
7264 return r;
7265 }
7266
7267 /* try to inject new event if pending */
b59bb7bd 7268 if (vcpu->arch.exception.pending) {
5c1c85d0
AK
7269 trace_kvm_inj_exception(vcpu->arch.exception.nr,
7270 vcpu->arch.exception.has_error_code,
7271 vcpu->arch.exception.error_code);
d6e8c854 7272
1a680e35 7273 WARN_ON_ONCE(vcpu->arch.exception.injected);
664f8e26
WL
7274 vcpu->arch.exception.pending = false;
7275 vcpu->arch.exception.injected = true;
7276
d6e8c854
NA
7277 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
7278 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
7279 X86_EFLAGS_RF);
7280
f10c729f
JM
7281 if (vcpu->arch.exception.nr == DB_VECTOR) {
7282 /*
7283 * This code assumes that nSVM doesn't use
7284 * check_nested_events(). If it does, the
7285 * DR6/DR7 changes should happen before L1
7286 * gets a #VMEXIT for an intercepted #DB in
7287 * L2. (Under VMX, on the other hand, the
7288 * DR6/DR7 changes should not happen in the
7289 * event of a VM-exit to L1 for an intercepted
7290 * #DB in L2.)
7291 */
7292 kvm_deliver_exception_payload(vcpu);
7293 if (vcpu->arch.dr7 & DR7_GD) {
7294 vcpu->arch.dr7 &= ~DR7_GD;
7295 kvm_update_dr7(vcpu);
7296 }
6bdf0662
NA
7297 }
7298
cfcd20e5 7299 kvm_x86_ops->queue_exception(vcpu);
1a680e35
LA
7300 }
7301
7302 /* Don't consider new event if we re-injected an event */
7303 if (kvm_event_needs_reinjection(vcpu))
7304 return 0;
7305
7306 if (vcpu->arch.smi_pending && !is_smm(vcpu) &&
7307 kvm_x86_ops->smi_allowed(vcpu)) {
c43203ca 7308 vcpu->arch.smi_pending = false;
52797bf9 7309 ++vcpu->arch.smi_count;
ee2cd4b7 7310 enter_smm(vcpu);
c43203ca 7311 } else if (vcpu->arch.nmi_pending && kvm_x86_ops->nmi_allowed(vcpu)) {
321c5658
YS
7312 --vcpu->arch.nmi_pending;
7313 vcpu->arch.nmi_injected = true;
7314 kvm_x86_ops->set_nmi(vcpu);
c7c9c56c 7315 } else if (kvm_cpu_has_injectable_intr(vcpu)) {
9242b5b6
BD
7316 /*
7317 * Because interrupts can be injected asynchronously, we are
7318 * calling check_nested_events again here to avoid a race condition.
7319 * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
7320 * proposal and current concerns. Perhaps we should be setting
7321 * KVM_REQ_EVENT only on certain events and not unconditionally?
7322 */
7323 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
7324 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
7325 if (r != 0)
7326 return r;
7327 }
95ba8273 7328 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
66fd3f7f
GN
7329 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
7330 false);
7331 kvm_x86_ops->set_irq(vcpu);
95ba8273
GN
7332 }
7333 }
ee2cd4b7 7334
b6b8a145 7335 return 0;
95ba8273
GN
7336}
7337
7460fb4a
AK
7338static void process_nmi(struct kvm_vcpu *vcpu)
7339{
7340 unsigned limit = 2;
7341
7342 /*
7343 * x86 is limited to one NMI running, and one NMI pending after it.
7344 * If an NMI is already in progress, limit further NMIs to just one.
7345 * Otherwise, allow two (and we'll inject the first one immediately).
7346 */
7347 if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
7348 limit = 1;
7349
7350 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
7351 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
7352 kvm_make_request(KVM_REQ_EVENT, vcpu);
7353}
7354
ee2cd4b7 7355static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
660a5d51
PB
7356{
7357 u32 flags = 0;
7358 flags |= seg->g << 23;
7359 flags |= seg->db << 22;
7360 flags |= seg->l << 21;
7361 flags |= seg->avl << 20;
7362 flags |= seg->present << 15;
7363 flags |= seg->dpl << 13;
7364 flags |= seg->s << 12;
7365 flags |= seg->type << 8;
7366 return flags;
7367}
7368
ee2cd4b7 7369static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
7370{
7371 struct kvm_segment seg;
7372 int offset;
7373
7374 kvm_get_segment(vcpu, &seg, n);
7375 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
7376
7377 if (n < 3)
7378 offset = 0x7f84 + n * 12;
7379 else
7380 offset = 0x7f2c + (n - 3) * 12;
7381
7382 put_smstate(u32, buf, offset + 8, seg.base);
7383 put_smstate(u32, buf, offset + 4, seg.limit);
ee2cd4b7 7384 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7385}
7386
efbb288a 7387#ifdef CONFIG_X86_64
ee2cd4b7 7388static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
660a5d51
PB
7389{
7390 struct kvm_segment seg;
7391 int offset;
7392 u16 flags;
7393
7394 kvm_get_segment(vcpu, &seg, n);
7395 offset = 0x7e00 + n * 16;
7396
ee2cd4b7 7397 flags = enter_smm_get_segment_flags(&seg) >> 8;
660a5d51
PB
7398 put_smstate(u16, buf, offset, seg.selector);
7399 put_smstate(u16, buf, offset + 2, flags);
7400 put_smstate(u32, buf, offset + 4, seg.limit);
7401 put_smstate(u64, buf, offset + 8, seg.base);
7402}
efbb288a 7403#endif
660a5d51 7404
ee2cd4b7 7405static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
660a5d51
PB
7406{
7407 struct desc_ptr dt;
7408 struct kvm_segment seg;
7409 unsigned long val;
7410 int i;
7411
7412 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
7413 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
7414 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
7415 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
7416
7417 for (i = 0; i < 8; i++)
7418 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
7419
7420 kvm_get_dr(vcpu, 6, &val);
7421 put_smstate(u32, buf, 0x7fcc, (u32)val);
7422 kvm_get_dr(vcpu, 7, &val);
7423 put_smstate(u32, buf, 0x7fc8, (u32)val);
7424
7425 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
7426 put_smstate(u32, buf, 0x7fc4, seg.selector);
7427 put_smstate(u32, buf, 0x7f64, seg.base);
7428 put_smstate(u32, buf, 0x7f60, seg.limit);
ee2cd4b7 7429 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7430
7431 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
7432 put_smstate(u32, buf, 0x7fc0, seg.selector);
7433 put_smstate(u32, buf, 0x7f80, seg.base);
7434 put_smstate(u32, buf, 0x7f7c, seg.limit);
ee2cd4b7 7435 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
660a5d51
PB
7436
7437 kvm_x86_ops->get_gdt(vcpu, &dt);
7438 put_smstate(u32, buf, 0x7f74, dt.address);
7439 put_smstate(u32, buf, 0x7f70, dt.size);
7440
7441 kvm_x86_ops->get_idt(vcpu, &dt);
7442 put_smstate(u32, buf, 0x7f58, dt.address);
7443 put_smstate(u32, buf, 0x7f54, dt.size);
7444
7445 for (i = 0; i < 6; i++)
ee2cd4b7 7446 enter_smm_save_seg_32(vcpu, buf, i);
660a5d51
PB
7447
7448 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
7449
7450 /* revision id */
7451 put_smstate(u32, buf, 0x7efc, 0x00020000);
7452 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
7453}
7454
b68f3cc7 7455#ifdef CONFIG_X86_64
ee2cd4b7 7456static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
660a5d51 7457{
660a5d51
PB
7458 struct desc_ptr dt;
7459 struct kvm_segment seg;
7460 unsigned long val;
7461 int i;
7462
7463 for (i = 0; i < 16; i++)
7464 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
7465
7466 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
7467 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
7468
7469 kvm_get_dr(vcpu, 6, &val);
7470 put_smstate(u64, buf, 0x7f68, val);
7471 kvm_get_dr(vcpu, 7, &val);
7472 put_smstate(u64, buf, 0x7f60, val);
7473
7474 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
7475 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
7476 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
7477
7478 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
7479
7480 /* revision id */
7481 put_smstate(u32, buf, 0x7efc, 0x00020064);
7482
7483 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
7484
7485 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
7486 put_smstate(u16, buf, 0x7e90, seg.selector);
ee2cd4b7 7487 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
7488 put_smstate(u32, buf, 0x7e94, seg.limit);
7489 put_smstate(u64, buf, 0x7e98, seg.base);
7490
7491 kvm_x86_ops->get_idt(vcpu, &dt);
7492 put_smstate(u32, buf, 0x7e84, dt.size);
7493 put_smstate(u64, buf, 0x7e88, dt.address);
7494
7495 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
7496 put_smstate(u16, buf, 0x7e70, seg.selector);
ee2cd4b7 7497 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
660a5d51
PB
7498 put_smstate(u32, buf, 0x7e74, seg.limit);
7499 put_smstate(u64, buf, 0x7e78, seg.base);
7500
7501 kvm_x86_ops->get_gdt(vcpu, &dt);
7502 put_smstate(u32, buf, 0x7e64, dt.size);
7503 put_smstate(u64, buf, 0x7e68, dt.address);
7504
7505 for (i = 0; i < 6; i++)
ee2cd4b7 7506 enter_smm_save_seg_64(vcpu, buf, i);
660a5d51 7507}
b68f3cc7 7508#endif
660a5d51 7509
ee2cd4b7 7510static void enter_smm(struct kvm_vcpu *vcpu)
64d60670 7511{
660a5d51 7512 struct kvm_segment cs, ds;
18c3626e 7513 struct desc_ptr dt;
660a5d51
PB
7514 char buf[512];
7515 u32 cr0;
7516
660a5d51 7517 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
660a5d51 7518 memset(buf, 0, 512);
b68f3cc7 7519#ifdef CONFIG_X86_64
d6321d49 7520 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
ee2cd4b7 7521 enter_smm_save_state_64(vcpu, buf);
660a5d51 7522 else
b68f3cc7 7523#endif
ee2cd4b7 7524 enter_smm_save_state_32(vcpu, buf);
660a5d51 7525
0234bf88
LP
7526 /*
7527 * Give pre_enter_smm() a chance to make ISA-specific changes to the
7528 * vCPU state (e.g. leave guest mode) after we've saved the state into
7529 * the SMM state-save area.
7530 */
7531 kvm_x86_ops->pre_enter_smm(vcpu, buf);
7532
7533 vcpu->arch.hflags |= HF_SMM_MASK;
54bf36aa 7534 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
660a5d51
PB
7535
7536 if (kvm_x86_ops->get_nmi_mask(vcpu))
7537 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
7538 else
7539 kvm_x86_ops->set_nmi_mask(vcpu, true);
7540
7541 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
7542 kvm_rip_write(vcpu, 0x8000);
7543
7544 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
7545 kvm_x86_ops->set_cr0(vcpu, cr0);
7546 vcpu->arch.cr0 = cr0;
7547
7548 kvm_x86_ops->set_cr4(vcpu, 0);
7549
18c3626e
PB
7550 /* Undocumented: IDT limit is set to zero on entry to SMM. */
7551 dt.address = dt.size = 0;
7552 kvm_x86_ops->set_idt(vcpu, &dt);
7553
660a5d51
PB
7554 __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
7555
7556 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
7557 cs.base = vcpu->arch.smbase;
7558
7559 ds.selector = 0;
7560 ds.base = 0;
7561
7562 cs.limit = ds.limit = 0xffffffff;
7563 cs.type = ds.type = 0x3;
7564 cs.dpl = ds.dpl = 0;
7565 cs.db = ds.db = 0;
7566 cs.s = ds.s = 1;
7567 cs.l = ds.l = 0;
7568 cs.g = ds.g = 1;
7569 cs.avl = ds.avl = 0;
7570 cs.present = ds.present = 1;
7571 cs.unusable = ds.unusable = 0;
7572 cs.padding = ds.padding = 0;
7573
7574 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7575 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
7576 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
7577 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
7578 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
7579 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
7580
b68f3cc7 7581#ifdef CONFIG_X86_64
d6321d49 7582 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
660a5d51 7583 kvm_x86_ops->set_efer(vcpu, 0);
b68f3cc7 7584#endif
660a5d51
PB
7585
7586 kvm_update_cpuid(vcpu);
7587 kvm_mmu_reset_context(vcpu);
64d60670
PB
7588}
7589
ee2cd4b7 7590static void process_smi(struct kvm_vcpu *vcpu)
c43203ca
PB
7591{
7592 vcpu->arch.smi_pending = true;
7593 kvm_make_request(KVM_REQ_EVENT, vcpu);
7594}
7595
2860c4b1
PB
7596void kvm_make_scan_ioapic_request(struct kvm *kvm)
7597{
7598 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
7599}
7600
3d81bc7e 7601static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
c7c9c56c 7602{
dcbd3e49 7603 if (!kvm_apic_present(vcpu))
3d81bc7e 7604 return;
c7c9c56c 7605
6308630b 7606 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
c7c9c56c 7607
b053b2ae 7608 if (irqchip_split(vcpu->kvm))
6308630b 7609 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 7610 else {
fa59cc00 7611 if (vcpu->arch.apicv_active)
d62caabb 7612 kvm_x86_ops->sync_pir_to_irr(vcpu);
e97f852f
WL
7613 if (ioapic_in_kernel(vcpu->kvm))
7614 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
db2bdcbb 7615 }
e40ff1d6
LA
7616
7617 if (is_guest_mode(vcpu))
7618 vcpu->arch.load_eoi_exitmap_pending = true;
7619 else
7620 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
7621}
7622
7623static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
7624{
7625 u64 eoi_exit_bitmap[4];
7626
7627 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
7628 return;
7629
5c919412
AS
7630 bitmap_or((ulong *)eoi_exit_bitmap, vcpu->arch.ioapic_handled_vectors,
7631 vcpu_to_synic(vcpu)->vec_bitmap, 256);
7632 kvm_x86_ops->load_eoi_exitmap(vcpu, eoi_exit_bitmap);
c7c9c56c
YZ
7633}
7634
93065ac7
MH
7635int kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
7636 unsigned long start, unsigned long end,
7637 bool blockable)
b1394e74
RK
7638{
7639 unsigned long apic_address;
7640
7641 /*
7642 * The physical address of apic access page is stored in the VMCS.
7643 * Update it when it becomes invalid.
7644 */
7645 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
7646 if (start <= apic_address && apic_address < end)
7647 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
93065ac7
MH
7648
7649 return 0;
b1394e74
RK
7650}
7651
4256f43f
TC
7652void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
7653{
c24ae0dc
TC
7654 struct page *page = NULL;
7655
35754c98 7656 if (!lapic_in_kernel(vcpu))
f439ed27
PB
7657 return;
7658
4256f43f
TC
7659 if (!kvm_x86_ops->set_apic_access_page_addr)
7660 return;
7661
c24ae0dc 7662 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
e8fd5e9e
AA
7663 if (is_error_page(page))
7664 return;
c24ae0dc
TC
7665 kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
7666
7667 /*
7668 * Do not pin apic access page in memory, the MMU notifier
7669 * will call us again if it is migrated or swapped out.
7670 */
7671 put_page(page);
4256f43f
TC
7672}
7673EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
7674
d264ee0c
SC
7675void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
7676{
7677 smp_send_reschedule(vcpu->cpu);
7678}
7679EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
7680
9357d939 7681/*
362c698f 7682 * Returns 1 to let vcpu_run() continue the guest execution loop without
9357d939
TY
7683 * exiting to the userspace. Otherwise, the value will be returned to the
7684 * userspace.
7685 */
851ba692 7686static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
b6c7a5dc
HB
7687{
7688 int r;
62a193ed
MG
7689 bool req_int_win =
7690 dm_request_for_irq_injection(vcpu) &&
7691 kvm_cpu_accept_dm_intr(vcpu);
7692
730dca42 7693 bool req_immediate_exit = false;
b6c7a5dc 7694
2fa6e1e1 7695 if (kvm_request_pending(vcpu)) {
7f7f1ba3
PB
7696 if (kvm_check_request(KVM_REQ_GET_VMCS12_PAGES, vcpu))
7697 kvm_x86_ops->get_vmcs12_pages(vcpu);
a8eeb04a 7698 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
2e53d63a 7699 kvm_mmu_unload(vcpu);
a8eeb04a 7700 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
2f599714 7701 __kvm_migrate_timers(vcpu);
d828199e
MT
7702 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
7703 kvm_gen_update_masterclock(vcpu->kvm);
0061d53d
MT
7704 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
7705 kvm_gen_kvmclock_update(vcpu);
34c238a1
ZA
7706 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
7707 r = kvm_guest_time_update(vcpu);
8cfdc000
ZA
7708 if (unlikely(r))
7709 goto out;
7710 }
a8eeb04a 7711 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
4731d4c7 7712 kvm_mmu_sync_roots(vcpu);
6e42782f
JS
7713 if (kvm_check_request(KVM_REQ_LOAD_CR3, vcpu))
7714 kvm_mmu_load_cr3(vcpu);
a8eeb04a 7715 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
c2ba05cc 7716 kvm_vcpu_flush_tlb(vcpu, true);
a8eeb04a 7717 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
851ba692 7718 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
b93463aa
AK
7719 r = 0;
7720 goto out;
7721 }
a8eeb04a 7722 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
851ba692 7723 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
bbeac283 7724 vcpu->mmio_needed = 0;
71c4dfaf
JR
7725 r = 0;
7726 goto out;
7727 }
af585b92
GN
7728 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
7729 /* Page is swapped out. Do synthetic halt */
7730 vcpu->arch.apf.halted = true;
7731 r = 1;
7732 goto out;
7733 }
c9aaa895
GC
7734 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
7735 record_steal_time(vcpu);
64d60670
PB
7736 if (kvm_check_request(KVM_REQ_SMI, vcpu))
7737 process_smi(vcpu);
7460fb4a
AK
7738 if (kvm_check_request(KVM_REQ_NMI, vcpu))
7739 process_nmi(vcpu);
f5132b01 7740 if (kvm_check_request(KVM_REQ_PMU, vcpu))
c6702c9d 7741 kvm_pmu_handle_event(vcpu);
f5132b01 7742 if (kvm_check_request(KVM_REQ_PMI, vcpu))
c6702c9d 7743 kvm_pmu_deliver_pmi(vcpu);
7543a635
SR
7744 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
7745 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
7746 if (test_bit(vcpu->arch.pending_ioapic_eoi,
6308630b 7747 vcpu->arch.ioapic_handled_vectors)) {
7543a635
SR
7748 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
7749 vcpu->run->eoi.vector =
7750 vcpu->arch.pending_ioapic_eoi;
7751 r = 0;
7752 goto out;
7753 }
7754 }
3d81bc7e
YZ
7755 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
7756 vcpu_scan_ioapic(vcpu);
e40ff1d6
LA
7757 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
7758 vcpu_load_eoi_exitmap(vcpu);
4256f43f
TC
7759 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
7760 kvm_vcpu_reload_apic_access_page(vcpu);
2ce79189
AS
7761 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
7762 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
7763 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
7764 r = 0;
7765 goto out;
7766 }
e516cebb
AS
7767 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
7768 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
7769 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
7770 r = 0;
7771 goto out;
7772 }
db397571
AS
7773 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
7774 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
7775 vcpu->run->hyperv = vcpu->arch.hyperv.exit;
7776 r = 0;
7777 goto out;
7778 }
f3b138c5
AS
7779
7780 /*
7781 * KVM_REQ_HV_STIMER has to be processed after
7782 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
7783 * depend on the guest clock being up-to-date
7784 */
1f4b34f8
AS
7785 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
7786 kvm_hv_process_stimers(vcpu);
2f52d58c 7787 }
b93463aa 7788
b463a6f7 7789 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
0f1e261e 7790 ++vcpu->stat.req_event;
66450a21
JK
7791 kvm_apic_accept_events(vcpu);
7792 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
7793 r = 1;
7794 goto out;
7795 }
7796
b6b8a145
JK
7797 if (inject_pending_event(vcpu, req_int_win) != 0)
7798 req_immediate_exit = true;
321c5658 7799 else {
cc3d967f 7800 /* Enable SMI/NMI/IRQ window open exits if needed.
c43203ca 7801 *
cc3d967f
LP
7802 * SMIs have three cases:
7803 * 1) They can be nested, and then there is nothing to
7804 * do here because RSM will cause a vmexit anyway.
7805 * 2) There is an ISA-specific reason why SMI cannot be
7806 * injected, and the moment when this changes can be
7807 * intercepted.
7808 * 3) Or the SMI can be pending because
7809 * inject_pending_event has completed the injection
7810 * of an IRQ or NMI from the previous vmexit, and
7811 * then we request an immediate exit to inject the
7812 * SMI.
c43203ca
PB
7813 */
7814 if (vcpu->arch.smi_pending && !is_smm(vcpu))
cc3d967f
LP
7815 if (!kvm_x86_ops->enable_smi_window(vcpu))
7816 req_immediate_exit = true;
321c5658
YS
7817 if (vcpu->arch.nmi_pending)
7818 kvm_x86_ops->enable_nmi_window(vcpu);
7819 if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
7820 kvm_x86_ops->enable_irq_window(vcpu);
664f8e26 7821 WARN_ON(vcpu->arch.exception.pending);
321c5658 7822 }
b463a6f7
AK
7823
7824 if (kvm_lapic_enabled(vcpu)) {
7825 update_cr8_intercept(vcpu);
7826 kvm_lapic_sync_to_vapic(vcpu);
7827 }
7828 }
7829
d8368af8
AK
7830 r = kvm_mmu_reload(vcpu);
7831 if (unlikely(r)) {
d905c069 7832 goto cancel_injection;
d8368af8
AK
7833 }
7834
b6c7a5dc
HB
7835 preempt_disable();
7836
7837 kvm_x86_ops->prepare_guest_switch(vcpu);
b95234c8
PB
7838
7839 /*
7840 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
7841 * IPI are then delayed after guest entry, which ensures that they
7842 * result in virtual interrupt delivery.
7843 */
7844 local_irq_disable();
6b7e2d09
XG
7845 vcpu->mode = IN_GUEST_MODE;
7846
01b71917
MT
7847 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
7848
0f127d12 7849 /*
b95234c8 7850 * 1) We should set ->mode before checking ->requests. Please see
cde9af6e 7851 * the comment in kvm_vcpu_exiting_guest_mode().
b95234c8 7852 *
81b01667 7853 * 2) For APICv, we should set ->mode before checking PID.ON. This
b95234c8
PB
7854 * pairs with the memory barrier implicit in pi_test_and_set_on
7855 * (see vmx_deliver_posted_interrupt).
7856 *
7857 * 3) This also orders the write to mode from any reads to the page
7858 * tables done while the VCPU is running. Please see the comment
7859 * in kvm_flush_remote_tlbs.
6b7e2d09 7860 */
01b71917 7861 smp_mb__after_srcu_read_unlock();
b6c7a5dc 7862
b95234c8
PB
7863 /*
7864 * This handles the case where a posted interrupt was
7865 * notified with kvm_vcpu_kick.
7866 */
fa59cc00
LA
7867 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
7868 kvm_x86_ops->sync_pir_to_irr(vcpu);
32f88400 7869
2fa6e1e1 7870 if (vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu)
d94e1dc9 7871 || need_resched() || signal_pending(current)) {
6b7e2d09 7872 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 7873 smp_wmb();
6c142801
AK
7874 local_irq_enable();
7875 preempt_enable();
01b71917 7876 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6c142801 7877 r = 1;
d905c069 7878 goto cancel_injection;
6c142801
AK
7879 }
7880
c43203ca
PB
7881 if (req_immediate_exit) {
7882 kvm_make_request(KVM_REQ_EVENT, vcpu);
d264ee0c 7883 kvm_x86_ops->request_immediate_exit(vcpu);
c43203ca 7884 }
d6185f20 7885
8b89fe1f 7886 trace_kvm_entry(vcpu->vcpu_id);
9c48d517
WL
7887 if (lapic_timer_advance_ns)
7888 wait_lapic_expire(vcpu);
6edaa530 7889 guest_enter_irqoff();
b6c7a5dc 7890
42dbaa5a 7891 if (unlikely(vcpu->arch.switch_db_regs)) {
42dbaa5a
JK
7892 set_debugreg(0, 7);
7893 set_debugreg(vcpu->arch.eff_db[0], 0);
7894 set_debugreg(vcpu->arch.eff_db[1], 1);
7895 set_debugreg(vcpu->arch.eff_db[2], 2);
7896 set_debugreg(vcpu->arch.eff_db[3], 3);
c77fb5fe 7897 set_debugreg(vcpu->arch.dr6, 6);
ae561ede 7898 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
42dbaa5a 7899 }
b6c7a5dc 7900
851ba692 7901 kvm_x86_ops->run(vcpu);
b6c7a5dc 7902
c77fb5fe
PB
7903 /*
7904 * Do this here before restoring debug registers on the host. And
7905 * since we do this before handling the vmexit, a DR access vmexit
7906 * can (a) read the correct value of the debug registers, (b) set
7907 * KVM_DEBUGREG_WONT_EXIT again.
7908 */
7909 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
c77fb5fe
PB
7910 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
7911 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
70e4da7a
PB
7912 kvm_update_dr0123(vcpu);
7913 kvm_update_dr6(vcpu);
7914 kvm_update_dr7(vcpu);
7915 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
c77fb5fe
PB
7916 }
7917
24f1e32c
FW
7918 /*
7919 * If the guest has used debug registers, at least dr7
7920 * will be disabled while returning to the host.
7921 * If we don't have active breakpoints in the host, we don't
7922 * care about the messed up debug address registers. But if
7923 * we have some of them active, restore the old state.
7924 */
59d8eb53 7925 if (hw_breakpoint_active())
24f1e32c 7926 hw_breakpoint_restore();
42dbaa5a 7927
4ba76538 7928 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1d5f066e 7929
6b7e2d09 7930 vcpu->mode = OUTSIDE_GUEST_MODE;
d94e1dc9 7931 smp_wmb();
a547c6db 7932
dd60d217 7933 kvm_before_interrupt(vcpu);
a547c6db 7934 kvm_x86_ops->handle_external_intr(vcpu);
dd60d217 7935 kvm_after_interrupt(vcpu);
b6c7a5dc
HB
7936
7937 ++vcpu->stat.exits;
7938
f2485b3e 7939 guest_exit_irqoff();
b6c7a5dc 7940
f2485b3e 7941 local_irq_enable();
b6c7a5dc
HB
7942 preempt_enable();
7943
f656ce01 7944 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
3200f405 7945
b6c7a5dc
HB
7946 /*
7947 * Profile KVM exit RIPs:
7948 */
7949 if (unlikely(prof_on == KVM_PROFILING)) {
5fdbf976
MT
7950 unsigned long rip = kvm_rip_read(vcpu);
7951 profile_hit(KVM_PROFILING, (void *)rip);
b6c7a5dc
HB
7952 }
7953
cc578287
ZA
7954 if (unlikely(vcpu->arch.tsc_always_catchup))
7955 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
298101da 7956
5cfb1d5a
MT
7957 if (vcpu->arch.apic_attention)
7958 kvm_lapic_sync_from_vapic(vcpu);
b93463aa 7959
618232e2 7960 vcpu->arch.gpa_available = false;
851ba692 7961 r = kvm_x86_ops->handle_exit(vcpu);
d905c069
MT
7962 return r;
7963
7964cancel_injection:
7965 kvm_x86_ops->cancel_injection(vcpu);
ae7a2a3f
MT
7966 if (unlikely(vcpu->arch.apic_attention))
7967 kvm_lapic_sync_from_vapic(vcpu);
d7690175
MT
7968out:
7969 return r;
7970}
b6c7a5dc 7971
362c698f
PB
7972static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
7973{
bf9f6ac8
FW
7974 if (!kvm_arch_vcpu_runnable(vcpu) &&
7975 (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
9c8fd1ba
PB
7976 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
7977 kvm_vcpu_block(vcpu);
7978 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
bf9f6ac8
FW
7979
7980 if (kvm_x86_ops->post_block)
7981 kvm_x86_ops->post_block(vcpu);
7982
9c8fd1ba
PB
7983 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
7984 return 1;
7985 }
362c698f
PB
7986
7987 kvm_apic_accept_events(vcpu);
7988 switch(vcpu->arch.mp_state) {
7989 case KVM_MP_STATE_HALTED:
7990 vcpu->arch.pv.pv_unhalted = false;
7991 vcpu->arch.mp_state =
7992 KVM_MP_STATE_RUNNABLE;
b2869f28 7993 /* fall through */
362c698f
PB
7994 case KVM_MP_STATE_RUNNABLE:
7995 vcpu->arch.apf.halted = false;
7996 break;
7997 case KVM_MP_STATE_INIT_RECEIVED:
7998 break;
7999 default:
8000 return -EINTR;
8001 break;
8002 }
8003 return 1;
8004}
09cec754 8005
5d9bc648
PB
8006static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
8007{
0ad3bed6
PB
8008 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
8009 kvm_x86_ops->check_nested_events(vcpu, false);
8010
5d9bc648
PB
8011 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
8012 !vcpu->arch.apf.halted);
8013}
8014
362c698f 8015static int vcpu_run(struct kvm_vcpu *vcpu)
d7690175
MT
8016{
8017 int r;
f656ce01 8018 struct kvm *kvm = vcpu->kvm;
d7690175 8019
f656ce01 8020 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
c595ceee 8021 vcpu->arch.l1tf_flush_l1d = true;
d7690175 8022
362c698f 8023 for (;;) {
58f800d5 8024 if (kvm_vcpu_running(vcpu)) {
851ba692 8025 r = vcpu_enter_guest(vcpu);
bf9f6ac8 8026 } else {
362c698f 8027 r = vcpu_block(kvm, vcpu);
bf9f6ac8
FW
8028 }
8029
09cec754
GN
8030 if (r <= 0)
8031 break;
8032
72875d8a 8033 kvm_clear_request(KVM_REQ_PENDING_TIMER, vcpu);
09cec754
GN
8034 if (kvm_cpu_has_pending_timer(vcpu))
8035 kvm_inject_pending_timer_irqs(vcpu);
8036
782d422b
MG
8037 if (dm_request_for_irq_injection(vcpu) &&
8038 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
4ca7dd8c
PB
8039 r = 0;
8040 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
09cec754 8041 ++vcpu->stat.request_irq_exits;
362c698f 8042 break;
09cec754 8043 }
af585b92
GN
8044
8045 kvm_check_async_pf_completion(vcpu);
8046
09cec754
GN
8047 if (signal_pending(current)) {
8048 r = -EINTR;
851ba692 8049 vcpu->run->exit_reason = KVM_EXIT_INTR;
09cec754 8050 ++vcpu->stat.signal_exits;
362c698f 8051 break;
09cec754
GN
8052 }
8053 if (need_resched()) {
f656ce01 8054 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
c08ac06a 8055 cond_resched();
f656ce01 8056 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
d7690175 8057 }
b6c7a5dc
HB
8058 }
8059
f656ce01 8060 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
b6c7a5dc
HB
8061
8062 return r;
8063}
8064
716d51ab
GN
8065static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
8066{
8067 int r;
8068 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
0ce97a2b 8069 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
716d51ab
GN
8070 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
8071 if (r != EMULATE_DONE)
8072 return 0;
8073 return 1;
8074}
8075
8076static int complete_emulated_pio(struct kvm_vcpu *vcpu)
8077{
8078 BUG_ON(!vcpu->arch.pio.count);
8079
8080 return complete_emulated_io(vcpu);
8081}
8082
f78146b0
AK
8083/*
8084 * Implements the following, as a state machine:
8085 *
8086 * read:
8087 * for each fragment
87da7e66
XG
8088 * for each mmio piece in the fragment
8089 * write gpa, len
8090 * exit
8091 * copy data
f78146b0
AK
8092 * execute insn
8093 *
8094 * write:
8095 * for each fragment
87da7e66
XG
8096 * for each mmio piece in the fragment
8097 * write gpa, len
8098 * copy data
8099 * exit
f78146b0 8100 */
716d51ab 8101static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
5287f194
AK
8102{
8103 struct kvm_run *run = vcpu->run;
f78146b0 8104 struct kvm_mmio_fragment *frag;
87da7e66 8105 unsigned len;
5287f194 8106
716d51ab 8107 BUG_ON(!vcpu->mmio_needed);
5287f194 8108
716d51ab 8109 /* Complete previous fragment */
87da7e66
XG
8110 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
8111 len = min(8u, frag->len);
716d51ab 8112 if (!vcpu->mmio_is_write)
87da7e66
XG
8113 memcpy(frag->data, run->mmio.data, len);
8114
8115 if (frag->len <= 8) {
8116 /* Switch to the next fragment. */
8117 frag++;
8118 vcpu->mmio_cur_fragment++;
8119 } else {
8120 /* Go forward to the next mmio piece. */
8121 frag->data += len;
8122 frag->gpa += len;
8123 frag->len -= len;
8124 }
8125
a08d3b3b 8126 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
716d51ab 8127 vcpu->mmio_needed = 0;
0912c977
PB
8128
8129 /* FIXME: return into emulator if single-stepping. */
cef4dea0 8130 if (vcpu->mmio_is_write)
716d51ab
GN
8131 return 1;
8132 vcpu->mmio_read_completed = 1;
8133 return complete_emulated_io(vcpu);
8134 }
87da7e66 8135
716d51ab
GN
8136 run->exit_reason = KVM_EXIT_MMIO;
8137 run->mmio.phys_addr = frag->gpa;
8138 if (vcpu->mmio_is_write)
87da7e66
XG
8139 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
8140 run->mmio.len = min(8u, frag->len);
716d51ab
GN
8141 run->mmio.is_write = vcpu->mmio_is_write;
8142 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
8143 return 0;
5287f194
AK
8144}
8145
822f312d
SAS
8146/* Swap (qemu) user FPU context for the guest FPU context. */
8147static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
8148{
8149 preempt_disable();
240c35a3 8150 copy_fpregs_to_fpstate(&current->thread.fpu);
822f312d 8151 /* PKRU is separately restored in kvm_x86_ops->run. */
b666a4b6 8152 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu->state,
822f312d
SAS
8153 ~XFEATURE_MASK_PKRU);
8154 preempt_enable();
8155 trace_kvm_fpu(1);
8156}
8157
8158/* When vcpu_run ends, restore user space FPU context. */
8159static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
8160{
8161 preempt_disable();
b666a4b6 8162 copy_fpregs_to_fpstate(vcpu->arch.guest_fpu);
240c35a3 8163 copy_kernel_to_fpregs(&current->thread.fpu.state);
822f312d
SAS
8164 preempt_enable();
8165 ++vcpu->stat.fpu_reload;
8166 trace_kvm_fpu(0);
8167}
8168
b6c7a5dc
HB
8169int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
8170{
8171 int r;
b6c7a5dc 8172
accb757d 8173 vcpu_load(vcpu);
20b7035c 8174 kvm_sigset_activate(vcpu);
5663d8f9
PX
8175 kvm_load_guest_fpu(vcpu);
8176
a4535290 8177 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
2f173d26
JS
8178 if (kvm_run->immediate_exit) {
8179 r = -EINTR;
8180 goto out;
8181 }
b6c7a5dc 8182 kvm_vcpu_block(vcpu);
66450a21 8183 kvm_apic_accept_events(vcpu);
72875d8a 8184 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
ac9f6dc0 8185 r = -EAGAIN;
a0595000
JS
8186 if (signal_pending(current)) {
8187 r = -EINTR;
8188 vcpu->run->exit_reason = KVM_EXIT_INTR;
8189 ++vcpu->stat.signal_exits;
8190 }
ac9f6dc0 8191 goto out;
b6c7a5dc
HB
8192 }
8193
01643c51
KH
8194 if (vcpu->run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
8195 r = -EINVAL;
8196 goto out;
8197 }
8198
8199 if (vcpu->run->kvm_dirty_regs) {
8200 r = sync_regs(vcpu);
8201 if (r != 0)
8202 goto out;
8203 }
8204
b6c7a5dc 8205 /* re-sync apic's tpr */
35754c98 8206 if (!lapic_in_kernel(vcpu)) {
eea1cff9
AP
8207 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
8208 r = -EINVAL;
8209 goto out;
8210 }
8211 }
b6c7a5dc 8212
716d51ab
GN
8213 if (unlikely(vcpu->arch.complete_userspace_io)) {
8214 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
8215 vcpu->arch.complete_userspace_io = NULL;
8216 r = cui(vcpu);
8217 if (r <= 0)
5663d8f9 8218 goto out;
716d51ab
GN
8219 } else
8220 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
5287f194 8221
460df4c1
PB
8222 if (kvm_run->immediate_exit)
8223 r = -EINTR;
8224 else
8225 r = vcpu_run(vcpu);
b6c7a5dc
HB
8226
8227out:
5663d8f9 8228 kvm_put_guest_fpu(vcpu);
01643c51
KH
8229 if (vcpu->run->kvm_valid_regs)
8230 store_regs(vcpu);
f1d86e46 8231 post_kvm_run_save(vcpu);
20b7035c 8232 kvm_sigset_deactivate(vcpu);
b6c7a5dc 8233
accb757d 8234 vcpu_put(vcpu);
b6c7a5dc
HB
8235 return r;
8236}
8237
01643c51 8238static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 8239{
7ae441ea
GN
8240 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
8241 /*
8242 * We are here if userspace calls get_regs() in the middle of
8243 * instruction emulation. Registers state needs to be copied
4a969980 8244 * back from emulation context to vcpu. Userspace shouldn't do
7ae441ea
GN
8245 * that usually, but some bad designed PV devices (vmware
8246 * backdoor interface) need this to work
8247 */
dd856efa 8248 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
7ae441ea
GN
8249 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
8250 }
5fdbf976
MT
8251 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
8252 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
8253 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
8254 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
8255 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
8256 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
8257 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8258 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
b6c7a5dc 8259#ifdef CONFIG_X86_64
5fdbf976
MT
8260 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
8261 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
8262 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
8263 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
8264 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
8265 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
8266 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
8267 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
b6c7a5dc
HB
8268#endif
8269
5fdbf976 8270 regs->rip = kvm_rip_read(vcpu);
91586a3b 8271 regs->rflags = kvm_get_rflags(vcpu);
01643c51 8272}
b6c7a5dc 8273
01643c51
KH
8274int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
8275{
8276 vcpu_load(vcpu);
8277 __get_regs(vcpu, regs);
1fc9b76b 8278 vcpu_put(vcpu);
b6c7a5dc
HB
8279 return 0;
8280}
8281
01643c51 8282static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
b6c7a5dc 8283{
7ae441ea
GN
8284 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
8285 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
8286
5fdbf976
MT
8287 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
8288 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
8289 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
8290 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
8291 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
8292 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
8293 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
8294 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
b6c7a5dc 8295#ifdef CONFIG_X86_64
5fdbf976
MT
8296 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
8297 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
8298 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
8299 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
8300 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
8301 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
8302 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
8303 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
b6c7a5dc
HB
8304#endif
8305
5fdbf976 8306 kvm_rip_write(vcpu, regs->rip);
d73235d1 8307 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
b6c7a5dc 8308
b4f14abd
JK
8309 vcpu->arch.exception.pending = false;
8310
3842d135 8311 kvm_make_request(KVM_REQ_EVENT, vcpu);
01643c51 8312}
3842d135 8313
01643c51
KH
8314int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
8315{
8316 vcpu_load(vcpu);
8317 __set_regs(vcpu, regs);
875656fe 8318 vcpu_put(vcpu);
b6c7a5dc
HB
8319 return 0;
8320}
8321
b6c7a5dc
HB
8322void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
8323{
8324 struct kvm_segment cs;
8325
3e6e0aab 8326 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
b6c7a5dc
HB
8327 *db = cs.db;
8328 *l = cs.l;
8329}
8330EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
8331
01643c51 8332static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 8333{
89a27f4d 8334 struct desc_ptr dt;
b6c7a5dc 8335
3e6e0aab
GT
8336 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
8337 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
8338 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
8339 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
8340 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
8341 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 8342
3e6e0aab
GT
8343 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
8344 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc
HB
8345
8346 kvm_x86_ops->get_idt(vcpu, &dt);
89a27f4d
GN
8347 sregs->idt.limit = dt.size;
8348 sregs->idt.base = dt.address;
b6c7a5dc 8349 kvm_x86_ops->get_gdt(vcpu, &dt);
89a27f4d
GN
8350 sregs->gdt.limit = dt.size;
8351 sregs->gdt.base = dt.address;
b6c7a5dc 8352
4d4ec087 8353 sregs->cr0 = kvm_read_cr0(vcpu);
ad312c7c 8354 sregs->cr2 = vcpu->arch.cr2;
9f8fe504 8355 sregs->cr3 = kvm_read_cr3(vcpu);
fc78f519 8356 sregs->cr4 = kvm_read_cr4(vcpu);
2d3ad1f4 8357 sregs->cr8 = kvm_get_cr8(vcpu);
f6801dff 8358 sregs->efer = vcpu->arch.efer;
b6c7a5dc
HB
8359 sregs->apic_base = kvm_get_apic_base(vcpu);
8360
0e96f31e 8361 memset(sregs->interrupt_bitmap, 0, sizeof(sregs->interrupt_bitmap));
b6c7a5dc 8362
04140b41 8363 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
14d0bc1f
GN
8364 set_bit(vcpu->arch.interrupt.nr,
8365 (unsigned long *)sregs->interrupt_bitmap);
01643c51 8366}
16d7a191 8367
01643c51
KH
8368int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
8369 struct kvm_sregs *sregs)
8370{
8371 vcpu_load(vcpu);
8372 __get_sregs(vcpu, sregs);
bcdec41c 8373 vcpu_put(vcpu);
b6c7a5dc
HB
8374 return 0;
8375}
8376
62d9f0db
MT
8377int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
8378 struct kvm_mp_state *mp_state)
8379{
fd232561
CD
8380 vcpu_load(vcpu);
8381
66450a21 8382 kvm_apic_accept_events(vcpu);
6aef266c
SV
8383 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
8384 vcpu->arch.pv.pv_unhalted)
8385 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
8386 else
8387 mp_state->mp_state = vcpu->arch.mp_state;
8388
fd232561 8389 vcpu_put(vcpu);
62d9f0db
MT
8390 return 0;
8391}
8392
8393int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
8394 struct kvm_mp_state *mp_state)
8395{
e83dff5e
CD
8396 int ret = -EINVAL;
8397
8398 vcpu_load(vcpu);
8399
bce87cce 8400 if (!lapic_in_kernel(vcpu) &&
66450a21 8401 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
e83dff5e 8402 goto out;
66450a21 8403
28bf2888
DH
8404 /* INITs are latched while in SMM */
8405 if ((is_smm(vcpu) || vcpu->arch.smi_pending) &&
8406 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
8407 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
e83dff5e 8408 goto out;
28bf2888 8409
66450a21
JK
8410 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
8411 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
8412 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
8413 } else
8414 vcpu->arch.mp_state = mp_state->mp_state;
3842d135 8415 kvm_make_request(KVM_REQ_EVENT, vcpu);
e83dff5e
CD
8416
8417 ret = 0;
8418out:
8419 vcpu_put(vcpu);
8420 return ret;
62d9f0db
MT
8421}
8422
7f3d35fd
KW
8423int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
8424 int reason, bool has_error_code, u32 error_code)
b6c7a5dc 8425{
9d74191a 8426 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
8ec4722d 8427 int ret;
e01c2426 8428
8ec4722d 8429 init_emulate_ctxt(vcpu);
c697518a 8430
7f3d35fd 8431 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9d74191a 8432 has_error_code, error_code);
c697518a 8433
c697518a 8434 if (ret)
19d04437 8435 return EMULATE_FAIL;
37817f29 8436
9d74191a
TY
8437 kvm_rip_write(vcpu, ctxt->eip);
8438 kvm_set_rflags(vcpu, ctxt->eflags);
3842d135 8439 kvm_make_request(KVM_REQ_EVENT, vcpu);
19d04437 8440 return EMULATE_DONE;
37817f29
IE
8441}
8442EXPORT_SYMBOL_GPL(kvm_task_switch);
8443
3140c156 8444static int kvm_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
f2981033 8445{
74fec5b9
TL
8446 if (!guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
8447 (sregs->cr4 & X86_CR4_OSXSAVE))
8448 return -EINVAL;
8449
37b95951 8450 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
f2981033
LT
8451 /*
8452 * When EFER.LME and CR0.PG are set, the processor is in
8453 * 64-bit mode (though maybe in a 32-bit code segment).
8454 * CR4.PAE and EFER.LMA must be set.
8455 */
37b95951 8456 if (!(sregs->cr4 & X86_CR4_PAE)
f2981033
LT
8457 || !(sregs->efer & EFER_LMA))
8458 return -EINVAL;
8459 } else {
8460 /*
8461 * Not in 64-bit mode: EFER.LMA is clear and the code
8462 * segment cannot be 64-bit.
8463 */
8464 if (sregs->efer & EFER_LMA || sregs->cs.l)
8465 return -EINVAL;
8466 }
8467
8468 return 0;
8469}
8470
01643c51 8471static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
b6c7a5dc 8472{
58cb628d 8473 struct msr_data apic_base_msr;
b6c7a5dc 8474 int mmu_reset_needed = 0;
c4d21882 8475 int cpuid_update_needed = 0;
63f42e02 8476 int pending_vec, max_bits, idx;
89a27f4d 8477 struct desc_ptr dt;
b4ef9d4e
CD
8478 int ret = -EINVAL;
8479
f2981033 8480 if (kvm_valid_sregs(vcpu, sregs))
8dbfb2bf 8481 goto out;
f2981033 8482
d3802286
JM
8483 apic_base_msr.data = sregs->apic_base;
8484 apic_base_msr.host_initiated = true;
8485 if (kvm_set_apic_base(vcpu, &apic_base_msr))
b4ef9d4e 8486 goto out;
6d1068b3 8487
89a27f4d
GN
8488 dt.size = sregs->idt.limit;
8489 dt.address = sregs->idt.base;
b6c7a5dc 8490 kvm_x86_ops->set_idt(vcpu, &dt);
89a27f4d
GN
8491 dt.size = sregs->gdt.limit;
8492 dt.address = sregs->gdt.base;
b6c7a5dc
HB
8493 kvm_x86_ops->set_gdt(vcpu, &dt);
8494
ad312c7c 8495 vcpu->arch.cr2 = sregs->cr2;
9f8fe504 8496 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
dc7e795e 8497 vcpu->arch.cr3 = sregs->cr3;
aff48baa 8498 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
b6c7a5dc 8499
2d3ad1f4 8500 kvm_set_cr8(vcpu, sregs->cr8);
b6c7a5dc 8501
f6801dff 8502 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
b6c7a5dc 8503 kvm_x86_ops->set_efer(vcpu, sregs->efer);
b6c7a5dc 8504
4d4ec087 8505 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
b6c7a5dc 8506 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
d7306163 8507 vcpu->arch.cr0 = sregs->cr0;
b6c7a5dc 8508
fc78f519 8509 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
c4d21882
WH
8510 cpuid_update_needed |= ((kvm_read_cr4(vcpu) ^ sregs->cr4) &
8511 (X86_CR4_OSXSAVE | X86_CR4_PKE));
b6c7a5dc 8512 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
c4d21882 8513 if (cpuid_update_needed)
00b27a3e 8514 kvm_update_cpuid(vcpu);
63f42e02
XG
8515
8516 idx = srcu_read_lock(&vcpu->kvm->srcu);
d35b34a9 8517 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu)) {
9f8fe504 8518 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7c93be44
MT
8519 mmu_reset_needed = 1;
8520 }
63f42e02 8521 srcu_read_unlock(&vcpu->kvm->srcu, idx);
b6c7a5dc
HB
8522
8523 if (mmu_reset_needed)
8524 kvm_mmu_reset_context(vcpu);
8525
a50abc3b 8526 max_bits = KVM_NR_INTERRUPTS;
923c61bb
GN
8527 pending_vec = find_first_bit(
8528 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
8529 if (pending_vec < max_bits) {
66fd3f7f 8530 kvm_queue_interrupt(vcpu, pending_vec, false);
923c61bb 8531 pr_debug("Set back pending irq %d\n", pending_vec);
b6c7a5dc
HB
8532 }
8533
3e6e0aab
GT
8534 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
8535 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
8536 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
8537 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
8538 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
8539 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
b6c7a5dc 8540
3e6e0aab
GT
8541 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
8542 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
b6c7a5dc 8543
5f0269f5
ME
8544 update_cr8_intercept(vcpu);
8545
9c3e4aab 8546 /* Older userspace won't unhalt the vcpu on reset. */
c5af89b6 8547 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
9c3e4aab 8548 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
3eeb3288 8549 !is_protmode(vcpu))
9c3e4aab
MT
8550 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
8551
3842d135
AK
8552 kvm_make_request(KVM_REQ_EVENT, vcpu);
8553
b4ef9d4e
CD
8554 ret = 0;
8555out:
01643c51
KH
8556 return ret;
8557}
8558
8559int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
8560 struct kvm_sregs *sregs)
8561{
8562 int ret;
8563
8564 vcpu_load(vcpu);
8565 ret = __set_sregs(vcpu, sregs);
b4ef9d4e
CD
8566 vcpu_put(vcpu);
8567 return ret;
b6c7a5dc
HB
8568}
8569
d0bfb940
JK
8570int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
8571 struct kvm_guest_debug *dbg)
b6c7a5dc 8572{
355be0b9 8573 unsigned long rflags;
ae675ef0 8574 int i, r;
b6c7a5dc 8575
66b56562
CD
8576 vcpu_load(vcpu);
8577
4f926bf2
JK
8578 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
8579 r = -EBUSY;
8580 if (vcpu->arch.exception.pending)
2122ff5e 8581 goto out;
4f926bf2
JK
8582 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
8583 kvm_queue_exception(vcpu, DB_VECTOR);
8584 else
8585 kvm_queue_exception(vcpu, BP_VECTOR);
8586 }
8587
91586a3b
JK
8588 /*
8589 * Read rflags as long as potentially injected trace flags are still
8590 * filtered out.
8591 */
8592 rflags = kvm_get_rflags(vcpu);
355be0b9
JK
8593
8594 vcpu->guest_debug = dbg->control;
8595 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
8596 vcpu->guest_debug = 0;
8597
8598 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
ae675ef0
JK
8599 for (i = 0; i < KVM_NR_DB_REGS; ++i)
8600 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
c8639010 8601 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
ae675ef0
JK
8602 } else {
8603 for (i = 0; i < KVM_NR_DB_REGS; i++)
8604 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
ae675ef0 8605 }
c8639010 8606 kvm_update_dr7(vcpu);
ae675ef0 8607
f92653ee
JK
8608 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8609 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
8610 get_segment_base(vcpu, VCPU_SREG_CS);
94fe45da 8611
91586a3b
JK
8612 /*
8613 * Trigger an rflags update that will inject or remove the trace
8614 * flags.
8615 */
8616 kvm_set_rflags(vcpu, rflags);
b6c7a5dc 8617
a96036b8 8618 kvm_x86_ops->update_bp_intercept(vcpu);
b6c7a5dc 8619
4f926bf2 8620 r = 0;
d0bfb940 8621
2122ff5e 8622out:
66b56562 8623 vcpu_put(vcpu);
b6c7a5dc
HB
8624 return r;
8625}
8626
8b006791
ZX
8627/*
8628 * Translate a guest virtual address to a guest physical address.
8629 */
8630int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
8631 struct kvm_translation *tr)
8632{
8633 unsigned long vaddr = tr->linear_address;
8634 gpa_t gpa;
f656ce01 8635 int idx;
8b006791 8636
1da5b61d
CD
8637 vcpu_load(vcpu);
8638
f656ce01 8639 idx = srcu_read_lock(&vcpu->kvm->srcu);
1871c602 8640 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
f656ce01 8641 srcu_read_unlock(&vcpu->kvm->srcu, idx);
8b006791
ZX
8642 tr->physical_address = gpa;
8643 tr->valid = gpa != UNMAPPED_GVA;
8644 tr->writeable = 1;
8645 tr->usermode = 0;
8b006791 8646
1da5b61d 8647 vcpu_put(vcpu);
8b006791
ZX
8648 return 0;
8649}
8650
d0752060
HB
8651int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
8652{
1393123e 8653 struct fxregs_state *fxsave;
d0752060 8654
1393123e 8655 vcpu_load(vcpu);
d0752060 8656
b666a4b6 8657 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060
HB
8658 memcpy(fpu->fpr, fxsave->st_space, 128);
8659 fpu->fcw = fxsave->cwd;
8660 fpu->fsw = fxsave->swd;
8661 fpu->ftwx = fxsave->twd;
8662 fpu->last_opcode = fxsave->fop;
8663 fpu->last_ip = fxsave->rip;
8664 fpu->last_dp = fxsave->rdp;
0e96f31e 8665 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
d0752060 8666
1393123e 8667 vcpu_put(vcpu);
d0752060
HB
8668 return 0;
8669}
8670
8671int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
8672{
6a96bc7f
CD
8673 struct fxregs_state *fxsave;
8674
8675 vcpu_load(vcpu);
8676
b666a4b6 8677 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
d0752060 8678
d0752060
HB
8679 memcpy(fxsave->st_space, fpu->fpr, 128);
8680 fxsave->cwd = fpu->fcw;
8681 fxsave->swd = fpu->fsw;
8682 fxsave->twd = fpu->ftwx;
8683 fxsave->fop = fpu->last_opcode;
8684 fxsave->rip = fpu->last_ip;
8685 fxsave->rdp = fpu->last_dp;
0e96f31e 8686 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
d0752060 8687
6a96bc7f 8688 vcpu_put(vcpu);
d0752060
HB
8689 return 0;
8690}
8691
01643c51
KH
8692static void store_regs(struct kvm_vcpu *vcpu)
8693{
8694 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
8695
8696 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
8697 __get_regs(vcpu, &vcpu->run->s.regs.regs);
8698
8699 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
8700 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
8701
8702 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
8703 kvm_vcpu_ioctl_x86_get_vcpu_events(
8704 vcpu, &vcpu->run->s.regs.events);
8705}
8706
8707static int sync_regs(struct kvm_vcpu *vcpu)
8708{
8709 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
8710 return -EINVAL;
8711
8712 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
8713 __set_regs(vcpu, &vcpu->run->s.regs.regs);
8714 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
8715 }
8716 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
8717 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
8718 return -EINVAL;
8719 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
8720 }
8721 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
8722 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
8723 vcpu, &vcpu->run->s.regs.events))
8724 return -EINVAL;
8725 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
8726 }
8727
8728 return 0;
8729}
8730
0ee6a517 8731static void fx_init(struct kvm_vcpu *vcpu)
d0752060 8732{
b666a4b6 8733 fpstate_init(&vcpu->arch.guest_fpu->state);
782511b0 8734 if (boot_cpu_has(X86_FEATURE_XSAVES))
b666a4b6 8735 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
df1daba7 8736 host_xcr0 | XSTATE_COMPACTION_ENABLED;
d0752060 8737
2acf923e
DC
8738 /*
8739 * Ensure guest xcr0 is valid for loading
8740 */
d91cab78 8741 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
2acf923e 8742
ad312c7c 8743 vcpu->arch.cr0 |= X86_CR0_ET;
d0752060 8744}
d0752060 8745
e9b11c17
ZX
8746void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
8747{
bd768e14
IY
8748 void *wbinvd_dirty_mask = vcpu->arch.wbinvd_dirty_mask;
8749
12f9a48f 8750 kvmclock_reset(vcpu);
7f1ea208 8751
e9b11c17 8752 kvm_x86_ops->vcpu_free(vcpu);
bd768e14 8753 free_cpumask_var(wbinvd_dirty_mask);
e9b11c17
ZX
8754}
8755
8756struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
8757 unsigned int id)
8758{
c447e76b
LL
8759 struct kvm_vcpu *vcpu;
8760
b0c39dc6 8761 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
6755bae8
ZA
8762 printk_once(KERN_WARNING
8763 "kvm: SMP vm created on host with unstable TSC; "
8764 "guest TSC will not be reliable\n");
c447e76b
LL
8765
8766 vcpu = kvm_x86_ops->vcpu_create(kvm, id);
8767
c447e76b 8768 return vcpu;
26e5215f 8769}
e9b11c17 8770
26e5215f
AK
8771int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
8772{
0cf9135b 8773 vcpu->arch.arch_capabilities = kvm_get_arch_capabilities();
e53d88af 8774 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
19efffa2 8775 kvm_vcpu_mtrr_init(vcpu);
ec7660cc 8776 vcpu_load(vcpu);
d28bc9dd 8777 kvm_vcpu_reset(vcpu, false);
e1732991 8778 kvm_init_mmu(vcpu, false);
e9b11c17 8779 vcpu_put(vcpu);
ec7660cc 8780 return 0;
e9b11c17
ZX
8781}
8782
31928aa5 8783void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
42897d86 8784{
8fe8ab46 8785 struct msr_data msr;
332967a3 8786 struct kvm *kvm = vcpu->kvm;
42897d86 8787
d3457c87
RK
8788 kvm_hv_vcpu_postcreate(vcpu);
8789
ec7660cc 8790 if (mutex_lock_killable(&vcpu->mutex))
31928aa5 8791 return;
ec7660cc 8792 vcpu_load(vcpu);
8fe8ab46
WA
8793 msr.data = 0x0;
8794 msr.index = MSR_IA32_TSC;
8795 msr.host_initiated = true;
8796 kvm_write_tsc(vcpu, &msr);
42897d86 8797 vcpu_put(vcpu);
ec7660cc 8798 mutex_unlock(&vcpu->mutex);
42897d86 8799
630994b3
MT
8800 if (!kvmclock_periodic_sync)
8801 return;
8802
332967a3
AJ
8803 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
8804 KVMCLOCK_SYNC_PERIOD);
42897d86
MT
8805}
8806
d40ccc62 8807void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
e9b11c17 8808{
344d9588
GN
8809 vcpu->arch.apf.msr_val = 0;
8810
ec7660cc 8811 vcpu_load(vcpu);
e9b11c17
ZX
8812 kvm_mmu_unload(vcpu);
8813 vcpu_put(vcpu);
8814
8815 kvm_x86_ops->vcpu_free(vcpu);
8816}
8817
d28bc9dd 8818void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
e9b11c17 8819{
b7e31be3
RK
8820 kvm_lapic_reset(vcpu, init_event);
8821
e69fab5d
PB
8822 vcpu->arch.hflags = 0;
8823
c43203ca 8824 vcpu->arch.smi_pending = 0;
52797bf9 8825 vcpu->arch.smi_count = 0;
7460fb4a
AK
8826 atomic_set(&vcpu->arch.nmi_queued, 0);
8827 vcpu->arch.nmi_pending = 0;
448fa4a9 8828 vcpu->arch.nmi_injected = false;
5f7552d4
NA
8829 kvm_clear_interrupt_queue(vcpu);
8830 kvm_clear_exception_queue(vcpu);
664f8e26 8831 vcpu->arch.exception.pending = false;
448fa4a9 8832
42dbaa5a 8833 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
ae561ede 8834 kvm_update_dr0123(vcpu);
6f43ed01 8835 vcpu->arch.dr6 = DR6_INIT;
73aaf249 8836 kvm_update_dr6(vcpu);
42dbaa5a 8837 vcpu->arch.dr7 = DR7_FIXED_1;
c8639010 8838 kvm_update_dr7(vcpu);
42dbaa5a 8839
1119022c
NA
8840 vcpu->arch.cr2 = 0;
8841
3842d135 8842 kvm_make_request(KVM_REQ_EVENT, vcpu);
344d9588 8843 vcpu->arch.apf.msr_val = 0;
c9aaa895 8844 vcpu->arch.st.msr_val = 0;
3842d135 8845
12f9a48f
GC
8846 kvmclock_reset(vcpu);
8847
af585b92
GN
8848 kvm_clear_async_pf_completion_queue(vcpu);
8849 kvm_async_pf_hash_reset(vcpu);
8850 vcpu->arch.apf.halted = false;
3842d135 8851
a554d207
WL
8852 if (kvm_mpx_supported()) {
8853 void *mpx_state_buffer;
8854
8855 /*
8856 * To avoid have the INIT path from kvm_apic_has_events() that be
8857 * called with loaded FPU and does not let userspace fix the state.
8858 */
f775b13e
RR
8859 if (init_event)
8860 kvm_put_guest_fpu(vcpu);
b666a4b6 8861 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
a554d207
WL
8862 XFEATURE_MASK_BNDREGS);
8863 if (mpx_state_buffer)
8864 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
b666a4b6 8865 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
a554d207
WL
8866 XFEATURE_MASK_BNDCSR);
8867 if (mpx_state_buffer)
8868 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
f775b13e
RR
8869 if (init_event)
8870 kvm_load_guest_fpu(vcpu);
a554d207
WL
8871 }
8872
64d60670 8873 if (!init_event) {
d28bc9dd 8874 kvm_pmu_reset(vcpu);
64d60670 8875 vcpu->arch.smbase = 0x30000;
db2336a8 8876
db2336a8 8877 vcpu->arch.msr_misc_features_enables = 0;
a554d207
WL
8878
8879 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
64d60670 8880 }
f5132b01 8881
66f7b72e
JS
8882 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
8883 vcpu->arch.regs_avail = ~0;
8884 vcpu->arch.regs_dirty = ~0;
8885
a554d207
WL
8886 vcpu->arch.ia32_xss = 0;
8887
d28bc9dd 8888 kvm_x86_ops->vcpu_reset(vcpu, init_event);
e9b11c17
ZX
8889}
8890
2b4a273b 8891void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
66450a21
JK
8892{
8893 struct kvm_segment cs;
8894
8895 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
8896 cs.selector = vector << 8;
8897 cs.base = vector << 12;
8898 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
8899 kvm_rip_write(vcpu, 0);
e9b11c17
ZX
8900}
8901
13a34e06 8902int kvm_arch_hardware_enable(void)
e9b11c17 8903{
ca84d1a2
ZA
8904 struct kvm *kvm;
8905 struct kvm_vcpu *vcpu;
8906 int i;
0dd6a6ed
ZA
8907 int ret;
8908 u64 local_tsc;
8909 u64 max_tsc = 0;
8910 bool stable, backwards_tsc = false;
18863bdd
AK
8911
8912 kvm_shared_msr_cpu_online();
13a34e06 8913 ret = kvm_x86_ops->hardware_enable();
0dd6a6ed
ZA
8914 if (ret != 0)
8915 return ret;
8916
4ea1636b 8917 local_tsc = rdtsc();
b0c39dc6 8918 stable = !kvm_check_tsc_unstable();
0dd6a6ed
ZA
8919 list_for_each_entry(kvm, &vm_list, vm_list) {
8920 kvm_for_each_vcpu(i, vcpu, kvm) {
8921 if (!stable && vcpu->cpu == smp_processor_id())
105b21bb 8922 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
8923 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
8924 backwards_tsc = true;
8925 if (vcpu->arch.last_host_tsc > max_tsc)
8926 max_tsc = vcpu->arch.last_host_tsc;
8927 }
8928 }
8929 }
8930
8931 /*
8932 * Sometimes, even reliable TSCs go backwards. This happens on
8933 * platforms that reset TSC during suspend or hibernate actions, but
8934 * maintain synchronization. We must compensate. Fortunately, we can
8935 * detect that condition here, which happens early in CPU bringup,
8936 * before any KVM threads can be running. Unfortunately, we can't
8937 * bring the TSCs fully up to date with real time, as we aren't yet far
8938 * enough into CPU bringup that we know how much real time has actually
108b249c 8939 * elapsed; our helper function, ktime_get_boot_ns() will be using boot
0dd6a6ed
ZA
8940 * variables that haven't been updated yet.
8941 *
8942 * So we simply find the maximum observed TSC above, then record the
8943 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
8944 * the adjustment will be applied. Note that we accumulate
8945 * adjustments, in case multiple suspend cycles happen before some VCPU
8946 * gets a chance to run again. In the event that no KVM threads get a
8947 * chance to run, we will miss the entire elapsed period, as we'll have
8948 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
8949 * loose cycle time. This isn't too big a deal, since the loss will be
8950 * uniform across all VCPUs (not to mention the scenario is extremely
8951 * unlikely). It is possible that a second hibernate recovery happens
8952 * much faster than a first, causing the observed TSC here to be
8953 * smaller; this would require additional padding adjustment, which is
8954 * why we set last_host_tsc to the local tsc observed here.
8955 *
8956 * N.B. - this code below runs only on platforms with reliable TSC,
8957 * as that is the only way backwards_tsc is set above. Also note
8958 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
8959 * have the same delta_cyc adjustment applied if backwards_tsc
8960 * is detected. Note further, this adjustment is only done once,
8961 * as we reset last_host_tsc on all VCPUs to stop this from being
8962 * called multiple times (one for each physical CPU bringup).
8963 *
4a969980 8964 * Platforms with unreliable TSCs don't have to deal with this, they
0dd6a6ed
ZA
8965 * will be compensated by the logic in vcpu_load, which sets the TSC to
8966 * catchup mode. This will catchup all VCPUs to real time, but cannot
8967 * guarantee that they stay in perfect synchronization.
8968 */
8969 if (backwards_tsc) {
8970 u64 delta_cyc = max_tsc - local_tsc;
8971 list_for_each_entry(kvm, &vm_list, vm_list) {
a826faf1 8972 kvm->arch.backwards_tsc_observed = true;
0dd6a6ed
ZA
8973 kvm_for_each_vcpu(i, vcpu, kvm) {
8974 vcpu->arch.tsc_offset_adjustment += delta_cyc;
8975 vcpu->arch.last_host_tsc = local_tsc;
105b21bb 8976 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
0dd6a6ed
ZA
8977 }
8978
8979 /*
8980 * We have to disable TSC offset matching.. if you were
8981 * booting a VM while issuing an S4 host suspend....
8982 * you may have some problem. Solving this issue is
8983 * left as an exercise to the reader.
8984 */
8985 kvm->arch.last_tsc_nsec = 0;
8986 kvm->arch.last_tsc_write = 0;
8987 }
8988
8989 }
8990 return 0;
e9b11c17
ZX
8991}
8992
13a34e06 8993void kvm_arch_hardware_disable(void)
e9b11c17 8994{
13a34e06
RK
8995 kvm_x86_ops->hardware_disable();
8996 drop_user_return_notifiers();
e9b11c17
ZX
8997}
8998
8999int kvm_arch_hardware_setup(void)
9000{
9e9c3fe4
NA
9001 int r;
9002
9003 r = kvm_x86_ops->hardware_setup();
9004 if (r != 0)
9005 return r;
9006
35181e86
HZ
9007 if (kvm_has_tsc_control) {
9008 /*
9009 * Make sure the user can only configure tsc_khz values that
9010 * fit into a signed integer.
273ba457 9011 * A min value is not calculated because it will always
35181e86
HZ
9012 * be 1 on all machines.
9013 */
9014 u64 max = min(0x7fffffffULL,
9015 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
9016 kvm_max_guest_tsc_khz = max;
9017
ad721883 9018 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
35181e86 9019 }
ad721883 9020
9e9c3fe4
NA
9021 kvm_init_msr_list();
9022 return 0;
e9b11c17
ZX
9023}
9024
9025void kvm_arch_hardware_unsetup(void)
9026{
9027 kvm_x86_ops->hardware_unsetup();
9028}
9029
9030void kvm_arch_check_processor_compat(void *rtn)
9031{
9032 kvm_x86_ops->check_processor_compatibility(rtn);
d71ba788
PB
9033}
9034
9035bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
9036{
9037 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
9038}
9039EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
9040
9041bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
9042{
9043 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
e9b11c17
ZX
9044}
9045
54e9818f 9046struct static_key kvm_no_apic_vcpu __read_mostly;
bce87cce 9047EXPORT_SYMBOL_GPL(kvm_no_apic_vcpu);
54e9818f 9048
e9b11c17
ZX
9049int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
9050{
9051 struct page *page;
e9b11c17
ZX
9052 int r;
9053
9aabc88f 9054 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
26de7988 9055 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
a4535290 9056 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
e9b11c17 9057 else
a4535290 9058 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
e9b11c17
ZX
9059
9060 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
9061 if (!page) {
9062 r = -ENOMEM;
9063 goto fail;
9064 }
ad312c7c 9065 vcpu->arch.pio_data = page_address(page);
e9b11c17 9066
cc578287 9067 kvm_set_tsc_khz(vcpu, max_tsc_khz);
c285545f 9068
e9b11c17
ZX
9069 r = kvm_mmu_create(vcpu);
9070 if (r < 0)
9071 goto fail_free_pio_data;
9072
26de7988 9073 if (irqchip_in_kernel(vcpu->kvm)) {
f7589cca 9074 vcpu->arch.apicv_active = kvm_x86_ops->get_enable_apicv(vcpu);
e9b11c17
ZX
9075 r = kvm_create_lapic(vcpu);
9076 if (r < 0)
9077 goto fail_mmu_destroy;
54e9818f
GN
9078 } else
9079 static_key_slow_inc(&kvm_no_apic_vcpu);
e9b11c17 9080
890ca9ae 9081 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
254272ce 9082 GFP_KERNEL_ACCOUNT);
890ca9ae
HY
9083 if (!vcpu->arch.mce_banks) {
9084 r = -ENOMEM;
443c39bc 9085 goto fail_free_lapic;
890ca9ae
HY
9086 }
9087 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
9088
254272ce
BG
9089 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask,
9090 GFP_KERNEL_ACCOUNT)) {
f1797359 9091 r = -ENOMEM;
f5f48ee1 9092 goto fail_free_mce_banks;
f1797359 9093 }
f5f48ee1 9094
0ee6a517 9095 fx_init(vcpu);
66f7b72e 9096
4344ee98 9097 vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
d7876f1b 9098
5a4f55cd
EK
9099 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
9100
74545705
RK
9101 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
9102
af585b92 9103 kvm_async_pf_hash_reset(vcpu);
f5132b01 9104 kvm_pmu_init(vcpu);
af585b92 9105
1c1a9ce9 9106 vcpu->arch.pending_external_vector = -1;
de63ad4c 9107 vcpu->arch.preempted_in_kernel = false;
1c1a9ce9 9108
5c919412
AS
9109 kvm_hv_vcpu_init(vcpu);
9110
e9b11c17 9111 return 0;
0ee6a517 9112
f5f48ee1
SY
9113fail_free_mce_banks:
9114 kfree(vcpu->arch.mce_banks);
443c39bc
WY
9115fail_free_lapic:
9116 kvm_free_lapic(vcpu);
e9b11c17
ZX
9117fail_mmu_destroy:
9118 kvm_mmu_destroy(vcpu);
9119fail_free_pio_data:
ad312c7c 9120 free_page((unsigned long)vcpu->arch.pio_data);
e9b11c17
ZX
9121fail:
9122 return r;
9123}
9124
9125void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
9126{
f656ce01
MT
9127 int idx;
9128
1f4b34f8 9129 kvm_hv_vcpu_uninit(vcpu);
f5132b01 9130 kvm_pmu_destroy(vcpu);
36cb93fd 9131 kfree(vcpu->arch.mce_banks);
e9b11c17 9132 kvm_free_lapic(vcpu);
f656ce01 9133 idx = srcu_read_lock(&vcpu->kvm->srcu);
e9b11c17 9134 kvm_mmu_destroy(vcpu);
f656ce01 9135 srcu_read_unlock(&vcpu->kvm->srcu, idx);
ad312c7c 9136 free_page((unsigned long)vcpu->arch.pio_data);
35754c98 9137 if (!lapic_in_kernel(vcpu))
54e9818f 9138 static_key_slow_dec(&kvm_no_apic_vcpu);
e9b11c17 9139}
d19a9cd2 9140
e790d9ef
RK
9141void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
9142{
c595ceee 9143 vcpu->arch.l1tf_flush_l1d = true;
ae97a3b8 9144 kvm_x86_ops->sched_in(vcpu, cpu);
e790d9ef
RK
9145}
9146
e08b9637 9147int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
d19a9cd2 9148{
e08b9637
CO
9149 if (type)
9150 return -EINVAL;
9151
6ef768fa 9152 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
f05e70ac 9153 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
4d5c5d0f 9154 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
e0f0bbc5 9155 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
d19a9cd2 9156
5550af4d
SY
9157 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
9158 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7a84428a
AW
9159 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
9160 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
9161 &kvm->arch.irq_sources_bitmap);
5550af4d 9162
038f8c11 9163 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
1e08ec4a 9164 mutex_init(&kvm->arch.apic_map_lock);
d828199e
MT
9165 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
9166
108b249c 9167 kvm->arch.kvmclock_offset = -ktime_get_boot_ns();
d828199e 9168 pvclock_update_vm_gtod_copy(kvm);
53f658b3 9169
6fbbde9a
DS
9170 kvm->arch.guest_can_read_msr_platform_info = true;
9171
7e44e449 9172 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
332967a3 9173 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7e44e449 9174
cbc0236a 9175 kvm_hv_init_vm(kvm);
0eb05bf2 9176 kvm_page_track_init(kvm);
13d268ca 9177 kvm_mmu_init_vm(kvm);
0eb05bf2 9178
03543133
SS
9179 if (kvm_x86_ops->vm_init)
9180 return kvm_x86_ops->vm_init(kvm);
9181
d89f5eff 9182 return 0;
d19a9cd2
ZX
9183}
9184
9185static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
9186{
ec7660cc 9187 vcpu_load(vcpu);
d19a9cd2
ZX
9188 kvm_mmu_unload(vcpu);
9189 vcpu_put(vcpu);
9190}
9191
9192static void kvm_free_vcpus(struct kvm *kvm)
9193{
9194 unsigned int i;
988a2cae 9195 struct kvm_vcpu *vcpu;
d19a9cd2
ZX
9196
9197 /*
9198 * Unpin any mmu pages first.
9199 */
af585b92
GN
9200 kvm_for_each_vcpu(i, vcpu, kvm) {
9201 kvm_clear_async_pf_completion_queue(vcpu);
988a2cae 9202 kvm_unload_vcpu_mmu(vcpu);
af585b92 9203 }
988a2cae
GN
9204 kvm_for_each_vcpu(i, vcpu, kvm)
9205 kvm_arch_vcpu_free(vcpu);
9206
9207 mutex_lock(&kvm->lock);
9208 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
9209 kvm->vcpus[i] = NULL;
d19a9cd2 9210
988a2cae
GN
9211 atomic_set(&kvm->online_vcpus, 0);
9212 mutex_unlock(&kvm->lock);
d19a9cd2
ZX
9213}
9214
ad8ba2cd
SY
9215void kvm_arch_sync_events(struct kvm *kvm)
9216{
332967a3 9217 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7e44e449 9218 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
aea924f6 9219 kvm_free_pit(kvm);
ad8ba2cd
SY
9220}
9221
1d8007bd 9222int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
9223{
9224 int i, r;
25188b99 9225 unsigned long hva;
f0d648bd
PB
9226 struct kvm_memslots *slots = kvm_memslots(kvm);
9227 struct kvm_memory_slot *slot, old;
9da0e4d5
PB
9228
9229 /* Called with kvm->slots_lock held. */
1d8007bd
PB
9230 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
9231 return -EINVAL;
9da0e4d5 9232
f0d648bd
PB
9233 slot = id_to_memslot(slots, id);
9234 if (size) {
b21629da 9235 if (slot->npages)
f0d648bd
PB
9236 return -EEXIST;
9237
9238 /*
9239 * MAP_SHARED to prevent internal slot pages from being moved
9240 * by fork()/COW.
9241 */
9242 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
9243 MAP_SHARED | MAP_ANONYMOUS, 0);
9244 if (IS_ERR((void *)hva))
9245 return PTR_ERR((void *)hva);
9246 } else {
9247 if (!slot->npages)
9248 return 0;
9249
9250 hva = 0;
9251 }
9252
9253 old = *slot;
9da0e4d5 9254 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1d8007bd 9255 struct kvm_userspace_memory_region m;
9da0e4d5 9256
1d8007bd
PB
9257 m.slot = id | (i << 16);
9258 m.flags = 0;
9259 m.guest_phys_addr = gpa;
f0d648bd 9260 m.userspace_addr = hva;
1d8007bd 9261 m.memory_size = size;
9da0e4d5
PB
9262 r = __kvm_set_memory_region(kvm, &m);
9263 if (r < 0)
9264 return r;
9265 }
9266
103c763c
EB
9267 if (!size)
9268 vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
f0d648bd 9269
9da0e4d5
PB
9270 return 0;
9271}
9272EXPORT_SYMBOL_GPL(__x86_set_memory_region);
9273
1d8007bd 9274int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
9da0e4d5
PB
9275{
9276 int r;
9277
9278 mutex_lock(&kvm->slots_lock);
1d8007bd 9279 r = __x86_set_memory_region(kvm, id, gpa, size);
9da0e4d5
PB
9280 mutex_unlock(&kvm->slots_lock);
9281
9282 return r;
9283}
9284EXPORT_SYMBOL_GPL(x86_set_memory_region);
9285
d19a9cd2
ZX
9286void kvm_arch_destroy_vm(struct kvm *kvm)
9287{
27469d29
AH
9288 if (current->mm == kvm->mm) {
9289 /*
9290 * Free memory regions allocated on behalf of userspace,
9291 * unless the the memory map has changed due to process exit
9292 * or fd copying.
9293 */
1d8007bd
PB
9294 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
9295 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
9296 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
27469d29 9297 }
03543133
SS
9298 if (kvm_x86_ops->vm_destroy)
9299 kvm_x86_ops->vm_destroy(kvm);
c761159c
PX
9300 kvm_pic_destroy(kvm);
9301 kvm_ioapic_destroy(kvm);
d19a9cd2 9302 kvm_free_vcpus(kvm);
af1bae54 9303 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
13d268ca 9304 kvm_mmu_uninit_vm(kvm);
2beb6dad 9305 kvm_page_track_cleanup(kvm);
cbc0236a 9306 kvm_hv_destroy_vm(kvm);
d19a9cd2 9307}
0de10343 9308
5587027c 9309void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
db3fe4eb
TY
9310 struct kvm_memory_slot *dont)
9311{
9312 int i;
9313
d89cc617
TY
9314 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
9315 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
548ef284 9316 kvfree(free->arch.rmap[i]);
d89cc617 9317 free->arch.rmap[i] = NULL;
77d11309 9318 }
d89cc617
TY
9319 if (i == 0)
9320 continue;
9321
9322 if (!dont || free->arch.lpage_info[i - 1] !=
9323 dont->arch.lpage_info[i - 1]) {
548ef284 9324 kvfree(free->arch.lpage_info[i - 1]);
d89cc617 9325 free->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
9326 }
9327 }
21ebbeda
XG
9328
9329 kvm_page_track_free_memslot(free, dont);
db3fe4eb
TY
9330}
9331
5587027c
AK
9332int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
9333 unsigned long npages)
db3fe4eb
TY
9334{
9335 int i;
9336
d89cc617 9337 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
92f94f1e 9338 struct kvm_lpage_info *linfo;
db3fe4eb
TY
9339 unsigned long ugfn;
9340 int lpages;
d89cc617 9341 int level = i + 1;
db3fe4eb
TY
9342
9343 lpages = gfn_to_index(slot->base_gfn + npages - 1,
9344 slot->base_gfn, level) + 1;
9345
d89cc617 9346 slot->arch.rmap[i] =
778e1cdd 9347 kvcalloc(lpages, sizeof(*slot->arch.rmap[i]),
254272ce 9348 GFP_KERNEL_ACCOUNT);
d89cc617 9349 if (!slot->arch.rmap[i])
77d11309 9350 goto out_free;
d89cc617
TY
9351 if (i == 0)
9352 continue;
77d11309 9353
254272ce 9354 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL_ACCOUNT);
92f94f1e 9355 if (!linfo)
db3fe4eb
TY
9356 goto out_free;
9357
92f94f1e
XG
9358 slot->arch.lpage_info[i - 1] = linfo;
9359
db3fe4eb 9360 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 9361 linfo[0].disallow_lpage = 1;
db3fe4eb 9362 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
92f94f1e 9363 linfo[lpages - 1].disallow_lpage = 1;
db3fe4eb
TY
9364 ugfn = slot->userspace_addr >> PAGE_SHIFT;
9365 /*
9366 * If the gfn and userspace address are not aligned wrt each
9367 * other, or if explicitly asked to, disable large page
9368 * support for this slot
9369 */
9370 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
9371 !kvm_largepages_enabled()) {
9372 unsigned long j;
9373
9374 for (j = 0; j < lpages; ++j)
92f94f1e 9375 linfo[j].disallow_lpage = 1;
db3fe4eb
TY
9376 }
9377 }
9378
21ebbeda
XG
9379 if (kvm_page_track_create_memslot(slot, npages))
9380 goto out_free;
9381
db3fe4eb
TY
9382 return 0;
9383
9384out_free:
d89cc617 9385 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
548ef284 9386 kvfree(slot->arch.rmap[i]);
d89cc617
TY
9387 slot->arch.rmap[i] = NULL;
9388 if (i == 0)
9389 continue;
9390
548ef284 9391 kvfree(slot->arch.lpage_info[i - 1]);
d89cc617 9392 slot->arch.lpage_info[i - 1] = NULL;
db3fe4eb
TY
9393 }
9394 return -ENOMEM;
9395}
9396
15248258 9397void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
e59dbe09 9398{
e6dff7d1
TY
9399 /*
9400 * memslots->generation has been incremented.
9401 * mmio generation may have reached its maximum value.
9402 */
15248258 9403 kvm_mmu_invalidate_mmio_sptes(kvm, gen);
e59dbe09
TY
9404}
9405
f7784b8e
MT
9406int kvm_arch_prepare_memory_region(struct kvm *kvm,
9407 struct kvm_memory_slot *memslot,
09170a49 9408 const struct kvm_userspace_memory_region *mem,
7b6195a9 9409 enum kvm_mr_change change)
0de10343 9410{
f7784b8e
MT
9411 return 0;
9412}
9413
88178fd4
KH
9414static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
9415 struct kvm_memory_slot *new)
9416{
9417 /* Still write protect RO slot */
9418 if (new->flags & KVM_MEM_READONLY) {
9419 kvm_mmu_slot_remove_write_access(kvm, new);
9420 return;
9421 }
9422
9423 /*
9424 * Call kvm_x86_ops dirty logging hooks when they are valid.
9425 *
9426 * kvm_x86_ops->slot_disable_log_dirty is called when:
9427 *
9428 * - KVM_MR_CREATE with dirty logging is disabled
9429 * - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
9430 *
9431 * The reason is, in case of PML, we need to set D-bit for any slots
9432 * with dirty logging disabled in order to eliminate unnecessary GPA
9433 * logging in PML buffer (and potential PML buffer full VMEXT). This
9434 * guarantees leaving PML enabled during guest's lifetime won't have
bdd303cb 9435 * any additional overhead from PML when guest is running with dirty
88178fd4
KH
9436 * logging disabled for memory slots.
9437 *
9438 * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
9439 * to dirty logging mode.
9440 *
9441 * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
9442 *
9443 * In case of write protect:
9444 *
9445 * Write protect all pages for dirty logging.
9446 *
9447 * All the sptes including the large sptes which point to this
9448 * slot are set to readonly. We can not create any new large
9449 * spte on this slot until the end of the logging.
9450 *
9451 * See the comments in fast_page_fault().
9452 */
9453 if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
9454 if (kvm_x86_ops->slot_enable_log_dirty)
9455 kvm_x86_ops->slot_enable_log_dirty(kvm, new);
9456 else
9457 kvm_mmu_slot_remove_write_access(kvm, new);
9458 } else {
9459 if (kvm_x86_ops->slot_disable_log_dirty)
9460 kvm_x86_ops->slot_disable_log_dirty(kvm, new);
9461 }
9462}
9463
f7784b8e 9464void kvm_arch_commit_memory_region(struct kvm *kvm,
09170a49 9465 const struct kvm_userspace_memory_region *mem,
8482644a 9466 const struct kvm_memory_slot *old,
f36f3f28 9467 const struct kvm_memory_slot *new,
8482644a 9468 enum kvm_mr_change change)
f7784b8e 9469{
48c0e4e9 9470 if (!kvm->arch.n_requested_mmu_pages)
4d66623c
WY
9471 kvm_mmu_change_mmu_pages(kvm,
9472 kvm_mmu_calculate_default_mmu_pages(kvm));
1c91cad4 9473
3ea3b7fa
WL
9474 /*
9475 * Dirty logging tracks sptes in 4k granularity, meaning that large
9476 * sptes have to be split. If live migration is successful, the guest
9477 * in the source machine will be destroyed and large sptes will be
9478 * created in the destination. However, if the guest continues to run
9479 * in the source machine (for example if live migration fails), small
9480 * sptes will remain around and cause bad performance.
9481 *
9482 * Scan sptes if dirty logging has been stopped, dropping those
9483 * which can be collapsed into a single large-page spte. Later
9484 * page faults will create the large-page sptes.
9485 */
9486 if ((change != KVM_MR_DELETE) &&
9487 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
9488 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
9489 kvm_mmu_zap_collapsible_sptes(kvm, new);
9490
c972f3b1 9491 /*
88178fd4 9492 * Set up write protection and/or dirty logging for the new slot.
c126d94f 9493 *
88178fd4
KH
9494 * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
9495 * been zapped so no dirty logging staff is needed for old slot. For
9496 * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
9497 * new and it's also covered when dealing with the new slot.
f36f3f28
PB
9498 *
9499 * FIXME: const-ify all uses of struct kvm_memory_slot.
c972f3b1 9500 */
88178fd4 9501 if (change != KVM_MR_DELETE)
f36f3f28 9502 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
0de10343 9503}
1d737c8a 9504
2df72e9b 9505void kvm_arch_flush_shadow_all(struct kvm *kvm)
34d4cb8f 9506{
7390de1e 9507 kvm_mmu_zap_all(kvm);
34d4cb8f
MT
9508}
9509
2df72e9b
MT
9510void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
9511 struct kvm_memory_slot *slot)
9512{
ae7cd873 9513 kvm_page_track_flush_slot(kvm, slot);
2df72e9b
MT
9514}
9515
e6c67d8c
LA
9516static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
9517{
9518 return (is_guest_mode(vcpu) &&
9519 kvm_x86_ops->guest_apic_has_interrupt &&
9520 kvm_x86_ops->guest_apic_has_interrupt(vcpu));
9521}
9522
5d9bc648
PB
9523static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
9524{
9525 if (!list_empty_careful(&vcpu->async_pf.done))
9526 return true;
9527
9528 if (kvm_apic_has_events(vcpu))
9529 return true;
9530
9531 if (vcpu->arch.pv.pv_unhalted)
9532 return true;
9533
a5f01f8e
WL
9534 if (vcpu->arch.exception.pending)
9535 return true;
9536
47a66eed
Z
9537 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
9538 (vcpu->arch.nmi_pending &&
9539 kvm_x86_ops->nmi_allowed(vcpu)))
5d9bc648
PB
9540 return true;
9541
47a66eed
Z
9542 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
9543 (vcpu->arch.smi_pending && !is_smm(vcpu)))
73917739
PB
9544 return true;
9545
5d9bc648 9546 if (kvm_arch_interrupt_allowed(vcpu) &&
e6c67d8c
LA
9547 (kvm_cpu_has_interrupt(vcpu) ||
9548 kvm_guest_apic_has_interrupt(vcpu)))
5d9bc648
PB
9549 return true;
9550
1f4b34f8
AS
9551 if (kvm_hv_has_stimer_pending(vcpu))
9552 return true;
9553
5d9bc648
PB
9554 return false;
9555}
9556
1d737c8a
ZX
9557int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
9558{
5d9bc648 9559 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
1d737c8a 9560}
5736199a 9561
199b5763
LM
9562bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
9563{
de63ad4c 9564 return vcpu->arch.preempted_in_kernel;
199b5763
LM
9565}
9566
b6d33834 9567int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
5736199a 9568{
b6d33834 9569 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
5736199a 9570}
78646121
GN
9571
9572int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
9573{
9574 return kvm_x86_ops->interrupt_allowed(vcpu);
9575}
229456fc 9576
82b32774 9577unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
f92653ee 9578{
82b32774
NA
9579 if (is_64_bit_mode(vcpu))
9580 return kvm_rip_read(vcpu);
9581 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
9582 kvm_rip_read(vcpu));
9583}
9584EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
f92653ee 9585
82b32774
NA
9586bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
9587{
9588 return kvm_get_linear_rip(vcpu) == linear_rip;
f92653ee
JK
9589}
9590EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
9591
94fe45da
JK
9592unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
9593{
9594 unsigned long rflags;
9595
9596 rflags = kvm_x86_ops->get_rflags(vcpu);
9597 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
c310bac5 9598 rflags &= ~X86_EFLAGS_TF;
94fe45da
JK
9599 return rflags;
9600}
9601EXPORT_SYMBOL_GPL(kvm_get_rflags);
9602
6addfc42 9603static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
94fe45da
JK
9604{
9605 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
f92653ee 9606 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
c310bac5 9607 rflags |= X86_EFLAGS_TF;
94fe45da 9608 kvm_x86_ops->set_rflags(vcpu, rflags);
6addfc42
PB
9609}
9610
9611void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
9612{
9613 __kvm_set_rflags(vcpu, rflags);
3842d135 9614 kvm_make_request(KVM_REQ_EVENT, vcpu);
94fe45da
JK
9615}
9616EXPORT_SYMBOL_GPL(kvm_set_rflags);
9617
56028d08
GN
9618void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
9619{
9620 int r;
9621
44dd3ffa 9622 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
f2e10669 9623 work->wakeup_all)
56028d08
GN
9624 return;
9625
9626 r = kvm_mmu_reload(vcpu);
9627 if (unlikely(r))
9628 return;
9629
44dd3ffa
VK
9630 if (!vcpu->arch.mmu->direct_map &&
9631 work->arch.cr3 != vcpu->arch.mmu->get_cr3(vcpu))
fb67e14f
XG
9632 return;
9633
44dd3ffa 9634 vcpu->arch.mmu->page_fault(vcpu, work->gva, 0, true);
56028d08
GN
9635}
9636
af585b92
GN
9637static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
9638{
9639 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
9640}
9641
9642static inline u32 kvm_async_pf_next_probe(u32 key)
9643{
9644 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
9645}
9646
9647static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9648{
9649 u32 key = kvm_async_pf_hash_fn(gfn);
9650
9651 while (vcpu->arch.apf.gfns[key] != ~0)
9652 key = kvm_async_pf_next_probe(key);
9653
9654 vcpu->arch.apf.gfns[key] = gfn;
9655}
9656
9657static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
9658{
9659 int i;
9660 u32 key = kvm_async_pf_hash_fn(gfn);
9661
9662 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
c7d28c24
XG
9663 (vcpu->arch.apf.gfns[key] != gfn &&
9664 vcpu->arch.apf.gfns[key] != ~0); i++)
af585b92
GN
9665 key = kvm_async_pf_next_probe(key);
9666
9667 return key;
9668}
9669
9670bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9671{
9672 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
9673}
9674
9675static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
9676{
9677 u32 i, j, k;
9678
9679 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
9680 while (true) {
9681 vcpu->arch.apf.gfns[i] = ~0;
9682 do {
9683 j = kvm_async_pf_next_probe(j);
9684 if (vcpu->arch.apf.gfns[j] == ~0)
9685 return;
9686 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
9687 /*
9688 * k lies cyclically in ]i,j]
9689 * | i.k.j |
9690 * |....j i.k.| or |.k..j i...|
9691 */
9692 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
9693 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
9694 i = j;
9695 }
9696}
9697
7c90705b
GN
9698static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
9699{
4e335d9e
PB
9700
9701 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
9702 sizeof(val));
7c90705b
GN
9703}
9704
9a6e7c39
WL
9705static int apf_get_user(struct kvm_vcpu *vcpu, u32 *val)
9706{
9707
9708 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, val,
9709 sizeof(u32));
9710}
9711
af585b92
GN
9712void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
9713 struct kvm_async_pf *work)
9714{
6389ee94
AK
9715 struct x86_exception fault;
9716
7c90705b 9717 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
af585b92 9718 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
7c90705b
GN
9719
9720 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
fc5f06fa
GN
9721 (vcpu->arch.apf.send_user_only &&
9722 kvm_x86_ops->get_cpl(vcpu) == 0))
7c90705b
GN
9723 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
9724 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
6389ee94
AK
9725 fault.vector = PF_VECTOR;
9726 fault.error_code_valid = true;
9727 fault.error_code = 0;
9728 fault.nested_page_fault = false;
9729 fault.address = work->arch.token;
adfe20fb 9730 fault.async_page_fault = true;
6389ee94 9731 kvm_inject_page_fault(vcpu, &fault);
7c90705b 9732 }
af585b92
GN
9733}
9734
9735void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
9736 struct kvm_async_pf *work)
9737{
6389ee94 9738 struct x86_exception fault;
9a6e7c39 9739 u32 val;
6389ee94 9740
f2e10669 9741 if (work->wakeup_all)
7c90705b
GN
9742 work->arch.token = ~0; /* broadcast wakeup */
9743 else
9744 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
24dccf83 9745 trace_kvm_async_pf_ready(work->arch.token, work->gva);
7c90705b 9746
9a6e7c39
WL
9747 if (vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED &&
9748 !apf_get_user(vcpu, &val)) {
9749 if (val == KVM_PV_REASON_PAGE_NOT_PRESENT &&
9750 vcpu->arch.exception.pending &&
9751 vcpu->arch.exception.nr == PF_VECTOR &&
9752 !apf_put_user(vcpu, 0)) {
9753 vcpu->arch.exception.injected = false;
9754 vcpu->arch.exception.pending = false;
9755 vcpu->arch.exception.nr = 0;
9756 vcpu->arch.exception.has_error_code = false;
9757 vcpu->arch.exception.error_code = 0;
c851436a
JM
9758 vcpu->arch.exception.has_payload = false;
9759 vcpu->arch.exception.payload = 0;
9a6e7c39
WL
9760 } else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
9761 fault.vector = PF_VECTOR;
9762 fault.error_code_valid = true;
9763 fault.error_code = 0;
9764 fault.nested_page_fault = false;
9765 fault.address = work->arch.token;
9766 fault.async_page_fault = true;
9767 kvm_inject_page_fault(vcpu, &fault);
9768 }
7c90705b 9769 }
e6d53e3b 9770 vcpu->arch.apf.halted = false;
a4fa1635 9771 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7c90705b
GN
9772}
9773
9774bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
9775{
9776 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
9777 return true;
9778 else
9bc1f09f 9779 return kvm_can_do_async_pf(vcpu);
af585b92
GN
9780}
9781
5544eb9b
PB
9782void kvm_arch_start_assignment(struct kvm *kvm)
9783{
9784 atomic_inc(&kvm->arch.assigned_device_count);
9785}
9786EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
9787
9788void kvm_arch_end_assignment(struct kvm *kvm)
9789{
9790 atomic_dec(&kvm->arch.assigned_device_count);
9791}
9792EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
9793
9794bool kvm_arch_has_assigned_device(struct kvm *kvm)
9795{
9796 return atomic_read(&kvm->arch.assigned_device_count);
9797}
9798EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
9799
e0f0bbc5
AW
9800void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
9801{
9802 atomic_inc(&kvm->arch.noncoherent_dma_count);
9803}
9804EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
9805
9806void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
9807{
9808 atomic_dec(&kvm->arch.noncoherent_dma_count);
9809}
9810EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
9811
9812bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
9813{
9814 return atomic_read(&kvm->arch.noncoherent_dma_count);
9815}
9816EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
9817
14717e20
AW
9818bool kvm_arch_has_irq_bypass(void)
9819{
9820 return kvm_x86_ops->update_pi_irte != NULL;
9821}
9822
87276880
FW
9823int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
9824 struct irq_bypass_producer *prod)
9825{
9826 struct kvm_kernel_irqfd *irqfd =
9827 container_of(cons, struct kvm_kernel_irqfd, consumer);
9828
14717e20 9829 irqfd->producer = prod;
87276880 9830
14717e20
AW
9831 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
9832 prod->irq, irqfd->gsi, 1);
87276880
FW
9833}
9834
9835void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
9836 struct irq_bypass_producer *prod)
9837{
9838 int ret;
9839 struct kvm_kernel_irqfd *irqfd =
9840 container_of(cons, struct kvm_kernel_irqfd, consumer);
9841
87276880
FW
9842 WARN_ON(irqfd->producer != prod);
9843 irqfd->producer = NULL;
9844
9845 /*
9846 * When producer of consumer is unregistered, we change back to
9847 * remapped mode, so we can re-use the current implementation
bb3541f1 9848 * when the irq is masked/disabled or the consumer side (KVM
87276880
FW
9849 * int this case doesn't want to receive the interrupts.
9850 */
9851 ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
9852 if (ret)
9853 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
9854 " fails: %d\n", irqfd->consumer.token, ret);
9855}
9856
9857int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
9858 uint32_t guest_irq, bool set)
9859{
9860 if (!kvm_x86_ops->update_pi_irte)
9861 return -EINVAL;
9862
9863 return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
9864}
9865
52004014
FW
9866bool kvm_vector_hashing_enabled(void)
9867{
9868 return vector_hashing;
9869}
9870EXPORT_SYMBOL_GPL(kvm_vector_hashing_enabled);
9871
229456fc 9872EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
931c33b1 9873EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
229456fc
MT
9874EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
9875EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
9876EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
9877EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
0ac406de 9878EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
d8cabddf 9879EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
17897f36 9880EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
236649de 9881EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
ec1ff790 9882EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
532a46b9 9883EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
2e554e8d 9884EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
489223ed 9885EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
7b46268d 9886EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
843e4330 9887EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
efc64404 9888EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
18f40c53
SS
9889EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
9890EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);