KVM: x86: Use new is_noncanonical_address in _linearize
[linux-2.6-block.git] / arch / x86 / kvm / emulate.c
CommitLineData
6aa8b732 1/******************************************************************************
56e82318 2 * emulate.c
6aa8b732
AK
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
dcc0766b 9 * privileged instructions:
6aa8b732
AK
10 *
11 * Copyright (C) 2006 Qumranet
9611c187 12 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
13 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
edf88417 23#include <linux/kvm_host.h>
5fdbf976 24#include "kvm_cache_regs.h"
6aa8b732 25#include <linux/module.h>
56e82318 26#include <asm/kvm_emulate.h>
b7d491e7 27#include <linux/stringify.h>
6aa8b732 28
3eeb3288 29#include "x86.h"
38ba30ba 30#include "tss.h"
e99f0507 31
a9945549
AK
32/*
33 * Operand types
34 */
b1ea50b2
AK
35#define OpNone 0ull
36#define OpImplicit 1ull /* No generic decode */
37#define OpReg 2ull /* Register */
38#define OpMem 3ull /* Memory */
39#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
40#define OpDI 5ull /* ES:DI/EDI/RDI */
41#define OpMem64 6ull /* Memory, 64-bit */
42#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
43#define OpDX 8ull /* DX register */
4dd6a57d
AK
44#define OpCL 9ull /* CL register (for shifts) */
45#define OpImmByte 10ull /* 8-bit sign extended immediate */
46#define OpOne 11ull /* Implied 1 */
5e2c6883 47#define OpImm 12ull /* Sign extended up to 32-bit immediate */
0fe59128
AK
48#define OpMem16 13ull /* Memory operand (16-bit). */
49#define OpMem32 14ull /* Memory operand (32-bit). */
50#define OpImmU 15ull /* Immediate operand, zero extended */
51#define OpSI 16ull /* SI/ESI/RSI */
52#define OpImmFAddr 17ull /* Immediate far address */
53#define OpMemFAddr 18ull /* Far address in memory */
54#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
c191a7a0
AK
55#define OpES 20ull /* ES */
56#define OpCS 21ull /* CS */
57#define OpSS 22ull /* SS */
58#define OpDS 23ull /* DS */
59#define OpFS 24ull /* FS */
60#define OpGS 25ull /* GS */
28867cee 61#define OpMem8 26ull /* 8-bit zero extended memory operand */
5e2c6883 62#define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
7fa57952 63#define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
820207c8
AK
64#define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
65#define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
0fe59128
AK
66
67#define OpBits 5 /* Width of operand field */
b1ea50b2 68#define OpMask ((1ull << OpBits) - 1)
a9945549 69
6aa8b732
AK
70/*
71 * Opcode effective-address decode tables.
72 * Note that we only emulate instructions that have at least one memory
73 * operand (excluding implicit stack references). We assume that stack
74 * references and instruction fetches will never occur in special memory
75 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
76 * not be handled.
77 */
78
79/* Operand sizes: 8-bit operands or specified/overridden size. */
ab85b12b 80#define ByteOp (1<<0) /* 8-bit operands. */
6aa8b732 81/* Destination operand type. */
a9945549
AK
82#define DstShift 1
83#define ImplicitOps (OpImplicit << DstShift)
84#define DstReg (OpReg << DstShift)
85#define DstMem (OpMem << DstShift)
86#define DstAcc (OpAcc << DstShift)
87#define DstDI (OpDI << DstShift)
88#define DstMem64 (OpMem64 << DstShift)
89#define DstImmUByte (OpImmUByte << DstShift)
90#define DstDX (OpDX << DstShift)
820207c8 91#define DstAccLo (OpAccLo << DstShift)
a9945549 92#define DstMask (OpMask << DstShift)
6aa8b732 93/* Source operand type. */
0fe59128
AK
94#define SrcShift 6
95#define SrcNone (OpNone << SrcShift)
96#define SrcReg (OpReg << SrcShift)
97#define SrcMem (OpMem << SrcShift)
98#define SrcMem16 (OpMem16 << SrcShift)
99#define SrcMem32 (OpMem32 << SrcShift)
100#define SrcImm (OpImm << SrcShift)
101#define SrcImmByte (OpImmByte << SrcShift)
102#define SrcOne (OpOne << SrcShift)
103#define SrcImmUByte (OpImmUByte << SrcShift)
104#define SrcImmU (OpImmU << SrcShift)
105#define SrcSI (OpSI << SrcShift)
7fa57952 106#define SrcXLat (OpXLat << SrcShift)
0fe59128
AK
107#define SrcImmFAddr (OpImmFAddr << SrcShift)
108#define SrcMemFAddr (OpMemFAddr << SrcShift)
109#define SrcAcc (OpAcc << SrcShift)
110#define SrcImmU16 (OpImmU16 << SrcShift)
5e2c6883 111#define SrcImm64 (OpImm64 << SrcShift)
0fe59128 112#define SrcDX (OpDX << SrcShift)
28867cee 113#define SrcMem8 (OpMem8 << SrcShift)
820207c8 114#define SrcAccHi (OpAccHi << SrcShift)
0fe59128 115#define SrcMask (OpMask << SrcShift)
221192bd
MT
116#define BitOp (1<<11)
117#define MemAbs (1<<12) /* Memory operand is absolute displacement */
118#define String (1<<13) /* String instruction (rep capable) */
119#define Stack (1<<14) /* Stack instruction (push/pop) */
120#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
121#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
122#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
123#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
124#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
045a282c 125#define Escape (5<<15) /* Escape to coprocessor instruction */
221192bd 126#define Sse (1<<18) /* SSE Vector instruction */
20c29ff2
AK
127/* Generic ModRM decode. */
128#define ModRM (1<<19)
129/* Destination is only written; never read. */
130#define Mov (1<<20)
d8769fed 131/* Misc flags */
8ea7d6ae 132#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
b51e974f 133#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
5a506b12 134#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
7f9b4b75 135#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
047a4818 136#define Undefined (1<<25) /* No Such Instruction */
d380a5e4 137#define Lock (1<<26) /* lock prefix is allowed for the instruction */
e92805ac 138#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
d8769fed 139#define No64 (1<<28)
d5ae7ce8 140#define PageTable (1 << 29) /* instruction used to write page table */
0b789eee 141#define NotImpl (1 << 30) /* instruction is not implemented */
0dc8d10f 142/* Source 2 operand type */
0b789eee 143#define Src2Shift (31)
4dd6a57d 144#define Src2None (OpNone << Src2Shift)
ab2c5ce6 145#define Src2Mem (OpMem << Src2Shift)
4dd6a57d
AK
146#define Src2CL (OpCL << Src2Shift)
147#define Src2ImmByte (OpImmByte << Src2Shift)
148#define Src2One (OpOne << Src2Shift)
149#define Src2Imm (OpImm << Src2Shift)
c191a7a0
AK
150#define Src2ES (OpES << Src2Shift)
151#define Src2CS (OpCS << Src2Shift)
152#define Src2SS (OpSS << Src2Shift)
153#define Src2DS (OpDS << Src2Shift)
154#define Src2FS (OpFS << Src2Shift)
155#define Src2GS (OpGS << Src2Shift)
4dd6a57d 156#define Src2Mask (OpMask << Src2Shift)
cbe2c9d3 157#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
1c11b376
AK
158#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
159#define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
160#define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
e28bbd44 161#define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
b6744dc3 162#define NoWrite ((u64)1 << 45) /* No writeback */
fb32b1ed 163#define SrcWrite ((u64)1 << 46) /* Write back src operand */
9b88ae99 164#define NoMod ((u64)1 << 47) /* Mod field is ignored */
d40a6898
PB
165#define Intercept ((u64)1 << 48) /* Has valid intercept field */
166#define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
10e38fc7 167#define NoBigReal ((u64)1 << 50) /* No big real mode */
68efa764 168#define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
6aa8b732 169
820207c8 170#define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
6aa8b732 171
d0e53325
AK
172#define X2(x...) x, x
173#define X3(x...) X2(x), x
174#define X4(x...) X2(x), X2(x)
175#define X5(x...) X4(x), x
176#define X6(x...) X4(x), X2(x)
177#define X7(x...) X4(x), X3(x)
178#define X8(x...) X4(x), X4(x)
179#define X16(x...) X8(x), X8(x)
83babbca 180
e28bbd44
AK
181#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
182#define FASTOP_SIZE 8
183
184/*
185 * fastop functions have a special calling convention:
186 *
017da7b6
AK
187 * dst: rax (in/out)
188 * src: rdx (in/out)
e28bbd44
AK
189 * src2: rcx (in)
190 * flags: rflags (in/out)
b8c0b6ae 191 * ex: rsi (in:fastop pointer, out:zero if exception)
e28bbd44
AK
192 *
193 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
194 * different operand sizes can be reached by calculation, rather than a jump
195 * table (which would be bigger than the code).
196 *
197 * fastop functions are declared as taking a never-defined fastop parameter,
198 * so they can't be called from C directly.
199 */
200
201struct fastop;
202
d65b1dee 203struct opcode {
b1ea50b2
AK
204 u64 flags : 56;
205 u64 intercept : 8;
120df890 206 union {
ef65c889 207 int (*execute)(struct x86_emulate_ctxt *ctxt);
fd0a0d82
MK
208 const struct opcode *group;
209 const struct group_dual *gdual;
210 const struct gprefix *gprefix;
045a282c 211 const struct escape *esc;
e28bbd44 212 void (*fastop)(struct fastop *fake);
120df890 213 } u;
d09beabd 214 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
120df890
AK
215};
216
217struct group_dual {
218 struct opcode mod012[8];
219 struct opcode mod3[8];
d65b1dee
AK
220};
221
0d7cdee8
AK
222struct gprefix {
223 struct opcode pfx_no;
224 struct opcode pfx_66;
225 struct opcode pfx_f2;
226 struct opcode pfx_f3;
227};
228
045a282c
GN
229struct escape {
230 struct opcode op[8];
231 struct opcode high[64];
232};
233
6aa8b732 234/* EFLAGS bit definitions. */
d4c6a154
GN
235#define EFLG_ID (1<<21)
236#define EFLG_VIP (1<<20)
237#define EFLG_VIF (1<<19)
238#define EFLG_AC (1<<18)
b1d86143
AP
239#define EFLG_VM (1<<17)
240#define EFLG_RF (1<<16)
d4c6a154
GN
241#define EFLG_IOPL (3<<12)
242#define EFLG_NT (1<<14)
6aa8b732
AK
243#define EFLG_OF (1<<11)
244#define EFLG_DF (1<<10)
b1d86143 245#define EFLG_IF (1<<9)
d4c6a154 246#define EFLG_TF (1<<8)
6aa8b732
AK
247#define EFLG_SF (1<<7)
248#define EFLG_ZF (1<<6)
249#define EFLG_AF (1<<4)
250#define EFLG_PF (1<<2)
251#define EFLG_CF (1<<0)
252
62bd430e
MG
253#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
254#define EFLG_RESERVED_ONE_MASK 2
255
dd856efa
AK
256static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
257{
258 if (!(ctxt->regs_valid & (1 << nr))) {
259 ctxt->regs_valid |= 1 << nr;
260 ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
261 }
262 return ctxt->_regs[nr];
263}
264
265static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
266{
267 ctxt->regs_valid |= 1 << nr;
268 ctxt->regs_dirty |= 1 << nr;
269 return &ctxt->_regs[nr];
270}
271
272static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
273{
274 reg_read(ctxt, nr);
275 return reg_write(ctxt, nr);
276}
277
278static void writeback_registers(struct x86_emulate_ctxt *ctxt)
279{
280 unsigned reg;
281
282 for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
283 ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
284}
285
286static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
287{
288 ctxt->regs_dirty = 0;
289 ctxt->regs_valid = 0;
290}
291
6aa8b732
AK
292/*
293 * These EFLAGS bits are restored from saved value during emulation, and
294 * any changes are written back to the saved value after emulation.
295 */
296#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
297
dda96d8f
AK
298#ifdef CONFIG_X86_64
299#define ON64(x) x
300#else
301#define ON64(x)
302#endif
303
4d758349
AK
304static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
305
b7d491e7
AK
306#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
307#define FOP_RET "ret \n\t"
308
309#define FOP_START(op) \
310 extern void em_##op(struct fastop *fake); \
311 asm(".pushsection .text, \"ax\" \n\t" \
312 ".global em_" #op " \n\t" \
313 FOP_ALIGN \
314 "em_" #op ": \n\t"
315
316#define FOP_END \
317 ".popsection")
318
0bdea068
AK
319#define FOPNOP() FOP_ALIGN FOP_RET
320
b7d491e7 321#define FOP1E(op, dst) \
b8c0b6ae
AK
322 FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
323
324#define FOP1EEX(op, dst) \
325 FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
b7d491e7
AK
326
327#define FASTOP1(op) \
328 FOP_START(op) \
329 FOP1E(op##b, al) \
330 FOP1E(op##w, ax) \
331 FOP1E(op##l, eax) \
332 ON64(FOP1E(op##q, rax)) \
333 FOP_END
334
b9fa409b
AK
335/* 1-operand, using src2 (for MUL/DIV r/m) */
336#define FASTOP1SRC2(op, name) \
337 FOP_START(name) \
338 FOP1E(op, cl) \
339 FOP1E(op, cx) \
340 FOP1E(op, ecx) \
341 ON64(FOP1E(op, rcx)) \
342 FOP_END
343
b8c0b6ae
AK
344/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
345#define FASTOP1SRC2EX(op, name) \
346 FOP_START(name) \
347 FOP1EEX(op, cl) \
348 FOP1EEX(op, cx) \
349 FOP1EEX(op, ecx) \
350 ON64(FOP1EEX(op, rcx)) \
351 FOP_END
352
f7857f35
AK
353#define FOP2E(op, dst, src) \
354 FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
355
356#define FASTOP2(op) \
357 FOP_START(op) \
017da7b6
AK
358 FOP2E(op##b, al, dl) \
359 FOP2E(op##w, ax, dx) \
360 FOP2E(op##l, eax, edx) \
361 ON64(FOP2E(op##q, rax, rdx)) \
f7857f35
AK
362 FOP_END
363
11c363ba
AK
364/* 2 operand, word only */
365#define FASTOP2W(op) \
366 FOP_START(op) \
367 FOPNOP() \
017da7b6
AK
368 FOP2E(op##w, ax, dx) \
369 FOP2E(op##l, eax, edx) \
370 ON64(FOP2E(op##q, rax, rdx)) \
11c363ba
AK
371 FOP_END
372
007a3b54
AK
373/* 2 operand, src is CL */
374#define FASTOP2CL(op) \
375 FOP_START(op) \
376 FOP2E(op##b, al, cl) \
377 FOP2E(op##w, ax, cl) \
378 FOP2E(op##l, eax, cl) \
379 ON64(FOP2E(op##q, rax, cl)) \
380 FOP_END
381
0bdea068
AK
382#define FOP3E(op, dst, src, src2) \
383 FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
384
385/* 3-operand, word-only, src2=cl */
386#define FASTOP3WCL(op) \
387 FOP_START(op) \
388 FOPNOP() \
017da7b6
AK
389 FOP3E(op##w, ax, dx, cl) \
390 FOP3E(op##l, eax, edx, cl) \
391 ON64(FOP3E(op##q, rax, rdx, cl)) \
0bdea068
AK
392 FOP_END
393
9ae9feba
AK
394/* Special case for SETcc - 1 instruction per cc */
395#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
396
b8c0b6ae
AK
397asm(".global kvm_fastop_exception \n"
398 "kvm_fastop_exception: xor %esi, %esi; ret");
399
9ae9feba
AK
400FOP_START(setcc)
401FOP_SETCC(seto)
402FOP_SETCC(setno)
403FOP_SETCC(setc)
404FOP_SETCC(setnc)
405FOP_SETCC(setz)
406FOP_SETCC(setnz)
407FOP_SETCC(setbe)
408FOP_SETCC(setnbe)
409FOP_SETCC(sets)
410FOP_SETCC(setns)
411FOP_SETCC(setp)
412FOP_SETCC(setnp)
413FOP_SETCC(setl)
414FOP_SETCC(setnl)
415FOP_SETCC(setle)
416FOP_SETCC(setnle)
417FOP_END;
418
326f578f
PB
419FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
420FOP_END;
421
8a76d7f2
JR
422static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
423 enum x86_intercept intercept,
424 enum x86_intercept_stage stage)
425{
426 struct x86_instruction_info info = {
427 .intercept = intercept,
9dac77fa
AK
428 .rep_prefix = ctxt->rep_prefix,
429 .modrm_mod = ctxt->modrm_mod,
430 .modrm_reg = ctxt->modrm_reg,
431 .modrm_rm = ctxt->modrm_rm,
432 .src_val = ctxt->src.val64,
6cbc5f5a 433 .dst_val = ctxt->dst.val64,
9dac77fa
AK
434 .src_bytes = ctxt->src.bytes,
435 .dst_bytes = ctxt->dst.bytes,
436 .ad_bytes = ctxt->ad_bytes,
8a76d7f2
JR
437 .next_rip = ctxt->eip,
438 };
439
2953538e 440 return ctxt->ops->intercept(ctxt, &info, stage);
8a76d7f2
JR
441}
442
f47cfa31
AK
443static void assign_masked(ulong *dest, ulong src, ulong mask)
444{
445 *dest = (*dest & ~mask) | (src & mask);
446}
447
9dac77fa 448static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
ddcb2885 449{
9dac77fa 450 return (1UL << (ctxt->ad_bytes << 3)) - 1;
ddcb2885
HH
451}
452
f47cfa31
AK
453static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
454{
455 u16 sel;
456 struct desc_struct ss;
457
458 if (ctxt->mode == X86EMUL_MODE_PROT64)
459 return ~0UL;
460 ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
461 return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
462}
463
612e89f0
AK
464static int stack_size(struct x86_emulate_ctxt *ctxt)
465{
466 return (__fls(stack_mask(ctxt)) + 1) >> 3;
467}
468
6aa8b732 469/* Access/update address held in a register, based on addressing mode. */
e4706772 470static inline unsigned long
9dac77fa 471address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 472{
9dac77fa 473 if (ctxt->ad_bytes == sizeof(unsigned long))
e4706772
HH
474 return reg;
475 else
9dac77fa 476 return reg & ad_mask(ctxt);
e4706772
HH
477}
478
479static inline unsigned long
9dac77fa 480register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
e4706772 481{
9dac77fa 482 return address_mask(ctxt, reg);
e4706772
HH
483}
484
5ad105e5
AK
485static void masked_increment(ulong *reg, ulong mask, int inc)
486{
487 assign_masked(reg, *reg + inc, mask);
488}
489
7a957275 490static inline void
9dac77fa 491register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
7a957275 492{
5ad105e5
AK
493 ulong mask;
494
9dac77fa 495 if (ctxt->ad_bytes == sizeof(unsigned long))
5ad105e5 496 mask = ~0UL;
7a957275 497 else
5ad105e5
AK
498 mask = ad_mask(ctxt);
499 masked_increment(reg, mask, inc);
500}
501
502static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
503{
dd856efa 504 masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
7a957275 505}
6aa8b732 506
56697687
AK
507static u32 desc_limit_scaled(struct desc_struct *desc)
508{
509 u32 limit = get_desc_limit(desc);
510
511 return desc->g ? (limit << 12) | 0xfff : limit;
512}
513
7b105ca2 514static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
7a5b56df
AK
515{
516 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
517 return 0;
518
7b105ca2 519 return ctxt->ops->get_cached_segment_base(ctxt, seg);
7a5b56df
AK
520}
521
35d3d4a1
AK
522static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
523 u32 error, bool valid)
54b8486f 524{
e0ad0b47 525 WARN_ON(vec > 0x1f);
da9cb575
AK
526 ctxt->exception.vector = vec;
527 ctxt->exception.error_code = error;
528 ctxt->exception.error_code_valid = valid;
35d3d4a1 529 return X86EMUL_PROPAGATE_FAULT;
54b8486f
GN
530}
531
3b88e41a
JR
532static int emulate_db(struct x86_emulate_ctxt *ctxt)
533{
534 return emulate_exception(ctxt, DB_VECTOR, 0, false);
535}
536
35d3d4a1 537static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 538{
35d3d4a1 539 return emulate_exception(ctxt, GP_VECTOR, err, true);
54b8486f
GN
540}
541
618ff15d
AK
542static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
543{
544 return emulate_exception(ctxt, SS_VECTOR, err, true);
545}
546
35d3d4a1 547static int emulate_ud(struct x86_emulate_ctxt *ctxt)
54b8486f 548{
35d3d4a1 549 return emulate_exception(ctxt, UD_VECTOR, 0, false);
54b8486f
GN
550}
551
35d3d4a1 552static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
54b8486f 553{
35d3d4a1 554 return emulate_exception(ctxt, TS_VECTOR, err, true);
54b8486f
GN
555}
556
34d1f490
AK
557static int emulate_de(struct x86_emulate_ctxt *ctxt)
558{
35d3d4a1 559 return emulate_exception(ctxt, DE_VECTOR, 0, false);
34d1f490
AK
560}
561
1253791d
AK
562static int emulate_nm(struct x86_emulate_ctxt *ctxt)
563{
564 return emulate_exception(ctxt, NM_VECTOR, 0, false);
565}
566
234f3ce4
NA
567static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
568 int cs_l)
05c83ec9
NA
569{
570 switch (ctxt->op_bytes) {
571 case 2:
572 ctxt->_eip = (u16)dst;
573 break;
574 case 4:
575 ctxt->_eip = (u32)dst;
576 break;
cd9b8e2c 577#ifdef CONFIG_X86_64
05c83ec9 578 case 8:
234f3ce4 579 if ((cs_l && is_noncanonical_address(dst)) ||
cd9b8e2c 580 (!cs_l && (dst >> 32) != 0))
234f3ce4 581 return emulate_gp(ctxt, 0);
05c83ec9
NA
582 ctxt->_eip = dst;
583 break;
cd9b8e2c 584#endif
05c83ec9
NA
585 default:
586 WARN(1, "unsupported eip assignment size\n");
587 }
234f3ce4
NA
588 return X86EMUL_CONTINUE;
589}
590
591static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
592{
593 return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
05c83ec9
NA
594}
595
234f3ce4 596static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
05c83ec9 597{
234f3ce4 598 return assign_eip_near(ctxt, ctxt->_eip + rel);
05c83ec9
NA
599}
600
1aa36616
AK
601static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
602{
603 u16 selector;
604 struct desc_struct desc;
605
606 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
607 return selector;
608}
609
610static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
611 unsigned seg)
612{
613 u16 dummy;
614 u32 base3;
615 struct desc_struct desc;
616
617 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
618 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
619}
620
1c11b376
AK
621/*
622 * x86 defines three classes of vector instructions: explicitly
623 * aligned, explicitly unaligned, and the rest, which change behaviour
624 * depending on whether they're AVX encoded or not.
625 *
626 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
627 * subject to the same check.
628 */
629static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
630{
631 if (likely(size < 16))
632 return false;
633
634 if (ctxt->d & Aligned)
635 return true;
636 else if (ctxt->d & Unaligned)
637 return false;
638 else if (ctxt->d & Avx)
639 return false;
640 else
641 return true;
642}
643
d09155d2
PB
644static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
645 struct segmented_address addr,
646 unsigned *max_size, unsigned size,
647 bool write, bool fetch,
648 ulong *linear)
52fd8b44 649{
618ff15d
AK
650 struct desc_struct desc;
651 bool usable;
52fd8b44 652 ulong la;
618ff15d 653 u32 lim;
1aa36616 654 u16 sel;
3a78a4f4 655 unsigned cpl;
52fd8b44 656
7b105ca2 657 la = seg_base(ctxt, addr.seg) + addr.ea;
fd56e154 658 *max_size = 0;
618ff15d 659 switch (ctxt->mode) {
618ff15d 660 case X86EMUL_MODE_PROT64:
4be4de7e 661 if (is_noncanonical_address(la))
618ff15d 662 return emulate_gp(ctxt, 0);
fd56e154
PB
663
664 *max_size = min_t(u64, ~0u, (1ull << 48) - la);
665 if (size > *max_size)
666 goto bad;
618ff15d
AK
667 break;
668 default:
1aa36616
AK
669 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
670 addr.seg);
618ff15d
AK
671 if (!usable)
672 goto bad;
58b7825b
GN
673 /* code segment in protected mode or read-only data segment */
674 if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
675 || !(desc.type & 2)) && write)
618ff15d
AK
676 goto bad;
677 /* unreadable code segment */
3d9b938e 678 if (!fetch && (desc.type & 8) && !(desc.type & 2))
618ff15d
AK
679 goto bad;
680 lim = desc_limit_scaled(&desc);
10e38fc7
NA
681 if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
682 (ctxt->d & NoBigReal)) {
683 /* la is between zero and 0xffff */
fd56e154 684 if (la > 0xffff)
10e38fc7 685 goto bad;
fd56e154 686 *max_size = 0x10000 - la;
10e38fc7 687 } else if ((desc.type & 8) || !(desc.type & 4)) {
618ff15d 688 /* expand-up segment */
fd56e154 689 if (addr.ea > lim)
618ff15d 690 goto bad;
fd56e154 691 *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
618ff15d 692 } else {
fc058680 693 /* expand-down segment */
fd56e154 694 if (addr.ea <= lim)
618ff15d
AK
695 goto bad;
696 lim = desc.d ? 0xffffffff : 0xffff;
fd56e154 697 if (addr.ea > lim)
618ff15d 698 goto bad;
fd56e154 699 *max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
618ff15d 700 }
fd56e154
PB
701 if (size > *max_size)
702 goto bad;
717746e3 703 cpl = ctxt->ops->cpl(ctxt);
618ff15d
AK
704 if (!(desc.type & 8)) {
705 /* data segment */
706 if (cpl > desc.dpl)
707 goto bad;
708 } else if ((desc.type & 8) && !(desc.type & 4)) {
709 /* nonconforming code segment */
710 if (cpl != desc.dpl)
711 goto bad;
712 } else if ((desc.type & 8) && (desc.type & 4)) {
713 /* conforming code segment */
714 if (cpl < desc.dpl)
715 goto bad;
716 }
717 break;
718 }
9dac77fa 719 if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
52fd8b44 720 la &= (u32)-1;
1c11b376
AK
721 if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
722 return emulate_gp(ctxt, 0);
52fd8b44
AK
723 *linear = la;
724 return X86EMUL_CONTINUE;
618ff15d
AK
725bad:
726 if (addr.seg == VCPU_SREG_SS)
3606189f 727 return emulate_ss(ctxt, 0);
618ff15d 728 else
3606189f 729 return emulate_gp(ctxt, 0);
52fd8b44
AK
730}
731
3d9b938e
NE
732static int linearize(struct x86_emulate_ctxt *ctxt,
733 struct segmented_address addr,
734 unsigned size, bool write,
735 ulong *linear)
736{
fd56e154
PB
737 unsigned max_size;
738 return __linearize(ctxt, addr, &max_size, size, write, false, linear);
3d9b938e
NE
739}
740
741
3ca3ac4d
AK
742static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
743 struct segmented_address addr,
744 void *data,
745 unsigned size)
746{
9fa088f4
AK
747 int rc;
748 ulong linear;
749
83b8795a 750 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
751 if (rc != X86EMUL_CONTINUE)
752 return rc;
0f65dd70 753 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
3ca3ac4d
AK
754}
755
807941b1 756/*
285ca9e9 757 * Prefetch the remaining bytes of the instruction without crossing page
807941b1
TY
758 * boundary if they are not in fetch_cache yet.
759 */
9506d57d 760static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
62266869 761{
62266869 762 int rc;
fd56e154 763 unsigned size, max_size;
285ca9e9 764 unsigned long linear;
17052f16 765 int cur_size = ctxt->fetch.end - ctxt->fetch.data;
285ca9e9 766 struct segmented_address addr = { .seg = VCPU_SREG_CS,
17052f16
PB
767 .ea = ctxt->eip + cur_size };
768
fd56e154
PB
769 /*
770 * We do not know exactly how many bytes will be needed, and
771 * __linearize is expensive, so fetch as much as possible. We
772 * just have to avoid going beyond the 15 byte limit, the end
773 * of the segment, or the end of the page.
774 *
775 * __linearize is called with size 0 so that it does not do any
776 * boundary check itself. Instead, we use max_size to check
777 * against op_size.
778 */
779 rc = __linearize(ctxt, addr, &max_size, 0, false, true, &linear);
719d5a9b
PB
780 if (unlikely(rc != X86EMUL_CONTINUE))
781 return rc;
782
fd56e154 783 size = min_t(unsigned, 15UL ^ cur_size, max_size);
719d5a9b 784 size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
5cfc7e0f
PB
785
786 /*
787 * One instruction can only straddle two pages,
788 * and one has been loaded at the beginning of
789 * x86_decode_insn. So, if not enough bytes
790 * still, we must have hit the 15-byte boundary.
791 */
792 if (unlikely(size < op_size))
fd56e154
PB
793 return emulate_gp(ctxt, 0);
794
17052f16 795 rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
285ca9e9
PB
796 size, &ctxt->exception);
797 if (unlikely(rc != X86EMUL_CONTINUE))
798 return rc;
17052f16 799 ctxt->fetch.end += size;
3e2815e9 800 return X86EMUL_CONTINUE;
62266869
AK
801}
802
9506d57d
PB
803static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
804 unsigned size)
62266869 805{
08da44ae
NA
806 unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
807
808 if (unlikely(done_size < size))
809 return __do_insn_fetch_bytes(ctxt, size - done_size);
9506d57d
PB
810 else
811 return X86EMUL_CONTINUE;
62266869
AK
812}
813
67cbc90d 814/* Fetch next part of the instruction being emulated. */
e85a1085 815#define insn_fetch(_type, _ctxt) \
9506d57d 816({ _type _x; \
9506d57d
PB
817 \
818 rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
67cbc90d
TY
819 if (rc != X86EMUL_CONTINUE) \
820 goto done; \
9506d57d 821 ctxt->_eip += sizeof(_type); \
17052f16
PB
822 _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
823 ctxt->fetch.ptr += sizeof(_type); \
9506d57d 824 _x; \
67cbc90d
TY
825})
826
807941b1 827#define insn_fetch_arr(_arr, _size, _ctxt) \
9506d57d 828({ \
9506d57d 829 rc = do_insn_fetch_bytes(_ctxt, _size); \
67cbc90d
TY
830 if (rc != X86EMUL_CONTINUE) \
831 goto done; \
9506d57d 832 ctxt->_eip += (_size); \
17052f16
PB
833 memcpy(_arr, ctxt->fetch.ptr, _size); \
834 ctxt->fetch.ptr += (_size); \
67cbc90d
TY
835})
836
1e3c5cb0
RR
837/*
838 * Given the 'reg' portion of a ModRM byte, and a register block, return a
839 * pointer into the block that addresses the relevant register.
840 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
841 */
dd856efa 842static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
aa9ac1a6 843 int byteop)
6aa8b732
AK
844{
845 void *p;
aa9ac1a6 846 int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
6aa8b732 847
6aa8b732 848 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
dd856efa
AK
849 p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
850 else
851 p = reg_rmw(ctxt, modrm_reg);
6aa8b732
AK
852 return p;
853}
854
855static int read_descriptor(struct x86_emulate_ctxt *ctxt,
90de84f5 856 struct segmented_address addr,
6aa8b732
AK
857 u16 *size, unsigned long *address, int op_bytes)
858{
859 int rc;
860
861 if (op_bytes == 2)
862 op_bytes = 3;
863 *address = 0;
3ca3ac4d 864 rc = segmented_read_std(ctxt, addr, size, 2);
1b30eaa8 865 if (rc != X86EMUL_CONTINUE)
6aa8b732 866 return rc;
30b31ab6 867 addr.ea += 2;
3ca3ac4d 868 rc = segmented_read_std(ctxt, addr, address, op_bytes);
6aa8b732
AK
869 return rc;
870}
871
34b77652
AK
872FASTOP2(add);
873FASTOP2(or);
874FASTOP2(adc);
875FASTOP2(sbb);
876FASTOP2(and);
877FASTOP2(sub);
878FASTOP2(xor);
879FASTOP2(cmp);
880FASTOP2(test);
881
b9fa409b
AK
882FASTOP1SRC2(mul, mul_ex);
883FASTOP1SRC2(imul, imul_ex);
b8c0b6ae
AK
884FASTOP1SRC2EX(div, div_ex);
885FASTOP1SRC2EX(idiv, idiv_ex);
b9fa409b 886
34b77652
AK
887FASTOP3WCL(shld);
888FASTOP3WCL(shrd);
889
890FASTOP2W(imul);
891
892FASTOP1(not);
893FASTOP1(neg);
894FASTOP1(inc);
895FASTOP1(dec);
896
897FASTOP2CL(rol);
898FASTOP2CL(ror);
899FASTOP2CL(rcl);
900FASTOP2CL(rcr);
901FASTOP2CL(shl);
902FASTOP2CL(shr);
903FASTOP2CL(sar);
904
905FASTOP2W(bsf);
906FASTOP2W(bsr);
907FASTOP2W(bt);
908FASTOP2W(bts);
909FASTOP2W(btr);
910FASTOP2W(btc);
911
e47a5f5f
AK
912FASTOP2(xadd);
913
9ae9feba 914static u8 test_cc(unsigned int condition, unsigned long flags)
bbe9abbd 915{
9ae9feba
AK
916 u8 rc;
917 void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
bbe9abbd 918
9ae9feba 919 flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
3f0c3d0b 920 asm("push %[flags]; popf; call *%[fastop]"
9ae9feba
AK
921 : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
922 return rc;
bbe9abbd
NK
923}
924
91ff3cb4
AK
925static void fetch_register_operand(struct operand *op)
926{
927 switch (op->bytes) {
928 case 1:
929 op->val = *(u8 *)op->addr.reg;
930 break;
931 case 2:
932 op->val = *(u16 *)op->addr.reg;
933 break;
934 case 4:
935 op->val = *(u32 *)op->addr.reg;
936 break;
937 case 8:
938 op->val = *(u64 *)op->addr.reg;
939 break;
940 }
941}
942
1253791d
AK
943static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
944{
945 ctxt->ops->get_fpu(ctxt);
946 switch (reg) {
89a87c67
MK
947 case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
948 case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
949 case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
950 case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
951 case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
952 case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
953 case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
954 case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
1253791d 955#ifdef CONFIG_X86_64
89a87c67
MK
956 case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
957 case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
958 case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
959 case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
960 case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
961 case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
962 case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
963 case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
1253791d
AK
964#endif
965 default: BUG();
966 }
967 ctxt->ops->put_fpu(ctxt);
968}
969
970static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
971 int reg)
972{
973 ctxt->ops->get_fpu(ctxt);
974 switch (reg) {
89a87c67
MK
975 case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
976 case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
977 case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
978 case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
979 case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
980 case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
981 case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
982 case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
1253791d 983#ifdef CONFIG_X86_64
89a87c67
MK
984 case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
985 case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
986 case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
987 case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
988 case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
989 case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
990 case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
991 case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
1253791d
AK
992#endif
993 default: BUG();
994 }
995 ctxt->ops->put_fpu(ctxt);
996}
997
cbe2c9d3
AK
998static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
999{
1000 ctxt->ops->get_fpu(ctxt);
1001 switch (reg) {
1002 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1003 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1004 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1005 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1006 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1007 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1008 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1009 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1010 default: BUG();
1011 }
1012 ctxt->ops->put_fpu(ctxt);
1013}
1014
1015static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1016{
1017 ctxt->ops->get_fpu(ctxt);
1018 switch (reg) {
1019 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1020 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1021 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1022 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1023 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1024 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1025 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1026 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1027 default: BUG();
1028 }
1029 ctxt->ops->put_fpu(ctxt);
1030}
1031
045a282c
GN
1032static int em_fninit(struct x86_emulate_ctxt *ctxt)
1033{
1034 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1035 return emulate_nm(ctxt);
1036
1037 ctxt->ops->get_fpu(ctxt);
1038 asm volatile("fninit");
1039 ctxt->ops->put_fpu(ctxt);
1040 return X86EMUL_CONTINUE;
1041}
1042
1043static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1044{
1045 u16 fcw;
1046
1047 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1048 return emulate_nm(ctxt);
1049
1050 ctxt->ops->get_fpu(ctxt);
1051 asm volatile("fnstcw %0": "+m"(fcw));
1052 ctxt->ops->put_fpu(ctxt);
1053
1054 /* force 2 byte destination */
1055 ctxt->dst.bytes = 2;
1056 ctxt->dst.val = fcw;
1057
1058 return X86EMUL_CONTINUE;
1059}
1060
1061static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1062{
1063 u16 fsw;
1064
1065 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1066 return emulate_nm(ctxt);
1067
1068 ctxt->ops->get_fpu(ctxt);
1069 asm volatile("fnstsw %0": "+m"(fsw));
1070 ctxt->ops->put_fpu(ctxt);
1071
1072 /* force 2 byte destination */
1073 ctxt->dst.bytes = 2;
1074 ctxt->dst.val = fsw;
1075
1076 return X86EMUL_CONTINUE;
1077}
1078
1253791d 1079static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
2adb5ad9 1080 struct operand *op)
3c118e24 1081{
9dac77fa 1082 unsigned reg = ctxt->modrm_reg;
33615aa9 1083
9dac77fa
AK
1084 if (!(ctxt->d & ModRM))
1085 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1253791d 1086
9dac77fa 1087 if (ctxt->d & Sse) {
1253791d
AK
1088 op->type = OP_XMM;
1089 op->bytes = 16;
1090 op->addr.xmm = reg;
1091 read_sse_reg(ctxt, &op->vec_val, reg);
1092 return;
1093 }
cbe2c9d3
AK
1094 if (ctxt->d & Mmx) {
1095 reg &= 7;
1096 op->type = OP_MM;
1097 op->bytes = 8;
1098 op->addr.mm = reg;
1099 return;
1100 }
1253791d 1101
3c118e24 1102 op->type = OP_REG;
6d4d85ec
GN
1103 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1104 op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1105
91ff3cb4 1106 fetch_register_operand(op);
3c118e24
AK
1107 op->orig_val = op->val;
1108}
1109
a6e3407b
AK
1110static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1111{
1112 if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1113 ctxt->modrm_seg = VCPU_SREG_SS;
1114}
1115
1c73ef66 1116static int decode_modrm(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1117 struct operand *op)
1c73ef66 1118{
1c73ef66 1119 u8 sib;
02357bdc 1120 int index_reg, base_reg, scale;
3e2815e9 1121 int rc = X86EMUL_CONTINUE;
2dbd0dd7 1122 ulong modrm_ea = 0;
1c73ef66 1123
02357bdc
BD
1124 ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1125 index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1126 base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1c73ef66 1127
02357bdc 1128 ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
9dac77fa 1129 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
02357bdc 1130 ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
9dac77fa 1131 ctxt->modrm_seg = VCPU_SREG_DS;
1c73ef66 1132
9b88ae99 1133 if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
2dbd0dd7 1134 op->type = OP_REG;
9dac77fa 1135 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
8acb4207 1136 op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
aa9ac1a6 1137 ctxt->d & ByteOp);
9dac77fa 1138 if (ctxt->d & Sse) {
1253791d
AK
1139 op->type = OP_XMM;
1140 op->bytes = 16;
9dac77fa
AK
1141 op->addr.xmm = ctxt->modrm_rm;
1142 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
1253791d
AK
1143 return rc;
1144 }
cbe2c9d3
AK
1145 if (ctxt->d & Mmx) {
1146 op->type = OP_MM;
1147 op->bytes = 8;
bdc90722 1148 op->addr.mm = ctxt->modrm_rm & 7;
cbe2c9d3
AK
1149 return rc;
1150 }
2dbd0dd7 1151 fetch_register_operand(op);
1c73ef66
AK
1152 return rc;
1153 }
1154
2dbd0dd7
AK
1155 op->type = OP_MEM;
1156
9dac77fa 1157 if (ctxt->ad_bytes == 2) {
dd856efa
AK
1158 unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1159 unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1160 unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1161 unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1c73ef66
AK
1162
1163 /* 16-bit ModR/M decode. */
9dac77fa 1164 switch (ctxt->modrm_mod) {
1c73ef66 1165 case 0:
9dac77fa 1166 if (ctxt->modrm_rm == 6)
e85a1085 1167 modrm_ea += insn_fetch(u16, ctxt);
1c73ef66
AK
1168 break;
1169 case 1:
e85a1085 1170 modrm_ea += insn_fetch(s8, ctxt);
1c73ef66
AK
1171 break;
1172 case 2:
e85a1085 1173 modrm_ea += insn_fetch(u16, ctxt);
1c73ef66
AK
1174 break;
1175 }
9dac77fa 1176 switch (ctxt->modrm_rm) {
1c73ef66 1177 case 0:
2dbd0dd7 1178 modrm_ea += bx + si;
1c73ef66
AK
1179 break;
1180 case 1:
2dbd0dd7 1181 modrm_ea += bx + di;
1c73ef66
AK
1182 break;
1183 case 2:
2dbd0dd7 1184 modrm_ea += bp + si;
1c73ef66
AK
1185 break;
1186 case 3:
2dbd0dd7 1187 modrm_ea += bp + di;
1c73ef66
AK
1188 break;
1189 case 4:
2dbd0dd7 1190 modrm_ea += si;
1c73ef66
AK
1191 break;
1192 case 5:
2dbd0dd7 1193 modrm_ea += di;
1c73ef66
AK
1194 break;
1195 case 6:
9dac77fa 1196 if (ctxt->modrm_mod != 0)
2dbd0dd7 1197 modrm_ea += bp;
1c73ef66
AK
1198 break;
1199 case 7:
2dbd0dd7 1200 modrm_ea += bx;
1c73ef66
AK
1201 break;
1202 }
9dac77fa
AK
1203 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1204 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1205 ctxt->modrm_seg = VCPU_SREG_SS;
2dbd0dd7 1206 modrm_ea = (u16)modrm_ea;
1c73ef66
AK
1207 } else {
1208 /* 32/64-bit ModR/M decode. */
9dac77fa 1209 if ((ctxt->modrm_rm & 7) == 4) {
e85a1085 1210 sib = insn_fetch(u8, ctxt);
1c73ef66
AK
1211 index_reg |= (sib >> 3) & 7;
1212 base_reg |= sib & 7;
1213 scale = sib >> 6;
1214
9dac77fa 1215 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
e85a1085 1216 modrm_ea += insn_fetch(s32, ctxt);
a6e3407b 1217 else {
dd856efa 1218 modrm_ea += reg_read(ctxt, base_reg);
a6e3407b
AK
1219 adjust_modrm_seg(ctxt, base_reg);
1220 }
dc71d0f1 1221 if (index_reg != 4)
dd856efa 1222 modrm_ea += reg_read(ctxt, index_reg) << scale;
9dac77fa 1223 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
84411d85 1224 if (ctxt->mode == X86EMUL_MODE_PROT64)
9dac77fa 1225 ctxt->rip_relative = 1;
a6e3407b
AK
1226 } else {
1227 base_reg = ctxt->modrm_rm;
dd856efa 1228 modrm_ea += reg_read(ctxt, base_reg);
a6e3407b
AK
1229 adjust_modrm_seg(ctxt, base_reg);
1230 }
9dac77fa 1231 switch (ctxt->modrm_mod) {
1c73ef66 1232 case 0:
9dac77fa 1233 if (ctxt->modrm_rm == 5)
e85a1085 1234 modrm_ea += insn_fetch(s32, ctxt);
1c73ef66
AK
1235 break;
1236 case 1:
e85a1085 1237 modrm_ea += insn_fetch(s8, ctxt);
1c73ef66
AK
1238 break;
1239 case 2:
e85a1085 1240 modrm_ea += insn_fetch(s32, ctxt);
1c73ef66
AK
1241 break;
1242 }
1243 }
90de84f5 1244 op->addr.mem.ea = modrm_ea;
41061cdb
BD
1245 if (ctxt->ad_bytes != 8)
1246 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1247
1c73ef66
AK
1248done:
1249 return rc;
1250}
1251
1252static int decode_abs(struct x86_emulate_ctxt *ctxt,
2dbd0dd7 1253 struct operand *op)
1c73ef66 1254{
3e2815e9 1255 int rc = X86EMUL_CONTINUE;
1c73ef66 1256
2dbd0dd7 1257 op->type = OP_MEM;
9dac77fa 1258 switch (ctxt->ad_bytes) {
1c73ef66 1259 case 2:
e85a1085 1260 op->addr.mem.ea = insn_fetch(u16, ctxt);
1c73ef66
AK
1261 break;
1262 case 4:
e85a1085 1263 op->addr.mem.ea = insn_fetch(u32, ctxt);
1c73ef66
AK
1264 break;
1265 case 8:
e85a1085 1266 op->addr.mem.ea = insn_fetch(u64, ctxt);
1c73ef66
AK
1267 break;
1268 }
1269done:
1270 return rc;
1271}
1272
9dac77fa 1273static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
35c843c4 1274{
7129eeca 1275 long sv = 0, mask;
35c843c4 1276
9dac77fa 1277 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
7dec5603 1278 mask = ~((long)ctxt->dst.bytes * 8 - 1);
35c843c4 1279
9dac77fa
AK
1280 if (ctxt->src.bytes == 2)
1281 sv = (s16)ctxt->src.val & (s16)mask;
1282 else if (ctxt->src.bytes == 4)
1283 sv = (s32)ctxt->src.val & (s32)mask;
7dec5603
NA
1284 else
1285 sv = (s64)ctxt->src.val & (s64)mask;
35c843c4 1286
9dac77fa 1287 ctxt->dst.addr.mem.ea += (sv >> 3);
35c843c4 1288 }
ba7ff2b7
WY
1289
1290 /* only subword offset */
9dac77fa 1291 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
35c843c4
WY
1292}
1293
dde7e6d1 1294static int read_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1 1295 unsigned long addr, void *dest, unsigned size)
6aa8b732 1296{
dde7e6d1 1297 int rc;
9dac77fa 1298 struct read_cache *mc = &ctxt->mem_read;
6aa8b732 1299
f23b070e
XG
1300 if (mc->pos < mc->end)
1301 goto read_cached;
6aa8b732 1302
f23b070e
XG
1303 WARN_ON((mc->end + size) >= sizeof(mc->data));
1304
1305 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1306 &ctxt->exception);
1307 if (rc != X86EMUL_CONTINUE)
1308 return rc;
1309
1310 mc->end += size;
1311
1312read_cached:
1313 memcpy(dest, mc->data + mc->pos, size);
1314 mc->pos += size;
dde7e6d1
AK
1315 return X86EMUL_CONTINUE;
1316}
6aa8b732 1317
3ca3ac4d
AK
1318static int segmented_read(struct x86_emulate_ctxt *ctxt,
1319 struct segmented_address addr,
1320 void *data,
1321 unsigned size)
1322{
9fa088f4
AK
1323 int rc;
1324 ulong linear;
1325
83b8795a 1326 rc = linearize(ctxt, addr, size, false, &linear);
9fa088f4
AK
1327 if (rc != X86EMUL_CONTINUE)
1328 return rc;
7b105ca2 1329 return read_emulated(ctxt, linear, data, size);
3ca3ac4d
AK
1330}
1331
1332static int segmented_write(struct x86_emulate_ctxt *ctxt,
1333 struct segmented_address addr,
1334 const void *data,
1335 unsigned size)
1336{
9fa088f4
AK
1337 int rc;
1338 ulong linear;
1339
83b8795a 1340 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1341 if (rc != X86EMUL_CONTINUE)
1342 return rc;
0f65dd70
AK
1343 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1344 &ctxt->exception);
3ca3ac4d
AK
1345}
1346
1347static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1348 struct segmented_address addr,
1349 const void *orig_data, const void *data,
1350 unsigned size)
1351{
9fa088f4
AK
1352 int rc;
1353 ulong linear;
1354
83b8795a 1355 rc = linearize(ctxt, addr, size, true, &linear);
9fa088f4
AK
1356 if (rc != X86EMUL_CONTINUE)
1357 return rc;
0f65dd70
AK
1358 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1359 size, &ctxt->exception);
3ca3ac4d
AK
1360}
1361
dde7e6d1 1362static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1363 unsigned int size, unsigned short port,
1364 void *dest)
1365{
9dac77fa 1366 struct read_cache *rc = &ctxt->io_read;
b4c6abfe 1367
dde7e6d1 1368 if (rc->pos == rc->end) { /* refill pio read ahead */
dde7e6d1 1369 unsigned int in_page, n;
9dac77fa 1370 unsigned int count = ctxt->rep_prefix ?
dd856efa 1371 address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
dde7e6d1 1372 in_page = (ctxt->eflags & EFLG_DF) ?
dd856efa
AK
1373 offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1374 PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
b55a8144 1375 n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
dde7e6d1
AK
1376 if (n == 0)
1377 n = 1;
1378 rc->pos = rc->end = 0;
7b105ca2 1379 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
dde7e6d1
AK
1380 return 0;
1381 rc->end = n * size;
6aa8b732
AK
1382 }
1383
e6e39f04
NA
1384 if (ctxt->rep_prefix && (ctxt->d & String) &&
1385 !(ctxt->eflags & EFLG_DF)) {
b3356bf0
GN
1386 ctxt->dst.data = rc->data + rc->pos;
1387 ctxt->dst.type = OP_MEM_STR;
1388 ctxt->dst.count = (rc->end - rc->pos) / size;
1389 rc->pos = rc->end;
1390 } else {
1391 memcpy(dest, rc->data + rc->pos, size);
1392 rc->pos += size;
1393 }
dde7e6d1
AK
1394 return 1;
1395}
6aa8b732 1396
7f3d35fd
KW
1397static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1398 u16 index, struct desc_struct *desc)
1399{
1400 struct desc_ptr dt;
1401 ulong addr;
1402
1403 ctxt->ops->get_idt(ctxt, &dt);
1404
1405 if (dt.size < index * 8 + 7)
1406 return emulate_gp(ctxt, index << 3 | 0x2);
1407
1408 addr = dt.address + index * 8;
1409 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1410 &ctxt->exception);
1411}
1412
dde7e6d1 1413static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1414 u16 selector, struct desc_ptr *dt)
1415{
0225fb50 1416 const struct x86_emulate_ops *ops = ctxt->ops;
2eedcac8 1417 u32 base3 = 0;
7b105ca2 1418
dde7e6d1
AK
1419 if (selector & 1 << 2) {
1420 struct desc_struct desc;
1aa36616
AK
1421 u16 sel;
1422
dde7e6d1 1423 memset (dt, 0, sizeof *dt);
2eedcac8
NA
1424 if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1425 VCPU_SREG_LDTR))
dde7e6d1 1426 return;
e09d082c 1427
dde7e6d1 1428 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
2eedcac8 1429 dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
dde7e6d1 1430 } else
4bff1e86 1431 ops->get_gdt(ctxt, dt);
dde7e6d1 1432}
120df890 1433
dde7e6d1
AK
1434/* allowed just for 8 bytes segments */
1435static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
e919464b
AK
1436 u16 selector, struct desc_struct *desc,
1437 ulong *desc_addr_p)
dde7e6d1
AK
1438{
1439 struct desc_ptr dt;
1440 u16 index = selector >> 3;
dde7e6d1 1441 ulong addr;
120df890 1442
7b105ca2 1443 get_descriptor_table_ptr(ctxt, selector, &dt);
120df890 1444
35d3d4a1
AK
1445 if (dt.size < index * 8 + 7)
1446 return emulate_gp(ctxt, selector & 0xfffc);
e09d082c 1447
e919464b 1448 *desc_addr_p = addr = dt.address + index * 8;
7b105ca2
TY
1449 return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1450 &ctxt->exception);
dde7e6d1 1451}
ef65c889 1452
dde7e6d1
AK
1453/* allowed just for 8 bytes segments */
1454static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1455 u16 selector, struct desc_struct *desc)
1456{
1457 struct desc_ptr dt;
1458 u16 index = selector >> 3;
dde7e6d1 1459 ulong addr;
6aa8b732 1460
7b105ca2 1461 get_descriptor_table_ptr(ctxt, selector, &dt);
6e3d5dfb 1462
35d3d4a1
AK
1463 if (dt.size < index * 8 + 7)
1464 return emulate_gp(ctxt, selector & 0xfffc);
6aa8b732 1465
dde7e6d1 1466 addr = dt.address + index * 8;
7b105ca2
TY
1467 return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1468 &ctxt->exception);
dde7e6d1 1469}
c7e75a3d 1470
5601d05b 1471/* Does not support long mode */
2356aaeb 1472static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
d1442d85
NA
1473 u16 selector, int seg, u8 cpl,
1474 bool in_task_switch,
1475 struct desc_struct *desc)
dde7e6d1 1476{
869be99c 1477 struct desc_struct seg_desc, old_desc;
2356aaeb 1478 u8 dpl, rpl;
dde7e6d1
AK
1479 unsigned err_vec = GP_VECTOR;
1480 u32 err_code = 0;
1481 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
e919464b 1482 ulong desc_addr;
dde7e6d1 1483 int ret;
03ebebeb 1484 u16 dummy;
e37a75a1 1485 u32 base3 = 0;
69f55cb1 1486
dde7e6d1 1487 memset(&seg_desc, 0, sizeof seg_desc);
69f55cb1 1488
f8da94e9
KW
1489 if (ctxt->mode == X86EMUL_MODE_REAL) {
1490 /* set real mode segment descriptor (keep limit etc. for
1491 * unreal mode) */
03ebebeb 1492 ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
dde7e6d1 1493 set_desc_base(&seg_desc, selector << 4);
dde7e6d1 1494 goto load;
f8da94e9
KW
1495 } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1496 /* VM86 needs a clean new segment descriptor */
1497 set_desc_base(&seg_desc, selector << 4);
1498 set_desc_limit(&seg_desc, 0xffff);
1499 seg_desc.type = 3;
1500 seg_desc.p = 1;
1501 seg_desc.s = 1;
1502 seg_desc.dpl = 3;
1503 goto load;
dde7e6d1
AK
1504 }
1505
79d5b4c3 1506 rpl = selector & 3;
79d5b4c3
AK
1507
1508 /* NULL selector is not valid for TR, CS and SS (except for long mode) */
1509 if ((seg == VCPU_SREG_CS
1510 || (seg == VCPU_SREG_SS
1511 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
1512 || seg == VCPU_SREG_TR)
dde7e6d1
AK
1513 && null_selector)
1514 goto exception;
1515
1516 /* TR should be in GDT only */
1517 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1518 goto exception;
1519
1520 if (null_selector) /* for NULL selector skip all following checks */
1521 goto load;
1522
e919464b 1523 ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
dde7e6d1
AK
1524 if (ret != X86EMUL_CONTINUE)
1525 return ret;
1526
1527 err_code = selector & 0xfffc;
15fc0752 1528 err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
dde7e6d1 1529
fc058680 1530 /* can't load system descriptor into segment selector */
dde7e6d1
AK
1531 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1532 goto exception;
1533
1534 if (!seg_desc.p) {
1535 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1536 goto exception;
1537 }
1538
dde7e6d1 1539 dpl = seg_desc.dpl;
dde7e6d1
AK
1540
1541 switch (seg) {
1542 case VCPU_SREG_SS:
1543 /*
1544 * segment is not a writable data segment or segment
1545 * selector's RPL != CPL or segment selector's RPL != CPL
1546 */
1547 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1548 goto exception;
6aa8b732 1549 break;
dde7e6d1
AK
1550 case VCPU_SREG_CS:
1551 if (!(seg_desc.type & 8))
1552 goto exception;
1553
1554 if (seg_desc.type & 4) {
1555 /* conforming */
1556 if (dpl > cpl)
1557 goto exception;
1558 } else {
1559 /* nonconforming */
1560 if (rpl > cpl || dpl != cpl)
1561 goto exception;
1562 }
040c8dc8
NA
1563 /* in long-mode d/b must be clear if l is set */
1564 if (seg_desc.d && seg_desc.l) {
1565 u64 efer = 0;
1566
1567 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1568 if (efer & EFER_LMA)
1569 goto exception;
1570 }
1571
dde7e6d1
AK
1572 /* CS(RPL) <- CPL */
1573 selector = (selector & 0xfffc) | cpl;
6aa8b732 1574 break;
dde7e6d1
AK
1575 case VCPU_SREG_TR:
1576 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1577 goto exception;
869be99c
AK
1578 old_desc = seg_desc;
1579 seg_desc.type |= 2; /* busy */
1580 ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1581 sizeof(seg_desc), &ctxt->exception);
1582 if (ret != X86EMUL_CONTINUE)
1583 return ret;
dde7e6d1
AK
1584 break;
1585 case VCPU_SREG_LDTR:
1586 if (seg_desc.s || seg_desc.type != 2)
1587 goto exception;
1588 break;
1589 default: /* DS, ES, FS, or GS */
4e62417b 1590 /*
dde7e6d1
AK
1591 * segment is not a data or readable code segment or
1592 * ((segment is a data or nonconforming code segment)
1593 * and (both RPL and CPL > DPL))
4e62417b 1594 */
dde7e6d1
AK
1595 if ((seg_desc.type & 0xa) == 0x8 ||
1596 (((seg_desc.type & 0xc) != 0xc) &&
1597 (rpl > dpl && cpl > dpl)))
1598 goto exception;
6aa8b732 1599 break;
dde7e6d1
AK
1600 }
1601
1602 if (seg_desc.s) {
1603 /* mark segment as accessed */
1604 seg_desc.type |= 1;
7b105ca2 1605 ret = write_segment_descriptor(ctxt, selector, &seg_desc);
dde7e6d1
AK
1606 if (ret != X86EMUL_CONTINUE)
1607 return ret;
e37a75a1
NA
1608 } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1609 ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
1610 sizeof(base3), &ctxt->exception);
1611 if (ret != X86EMUL_CONTINUE)
1612 return ret;
dde7e6d1
AK
1613 }
1614load:
e37a75a1 1615 ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
d1442d85
NA
1616 if (desc)
1617 *desc = seg_desc;
dde7e6d1
AK
1618 return X86EMUL_CONTINUE;
1619exception:
592f0858 1620 return emulate_exception(ctxt, err_vec, err_code, true);
dde7e6d1
AK
1621}
1622
2356aaeb
PB
1623static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1624 u16 selector, int seg)
1625{
1626 u8 cpl = ctxt->ops->cpl(ctxt);
d1442d85 1627 return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
2356aaeb
PB
1628}
1629
31be40b3
WY
1630static void write_register_operand(struct operand *op)
1631{
1632 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1633 switch (op->bytes) {
1634 case 1:
1635 *(u8 *)op->addr.reg = (u8)op->val;
1636 break;
1637 case 2:
1638 *(u16 *)op->addr.reg = (u16)op->val;
1639 break;
1640 case 4:
1641 *op->addr.reg = (u32)op->val;
1642 break; /* 64b: zero-extend */
1643 case 8:
1644 *op->addr.reg = op->val;
1645 break;
1646 }
1647}
1648
fb32b1ed 1649static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
dde7e6d1 1650{
fb32b1ed 1651 switch (op->type) {
dde7e6d1 1652 case OP_REG:
fb32b1ed 1653 write_register_operand(op);
6aa8b732 1654 break;
dde7e6d1 1655 case OP_MEM:
9dac77fa 1656 if (ctxt->lock_prefix)
f5f87dfb
PB
1657 return segmented_cmpxchg(ctxt,
1658 op->addr.mem,
1659 &op->orig_val,
1660 &op->val,
1661 op->bytes);
1662 else
1663 return segmented_write(ctxt,
fb32b1ed 1664 op->addr.mem,
fb32b1ed
AK
1665 &op->val,
1666 op->bytes);
a682e354 1667 break;
b3356bf0 1668 case OP_MEM_STR:
f5f87dfb
PB
1669 return segmented_write(ctxt,
1670 op->addr.mem,
1671 op->data,
1672 op->bytes * op->count);
b3356bf0 1673 break;
1253791d 1674 case OP_XMM:
fb32b1ed 1675 write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
1253791d 1676 break;
cbe2c9d3 1677 case OP_MM:
fb32b1ed 1678 write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
cbe2c9d3 1679 break;
dde7e6d1
AK
1680 case OP_NONE:
1681 /* no writeback */
414e6277 1682 break;
dde7e6d1 1683 default:
414e6277 1684 break;
6aa8b732 1685 }
dde7e6d1
AK
1686 return X86EMUL_CONTINUE;
1687}
6aa8b732 1688
51ddff50 1689static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
dde7e6d1 1690{
4179bb02 1691 struct segmented_address addr;
0dc8d10f 1692
5ad105e5 1693 rsp_increment(ctxt, -bytes);
dd856efa 1694 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
4179bb02
TY
1695 addr.seg = VCPU_SREG_SS;
1696
51ddff50
AK
1697 return segmented_write(ctxt, addr, data, bytes);
1698}
1699
1700static int em_push(struct x86_emulate_ctxt *ctxt)
1701{
4179bb02 1702 /* Disable writeback. */
9dac77fa 1703 ctxt->dst.type = OP_NONE;
51ddff50 1704 return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
dde7e6d1 1705}
69f55cb1 1706
dde7e6d1 1707static int emulate_pop(struct x86_emulate_ctxt *ctxt,
dde7e6d1
AK
1708 void *dest, int len)
1709{
dde7e6d1 1710 int rc;
90de84f5 1711 struct segmented_address addr;
8b4caf66 1712
dd856efa 1713 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
90de84f5 1714 addr.seg = VCPU_SREG_SS;
3ca3ac4d 1715 rc = segmented_read(ctxt, addr, dest, len);
dde7e6d1
AK
1716 if (rc != X86EMUL_CONTINUE)
1717 return rc;
1718
5ad105e5 1719 rsp_increment(ctxt, len);
dde7e6d1 1720 return rc;
8b4caf66
LV
1721}
1722
c54fe504
TY
1723static int em_pop(struct x86_emulate_ctxt *ctxt)
1724{
9dac77fa 1725 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
c54fe504
TY
1726}
1727
dde7e6d1 1728static int emulate_popf(struct x86_emulate_ctxt *ctxt,
7b105ca2 1729 void *dest, int len)
9de41573
GN
1730{
1731 int rc;
dde7e6d1
AK
1732 unsigned long val, change_mask;
1733 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
7b105ca2 1734 int cpl = ctxt->ops->cpl(ctxt);
9de41573 1735
3b9be3bf 1736 rc = emulate_pop(ctxt, &val, len);
dde7e6d1
AK
1737 if (rc != X86EMUL_CONTINUE)
1738 return rc;
9de41573 1739
dde7e6d1 1740 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
163b135e 1741 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
9de41573 1742
dde7e6d1
AK
1743 switch(ctxt->mode) {
1744 case X86EMUL_MODE_PROT64:
1745 case X86EMUL_MODE_PROT32:
1746 case X86EMUL_MODE_PROT16:
1747 if (cpl == 0)
1748 change_mask |= EFLG_IOPL;
1749 if (cpl <= iopl)
1750 change_mask |= EFLG_IF;
1751 break;
1752 case X86EMUL_MODE_VM86:
35d3d4a1
AK
1753 if (iopl < 3)
1754 return emulate_gp(ctxt, 0);
dde7e6d1
AK
1755 change_mask |= EFLG_IF;
1756 break;
1757 default: /* real mode */
1758 change_mask |= (EFLG_IOPL | EFLG_IF);
1759 break;
9de41573 1760 }
dde7e6d1
AK
1761
1762 *(unsigned long *)dest =
1763 (ctxt->eflags & ~change_mask) | (val & change_mask);
1764
1765 return rc;
9de41573
GN
1766}
1767
62aaa2f0
TY
1768static int em_popf(struct x86_emulate_ctxt *ctxt)
1769{
9dac77fa
AK
1770 ctxt->dst.type = OP_REG;
1771 ctxt->dst.addr.reg = &ctxt->eflags;
1772 ctxt->dst.bytes = ctxt->op_bytes;
1773 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
62aaa2f0
TY
1774}
1775
612e89f0
AK
1776static int em_enter(struct x86_emulate_ctxt *ctxt)
1777{
1778 int rc;
1779 unsigned frame_size = ctxt->src.val;
1780 unsigned nesting_level = ctxt->src2.val & 31;
dd856efa 1781 ulong rbp;
612e89f0
AK
1782
1783 if (nesting_level)
1784 return X86EMUL_UNHANDLEABLE;
1785
dd856efa
AK
1786 rbp = reg_read(ctxt, VCPU_REGS_RBP);
1787 rc = push(ctxt, &rbp, stack_size(ctxt));
612e89f0
AK
1788 if (rc != X86EMUL_CONTINUE)
1789 return rc;
dd856efa 1790 assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
612e89f0 1791 stack_mask(ctxt));
dd856efa
AK
1792 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1793 reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
612e89f0
AK
1794 stack_mask(ctxt));
1795 return X86EMUL_CONTINUE;
1796}
1797
f47cfa31
AK
1798static int em_leave(struct x86_emulate_ctxt *ctxt)
1799{
dd856efa 1800 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
f47cfa31 1801 stack_mask(ctxt));
dd856efa 1802 return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
f47cfa31
AK
1803}
1804
1cd196ea 1805static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
7b262e90 1806{
1cd196ea
AK
1807 int seg = ctxt->src2.val;
1808
9dac77fa 1809 ctxt->src.val = get_segment_selector(ctxt, seg);
7b262e90 1810
4487b3b4 1811 return em_push(ctxt);
7b262e90
GN
1812}
1813
1cd196ea 1814static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
38ba30ba 1815{
1cd196ea 1816 int seg = ctxt->src2.val;
dde7e6d1
AK
1817 unsigned long selector;
1818 int rc;
38ba30ba 1819
9dac77fa 1820 rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
dde7e6d1
AK
1821 if (rc != X86EMUL_CONTINUE)
1822 return rc;
1823
a5457e7b
PB
1824 if (ctxt->modrm_reg == VCPU_SREG_SS)
1825 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1826
7b105ca2 1827 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
dde7e6d1 1828 return rc;
38ba30ba
GN
1829}
1830
b96a7fad 1831static int em_pusha(struct x86_emulate_ctxt *ctxt)
38ba30ba 1832{
dd856efa 1833 unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
dde7e6d1
AK
1834 int rc = X86EMUL_CONTINUE;
1835 int reg = VCPU_REGS_RAX;
38ba30ba 1836
dde7e6d1
AK
1837 while (reg <= VCPU_REGS_RDI) {
1838 (reg == VCPU_REGS_RSP) ?
dd856efa 1839 (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
38ba30ba 1840
4487b3b4 1841 rc = em_push(ctxt);
dde7e6d1
AK
1842 if (rc != X86EMUL_CONTINUE)
1843 return rc;
38ba30ba 1844
dde7e6d1 1845 ++reg;
38ba30ba 1846 }
38ba30ba 1847
dde7e6d1 1848 return rc;
38ba30ba
GN
1849}
1850
62aaa2f0
TY
1851static int em_pushf(struct x86_emulate_ctxt *ctxt)
1852{
9dac77fa 1853 ctxt->src.val = (unsigned long)ctxt->eflags;
62aaa2f0
TY
1854 return em_push(ctxt);
1855}
1856
b96a7fad 1857static int em_popa(struct x86_emulate_ctxt *ctxt)
38ba30ba 1858{
dde7e6d1
AK
1859 int rc = X86EMUL_CONTINUE;
1860 int reg = VCPU_REGS_RDI;
38ba30ba 1861
dde7e6d1
AK
1862 while (reg >= VCPU_REGS_RAX) {
1863 if (reg == VCPU_REGS_RSP) {
5ad105e5 1864 rsp_increment(ctxt, ctxt->op_bytes);
dde7e6d1
AK
1865 --reg;
1866 }
38ba30ba 1867
dd856efa 1868 rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
dde7e6d1
AK
1869 if (rc != X86EMUL_CONTINUE)
1870 break;
1871 --reg;
38ba30ba 1872 }
dde7e6d1 1873 return rc;
38ba30ba
GN
1874}
1875
dd856efa 1876static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56 1877{
0225fb50 1878 const struct x86_emulate_ops *ops = ctxt->ops;
5c56e1cf 1879 int rc;
6e154e56
MG
1880 struct desc_ptr dt;
1881 gva_t cs_addr;
1882 gva_t eip_addr;
1883 u16 cs, eip;
6e154e56
MG
1884
1885 /* TODO: Add limit checks */
9dac77fa 1886 ctxt->src.val = ctxt->eflags;
4487b3b4 1887 rc = em_push(ctxt);
5c56e1cf
AK
1888 if (rc != X86EMUL_CONTINUE)
1889 return rc;
6e154e56
MG
1890
1891 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1892
9dac77fa 1893 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
4487b3b4 1894 rc = em_push(ctxt);
5c56e1cf
AK
1895 if (rc != X86EMUL_CONTINUE)
1896 return rc;
6e154e56 1897
9dac77fa 1898 ctxt->src.val = ctxt->_eip;
4487b3b4 1899 rc = em_push(ctxt);
5c56e1cf
AK
1900 if (rc != X86EMUL_CONTINUE)
1901 return rc;
1902
4bff1e86 1903 ops->get_idt(ctxt, &dt);
6e154e56
MG
1904
1905 eip_addr = dt.address + (irq << 2);
1906 cs_addr = dt.address + (irq << 2) + 2;
1907
0f65dd70 1908 rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
6e154e56
MG
1909 if (rc != X86EMUL_CONTINUE)
1910 return rc;
1911
0f65dd70 1912 rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
6e154e56
MG
1913 if (rc != X86EMUL_CONTINUE)
1914 return rc;
1915
7b105ca2 1916 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
6e154e56
MG
1917 if (rc != X86EMUL_CONTINUE)
1918 return rc;
1919
9dac77fa 1920 ctxt->_eip = eip;
6e154e56
MG
1921
1922 return rc;
1923}
1924
dd856efa
AK
1925int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1926{
1927 int rc;
1928
1929 invalidate_registers(ctxt);
1930 rc = __emulate_int_real(ctxt, irq);
1931 if (rc == X86EMUL_CONTINUE)
1932 writeback_registers(ctxt);
1933 return rc;
1934}
1935
7b105ca2 1936static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
6e154e56
MG
1937{
1938 switch(ctxt->mode) {
1939 case X86EMUL_MODE_REAL:
dd856efa 1940 return __emulate_int_real(ctxt, irq);
6e154e56
MG
1941 case X86EMUL_MODE_VM86:
1942 case X86EMUL_MODE_PROT16:
1943 case X86EMUL_MODE_PROT32:
1944 case X86EMUL_MODE_PROT64:
1945 default:
1946 /* Protected mode interrupts unimplemented yet */
1947 return X86EMUL_UNHANDLEABLE;
1948 }
1949}
1950
7b105ca2 1951static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
38ba30ba 1952{
dde7e6d1
AK
1953 int rc = X86EMUL_CONTINUE;
1954 unsigned long temp_eip = 0;
1955 unsigned long temp_eflags = 0;
1956 unsigned long cs = 0;
1957 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1958 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1959 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1960 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
38ba30ba 1961
dde7e6d1 1962 /* TODO: Add stack limit check */
38ba30ba 1963
9dac77fa 1964 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
38ba30ba 1965
dde7e6d1
AK
1966 if (rc != X86EMUL_CONTINUE)
1967 return rc;
38ba30ba 1968
35d3d4a1
AK
1969 if (temp_eip & ~0xffff)
1970 return emulate_gp(ctxt, 0);
38ba30ba 1971
9dac77fa 1972 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
38ba30ba 1973
dde7e6d1
AK
1974 if (rc != X86EMUL_CONTINUE)
1975 return rc;
38ba30ba 1976
9dac77fa 1977 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
38ba30ba 1978
dde7e6d1
AK
1979 if (rc != X86EMUL_CONTINUE)
1980 return rc;
38ba30ba 1981
7b105ca2 1982 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
38ba30ba 1983
dde7e6d1
AK
1984 if (rc != X86EMUL_CONTINUE)
1985 return rc;
38ba30ba 1986
9dac77fa 1987 ctxt->_eip = temp_eip;
38ba30ba 1988
38ba30ba 1989
9dac77fa 1990 if (ctxt->op_bytes == 4)
dde7e6d1 1991 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
9dac77fa 1992 else if (ctxt->op_bytes == 2) {
dde7e6d1
AK
1993 ctxt->eflags &= ~0xffff;
1994 ctxt->eflags |= temp_eflags;
38ba30ba 1995 }
dde7e6d1
AK
1996
1997 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1998 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1999
2000 return rc;
38ba30ba
GN
2001}
2002
e01991e7 2003static int em_iret(struct x86_emulate_ctxt *ctxt)
c37eda13 2004{
dde7e6d1
AK
2005 switch(ctxt->mode) {
2006 case X86EMUL_MODE_REAL:
7b105ca2 2007 return emulate_iret_real(ctxt);
dde7e6d1
AK
2008 case X86EMUL_MODE_VM86:
2009 case X86EMUL_MODE_PROT16:
2010 case X86EMUL_MODE_PROT32:
2011 case X86EMUL_MODE_PROT64:
c37eda13 2012 default:
dde7e6d1
AK
2013 /* iret from protected mode unimplemented yet */
2014 return X86EMUL_UNHANDLEABLE;
c37eda13 2015 }
c37eda13
WY
2016}
2017
d2f62766
TY
2018static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2019{
d2f62766 2020 int rc;
d1442d85
NA
2021 unsigned short sel, old_sel;
2022 struct desc_struct old_desc, new_desc;
2023 const struct x86_emulate_ops *ops = ctxt->ops;
2024 u8 cpl = ctxt->ops->cpl(ctxt);
2025
2026 /* Assignment of RIP may only fail in 64-bit mode */
2027 if (ctxt->mode == X86EMUL_MODE_PROT64)
2028 ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
2029 VCPU_SREG_CS);
d2f62766 2030
9dac77fa 2031 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
d2f62766 2032
d1442d85
NA
2033 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
2034 &new_desc);
d2f62766
TY
2035 if (rc != X86EMUL_CONTINUE)
2036 return rc;
2037
d1442d85
NA
2038 rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
2039 if (rc != X86EMUL_CONTINUE) {
cd9b8e2c 2040 WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
d1442d85
NA
2041 /* assigning eip failed; restore the old cs */
2042 ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
2043 return rc;
2044 }
2045 return rc;
d2f62766
TY
2046}
2047
51187683 2048static int em_grp45(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 2049{
4179bb02 2050 int rc = X86EMUL_CONTINUE;
8cdbd2c9 2051
9dac77fa 2052 switch (ctxt->modrm_reg) {
d19292e4
MG
2053 case 2: /* call near abs */ {
2054 long int old_eip;
9dac77fa 2055 old_eip = ctxt->_eip;
234f3ce4
NA
2056 rc = assign_eip_near(ctxt, ctxt->src.val);
2057 if (rc != X86EMUL_CONTINUE)
2058 break;
9dac77fa 2059 ctxt->src.val = old_eip;
4487b3b4 2060 rc = em_push(ctxt);
d19292e4
MG
2061 break;
2062 }
8cdbd2c9 2063 case 4: /* jmp abs */
234f3ce4 2064 rc = assign_eip_near(ctxt, ctxt->src.val);
8cdbd2c9 2065 break;
d2f62766
TY
2066 case 5: /* jmp far */
2067 rc = em_jmp_far(ctxt);
2068 break;
8cdbd2c9 2069 case 6: /* push */
4487b3b4 2070 rc = em_push(ctxt);
8cdbd2c9 2071 break;
8cdbd2c9 2072 }
4179bb02 2073 return rc;
8cdbd2c9
LV
2074}
2075
e0dac408 2076static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
8cdbd2c9 2077{
9dac77fa 2078 u64 old = ctxt->dst.orig_val64;
8cdbd2c9 2079
aaa05f24
NA
2080 if (ctxt->dst.bytes == 16)
2081 return X86EMUL_UNHANDLEABLE;
2082
dd856efa
AK
2083 if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2084 ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2085 *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2086 *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
05f086f8 2087 ctxt->eflags &= ~EFLG_ZF;
8cdbd2c9 2088 } else {
dd856efa
AK
2089 ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2090 (u32) reg_read(ctxt, VCPU_REGS_RBX);
8cdbd2c9 2091
05f086f8 2092 ctxt->eflags |= EFLG_ZF;
8cdbd2c9 2093 }
1b30eaa8 2094 return X86EMUL_CONTINUE;
8cdbd2c9
LV
2095}
2096
ebda02c2
TY
2097static int em_ret(struct x86_emulate_ctxt *ctxt)
2098{
234f3ce4
NA
2099 int rc;
2100 unsigned long eip;
2101
2102 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2103 if (rc != X86EMUL_CONTINUE)
2104 return rc;
2105
2106 return assign_eip_near(ctxt, eip);
ebda02c2
TY
2107}
2108
e01991e7 2109static int em_ret_far(struct x86_emulate_ctxt *ctxt)
a77ab5ea 2110{
a77ab5ea 2111 int rc;
d1442d85
NA
2112 unsigned long eip, cs;
2113 u16 old_cs;
9e8919ae 2114 int cpl = ctxt->ops->cpl(ctxt);
d1442d85
NA
2115 struct desc_struct old_desc, new_desc;
2116 const struct x86_emulate_ops *ops = ctxt->ops;
2117
2118 if (ctxt->mode == X86EMUL_MODE_PROT64)
2119 ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
2120 VCPU_SREG_CS);
a77ab5ea 2121
d1442d85 2122 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
1b30eaa8 2123 if (rc != X86EMUL_CONTINUE)
a77ab5ea 2124 return rc;
9dac77fa 2125 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1b30eaa8 2126 if (rc != X86EMUL_CONTINUE)
a77ab5ea 2127 return rc;
9e8919ae
NA
2128 /* Outer-privilege level return is not implemented */
2129 if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2130 return X86EMUL_UNHANDLEABLE;
d1442d85
NA
2131 rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
2132 &new_desc);
2133 if (rc != X86EMUL_CONTINUE)
2134 return rc;
2135 rc = assign_eip_far(ctxt, eip, new_desc.l);
2136 if (rc != X86EMUL_CONTINUE) {
cd9b8e2c 2137 WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
d1442d85
NA
2138 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
2139 }
a77ab5ea
AK
2140 return rc;
2141}
2142
3261107e
BR
2143static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2144{
2145 int rc;
2146
2147 rc = em_ret_far(ctxt);
2148 if (rc != X86EMUL_CONTINUE)
2149 return rc;
2150 rsp_increment(ctxt, ctxt->src.val);
2151 return X86EMUL_CONTINUE;
2152}
2153
e940b5c2
TY
2154static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2155{
2156 /* Save real source value, then compare EAX against destination. */
37c564f2
NA
2157 ctxt->dst.orig_val = ctxt->dst.val;
2158 ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
e940b5c2 2159 ctxt->src.orig_val = ctxt->src.val;
37c564f2 2160 ctxt->src.val = ctxt->dst.orig_val;
158de57f 2161 fastop(ctxt, em_cmp);
e940b5c2
TY
2162
2163 if (ctxt->eflags & EFLG_ZF) {
2164 /* Success: write back to memory. */
2165 ctxt->dst.val = ctxt->src.orig_val;
2166 } else {
2167 /* Failure: write the value we saw to EAX. */
2168 ctxt->dst.type = OP_REG;
dd856efa 2169 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
37c564f2 2170 ctxt->dst.val = ctxt->dst.orig_val;
e940b5c2
TY
2171 }
2172 return X86EMUL_CONTINUE;
2173}
2174
d4b4325f 2175static int em_lseg(struct x86_emulate_ctxt *ctxt)
09b5f4d3 2176{
d4b4325f 2177 int seg = ctxt->src2.val;
09b5f4d3
WY
2178 unsigned short sel;
2179 int rc;
2180
9dac77fa 2181 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
09b5f4d3 2182
7b105ca2 2183 rc = load_segment_descriptor(ctxt, sel, seg);
09b5f4d3
WY
2184 if (rc != X86EMUL_CONTINUE)
2185 return rc;
2186
9dac77fa 2187 ctxt->dst.val = ctxt->src.val;
09b5f4d3
WY
2188 return rc;
2189}
2190
7b105ca2 2191static void
e66bb2cc 2192setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
7b105ca2 2193 struct desc_struct *cs, struct desc_struct *ss)
e66bb2cc 2194{
e66bb2cc 2195 cs->l = 0; /* will be adjusted later */
79168fd1 2196 set_desc_base(cs, 0); /* flat segment */
e66bb2cc 2197 cs->g = 1; /* 4kb granularity */
79168fd1 2198 set_desc_limit(cs, 0xfffff); /* 4GB limit */
e66bb2cc
AP
2199 cs->type = 0x0b; /* Read, Execute, Accessed */
2200 cs->s = 1;
2201 cs->dpl = 0; /* will be adjusted later */
79168fd1
GN
2202 cs->p = 1;
2203 cs->d = 1;
99245b50 2204 cs->avl = 0;
e66bb2cc 2205
79168fd1
GN
2206 set_desc_base(ss, 0); /* flat segment */
2207 set_desc_limit(ss, 0xfffff); /* 4GB limit */
e66bb2cc
AP
2208 ss->g = 1; /* 4kb granularity */
2209 ss->s = 1;
2210 ss->type = 0x03; /* Read/Write, Accessed */
79168fd1 2211 ss->d = 1; /* 32bit stack segment */
e66bb2cc 2212 ss->dpl = 0;
79168fd1 2213 ss->p = 1;
99245b50
GN
2214 ss->l = 0;
2215 ss->avl = 0;
e66bb2cc
AP
2216}
2217
1a18a69b
AK
2218static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2219{
2220 u32 eax, ebx, ecx, edx;
2221
2222 eax = ecx = 0;
0017f93a
AK
2223 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2224 return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
1a18a69b
AK
2225 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2226 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2227}
2228
c2226fc9
SB
2229static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2230{
0225fb50 2231 const struct x86_emulate_ops *ops = ctxt->ops;
c2226fc9
SB
2232 u32 eax, ebx, ecx, edx;
2233
2234 /*
2235 * syscall should always be enabled in longmode - so only become
2236 * vendor specific (cpuid) if other modes are active...
2237 */
2238 if (ctxt->mode == X86EMUL_MODE_PROT64)
2239 return true;
2240
2241 eax = 0x00000000;
2242 ecx = 0x00000000;
0017f93a
AK
2243 ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
2244 /*
2245 * Intel ("GenuineIntel")
2246 * remark: Intel CPUs only support "syscall" in 64bit
2247 * longmode. Also an 64bit guest with a
2248 * 32bit compat-app running will #UD !! While this
2249 * behaviour can be fixed (by emulating) into AMD
2250 * response - CPUs of AMD can't behave like Intel.
2251 */
2252 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2253 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2254 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2255 return false;
2256
2257 /* AMD ("AuthenticAMD") */
2258 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2259 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2260 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2261 return true;
2262
2263 /* AMD ("AMDisbetter!") */
2264 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2265 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2266 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2267 return true;
c2226fc9
SB
2268
2269 /* default: (not Intel, not AMD), apply Intel's stricter rules... */
2270 return false;
2271}
2272
e01991e7 2273static int em_syscall(struct x86_emulate_ctxt *ctxt)
e66bb2cc 2274{
0225fb50 2275 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2276 struct desc_struct cs, ss;
e66bb2cc 2277 u64 msr_data;
79168fd1 2278 u16 cs_sel, ss_sel;
c2ad2bb3 2279 u64 efer = 0;
e66bb2cc
AP
2280
2281 /* syscall is not available in real mode */
2e901c4c 2282 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
2283 ctxt->mode == X86EMUL_MODE_VM86)
2284 return emulate_ud(ctxt);
e66bb2cc 2285
c2226fc9
SB
2286 if (!(em_syscall_is_enabled(ctxt)))
2287 return emulate_ud(ctxt);
2288
c2ad2bb3 2289 ops->get_msr(ctxt, MSR_EFER, &efer);
7b105ca2 2290 setup_syscalls_segments(ctxt, &cs, &ss);
e66bb2cc 2291
c2226fc9
SB
2292 if (!(efer & EFER_SCE))
2293 return emulate_ud(ctxt);
2294
717746e3 2295 ops->get_msr(ctxt, MSR_STAR, &msr_data);
e66bb2cc 2296 msr_data >>= 32;
79168fd1
GN
2297 cs_sel = (u16)(msr_data & 0xfffc);
2298 ss_sel = (u16)(msr_data + 8);
e66bb2cc 2299
c2ad2bb3 2300 if (efer & EFER_LMA) {
79168fd1 2301 cs.d = 0;
e66bb2cc
AP
2302 cs.l = 1;
2303 }
1aa36616
AK
2304 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2305 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
e66bb2cc 2306
dd856efa 2307 *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
c2ad2bb3 2308 if (efer & EFER_LMA) {
e66bb2cc 2309#ifdef CONFIG_X86_64
6c6cb69b 2310 *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
e66bb2cc 2311
717746e3 2312 ops->get_msr(ctxt,
3fb1b5db
GN
2313 ctxt->mode == X86EMUL_MODE_PROT64 ?
2314 MSR_LSTAR : MSR_CSTAR, &msr_data);
9dac77fa 2315 ctxt->_eip = msr_data;
e66bb2cc 2316
717746e3 2317 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
6c6cb69b 2318 ctxt->eflags &= ~msr_data;
e66bb2cc
AP
2319#endif
2320 } else {
2321 /* legacy mode */
717746e3 2322 ops->get_msr(ctxt, MSR_STAR, &msr_data);
9dac77fa 2323 ctxt->_eip = (u32)msr_data;
e66bb2cc 2324
6c6cb69b 2325 ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
e66bb2cc
AP
2326 }
2327
e54cfa97 2328 return X86EMUL_CONTINUE;
e66bb2cc
AP
2329}
2330
e01991e7 2331static int em_sysenter(struct x86_emulate_ctxt *ctxt)
8c604352 2332{
0225fb50 2333 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2334 struct desc_struct cs, ss;
8c604352 2335 u64 msr_data;
79168fd1 2336 u16 cs_sel, ss_sel;
c2ad2bb3 2337 u64 efer = 0;
8c604352 2338
7b105ca2 2339 ops->get_msr(ctxt, MSR_EFER, &efer);
a0044755 2340 /* inject #GP if in real mode */
35d3d4a1
AK
2341 if (ctxt->mode == X86EMUL_MODE_REAL)
2342 return emulate_gp(ctxt, 0);
8c604352 2343
1a18a69b
AK
2344 /*
2345 * Not recognized on AMD in compat mode (but is recognized in legacy
2346 * mode).
2347 */
2348 if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
2349 && !vendor_intel(ctxt))
2350 return emulate_ud(ctxt);
2351
8c604352
AP
2352 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2353 * Therefore, we inject an #UD.
2354 */
35d3d4a1
AK
2355 if (ctxt->mode == X86EMUL_MODE_PROT64)
2356 return emulate_ud(ctxt);
8c604352 2357
7b105ca2 2358 setup_syscalls_segments(ctxt, &cs, &ss);
8c604352 2359
717746e3 2360 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
8c604352
AP
2361 switch (ctxt->mode) {
2362 case X86EMUL_MODE_PROT32:
35d3d4a1
AK
2363 if ((msr_data & 0xfffc) == 0x0)
2364 return emulate_gp(ctxt, 0);
8c604352
AP
2365 break;
2366 case X86EMUL_MODE_PROT64:
35d3d4a1
AK
2367 if (msr_data == 0x0)
2368 return emulate_gp(ctxt, 0);
8c604352 2369 break;
9d1b39a9
GN
2370 default:
2371 break;
8c604352
AP
2372 }
2373
6c6cb69b 2374 ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
79168fd1
GN
2375 cs_sel = (u16)msr_data;
2376 cs_sel &= ~SELECTOR_RPL_MASK;
2377 ss_sel = cs_sel + 8;
2378 ss_sel &= ~SELECTOR_RPL_MASK;
c2ad2bb3 2379 if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
79168fd1 2380 cs.d = 0;
8c604352
AP
2381 cs.l = 1;
2382 }
2383
1aa36616
AK
2384 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2385 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
8c604352 2386
717746e3 2387 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
9dac77fa 2388 ctxt->_eip = msr_data;
8c604352 2389
717746e3 2390 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
dd856efa 2391 *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
8c604352 2392
e54cfa97 2393 return X86EMUL_CONTINUE;
8c604352
AP
2394}
2395
e01991e7 2396static int em_sysexit(struct x86_emulate_ctxt *ctxt)
4668f050 2397{
0225fb50 2398 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2399 struct desc_struct cs, ss;
234f3ce4 2400 u64 msr_data, rcx, rdx;
4668f050 2401 int usermode;
1249b96e 2402 u16 cs_sel = 0, ss_sel = 0;
4668f050 2403
a0044755
GN
2404 /* inject #GP if in real mode or Virtual 8086 mode */
2405 if (ctxt->mode == X86EMUL_MODE_REAL ||
35d3d4a1
AK
2406 ctxt->mode == X86EMUL_MODE_VM86)
2407 return emulate_gp(ctxt, 0);
4668f050 2408
7b105ca2 2409 setup_syscalls_segments(ctxt, &cs, &ss);
4668f050 2410
9dac77fa 2411 if ((ctxt->rex_prefix & 0x8) != 0x0)
4668f050
AP
2412 usermode = X86EMUL_MODE_PROT64;
2413 else
2414 usermode = X86EMUL_MODE_PROT32;
2415
234f3ce4
NA
2416 rcx = reg_read(ctxt, VCPU_REGS_RCX);
2417 rdx = reg_read(ctxt, VCPU_REGS_RDX);
2418
4668f050
AP
2419 cs.dpl = 3;
2420 ss.dpl = 3;
717746e3 2421 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
4668f050
AP
2422 switch (usermode) {
2423 case X86EMUL_MODE_PROT32:
79168fd1 2424 cs_sel = (u16)(msr_data + 16);
35d3d4a1
AK
2425 if ((msr_data & 0xfffc) == 0x0)
2426 return emulate_gp(ctxt, 0);
79168fd1 2427 ss_sel = (u16)(msr_data + 24);
4668f050
AP
2428 break;
2429 case X86EMUL_MODE_PROT64:
79168fd1 2430 cs_sel = (u16)(msr_data + 32);
35d3d4a1
AK
2431 if (msr_data == 0x0)
2432 return emulate_gp(ctxt, 0);
79168fd1
GN
2433 ss_sel = cs_sel + 8;
2434 cs.d = 0;
4668f050 2435 cs.l = 1;
234f3ce4
NA
2436 if (is_noncanonical_address(rcx) ||
2437 is_noncanonical_address(rdx))
2438 return emulate_gp(ctxt, 0);
4668f050
AP
2439 break;
2440 }
79168fd1
GN
2441 cs_sel |= SELECTOR_RPL_MASK;
2442 ss_sel |= SELECTOR_RPL_MASK;
4668f050 2443
1aa36616
AK
2444 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2445 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
4668f050 2446
234f3ce4
NA
2447 ctxt->_eip = rdx;
2448 *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
4668f050 2449
e54cfa97 2450 return X86EMUL_CONTINUE;
4668f050
AP
2451}
2452
7b105ca2 2453static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
f850e2e6
GN
2454{
2455 int iopl;
2456 if (ctxt->mode == X86EMUL_MODE_REAL)
2457 return false;
2458 if (ctxt->mode == X86EMUL_MODE_VM86)
2459 return true;
2460 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
7b105ca2 2461 return ctxt->ops->cpl(ctxt) > iopl;
f850e2e6
GN
2462}
2463
2464static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2465 u16 port, u16 len)
2466{
0225fb50 2467 const struct x86_emulate_ops *ops = ctxt->ops;
79168fd1 2468 struct desc_struct tr_seg;
5601d05b 2469 u32 base3;
f850e2e6 2470 int r;
1aa36616 2471 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
f850e2e6 2472 unsigned mask = (1 << len) - 1;
5601d05b 2473 unsigned long base;
f850e2e6 2474
1aa36616 2475 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
79168fd1 2476 if (!tr_seg.p)
f850e2e6 2477 return false;
79168fd1 2478 if (desc_limit_scaled(&tr_seg) < 103)
f850e2e6 2479 return false;
5601d05b
GN
2480 base = get_desc_base(&tr_seg);
2481#ifdef CONFIG_X86_64
2482 base |= ((u64)base3) << 32;
2483#endif
0f65dd70 2484 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
f850e2e6
GN
2485 if (r != X86EMUL_CONTINUE)
2486 return false;
79168fd1 2487 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
f850e2e6 2488 return false;
0f65dd70 2489 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
f850e2e6
GN
2490 if (r != X86EMUL_CONTINUE)
2491 return false;
2492 if ((perm >> bit_idx) & mask)
2493 return false;
2494 return true;
2495}
2496
2497static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
f850e2e6
GN
2498 u16 port, u16 len)
2499{
4fc40f07
GN
2500 if (ctxt->perm_ok)
2501 return true;
2502
7b105ca2
TY
2503 if (emulator_bad_iopl(ctxt))
2504 if (!emulator_io_port_access_allowed(ctxt, port, len))
f850e2e6 2505 return false;
4fc40f07
GN
2506
2507 ctxt->perm_ok = true;
2508
f850e2e6
GN
2509 return true;
2510}
2511
38ba30ba 2512static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2513 struct tss_segment_16 *tss)
2514{
9dac77fa 2515 tss->ip = ctxt->_eip;
38ba30ba 2516 tss->flag = ctxt->eflags;
dd856efa
AK
2517 tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
2518 tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
2519 tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
2520 tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
2521 tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
2522 tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
2523 tss->si = reg_read(ctxt, VCPU_REGS_RSI);
2524 tss->di = reg_read(ctxt, VCPU_REGS_RDI);
38ba30ba 2525
1aa36616
AK
2526 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2527 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2528 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2529 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2530 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
38ba30ba
GN
2531}
2532
2533static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2534 struct tss_segment_16 *tss)
2535{
38ba30ba 2536 int ret;
2356aaeb 2537 u8 cpl;
38ba30ba 2538
9dac77fa 2539 ctxt->_eip = tss->ip;
38ba30ba 2540 ctxt->eflags = tss->flag | 2;
dd856efa
AK
2541 *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
2542 *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
2543 *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
2544 *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
2545 *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
2546 *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
2547 *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
2548 *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
38ba30ba
GN
2549
2550 /*
2551 * SDM says that segment selectors are loaded before segment
2552 * descriptors
2553 */
1aa36616
AK
2554 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2555 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2556 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2557 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2558 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
38ba30ba 2559
2356aaeb
PB
2560 cpl = tss->cs & 3;
2561
38ba30ba 2562 /*
fc058680 2563 * Now load segment descriptors. If fault happens at this stage
38ba30ba
GN
2564 * it is handled in a context of new task
2565 */
d1442d85
NA
2566 ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2567 true, NULL);
38ba30ba
GN
2568 if (ret != X86EMUL_CONTINUE)
2569 return ret;
d1442d85
NA
2570 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2571 true, NULL);
38ba30ba
GN
2572 if (ret != X86EMUL_CONTINUE)
2573 return ret;
d1442d85
NA
2574 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2575 true, NULL);
38ba30ba
GN
2576 if (ret != X86EMUL_CONTINUE)
2577 return ret;
d1442d85
NA
2578 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2579 true, NULL);
38ba30ba
GN
2580 if (ret != X86EMUL_CONTINUE)
2581 return ret;
d1442d85
NA
2582 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2583 true, NULL);
38ba30ba
GN
2584 if (ret != X86EMUL_CONTINUE)
2585 return ret;
2586
2587 return X86EMUL_CONTINUE;
2588}
2589
2590static int task_switch_16(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2591 u16 tss_selector, u16 old_tss_sel,
2592 ulong old_tss_base, struct desc_struct *new_desc)
2593{
0225fb50 2594 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2595 struct tss_segment_16 tss_seg;
2596 int ret;
bcc55cba 2597 u32 new_tss_base = get_desc_base(new_desc);
38ba30ba 2598
0f65dd70 2599 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2600 &ctxt->exception);
db297e3d 2601 if (ret != X86EMUL_CONTINUE)
38ba30ba 2602 /* FIXME: need to provide precise fault address */
38ba30ba 2603 return ret;
38ba30ba 2604
7b105ca2 2605 save_state_to_tss16(ctxt, &tss_seg);
38ba30ba 2606
0f65dd70 2607 ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2608 &ctxt->exception);
db297e3d 2609 if (ret != X86EMUL_CONTINUE)
38ba30ba 2610 /* FIXME: need to provide precise fault address */
38ba30ba 2611 return ret;
38ba30ba 2612
0f65dd70 2613 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2614 &ctxt->exception);
db297e3d 2615 if (ret != X86EMUL_CONTINUE)
38ba30ba 2616 /* FIXME: need to provide precise fault address */
38ba30ba 2617 return ret;
38ba30ba
GN
2618
2619 if (old_tss_sel != 0xffff) {
2620 tss_seg.prev_task_link = old_tss_sel;
2621
0f65dd70 2622 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2623 &tss_seg.prev_task_link,
2624 sizeof tss_seg.prev_task_link,
0f65dd70 2625 &ctxt->exception);
db297e3d 2626 if (ret != X86EMUL_CONTINUE)
38ba30ba 2627 /* FIXME: need to provide precise fault address */
38ba30ba 2628 return ret;
38ba30ba
GN
2629 }
2630
7b105ca2 2631 return load_state_from_tss16(ctxt, &tss_seg);
38ba30ba
GN
2632}
2633
2634static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2635 struct tss_segment_32 *tss)
2636{
5c7411e2 2637 /* CR3 and ldt selector are not saved intentionally */
9dac77fa 2638 tss->eip = ctxt->_eip;
38ba30ba 2639 tss->eflags = ctxt->eflags;
dd856efa
AK
2640 tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
2641 tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
2642 tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
2643 tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
2644 tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
2645 tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
2646 tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
2647 tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
38ba30ba 2648
1aa36616
AK
2649 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2650 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2651 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2652 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2653 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2654 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
38ba30ba
GN
2655}
2656
2657static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2658 struct tss_segment_32 *tss)
2659{
38ba30ba 2660 int ret;
2356aaeb 2661 u8 cpl;
38ba30ba 2662
7b105ca2 2663 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
35d3d4a1 2664 return emulate_gp(ctxt, 0);
9dac77fa 2665 ctxt->_eip = tss->eip;
38ba30ba 2666 ctxt->eflags = tss->eflags | 2;
4cee4798
KW
2667
2668 /* General purpose registers */
dd856efa
AK
2669 *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
2670 *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
2671 *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
2672 *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
2673 *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
2674 *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
2675 *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
2676 *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
38ba30ba
GN
2677
2678 /*
2679 * SDM says that segment selectors are loaded before segment
2356aaeb
PB
2680 * descriptors. This is important because CPL checks will
2681 * use CS.RPL.
38ba30ba 2682 */
1aa36616
AK
2683 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2684 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2685 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2686 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2687 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2688 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2689 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
38ba30ba 2690
4cee4798
KW
2691 /*
2692 * If we're switching between Protected Mode and VM86, we need to make
2693 * sure to update the mode before loading the segment descriptors so
2694 * that the selectors are interpreted correctly.
4cee4798 2695 */
2356aaeb 2696 if (ctxt->eflags & X86_EFLAGS_VM) {
4cee4798 2697 ctxt->mode = X86EMUL_MODE_VM86;
2356aaeb
PB
2698 cpl = 3;
2699 } else {
4cee4798 2700 ctxt->mode = X86EMUL_MODE_PROT32;
2356aaeb
PB
2701 cpl = tss->cs & 3;
2702 }
4cee4798 2703
38ba30ba
GN
2704 /*
2705 * Now load segment descriptors. If fault happenes at this stage
2706 * it is handled in a context of new task
2707 */
d1442d85
NA
2708 ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
2709 cpl, true, NULL);
38ba30ba
GN
2710 if (ret != X86EMUL_CONTINUE)
2711 return ret;
d1442d85
NA
2712 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2713 true, NULL);
38ba30ba
GN
2714 if (ret != X86EMUL_CONTINUE)
2715 return ret;
d1442d85
NA
2716 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2717 true, NULL);
38ba30ba
GN
2718 if (ret != X86EMUL_CONTINUE)
2719 return ret;
d1442d85
NA
2720 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2721 true, NULL);
38ba30ba
GN
2722 if (ret != X86EMUL_CONTINUE)
2723 return ret;
d1442d85
NA
2724 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2725 true, NULL);
38ba30ba
GN
2726 if (ret != X86EMUL_CONTINUE)
2727 return ret;
d1442d85
NA
2728 ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
2729 true, NULL);
38ba30ba
GN
2730 if (ret != X86EMUL_CONTINUE)
2731 return ret;
d1442d85
NA
2732 ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
2733 true, NULL);
38ba30ba
GN
2734 if (ret != X86EMUL_CONTINUE)
2735 return ret;
2736
2737 return X86EMUL_CONTINUE;
2738}
2739
2740static int task_switch_32(struct x86_emulate_ctxt *ctxt,
38ba30ba
GN
2741 u16 tss_selector, u16 old_tss_sel,
2742 ulong old_tss_base, struct desc_struct *new_desc)
2743{
0225fb50 2744 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2745 struct tss_segment_32 tss_seg;
2746 int ret;
bcc55cba 2747 u32 new_tss_base = get_desc_base(new_desc);
5c7411e2
NA
2748 u32 eip_offset = offsetof(struct tss_segment_32, eip);
2749 u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
38ba30ba 2750
0f65dd70 2751 ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2752 &ctxt->exception);
db297e3d 2753 if (ret != X86EMUL_CONTINUE)
38ba30ba 2754 /* FIXME: need to provide precise fault address */
38ba30ba 2755 return ret;
38ba30ba 2756
7b105ca2 2757 save_state_to_tss32(ctxt, &tss_seg);
38ba30ba 2758
5c7411e2
NA
2759 /* Only GP registers and segment selectors are saved */
2760 ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
2761 ldt_sel_offset - eip_offset, &ctxt->exception);
db297e3d 2762 if (ret != X86EMUL_CONTINUE)
38ba30ba 2763 /* FIXME: need to provide precise fault address */
38ba30ba 2764 return ret;
38ba30ba 2765
0f65dd70 2766 ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
bcc55cba 2767 &ctxt->exception);
db297e3d 2768 if (ret != X86EMUL_CONTINUE)
38ba30ba 2769 /* FIXME: need to provide precise fault address */
38ba30ba 2770 return ret;
38ba30ba
GN
2771
2772 if (old_tss_sel != 0xffff) {
2773 tss_seg.prev_task_link = old_tss_sel;
2774
0f65dd70 2775 ret = ops->write_std(ctxt, new_tss_base,
38ba30ba
GN
2776 &tss_seg.prev_task_link,
2777 sizeof tss_seg.prev_task_link,
0f65dd70 2778 &ctxt->exception);
db297e3d 2779 if (ret != X86EMUL_CONTINUE)
38ba30ba 2780 /* FIXME: need to provide precise fault address */
38ba30ba 2781 return ret;
38ba30ba
GN
2782 }
2783
7b105ca2 2784 return load_state_from_tss32(ctxt, &tss_seg);
38ba30ba
GN
2785}
2786
2787static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 2788 u16 tss_selector, int idt_index, int reason,
e269fb21 2789 bool has_error_code, u32 error_code)
38ba30ba 2790{
0225fb50 2791 const struct x86_emulate_ops *ops = ctxt->ops;
38ba30ba
GN
2792 struct desc_struct curr_tss_desc, next_tss_desc;
2793 int ret;
1aa36616 2794 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
38ba30ba 2795 ulong old_tss_base =
4bff1e86 2796 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
ceffb459 2797 u32 desc_limit;
e919464b 2798 ulong desc_addr;
38ba30ba
GN
2799
2800 /* FIXME: old_tss_base == ~0 ? */
2801
e919464b 2802 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
38ba30ba
GN
2803 if (ret != X86EMUL_CONTINUE)
2804 return ret;
e919464b 2805 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
38ba30ba
GN
2806 if (ret != X86EMUL_CONTINUE)
2807 return ret;
2808
2809 /* FIXME: check that next_tss_desc is tss */
2810
7f3d35fd
KW
2811 /*
2812 * Check privileges. The three cases are task switch caused by...
2813 *
2814 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2815 * 2. Exception/IRQ/iret: No check is performed
fc058680 2816 * 3. jmp/call to TSS: Check against DPL of the TSS
7f3d35fd
KW
2817 */
2818 if (reason == TASK_SWITCH_GATE) {
2819 if (idt_index != -1) {
2820 /* Software interrupts */
2821 struct desc_struct task_gate_desc;
2822 int dpl;
2823
2824 ret = read_interrupt_descriptor(ctxt, idt_index,
2825 &task_gate_desc);
2826 if (ret != X86EMUL_CONTINUE)
2827 return ret;
2828
2829 dpl = task_gate_desc.dpl;
2830 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2831 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2832 }
2833 } else if (reason != TASK_SWITCH_IRET) {
2834 int dpl = next_tss_desc.dpl;
2835 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2836 return emulate_gp(ctxt, tss_selector);
38ba30ba
GN
2837 }
2838
7f3d35fd 2839
ceffb459
GN
2840 desc_limit = desc_limit_scaled(&next_tss_desc);
2841 if (!next_tss_desc.p ||
2842 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2843 desc_limit < 0x2b)) {
592f0858 2844 return emulate_ts(ctxt, tss_selector & 0xfffc);
38ba30ba
GN
2845 }
2846
2847 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2848 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
7b105ca2 2849 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
38ba30ba
GN
2850 }
2851
2852 if (reason == TASK_SWITCH_IRET)
2853 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2854
2855 /* set back link to prev task only if NT bit is set in eflags
fc058680 2856 note that old_tss_sel is not used after this point */
38ba30ba
GN
2857 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2858 old_tss_sel = 0xffff;
2859
2860 if (next_tss_desc.type & 8)
7b105ca2 2861 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
38ba30ba
GN
2862 old_tss_base, &next_tss_desc);
2863 else
7b105ca2 2864 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
38ba30ba 2865 old_tss_base, &next_tss_desc);
0760d448
JK
2866 if (ret != X86EMUL_CONTINUE)
2867 return ret;
38ba30ba
GN
2868
2869 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2870 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2871
2872 if (reason != TASK_SWITCH_IRET) {
2873 next_tss_desc.type |= (1 << 1); /* set busy flag */
7b105ca2 2874 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
38ba30ba
GN
2875 }
2876
717746e3 2877 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
1aa36616 2878 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
38ba30ba 2879
e269fb21 2880 if (has_error_code) {
9dac77fa
AK
2881 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2882 ctxt->lock_prefix = 0;
2883 ctxt->src.val = (unsigned long) error_code;
4487b3b4 2884 ret = em_push(ctxt);
e269fb21
JK
2885 }
2886
38ba30ba
GN
2887 return ret;
2888}
2889
2890int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 2891 u16 tss_selector, int idt_index, int reason,
e269fb21 2892 bool has_error_code, u32 error_code)
38ba30ba 2893{
38ba30ba
GN
2894 int rc;
2895
dd856efa 2896 invalidate_registers(ctxt);
9dac77fa
AK
2897 ctxt->_eip = ctxt->eip;
2898 ctxt->dst.type = OP_NONE;
38ba30ba 2899
7f3d35fd 2900 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
e269fb21 2901 has_error_code, error_code);
38ba30ba 2902
dd856efa 2903 if (rc == X86EMUL_CONTINUE) {
9dac77fa 2904 ctxt->eip = ctxt->_eip;
dd856efa
AK
2905 writeback_registers(ctxt);
2906 }
38ba30ba 2907
a0c0ab2f 2908 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
38ba30ba
GN
2909}
2910
f3bd64c6
GN
2911static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
2912 struct operand *op)
a682e354 2913{
b3356bf0 2914 int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
a682e354 2915
dd856efa
AK
2916 register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
2917 op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
a682e354
GN
2918}
2919
7af04fc0
AK
2920static int em_das(struct x86_emulate_ctxt *ctxt)
2921{
7af04fc0
AK
2922 u8 al, old_al;
2923 bool af, cf, old_cf;
2924
2925 cf = ctxt->eflags & X86_EFLAGS_CF;
9dac77fa 2926 al = ctxt->dst.val;
7af04fc0
AK
2927
2928 old_al = al;
2929 old_cf = cf;
2930 cf = false;
2931 af = ctxt->eflags & X86_EFLAGS_AF;
2932 if ((al & 0x0f) > 9 || af) {
2933 al -= 6;
2934 cf = old_cf | (al >= 250);
2935 af = true;
2936 } else {
2937 af = false;
2938 }
2939 if (old_al > 0x99 || old_cf) {
2940 al -= 0x60;
2941 cf = true;
2942 }
2943
9dac77fa 2944 ctxt->dst.val = al;
7af04fc0 2945 /* Set PF, ZF, SF */
9dac77fa
AK
2946 ctxt->src.type = OP_IMM;
2947 ctxt->src.val = 0;
2948 ctxt->src.bytes = 1;
158de57f 2949 fastop(ctxt, em_or);
7af04fc0
AK
2950 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2951 if (cf)
2952 ctxt->eflags |= X86_EFLAGS_CF;
2953 if (af)
2954 ctxt->eflags |= X86_EFLAGS_AF;
2955 return X86EMUL_CONTINUE;
2956}
2957
a035d5c6
PB
2958static int em_aam(struct x86_emulate_ctxt *ctxt)
2959{
2960 u8 al, ah;
2961
2962 if (ctxt->src.val == 0)
2963 return emulate_de(ctxt);
2964
2965 al = ctxt->dst.val & 0xff;
2966 ah = al / ctxt->src.val;
2967 al %= ctxt->src.val;
2968
2969 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
2970
2971 /* Set PF, ZF, SF */
2972 ctxt->src.type = OP_IMM;
2973 ctxt->src.val = 0;
2974 ctxt->src.bytes = 1;
2975 fastop(ctxt, em_or);
2976
2977 return X86EMUL_CONTINUE;
2978}
2979
7f662273
GN
2980static int em_aad(struct x86_emulate_ctxt *ctxt)
2981{
2982 u8 al = ctxt->dst.val & 0xff;
2983 u8 ah = (ctxt->dst.val >> 8) & 0xff;
2984
2985 al = (al + (ah * ctxt->src.val)) & 0xff;
2986
2987 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
2988
f583c29b
GN
2989 /* Set PF, ZF, SF */
2990 ctxt->src.type = OP_IMM;
2991 ctxt->src.val = 0;
2992 ctxt->src.bytes = 1;
2993 fastop(ctxt, em_or);
7f662273
GN
2994
2995 return X86EMUL_CONTINUE;
2996}
2997
d4ddafcd
TY
2998static int em_call(struct x86_emulate_ctxt *ctxt)
2999{
234f3ce4 3000 int rc;
d4ddafcd
TY
3001 long rel = ctxt->src.val;
3002
3003 ctxt->src.val = (unsigned long)ctxt->_eip;
234f3ce4
NA
3004 rc = jmp_rel(ctxt, rel);
3005 if (rc != X86EMUL_CONTINUE)
3006 return rc;
d4ddafcd
TY
3007 return em_push(ctxt);
3008}
3009
0ef753b8
AK
3010static int em_call_far(struct x86_emulate_ctxt *ctxt)
3011{
0ef753b8
AK
3012 u16 sel, old_cs;
3013 ulong old_eip;
3014 int rc;
d1442d85
NA
3015 struct desc_struct old_desc, new_desc;
3016 const struct x86_emulate_ops *ops = ctxt->ops;
3017 int cpl = ctxt->ops->cpl(ctxt);
0ef753b8 3018
9dac77fa 3019 old_eip = ctxt->_eip;
d1442d85 3020 ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
0ef753b8 3021
9dac77fa 3022 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
d1442d85
NA
3023 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
3024 &new_desc);
3025 if (rc != X86EMUL_CONTINUE)
0ef753b8
AK
3026 return X86EMUL_CONTINUE;
3027
d1442d85
NA
3028 rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
3029 if (rc != X86EMUL_CONTINUE)
3030 goto fail;
0ef753b8 3031
9dac77fa 3032 ctxt->src.val = old_cs;
4487b3b4 3033 rc = em_push(ctxt);
0ef753b8 3034 if (rc != X86EMUL_CONTINUE)
d1442d85 3035 goto fail;
0ef753b8 3036
9dac77fa 3037 ctxt->src.val = old_eip;
d1442d85
NA
3038 rc = em_push(ctxt);
3039 /* If we failed, we tainted the memory, but the very least we should
3040 restore cs */
3041 if (rc != X86EMUL_CONTINUE)
3042 goto fail;
3043 return rc;
3044fail:
3045 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3046 return rc;
3047
0ef753b8
AK
3048}
3049
40ece7c7
AK
3050static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3051{
40ece7c7 3052 int rc;
234f3ce4 3053 unsigned long eip;
40ece7c7 3054
234f3ce4
NA
3055 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3056 if (rc != X86EMUL_CONTINUE)
3057 return rc;
3058 rc = assign_eip_near(ctxt, eip);
40ece7c7
AK
3059 if (rc != X86EMUL_CONTINUE)
3060 return rc;
5ad105e5 3061 rsp_increment(ctxt, ctxt->src.val);
40ece7c7
AK
3062 return X86EMUL_CONTINUE;
3063}
3064
e4f973ae
TY
3065static int em_xchg(struct x86_emulate_ctxt *ctxt)
3066{
e4f973ae 3067 /* Write back the register source. */
9dac77fa
AK
3068 ctxt->src.val = ctxt->dst.val;
3069 write_register_operand(&ctxt->src);
e4f973ae
TY
3070
3071 /* Write back the memory destination with implicit LOCK prefix. */
9dac77fa
AK
3072 ctxt->dst.val = ctxt->src.orig_val;
3073 ctxt->lock_prefix = 1;
e4f973ae
TY
3074 return X86EMUL_CONTINUE;
3075}
3076
5c82aa29
AK
3077static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3078{
9dac77fa 3079 ctxt->dst.val = ctxt->src2.val;
4d758349 3080 return fastop(ctxt, em_imul);
5c82aa29
AK
3081}
3082
61429142
AK
3083static int em_cwd(struct x86_emulate_ctxt *ctxt)
3084{
9dac77fa
AK
3085 ctxt->dst.type = OP_REG;
3086 ctxt->dst.bytes = ctxt->src.bytes;
dd856efa 3087 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
9dac77fa 3088 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
61429142
AK
3089
3090 return X86EMUL_CONTINUE;
3091}
3092
48bb5d3c
AK
3093static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3094{
48bb5d3c
AK
3095 u64 tsc = 0;
3096
717746e3 3097 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
dd856efa
AK
3098 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3099 *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
48bb5d3c
AK
3100 return X86EMUL_CONTINUE;
3101}
3102
222d21aa
AK
3103static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3104{
3105 u64 pmc;
3106
dd856efa 3107 if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
222d21aa 3108 return emulate_gp(ctxt, 0);
dd856efa
AK
3109 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3110 *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
222d21aa
AK
3111 return X86EMUL_CONTINUE;
3112}
3113
b9eac5f4
AK
3114static int em_mov(struct x86_emulate_ctxt *ctxt)
3115{
54cfdb3e 3116 memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
b9eac5f4
AK
3117 return X86EMUL_CONTINUE;
3118}
3119
84cffe49
BP
3120#define FFL(x) bit(X86_FEATURE_##x)
3121
3122static int em_movbe(struct x86_emulate_ctxt *ctxt)
3123{
3124 u32 ebx, ecx, edx, eax = 1;
3125 u16 tmp;
3126
3127 /*
3128 * Check MOVBE is set in the guest-visible CPUID leaf.
3129 */
3130 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3131 if (!(ecx & FFL(MOVBE)))
3132 return emulate_ud(ctxt);
3133
3134 switch (ctxt->op_bytes) {
3135 case 2:
3136 /*
3137 * From MOVBE definition: "...When the operand size is 16 bits,
3138 * the upper word of the destination register remains unchanged
3139 * ..."
3140 *
3141 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3142 * rules so we have to do the operation almost per hand.
3143 */
3144 tmp = (u16)ctxt->src.val;
3145 ctxt->dst.val &= ~0xffffUL;
3146 ctxt->dst.val |= (unsigned long)swab16(tmp);
3147 break;
3148 case 4:
3149 ctxt->dst.val = swab32((u32)ctxt->src.val);
3150 break;
3151 case 8:
3152 ctxt->dst.val = swab64(ctxt->src.val);
3153 break;
3154 default:
592f0858 3155 BUG();
84cffe49
BP
3156 }
3157 return X86EMUL_CONTINUE;
3158}
3159
bc00f8d2
TY
3160static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3161{
3162 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3163 return emulate_gp(ctxt, 0);
3164
3165 /* Disable writeback. */
3166 ctxt->dst.type = OP_NONE;
3167 return X86EMUL_CONTINUE;
3168}
3169
3170static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3171{
3172 unsigned long val;
3173
3174 if (ctxt->mode == X86EMUL_MODE_PROT64)
3175 val = ctxt->src.val & ~0ULL;
3176 else
3177 val = ctxt->src.val & ~0U;
3178
3179 /* #UD condition is already handled. */
3180 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3181 return emulate_gp(ctxt, 0);
3182
3183 /* Disable writeback. */
3184 ctxt->dst.type = OP_NONE;
3185 return X86EMUL_CONTINUE;
3186}
3187
e1e210b0
TY
3188static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3189{
3190 u64 msr_data;
3191
dd856efa
AK
3192 msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3193 | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3194 if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
e1e210b0
TY
3195 return emulate_gp(ctxt, 0);
3196
3197 return X86EMUL_CONTINUE;
3198}
3199
3200static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3201{
3202 u64 msr_data;
3203
dd856efa 3204 if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
e1e210b0
TY
3205 return emulate_gp(ctxt, 0);
3206
dd856efa
AK
3207 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3208 *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
e1e210b0
TY
3209 return X86EMUL_CONTINUE;
3210}
3211
1bd5f469
TY
3212static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3213{
9dac77fa 3214 if (ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
3215 return emulate_ud(ctxt);
3216
9dac77fa 3217 ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
1bd5f469
TY
3218 return X86EMUL_CONTINUE;
3219}
3220
3221static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3222{
9dac77fa 3223 u16 sel = ctxt->src.val;
1bd5f469 3224
9dac77fa 3225 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
1bd5f469
TY
3226 return emulate_ud(ctxt);
3227
9dac77fa 3228 if (ctxt->modrm_reg == VCPU_SREG_SS)
1bd5f469
TY
3229 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3230
3231 /* Disable writeback. */
9dac77fa
AK
3232 ctxt->dst.type = OP_NONE;
3233 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
1bd5f469
TY
3234}
3235
a14e579f
AK
3236static int em_lldt(struct x86_emulate_ctxt *ctxt)
3237{
3238 u16 sel = ctxt->src.val;
3239
3240 /* Disable writeback. */
3241 ctxt->dst.type = OP_NONE;
3242 return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3243}
3244
80890006
AK
3245static int em_ltr(struct x86_emulate_ctxt *ctxt)
3246{
3247 u16 sel = ctxt->src.val;
3248
3249 /* Disable writeback. */
3250 ctxt->dst.type = OP_NONE;
3251 return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3252}
3253
38503911
AK
3254static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3255{
9fa088f4
AK
3256 int rc;
3257 ulong linear;
3258
9dac77fa 3259 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
9fa088f4 3260 if (rc == X86EMUL_CONTINUE)
3cb16fe7 3261 ctxt->ops->invlpg(ctxt, linear);
38503911 3262 /* Disable writeback. */
9dac77fa 3263 ctxt->dst.type = OP_NONE;
38503911
AK
3264 return X86EMUL_CONTINUE;
3265}
3266
2d04a05b
AK
3267static int em_clts(struct x86_emulate_ctxt *ctxt)
3268{
3269 ulong cr0;
3270
3271 cr0 = ctxt->ops->get_cr(ctxt, 0);
3272 cr0 &= ~X86_CR0_TS;
3273 ctxt->ops->set_cr(ctxt, 0, cr0);
3274 return X86EMUL_CONTINUE;
3275}
3276
26d05cc7
AK
3277static int em_vmcall(struct x86_emulate_ctxt *ctxt)
3278{
0f54a321 3279 int rc = ctxt->ops->fix_hypercall(ctxt);
26d05cc7 3280
26d05cc7
AK
3281 if (rc != X86EMUL_CONTINUE)
3282 return rc;
3283
3284 /* Let the processor re-execute the fixed hypercall */
9dac77fa 3285 ctxt->_eip = ctxt->eip;
26d05cc7 3286 /* Disable writeback. */
9dac77fa 3287 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3288 return X86EMUL_CONTINUE;
3289}
3290
96051572
AK
3291static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3292 void (*get)(struct x86_emulate_ctxt *ctxt,
3293 struct desc_ptr *ptr))
3294{
3295 struct desc_ptr desc_ptr;
3296
3297 if (ctxt->mode == X86EMUL_MODE_PROT64)
3298 ctxt->op_bytes = 8;
3299 get(ctxt, &desc_ptr);
3300 if (ctxt->op_bytes == 2) {
3301 ctxt->op_bytes = 4;
3302 desc_ptr.address &= 0x00ffffff;
3303 }
3304 /* Disable writeback. */
3305 ctxt->dst.type = OP_NONE;
3306 return segmented_write(ctxt, ctxt->dst.addr.mem,
3307 &desc_ptr, 2 + ctxt->op_bytes);
3308}
3309
3310static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3311{
3312 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3313}
3314
3315static int em_sidt(struct x86_emulate_ctxt *ctxt)
3316{
3317 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3318}
3319
26d05cc7
AK
3320static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3321{
26d05cc7
AK
3322 struct desc_ptr desc_ptr;
3323 int rc;
3324
510425ff
AK
3325 if (ctxt->mode == X86EMUL_MODE_PROT64)
3326 ctxt->op_bytes = 8;
9dac77fa 3327 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
26d05cc7 3328 &desc_ptr.size, &desc_ptr.address,
9dac77fa 3329 ctxt->op_bytes);
26d05cc7
AK
3330 if (rc != X86EMUL_CONTINUE)
3331 return rc;
3332 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3333 /* Disable writeback. */
9dac77fa 3334 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3335 return X86EMUL_CONTINUE;
3336}
3337
5ef39c71 3338static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
26d05cc7 3339{
26d05cc7
AK
3340 int rc;
3341
5ef39c71
AK
3342 rc = ctxt->ops->fix_hypercall(ctxt);
3343
26d05cc7 3344 /* Disable writeback. */
9dac77fa 3345 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3346 return rc;
3347}
3348
3349static int em_lidt(struct x86_emulate_ctxt *ctxt)
3350{
26d05cc7
AK
3351 struct desc_ptr desc_ptr;
3352 int rc;
3353
510425ff
AK
3354 if (ctxt->mode == X86EMUL_MODE_PROT64)
3355 ctxt->op_bytes = 8;
9dac77fa 3356 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
509cf9fe 3357 &desc_ptr.size, &desc_ptr.address,
9dac77fa 3358 ctxt->op_bytes);
26d05cc7
AK
3359 if (rc != X86EMUL_CONTINUE)
3360 return rc;
3361 ctxt->ops->set_idt(ctxt, &desc_ptr);
3362 /* Disable writeback. */
9dac77fa 3363 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3364 return X86EMUL_CONTINUE;
3365}
3366
3367static int em_smsw(struct x86_emulate_ctxt *ctxt)
3368{
32e94d06
NA
3369 if (ctxt->dst.type == OP_MEM)
3370 ctxt->dst.bytes = 2;
9dac77fa 3371 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
26d05cc7
AK
3372 return X86EMUL_CONTINUE;
3373}
3374
3375static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3376{
26d05cc7 3377 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
9dac77fa
AK
3378 | (ctxt->src.val & 0x0f));
3379 ctxt->dst.type = OP_NONE;
26d05cc7
AK
3380 return X86EMUL_CONTINUE;
3381}
3382
d06e03ad
TY
3383static int em_loop(struct x86_emulate_ctxt *ctxt)
3384{
234f3ce4
NA
3385 int rc = X86EMUL_CONTINUE;
3386
dd856efa
AK
3387 register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
3388 if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
9dac77fa 3389 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
234f3ce4 3390 rc = jmp_rel(ctxt, ctxt->src.val);
d06e03ad 3391
234f3ce4 3392 return rc;
d06e03ad
TY
3393}
3394
3395static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3396{
234f3ce4
NA
3397 int rc = X86EMUL_CONTINUE;
3398
dd856efa 3399 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
234f3ce4 3400 rc = jmp_rel(ctxt, ctxt->src.val);
d06e03ad 3401
234f3ce4 3402 return rc;
d06e03ad
TY
3403}
3404
d7841a4b
TY
3405static int em_in(struct x86_emulate_ctxt *ctxt)
3406{
3407 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3408 &ctxt->dst.val))
3409 return X86EMUL_IO_NEEDED;
3410
3411 return X86EMUL_CONTINUE;
3412}
3413
3414static int em_out(struct x86_emulate_ctxt *ctxt)
3415{
3416 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3417 &ctxt->src.val, 1);
3418 /* Disable writeback. */
3419 ctxt->dst.type = OP_NONE;
3420 return X86EMUL_CONTINUE;
3421}
3422
f411e6cd
TY
3423static int em_cli(struct x86_emulate_ctxt *ctxt)
3424{
3425 if (emulator_bad_iopl(ctxt))
3426 return emulate_gp(ctxt, 0);
3427
3428 ctxt->eflags &= ~X86_EFLAGS_IF;
3429 return X86EMUL_CONTINUE;
3430}
3431
3432static int em_sti(struct x86_emulate_ctxt *ctxt)
3433{
3434 if (emulator_bad_iopl(ctxt))
3435 return emulate_gp(ctxt, 0);
3436
3437 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3438 ctxt->eflags |= X86_EFLAGS_IF;
3439 return X86EMUL_CONTINUE;
3440}
3441
6d6eede4
AK
3442static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3443{
3444 u32 eax, ebx, ecx, edx;
3445
dd856efa
AK
3446 eax = reg_read(ctxt, VCPU_REGS_RAX);
3447 ecx = reg_read(ctxt, VCPU_REGS_RCX);
6d6eede4 3448 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
dd856efa
AK
3449 *reg_write(ctxt, VCPU_REGS_RAX) = eax;
3450 *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3451 *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3452 *reg_write(ctxt, VCPU_REGS_RDX) = edx;
6d6eede4
AK
3453 return X86EMUL_CONTINUE;
3454}
3455
98f73630
PB
3456static int em_sahf(struct x86_emulate_ctxt *ctxt)
3457{
3458 u32 flags;
3459
3460 flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
3461 flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3462
3463 ctxt->eflags &= ~0xffUL;
3464 ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3465 return X86EMUL_CONTINUE;
3466}
3467
2dd7caa0
AK
3468static int em_lahf(struct x86_emulate_ctxt *ctxt)
3469{
dd856efa
AK
3470 *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3471 *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
2dd7caa0
AK
3472 return X86EMUL_CONTINUE;
3473}
3474
9299836e
AK
3475static int em_bswap(struct x86_emulate_ctxt *ctxt)
3476{
3477 switch (ctxt->op_bytes) {
3478#ifdef CONFIG_X86_64
3479 case 8:
3480 asm("bswap %0" : "+r"(ctxt->dst.val));
3481 break;
3482#endif
3483 default:
3484 asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
3485 break;
3486 }
3487 return X86EMUL_CONTINUE;
3488}
3489
13e457e0
NA
3490static int em_clflush(struct x86_emulate_ctxt *ctxt)
3491{
3492 /* emulating clflush regardless of cpuid */
3493 return X86EMUL_CONTINUE;
3494}
3495
cfec82cb
JR
3496static bool valid_cr(int nr)
3497{
3498 switch (nr) {
3499 case 0:
3500 case 2 ... 4:
3501 case 8:
3502 return true;
3503 default:
3504 return false;
3505 }
3506}
3507
3508static int check_cr_read(struct x86_emulate_ctxt *ctxt)
3509{
9dac77fa 3510 if (!valid_cr(ctxt->modrm_reg))
cfec82cb
JR
3511 return emulate_ud(ctxt);
3512
3513 return X86EMUL_CONTINUE;
3514}
3515
3516static int check_cr_write(struct x86_emulate_ctxt *ctxt)
3517{
9dac77fa
AK
3518 u64 new_val = ctxt->src.val64;
3519 int cr = ctxt->modrm_reg;
c2ad2bb3 3520 u64 efer = 0;
cfec82cb
JR
3521
3522 static u64 cr_reserved_bits[] = {
3523 0xffffffff00000000ULL,
3524 0, 0, 0, /* CR3 checked later */
3525 CR4_RESERVED_BITS,
3526 0, 0, 0,
3527 CR8_RESERVED_BITS,
3528 };
3529
3530 if (!valid_cr(cr))
3531 return emulate_ud(ctxt);
3532
3533 if (new_val & cr_reserved_bits[cr])
3534 return emulate_gp(ctxt, 0);
3535
3536 switch (cr) {
3537 case 0: {
c2ad2bb3 3538 u64 cr4;
cfec82cb
JR
3539 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
3540 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
3541 return emulate_gp(ctxt, 0);
3542
717746e3
AK
3543 cr4 = ctxt->ops->get_cr(ctxt, 4);
3544 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
3545
3546 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
3547 !(cr4 & X86_CR4_PAE))
3548 return emulate_gp(ctxt, 0);
3549
3550 break;
3551 }
3552 case 3: {
3553 u64 rsvd = 0;
3554
c2ad2bb3
AK
3555 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3556 if (efer & EFER_LMA)
cfec82cb 3557 rsvd = CR3_L_MODE_RESERVED_BITS;
cfec82cb
JR
3558
3559 if (new_val & rsvd)
3560 return emulate_gp(ctxt, 0);
3561
3562 break;
3563 }
3564 case 4: {
717746e3 3565 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
cfec82cb
JR
3566
3567 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
3568 return emulate_gp(ctxt, 0);
3569
3570 break;
3571 }
3572 }
3573
3574 return X86EMUL_CONTINUE;
3575}
3576
3b88e41a
JR
3577static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
3578{
3579 unsigned long dr7;
3580
717746e3 3581 ctxt->ops->get_dr(ctxt, 7, &dr7);
3b88e41a
JR
3582
3583 /* Check if DR7.Global_Enable is set */
3584 return dr7 & (1 << 13);
3585}
3586
3587static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3588{
9dac77fa 3589 int dr = ctxt->modrm_reg;
3b88e41a
JR
3590 u64 cr4;
3591
3592 if (dr > 7)
3593 return emulate_ud(ctxt);
3594
717746e3 3595 cr4 = ctxt->ops->get_cr(ctxt, 4);
3b88e41a
JR
3596 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3597 return emulate_ud(ctxt);
3598
3599 if (check_dr7_gd(ctxt))
3600 return emulate_db(ctxt);
3601
3602 return X86EMUL_CONTINUE;
3603}
3604
3605static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3606{
9dac77fa
AK
3607 u64 new_val = ctxt->src.val64;
3608 int dr = ctxt->modrm_reg;
3b88e41a
JR
3609
3610 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3611 return emulate_gp(ctxt, 0);
3612
3613 return check_dr_read(ctxt);
3614}
3615
01de8b09
JR
3616static int check_svme(struct x86_emulate_ctxt *ctxt)
3617{
3618 u64 efer;
3619
717746e3 3620 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
01de8b09
JR
3621
3622 if (!(efer & EFER_SVME))
3623 return emulate_ud(ctxt);
3624
3625 return X86EMUL_CONTINUE;
3626}
3627
3628static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3629{
dd856efa 3630 u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
01de8b09
JR
3631
3632 /* Valid physical address? */
d4224449 3633 if (rax & 0xffff000000000000ULL)
01de8b09
JR
3634 return emulate_gp(ctxt, 0);
3635
3636 return check_svme(ctxt);
3637}
3638
d7eb8203
JR
3639static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3640{
717746e3 3641 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
d7eb8203 3642
717746e3 3643 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
d7eb8203
JR
3644 return emulate_ud(ctxt);
3645
3646 return X86EMUL_CONTINUE;
3647}
3648
8061252e
JR
3649static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3650{
717746e3 3651 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
dd856efa 3652 u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
8061252e 3653
717746e3 3654 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
67f4d428 3655 ctxt->ops->check_pmc(ctxt, rcx))
8061252e
JR
3656 return emulate_gp(ctxt, 0);
3657
3658 return X86EMUL_CONTINUE;
3659}
3660
f6511935
JR
3661static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3662{
9dac77fa
AK
3663 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3664 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
f6511935
JR
3665 return emulate_gp(ctxt, 0);
3666
3667 return X86EMUL_CONTINUE;
3668}
3669
3670static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3671{
9dac77fa
AK
3672 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3673 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
f6511935
JR
3674 return emulate_gp(ctxt, 0);
3675
3676 return X86EMUL_CONTINUE;
3677}
3678
73fba5f4 3679#define D(_y) { .flags = (_y) }
d40a6898
PB
3680#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
3681#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
3682 .intercept = x86_intercept_##_i, .check_perm = (_p) }
0b789eee 3683#define N D(NotImpl)
01de8b09 3684#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
1c2545be
TY
3685#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
3686#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
045a282c 3687#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
73fba5f4 3688#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
e28bbd44 3689#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
c4f035c6 3690#define II(_f, _e, _i) \
d40a6898 3691 { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
d09beabd 3692#define IIP(_f, _e, _i, _p) \
d40a6898
PB
3693 { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
3694 .intercept = x86_intercept_##_i, .check_perm = (_p) }
aa97bb48 3695#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
73fba5f4 3696
8d8f4e9f 3697#define D2bv(_f) D((_f) | ByteOp), D(_f)
f6511935 3698#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
8d8f4e9f 3699#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
f7857f35 3700#define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
d7841a4b
TY
3701#define I2bvIP(_f, _e, _i, _p) \
3702 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
8d8f4e9f 3703
fb864fbc
AK
3704#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
3705 F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
3706 F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
6230f7fc 3707
0f54a321
NA
3708static const struct opcode group7_rm0[] = {
3709 N,
3710 I(SrcNone | Priv | EmulateOnUD, em_vmcall),
3711 N, N, N, N, N, N,
3712};
3713
fd0a0d82 3714static const struct opcode group7_rm1[] = {
1c2545be
TY
3715 DI(SrcNone | Priv, monitor),
3716 DI(SrcNone | Priv, mwait),
d7eb8203
JR
3717 N, N, N, N, N, N,
3718};
3719
fd0a0d82 3720static const struct opcode group7_rm3[] = {
1c2545be 3721 DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
b51e974f 3722 II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
1c2545be
TY
3723 DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
3724 DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
3725 DIP(SrcNone | Prot | Priv, stgi, check_svme),
3726 DIP(SrcNone | Prot | Priv, clgi, check_svme),
3727 DIP(SrcNone | Prot | Priv, skinit, check_svme),
3728 DIP(SrcNone | Prot | Priv, invlpga, check_svme),
01de8b09 3729};
6230f7fc 3730
fd0a0d82 3731static const struct opcode group7_rm7[] = {
d7eb8203 3732 N,
1c2545be 3733 DIP(SrcNone, rdtscp, check_rdtsc),
d7eb8203
JR
3734 N, N, N, N, N, N,
3735};
d67fc27a 3736
fd0a0d82 3737static const struct opcode group1[] = {
fb864fbc
AK
3738 F(Lock, em_add),
3739 F(Lock | PageTable, em_or),
3740 F(Lock, em_adc),
3741 F(Lock, em_sbb),
3742 F(Lock | PageTable, em_and),
3743 F(Lock, em_sub),
3744 F(Lock, em_xor),
3745 F(NoWrite, em_cmp),
73fba5f4
AK
3746};
3747
fd0a0d82 3748static const struct opcode group1A[] = {
1c2545be 3749 I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
73fba5f4
AK
3750};
3751
007a3b54
AK
3752static const struct opcode group2[] = {
3753 F(DstMem | ModRM, em_rol),
3754 F(DstMem | ModRM, em_ror),
3755 F(DstMem | ModRM, em_rcl),
3756 F(DstMem | ModRM, em_rcr),
3757 F(DstMem | ModRM, em_shl),
3758 F(DstMem | ModRM, em_shr),
3759 F(DstMem | ModRM, em_shl),
3760 F(DstMem | ModRM, em_sar),
3761};
3762
fd0a0d82 3763static const struct opcode group3[] = {
fb864fbc
AK
3764 F(DstMem | SrcImm | NoWrite, em_test),
3765 F(DstMem | SrcImm | NoWrite, em_test),
45a1467d
AK
3766 F(DstMem | SrcNone | Lock, em_not),
3767 F(DstMem | SrcNone | Lock, em_neg),
b9fa409b
AK
3768 F(DstXacc | Src2Mem, em_mul_ex),
3769 F(DstXacc | Src2Mem, em_imul_ex),
b8c0b6ae
AK
3770 F(DstXacc | Src2Mem, em_div_ex),
3771 F(DstXacc | Src2Mem, em_idiv_ex),
73fba5f4
AK
3772};
3773
fd0a0d82 3774static const struct opcode group4[] = {
95413dc4
AK
3775 F(ByteOp | DstMem | SrcNone | Lock, em_inc),
3776 F(ByteOp | DstMem | SrcNone | Lock, em_dec),
73fba5f4
AK
3777 N, N, N, N, N, N,
3778};
3779
fd0a0d82 3780static const struct opcode group5[] = {
95413dc4
AK
3781 F(DstMem | SrcNone | Lock, em_inc),
3782 F(DstMem | SrcNone | Lock, em_dec),
1c2545be
TY
3783 I(SrcMem | Stack, em_grp45),
3784 I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
3785 I(SrcMem | Stack, em_grp45),
3786 I(SrcMemFAddr | ImplicitOps, em_grp45),
188424ba 3787 I(SrcMem | Stack, em_grp45), D(Undefined),
73fba5f4
AK
3788};
3789
fd0a0d82 3790static const struct opcode group6[] = {
1c2545be
TY
3791 DI(Prot, sldt),
3792 DI(Prot, str),
a14e579f 3793 II(Prot | Priv | SrcMem16, em_lldt, lldt),
80890006 3794 II(Prot | Priv | SrcMem16, em_ltr, ltr),
dee6bb70
JR
3795 N, N, N, N,
3796};
3797
fd0a0d82 3798static const struct group_dual group7 = { {
606b1c3e
NA
3799 II(Mov | DstMem, em_sgdt, sgdt),
3800 II(Mov | DstMem, em_sidt, sidt),
1c2545be
TY
3801 II(SrcMem | Priv, em_lgdt, lgdt),
3802 II(SrcMem | Priv, em_lidt, lidt),
3803 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3804 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3805 II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
73fba5f4 3806}, {
0f54a321 3807 EXT(0, group7_rm0),
5ef39c71 3808 EXT(0, group7_rm1),
01de8b09 3809 N, EXT(0, group7_rm3),
1c2545be
TY
3810 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
3811 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
3812 EXT(0, group7_rm7),
73fba5f4
AK
3813} };
3814
fd0a0d82 3815static const struct opcode group8[] = {
73fba5f4 3816 N, N, N, N,
11c363ba
AK
3817 F(DstMem | SrcImmByte | NoWrite, em_bt),
3818 F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
3819 F(DstMem | SrcImmByte | Lock, em_btr),
3820 F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
73fba5f4
AK
3821};
3822
fd0a0d82 3823static const struct group_dual group9 = { {
1c2545be 3824 N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
73fba5f4
AK
3825}, {
3826 N, N, N, N, N, N, N, N,
3827} };
3828
fd0a0d82 3829static const struct opcode group11[] = {
1c2545be 3830 I(DstMem | SrcImm | Mov | PageTable, em_mov),
d5ae7ce8 3831 X7(D(Undefined)),
a4d4a7c1
AK
3832};
3833
13e457e0 3834static const struct gprefix pfx_0f_ae_7 = {
3f6f1480 3835 I(SrcMem | ByteOp, em_clflush), N, N, N,
13e457e0
NA
3836};
3837
3838static const struct group_dual group15 = { {
3839 N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
3840}, {
3841 N, N, N, N, N, N, N, N,
3842} };
3843
fd0a0d82 3844static const struct gprefix pfx_0f_6f_0f_7f = {
e5971755 3845 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
aa97bb48
AK
3846};
3847
d5b77069
PB
3848static const struct gprefix pfx_0f_2b = {
3849 I(0, em_mov), I(0, em_mov), N, N,
3e114eb4
AK
3850};
3851
27ce8258 3852static const struct gprefix pfx_0f_28_0f_29 = {
6fec27d8 3853 I(Aligned, em_mov), I(Aligned, em_mov), N, N,
27ce8258
IM
3854};
3855
0a37027e
AW
3856static const struct gprefix pfx_0f_e7 = {
3857 N, I(Sse, em_mov), N, N,
3858};
3859
045a282c
GN
3860static const struct escape escape_d9 = { {
3861 N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
3862}, {
3863 /* 0xC0 - 0xC7 */
3864 N, N, N, N, N, N, N, N,
3865 /* 0xC8 - 0xCF */
3866 N, N, N, N, N, N, N, N,
3867 /* 0xD0 - 0xC7 */
3868 N, N, N, N, N, N, N, N,
3869 /* 0xD8 - 0xDF */
3870 N, N, N, N, N, N, N, N,
3871 /* 0xE0 - 0xE7 */
3872 N, N, N, N, N, N, N, N,
3873 /* 0xE8 - 0xEF */
3874 N, N, N, N, N, N, N, N,
3875 /* 0xF0 - 0xF7 */
3876 N, N, N, N, N, N, N, N,
3877 /* 0xF8 - 0xFF */
3878 N, N, N, N, N, N, N, N,
3879} };
3880
3881static const struct escape escape_db = { {
3882 N, N, N, N, N, N, N, N,
3883}, {
3884 /* 0xC0 - 0xC7 */
3885 N, N, N, N, N, N, N, N,
3886 /* 0xC8 - 0xCF */
3887 N, N, N, N, N, N, N, N,
3888 /* 0xD0 - 0xC7 */
3889 N, N, N, N, N, N, N, N,
3890 /* 0xD8 - 0xDF */
3891 N, N, N, N, N, N, N, N,
3892 /* 0xE0 - 0xE7 */
3893 N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
3894 /* 0xE8 - 0xEF */
3895 N, N, N, N, N, N, N, N,
3896 /* 0xF0 - 0xF7 */
3897 N, N, N, N, N, N, N, N,
3898 /* 0xF8 - 0xFF */
3899 N, N, N, N, N, N, N, N,
3900} };
3901
3902static const struct escape escape_dd = { {
3903 N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
3904}, {
3905 /* 0xC0 - 0xC7 */
3906 N, N, N, N, N, N, N, N,
3907 /* 0xC8 - 0xCF */
3908 N, N, N, N, N, N, N, N,
3909 /* 0xD0 - 0xC7 */
3910 N, N, N, N, N, N, N, N,
3911 /* 0xD8 - 0xDF */
3912 N, N, N, N, N, N, N, N,
3913 /* 0xE0 - 0xE7 */
3914 N, N, N, N, N, N, N, N,
3915 /* 0xE8 - 0xEF */
3916 N, N, N, N, N, N, N, N,
3917 /* 0xF0 - 0xF7 */
3918 N, N, N, N, N, N, N, N,
3919 /* 0xF8 - 0xFF */
3920 N, N, N, N, N, N, N, N,
3921} };
3922
fd0a0d82 3923static const struct opcode opcode_table[256] = {
73fba5f4 3924 /* 0x00 - 0x07 */
fb864fbc 3925 F6ALU(Lock, em_add),
1cd196ea
AK
3926 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
3927 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
73fba5f4 3928 /* 0x08 - 0x0F */
fb864fbc 3929 F6ALU(Lock | PageTable, em_or),
1cd196ea
AK
3930 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
3931 N,
73fba5f4 3932 /* 0x10 - 0x17 */
fb864fbc 3933 F6ALU(Lock, em_adc),
1cd196ea
AK
3934 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
3935 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
73fba5f4 3936 /* 0x18 - 0x1F */
fb864fbc 3937 F6ALU(Lock, em_sbb),
1cd196ea
AK
3938 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
3939 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
73fba5f4 3940 /* 0x20 - 0x27 */
fb864fbc 3941 F6ALU(Lock | PageTable, em_and), N, N,
73fba5f4 3942 /* 0x28 - 0x2F */
fb864fbc 3943 F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
73fba5f4 3944 /* 0x30 - 0x37 */
fb864fbc 3945 F6ALU(Lock, em_xor), N, N,
73fba5f4 3946 /* 0x38 - 0x3F */
fb864fbc 3947 F6ALU(NoWrite, em_cmp), N, N,
73fba5f4 3948 /* 0x40 - 0x4F */
95413dc4 3949 X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
73fba5f4 3950 /* 0x50 - 0x57 */
63540382 3951 X8(I(SrcReg | Stack, em_push)),
73fba5f4 3952 /* 0x58 - 0x5F */
c54fe504 3953 X8(I(DstReg | Stack, em_pop)),
73fba5f4 3954 /* 0x60 - 0x67 */
b96a7fad
TY
3955 I(ImplicitOps | Stack | No64, em_pusha),
3956 I(ImplicitOps | Stack | No64, em_popa),
73fba5f4
AK
3957 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3958 N, N, N, N,
3959 /* 0x68 - 0x6F */
d46164db
AK
3960 I(SrcImm | Mov | Stack, em_push),
3961 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
f3a1b9f4
AK
3962 I(SrcImmByte | Mov | Stack, em_push),
3963 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
b3356bf0 3964 I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
2b5e97e1 3965 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
73fba5f4
AK
3966 /* 0x70 - 0x7F */
3967 X16(D(SrcImmByte)),
3968 /* 0x80 - 0x87 */
1c2545be
TY
3969 G(ByteOp | DstMem | SrcImm, group1),
3970 G(DstMem | SrcImm, group1),
3971 G(ByteOp | DstMem | SrcImm | No64, group1),
3972 G(DstMem | SrcImmByte, group1),
fb864fbc 3973 F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
d5ae7ce8 3974 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
73fba5f4 3975 /* 0x88 - 0x8F */
d5ae7ce8 3976 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
b9eac5f4 3977 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
d5ae7ce8 3978 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
1bd5f469
TY
3979 D(ModRM | SrcMem | NoAccess | DstReg),
3980 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3981 G(0, group1A),
73fba5f4 3982 /* 0x90 - 0x97 */
bf608f88 3983 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
73fba5f4 3984 /* 0x98 - 0x9F */
61429142 3985 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
cc4feed5 3986 I(SrcImmFAddr | No64, em_call_far), N,
62aaa2f0 3987 II(ImplicitOps | Stack, em_pushf, pushf),
98f73630
PB
3988 II(ImplicitOps | Stack, em_popf, popf),
3989 I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
73fba5f4 3990 /* 0xA0 - 0xA7 */
b9eac5f4 3991 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
d5ae7ce8 3992 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
b9eac5f4 3993 I2bv(SrcSI | DstDI | Mov | String, em_mov),
fb864fbc 3994 F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
73fba5f4 3995 /* 0xA8 - 0xAF */
fb864fbc 3996 F2bv(DstAcc | SrcImm | NoWrite, em_test),
b9eac5f4
AK
3997 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3998 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
fb864fbc 3999 F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
73fba5f4 4000 /* 0xB0 - 0xB7 */
b9eac5f4 4001 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
73fba5f4 4002 /* 0xB8 - 0xBF */
5e2c6883 4003 X8(I(DstReg | SrcImm64 | Mov, em_mov)),
73fba5f4 4004 /* 0xC0 - 0xC7 */
007a3b54 4005 G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
40ece7c7 4006 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
ebda02c2 4007 I(ImplicitOps | Stack, em_ret),
d4b4325f
AK
4008 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4009 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
a4d4a7c1 4010 G(ByteOp, group11), G(0, group11),
73fba5f4 4011 /* 0xC8 - 0xCF */
612e89f0 4012 I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3261107e
BR
4013 I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
4014 I(ImplicitOps | Stack, em_ret_far),
3c6e276f 4015 D(ImplicitOps), DI(SrcImmByte, intn),
db5b0762 4016 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
73fba5f4 4017 /* 0xD0 - 0xD7 */
007a3b54
AK
4018 G(Src2One | ByteOp, group2), G(Src2One, group2),
4019 G(Src2CL | ByteOp, group2), G(Src2CL, group2),
a035d5c6 4020 I(DstAcc | SrcImmUByte | No64, em_aam),
326f578f
PB
4021 I(DstAcc | SrcImmUByte | No64, em_aad),
4022 F(DstAcc | ByteOp | No64, em_salc),
7fa57952 4023 I(DstAcc | SrcXLat | ByteOp, em_mov),
73fba5f4 4024 /* 0xD8 - 0xDF */
045a282c 4025 N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
73fba5f4 4026 /* 0xE0 - 0xE7 */
d06e03ad
TY
4027 X3(I(SrcImmByte, em_loop)),
4028 I(SrcImmByte, em_jcxz),
d7841a4b
TY
4029 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
4030 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
73fba5f4 4031 /* 0xE8 - 0xEF */
d4ddafcd 4032 I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
db5b0762 4033 I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
d7841a4b
TY
4034 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
4035 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
73fba5f4 4036 /* 0xF0 - 0xF7 */
bf608f88 4037 N, DI(ImplicitOps, icebp), N, N,
3c6e276f
AK
4038 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4039 G(ByteOp, group3), G(0, group3),
73fba5f4 4040 /* 0xF8 - 0xFF */
f411e6cd
TY
4041 D(ImplicitOps), D(ImplicitOps),
4042 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
73fba5f4
AK
4043 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4044};
4045
fd0a0d82 4046static const struct opcode twobyte_table[256] = {
73fba5f4 4047 /* 0x00 - 0x0F */
dee6bb70 4048 G(0, group6), GD(0, &group7), N, N,
b51e974f 4049 N, I(ImplicitOps | EmulateOnUD, em_syscall),
db5b0762 4050 II(ImplicitOps | Priv, em_clts, clts), N,
3c6e276f 4051 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3f6f1480 4052 N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
73fba5f4 4053 /* 0x10 - 0x1F */
103f98ea 4054 N, N, N, N, N, N, N, N,
3f6f1480
NA
4055 D(ImplicitOps | ModRM | SrcMem | NoAccess),
4056 N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
73fba5f4 4057 /* 0x20 - 0x2F */
9b88ae99
NA
4058 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
4059 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4060 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4061 check_cr_write),
4062 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4063 check_dr_write),
73fba5f4 4064 N, N, N, N,
27ce8258
IM
4065 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4066 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
d5b77069 4067 N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
3e114eb4 4068 N, N, N, N,
73fba5f4 4069 /* 0x30 - 0x3F */
e1e210b0 4070 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
8061252e 4071 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
e1e210b0 4072 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
222d21aa 4073 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
b51e974f
BP
4074 I(ImplicitOps | EmulateOnUD, em_sysenter),
4075 I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
d867162c 4076 N, N,
73fba5f4
AK
4077 N, N, N, N, N, N, N, N,
4078 /* 0x40 - 0x4F */
140bad89 4079 X16(D(DstReg | SrcMem | ModRM)),
73fba5f4
AK
4080 /* 0x50 - 0x5F */
4081 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4082 /* 0x60 - 0x6F */
aa97bb48
AK
4083 N, N, N, N,
4084 N, N, N, N,
4085 N, N, N, N,
4086 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4 4087 /* 0x70 - 0x7F */
aa97bb48
AK
4088 N, N, N, N,
4089 N, N, N, N,
4090 N, N, N, N,
4091 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
73fba5f4
AK
4092 /* 0x80 - 0x8F */
4093 X16(D(SrcImm)),
4094 /* 0x90 - 0x9F */
ee45b58e 4095 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
73fba5f4 4096 /* 0xA0 - 0xA7 */
1cd196ea 4097 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
11c363ba
AK
4098 II(ImplicitOps, em_cpuid, cpuid),
4099 F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
0bdea068
AK
4100 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4101 F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
73fba5f4 4102 /* 0xA8 - 0xAF */
1cd196ea 4103 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
d5ae7ce8 4104 DI(ImplicitOps, rsm),
11c363ba 4105 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
0bdea068
AK
4106 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4107 F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
13e457e0 4108 GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
73fba5f4 4109 /* 0xB0 - 0xB7 */
e940b5c2 4110 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
d4b4325f 4111 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
11c363ba 4112 F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
d4b4325f
AK
4113 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4114 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
2adb5ad9 4115 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
73fba5f4
AK
4116 /* 0xB8 - 0xBF */
4117 N, N,
ce7faab2 4118 G(BitOp, group8),
11c363ba
AK
4119 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4120 F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
2adb5ad9 4121 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
9299836e 4122 /* 0xC0 - 0xC7 */
e47a5f5f 4123 F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
92f738a5 4124 N, D(DstMem | SrcReg | ModRM | Mov),
73fba5f4 4125 N, N, N, GD(0, &group9),
9299836e
AK
4126 /* 0xC8 - 0xCF */
4127 X8(I(DstReg, em_bswap)),
73fba5f4
AK
4128 /* 0xD0 - 0xDF */
4129 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4130 /* 0xE0 - 0xEF */
0a37027e
AW
4131 N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4132 N, N, N, N, N, N, N, N,
73fba5f4
AK
4133 /* 0xF0 - 0xFF */
4134 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4135};
4136
0bc5eedb 4137static const struct gprefix three_byte_0f_38_f0 = {
84cffe49 4138 I(DstReg | SrcMem | Mov, em_movbe), N, N, N
0bc5eedb
BP
4139};
4140
4141static const struct gprefix three_byte_0f_38_f1 = {
84cffe49 4142 I(DstMem | SrcReg | Mov, em_movbe), N, N, N
0bc5eedb
BP
4143};
4144
4145/*
4146 * Insns below are selected by the prefix which indexed by the third opcode
4147 * byte.
4148 */
4149static const struct opcode opcode_map_0f_38[256] = {
4150 /* 0x00 - 0x7f */
4151 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
84cffe49
BP
4152 /* 0x80 - 0xef */
4153 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4154 /* 0xf0 - 0xf1 */
4155 GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
4156 GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
4157 /* 0xf2 - 0xff */
4158 N, N, X4(N), X8(N)
0bc5eedb
BP
4159};
4160
73fba5f4
AK
4161#undef D
4162#undef N
4163#undef G
4164#undef GD
4165#undef I
aa97bb48 4166#undef GP
01de8b09 4167#undef EXT
73fba5f4 4168
8d8f4e9f 4169#undef D2bv
f6511935 4170#undef D2bvIP
8d8f4e9f 4171#undef I2bv
d7841a4b 4172#undef I2bvIP
d67fc27a 4173#undef I6ALU
8d8f4e9f 4174
9dac77fa 4175static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
39f21ee5
AK
4176{
4177 unsigned size;
4178
9dac77fa 4179 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
39f21ee5
AK
4180 if (size == 8)
4181 size = 4;
4182 return size;
4183}
4184
4185static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4186 unsigned size, bool sign_extension)
4187{
39f21ee5
AK
4188 int rc = X86EMUL_CONTINUE;
4189
4190 op->type = OP_IMM;
4191 op->bytes = size;
9dac77fa 4192 op->addr.mem.ea = ctxt->_eip;
39f21ee5
AK
4193 /* NB. Immediates are sign-extended as necessary. */
4194 switch (op->bytes) {
4195 case 1:
e85a1085 4196 op->val = insn_fetch(s8, ctxt);
39f21ee5
AK
4197 break;
4198 case 2:
e85a1085 4199 op->val = insn_fetch(s16, ctxt);
39f21ee5
AK
4200 break;
4201 case 4:
e85a1085 4202 op->val = insn_fetch(s32, ctxt);
39f21ee5 4203 break;
5e2c6883
NA
4204 case 8:
4205 op->val = insn_fetch(s64, ctxt);
4206 break;
39f21ee5
AK
4207 }
4208 if (!sign_extension) {
4209 switch (op->bytes) {
4210 case 1:
4211 op->val &= 0xff;
4212 break;
4213 case 2:
4214 op->val &= 0xffff;
4215 break;
4216 case 4:
4217 op->val &= 0xffffffff;
4218 break;
4219 }
4220 }
4221done:
4222 return rc;
4223}
4224
a9945549
AK
4225static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4226 unsigned d)
4227{
4228 int rc = X86EMUL_CONTINUE;
4229
4230 switch (d) {
4231 case OpReg:
2adb5ad9 4232 decode_register_operand(ctxt, op);
a9945549
AK
4233 break;
4234 case OpImmUByte:
608aabe3 4235 rc = decode_imm(ctxt, op, 1, false);
a9945549
AK
4236 break;
4237 case OpMem:
41ddf978 4238 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
0fe59128
AK
4239 mem_common:
4240 *op = ctxt->memop;
4241 ctxt->memopp = op;
96888977 4242 if (ctxt->d & BitOp)
a9945549
AK
4243 fetch_bit_operand(ctxt);
4244 op->orig_val = op->val;
4245 break;
41ddf978 4246 case OpMem64:
aaa05f24 4247 ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
41ddf978 4248 goto mem_common;
a9945549
AK
4249 case OpAcc:
4250 op->type = OP_REG;
4251 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
dd856efa 4252 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
a9945549
AK
4253 fetch_register_operand(op);
4254 op->orig_val = op->val;
4255 break;
820207c8
AK
4256 case OpAccLo:
4257 op->type = OP_REG;
4258 op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4259 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4260 fetch_register_operand(op);
4261 op->orig_val = op->val;
4262 break;
4263 case OpAccHi:
4264 if (ctxt->d & ByteOp) {
4265 op->type = OP_NONE;
4266 break;
4267 }
4268 op->type = OP_REG;
4269 op->bytes = ctxt->op_bytes;
4270 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4271 fetch_register_operand(op);
4272 op->orig_val = op->val;
4273 break;
a9945549
AK
4274 case OpDI:
4275 op->type = OP_MEM;
4276 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4277 op->addr.mem.ea =
dd856efa 4278 register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
a9945549
AK
4279 op->addr.mem.seg = VCPU_SREG_ES;
4280 op->val = 0;
b3356bf0 4281 op->count = 1;
a9945549
AK
4282 break;
4283 case OpDX:
4284 op->type = OP_REG;
4285 op->bytes = 2;
dd856efa 4286 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
a9945549
AK
4287 fetch_register_operand(op);
4288 break;
4dd6a57d
AK
4289 case OpCL:
4290 op->bytes = 1;
dd856efa 4291 op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4dd6a57d
AK
4292 break;
4293 case OpImmByte:
4294 rc = decode_imm(ctxt, op, 1, true);
4295 break;
4296 case OpOne:
4297 op->bytes = 1;
4298 op->val = 1;
4299 break;
4300 case OpImm:
4301 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
4302 break;
5e2c6883
NA
4303 case OpImm64:
4304 rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
4305 break;
28867cee
AK
4306 case OpMem8:
4307 ctxt->memop.bytes = 1;
660696d1 4308 if (ctxt->memop.type == OP_REG) {
aa9ac1a6
GN
4309 ctxt->memop.addr.reg = decode_register(ctxt,
4310 ctxt->modrm_rm, true);
660696d1
GN
4311 fetch_register_operand(&ctxt->memop);
4312 }
28867cee 4313 goto mem_common;
0fe59128
AK
4314 case OpMem16:
4315 ctxt->memop.bytes = 2;
4316 goto mem_common;
4317 case OpMem32:
4318 ctxt->memop.bytes = 4;
4319 goto mem_common;
4320 case OpImmU16:
4321 rc = decode_imm(ctxt, op, 2, false);
4322 break;
4323 case OpImmU:
4324 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
4325 break;
4326 case OpSI:
4327 op->type = OP_MEM;
4328 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4329 op->addr.mem.ea =
dd856efa 4330 register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
573e80fe 4331 op->addr.mem.seg = ctxt->seg_override;
0fe59128 4332 op->val = 0;
b3356bf0 4333 op->count = 1;
0fe59128 4334 break;
7fa57952
PB
4335 case OpXLat:
4336 op->type = OP_MEM;
4337 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4338 op->addr.mem.ea =
4339 register_address(ctxt,
4340 reg_read(ctxt, VCPU_REGS_RBX) +
4341 (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
573e80fe 4342 op->addr.mem.seg = ctxt->seg_override;
7fa57952
PB
4343 op->val = 0;
4344 break;
0fe59128
AK
4345 case OpImmFAddr:
4346 op->type = OP_IMM;
4347 op->addr.mem.ea = ctxt->_eip;
4348 op->bytes = ctxt->op_bytes + 2;
4349 insn_fetch_arr(op->valptr, op->bytes, ctxt);
4350 break;
4351 case OpMemFAddr:
4352 ctxt->memop.bytes = ctxt->op_bytes + 2;
4353 goto mem_common;
c191a7a0
AK
4354 case OpES:
4355 op->val = VCPU_SREG_ES;
4356 break;
4357 case OpCS:
4358 op->val = VCPU_SREG_CS;
4359 break;
4360 case OpSS:
4361 op->val = VCPU_SREG_SS;
4362 break;
4363 case OpDS:
4364 op->val = VCPU_SREG_DS;
4365 break;
4366 case OpFS:
4367 op->val = VCPU_SREG_FS;
4368 break;
4369 case OpGS:
4370 op->val = VCPU_SREG_GS;
4371 break;
a9945549
AK
4372 case OpImplicit:
4373 /* Special instructions do their own operand decoding. */
4374 default:
4375 op->type = OP_NONE; /* Disable writeback. */
4376 break;
4377 }
4378
4379done:
4380 return rc;
4381}
4382
ef5d75cc 4383int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
dde7e6d1 4384{
dde7e6d1
AK
4385 int rc = X86EMUL_CONTINUE;
4386 int mode = ctxt->mode;
46561646 4387 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
0d7cdee8 4388 bool op_prefix = false;
573e80fe 4389 bool has_seg_override = false;
46561646 4390 struct opcode opcode;
dde7e6d1 4391
f09ed83e
AK
4392 ctxt->memop.type = OP_NONE;
4393 ctxt->memopp = NULL;
9dac77fa 4394 ctxt->_eip = ctxt->eip;
17052f16
PB
4395 ctxt->fetch.ptr = ctxt->fetch.data;
4396 ctxt->fetch.end = ctxt->fetch.data + insn_len;
1ce19dc1 4397 ctxt->opcode_len = 1;
dc25e89e 4398 if (insn_len > 0)
9dac77fa 4399 memcpy(ctxt->fetch.data, insn, insn_len);
285ca9e9 4400 else {
9506d57d 4401 rc = __do_insn_fetch_bytes(ctxt, 1);
285ca9e9
PB
4402 if (rc != X86EMUL_CONTINUE)
4403 return rc;
4404 }
dde7e6d1
AK
4405
4406 switch (mode) {
4407 case X86EMUL_MODE_REAL:
4408 case X86EMUL_MODE_VM86:
4409 case X86EMUL_MODE_PROT16:
4410 def_op_bytes = def_ad_bytes = 2;
4411 break;
4412 case X86EMUL_MODE_PROT32:
4413 def_op_bytes = def_ad_bytes = 4;
4414 break;
4415#ifdef CONFIG_X86_64
4416 case X86EMUL_MODE_PROT64:
4417 def_op_bytes = 4;
4418 def_ad_bytes = 8;
4419 break;
4420#endif
4421 default:
1d2887e2 4422 return EMULATION_FAILED;
dde7e6d1
AK
4423 }
4424
9dac77fa
AK
4425 ctxt->op_bytes = def_op_bytes;
4426 ctxt->ad_bytes = def_ad_bytes;
dde7e6d1
AK
4427
4428 /* Legacy prefixes. */
4429 for (;;) {
e85a1085 4430 switch (ctxt->b = insn_fetch(u8, ctxt)) {
dde7e6d1 4431 case 0x66: /* operand-size override */
0d7cdee8 4432 op_prefix = true;
dde7e6d1 4433 /* switch between 2/4 bytes */
9dac77fa 4434 ctxt->op_bytes = def_op_bytes ^ 6;
dde7e6d1
AK
4435 break;
4436 case 0x67: /* address-size override */
4437 if (mode == X86EMUL_MODE_PROT64)
4438 /* switch between 4/8 bytes */
9dac77fa 4439 ctxt->ad_bytes = def_ad_bytes ^ 12;
dde7e6d1
AK
4440 else
4441 /* switch between 2/4 bytes */
9dac77fa 4442 ctxt->ad_bytes = def_ad_bytes ^ 6;
dde7e6d1
AK
4443 break;
4444 case 0x26: /* ES override */
4445 case 0x2e: /* CS override */
4446 case 0x36: /* SS override */
4447 case 0x3e: /* DS override */
573e80fe
BD
4448 has_seg_override = true;
4449 ctxt->seg_override = (ctxt->b >> 3) & 3;
dde7e6d1
AK
4450 break;
4451 case 0x64: /* FS override */
4452 case 0x65: /* GS override */
573e80fe
BD
4453 has_seg_override = true;
4454 ctxt->seg_override = ctxt->b & 7;
dde7e6d1
AK
4455 break;
4456 case 0x40 ... 0x4f: /* REX */
4457 if (mode != X86EMUL_MODE_PROT64)
4458 goto done_prefixes;
9dac77fa 4459 ctxt->rex_prefix = ctxt->b;
dde7e6d1
AK
4460 continue;
4461 case 0xf0: /* LOCK */
9dac77fa 4462 ctxt->lock_prefix = 1;
dde7e6d1
AK
4463 break;
4464 case 0xf2: /* REPNE/REPNZ */
dde7e6d1 4465 case 0xf3: /* REP/REPE/REPZ */
9dac77fa 4466 ctxt->rep_prefix = ctxt->b;
dde7e6d1
AK
4467 break;
4468 default:
4469 goto done_prefixes;
4470 }
4471
4472 /* Any legacy prefix after a REX prefix nullifies its effect. */
4473
9dac77fa 4474 ctxt->rex_prefix = 0;
dde7e6d1
AK
4475 }
4476
4477done_prefixes:
4478
4479 /* REX prefix. */
9dac77fa
AK
4480 if (ctxt->rex_prefix & 8)
4481 ctxt->op_bytes = 8; /* REX.W */
dde7e6d1
AK
4482
4483 /* Opcode byte(s). */
9dac77fa 4484 opcode = opcode_table[ctxt->b];
d3ad6243 4485 /* Two-byte opcode? */
9dac77fa 4486 if (ctxt->b == 0x0f) {
1ce19dc1 4487 ctxt->opcode_len = 2;
e85a1085 4488 ctxt->b = insn_fetch(u8, ctxt);
9dac77fa 4489 opcode = twobyte_table[ctxt->b];
0bc5eedb
BP
4490
4491 /* 0F_38 opcode map */
4492 if (ctxt->b == 0x38) {
4493 ctxt->opcode_len = 3;
4494 ctxt->b = insn_fetch(u8, ctxt);
4495 opcode = opcode_map_0f_38[ctxt->b];
4496 }
dde7e6d1 4497 }
9dac77fa 4498 ctxt->d = opcode.flags;
dde7e6d1 4499
9f4260e7
TY
4500 if (ctxt->d & ModRM)
4501 ctxt->modrm = insn_fetch(u8, ctxt);
4502
7fe864dc
NA
4503 /* vex-prefix instructions are not implemented */
4504 if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4505 (mode == X86EMUL_MODE_PROT64 ||
4506 (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
4507 ctxt->d = NotImpl;
4508 }
4509
9dac77fa
AK
4510 while (ctxt->d & GroupMask) {
4511 switch (ctxt->d & GroupMask) {
46561646 4512 case Group:
9dac77fa 4513 goffset = (ctxt->modrm >> 3) & 7;
46561646
AK
4514 opcode = opcode.u.group[goffset];
4515 break;
4516 case GroupDual:
9dac77fa
AK
4517 goffset = (ctxt->modrm >> 3) & 7;
4518 if ((ctxt->modrm >> 6) == 3)
46561646
AK
4519 opcode = opcode.u.gdual->mod3[goffset];
4520 else
4521 opcode = opcode.u.gdual->mod012[goffset];
4522 break;
4523 case RMExt:
9dac77fa 4524 goffset = ctxt->modrm & 7;
01de8b09 4525 opcode = opcode.u.group[goffset];
46561646
AK
4526 break;
4527 case Prefix:
9dac77fa 4528 if (ctxt->rep_prefix && op_prefix)
1d2887e2 4529 return EMULATION_FAILED;
9dac77fa 4530 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
46561646
AK
4531 switch (simd_prefix) {
4532 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
4533 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
4534 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
4535 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
4536 }
4537 break;
045a282c
GN
4538 case Escape:
4539 if (ctxt->modrm > 0xbf)
4540 opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
4541 else
4542 opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
4543 break;
46561646 4544 default:
1d2887e2 4545 return EMULATION_FAILED;
0d7cdee8 4546 }
46561646 4547
b1ea50b2 4548 ctxt->d &= ~(u64)GroupMask;
9dac77fa 4549 ctxt->d |= opcode.flags;
0d7cdee8
AK
4550 }
4551
e24186e0
PB
4552 /* Unrecognised? */
4553 if (ctxt->d == 0)
4554 return EMULATION_FAILED;
4555
9dac77fa 4556 ctxt->execute = opcode.u.execute;
dde7e6d1 4557
3a6095a0
NA
4558 if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
4559 return EMULATION_FAILED;
4560
d40a6898 4561 if (unlikely(ctxt->d &
3a6095a0 4562 (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
d40a6898
PB
4563 /*
4564 * These are copied unconditionally here, and checked unconditionally
4565 * in x86_emulate_insn.
4566 */
4567 ctxt->check_perm = opcode.check_perm;
4568 ctxt->intercept = opcode.intercept;
dde7e6d1 4569
d40a6898
PB
4570 if (ctxt->d & NotImpl)
4571 return EMULATION_FAILED;
d867162c 4572
d40a6898 4573 if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
9dac77fa 4574 ctxt->op_bytes = 8;
7f9b4b75 4575
d40a6898
PB
4576 if (ctxt->d & Op3264) {
4577 if (mode == X86EMUL_MODE_PROT64)
4578 ctxt->op_bytes = 8;
4579 else
4580 ctxt->op_bytes = 4;
4581 }
4582
4583 if (ctxt->d & Sse)
4584 ctxt->op_bytes = 16;
4585 else if (ctxt->d & Mmx)
4586 ctxt->op_bytes = 8;
4587 }
1253791d 4588
dde7e6d1 4589 /* ModRM and SIB bytes. */
9dac77fa 4590 if (ctxt->d & ModRM) {
f09ed83e 4591 rc = decode_modrm(ctxt, &ctxt->memop);
573e80fe
BD
4592 if (!has_seg_override) {
4593 has_seg_override = true;
4594 ctxt->seg_override = ctxt->modrm_seg;
4595 }
9dac77fa 4596 } else if (ctxt->d & MemAbs)
f09ed83e 4597 rc = decode_abs(ctxt, &ctxt->memop);
dde7e6d1
AK
4598 if (rc != X86EMUL_CONTINUE)
4599 goto done;
4600
573e80fe
BD
4601 if (!has_seg_override)
4602 ctxt->seg_override = VCPU_SREG_DS;
dde7e6d1 4603
573e80fe 4604 ctxt->memop.addr.mem.seg = ctxt->seg_override;
dde7e6d1 4605
dde7e6d1
AK
4606 /*
4607 * Decode and fetch the source operand: register, memory
4608 * or immediate.
4609 */
0fe59128 4610 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
39f21ee5
AK
4611 if (rc != X86EMUL_CONTINUE)
4612 goto done;
4613
dde7e6d1
AK
4614 /*
4615 * Decode and fetch the second source operand: register, memory
4616 * or immediate.
4617 */
4dd6a57d 4618 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
39f21ee5
AK
4619 if (rc != X86EMUL_CONTINUE)
4620 goto done;
4621
dde7e6d1 4622 /* Decode and fetch the destination operand: register or memory. */
a9945549 4623 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
dde7e6d1 4624
41061cdb 4625 if (ctxt->rip_relative)
f09ed83e 4626 ctxt->memopp->addr.mem.ea += ctxt->_eip;
cb16c348 4627
a430c916 4628done:
1d2887e2 4629 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
dde7e6d1
AK
4630}
4631
1cb3f3ae
XG
4632bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
4633{
4634 return ctxt->d & PageTable;
4635}
4636
3e2f65d5
GN
4637static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
4638{
3e2f65d5
GN
4639 /* The second termination condition only applies for REPE
4640 * and REPNE. Test if the repeat string operation prefix is
4641 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
4642 * corresponding termination condition according to:
4643 * - if REPE/REPZ and ZF = 0 then done
4644 * - if REPNE/REPNZ and ZF = 1 then done
4645 */
9dac77fa
AK
4646 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
4647 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
4648 && (((ctxt->rep_prefix == REPE_PREFIX) &&
3e2f65d5 4649 ((ctxt->eflags & EFLG_ZF) == 0))
9dac77fa 4650 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
3e2f65d5
GN
4651 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
4652 return true;
4653
4654 return false;
4655}
4656
cbe2c9d3
AK
4657static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
4658{
4659 bool fault = false;
4660
4661 ctxt->ops->get_fpu(ctxt);
4662 asm volatile("1: fwait \n\t"
4663 "2: \n\t"
4664 ".pushsection .fixup,\"ax\" \n\t"
4665 "3: \n\t"
4666 "movb $1, %[fault] \n\t"
4667 "jmp 2b \n\t"
4668 ".popsection \n\t"
4669 _ASM_EXTABLE(1b, 3b)
38e8a2dd 4670 : [fault]"+qm"(fault));
cbe2c9d3
AK
4671 ctxt->ops->put_fpu(ctxt);
4672
4673 if (unlikely(fault))
4674 return emulate_exception(ctxt, MF_VECTOR, 0, false);
4675
4676 return X86EMUL_CONTINUE;
4677}
4678
4679static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
4680 struct operand *op)
4681{
4682 if (op->type == OP_MM)
4683 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
4684}
4685
e28bbd44
AK
4686static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
4687{
4688 ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
b9fa409b
AK
4689 if (!(ctxt->d & ByteOp))
4690 fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
e28bbd44 4691 asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
b8c0b6ae
AK
4692 : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
4693 [fastop]"+S"(fop)
4694 : "c"(ctxt->src2.val));
e28bbd44 4695 ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
b8c0b6ae
AK
4696 if (!fop) /* exception is returned in fop variable */
4697 return emulate_de(ctxt);
e28bbd44
AK
4698 return X86EMUL_CONTINUE;
4699}
dd856efa 4700
1498507a
BD
4701void init_decode_cache(struct x86_emulate_ctxt *ctxt)
4702{
573e80fe
BD
4703 memset(&ctxt->rip_relative, 0,
4704 (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
1498507a 4705
1498507a
BD
4706 ctxt->io_read.pos = 0;
4707 ctxt->io_read.end = 0;
1498507a
BD
4708 ctxt->mem_read.end = 0;
4709}
4710
7b105ca2 4711int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
8b4caf66 4712{
0225fb50 4713 const struct x86_emulate_ops *ops = ctxt->ops;
1b30eaa8 4714 int rc = X86EMUL_CONTINUE;
9dac77fa 4715 int saved_dst_type = ctxt->dst.type;
8b4caf66 4716
9dac77fa 4717 ctxt->mem_read.pos = 0;
310b5d30 4718
e24186e0
PB
4719 /* LOCK prefix is allowed only with some instructions */
4720 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
35d3d4a1 4721 rc = emulate_ud(ctxt);
1161624f
GN
4722 goto done;
4723 }
4724
e24186e0 4725 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
35d3d4a1 4726 rc = emulate_ud(ctxt);
d380a5e4
GN
4727 goto done;
4728 }
4729
d40a6898
PB
4730 if (unlikely(ctxt->d &
4731 (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
4732 if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
4733 (ctxt->d & Undefined)) {
4734 rc = emulate_ud(ctxt);
4735 goto done;
4736 }
1253791d 4737
d40a6898
PB
4738 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
4739 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
4740 rc = emulate_ud(ctxt);
cbe2c9d3 4741 goto done;
d40a6898 4742 }
cbe2c9d3 4743
d40a6898
PB
4744 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
4745 rc = emulate_nm(ctxt);
c4f035c6 4746 goto done;
d40a6898 4747 }
c4f035c6 4748
d40a6898
PB
4749 if (ctxt->d & Mmx) {
4750 rc = flush_pending_x87_faults(ctxt);
4751 if (rc != X86EMUL_CONTINUE)
4752 goto done;
4753 /*
4754 * Now that we know the fpu is exception safe, we can fetch
4755 * operands from it.
4756 */
4757 fetch_possible_mmx_operand(ctxt, &ctxt->src);
4758 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
4759 if (!(ctxt->d & Mov))
4760 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
4761 }
e92805ac 4762
685bbf4a 4763 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
d40a6898
PB
4764 rc = emulator_check_intercept(ctxt, ctxt->intercept,
4765 X86_ICPT_PRE_EXCEPT);
4766 if (rc != X86EMUL_CONTINUE)
4767 goto done;
4768 }
8ea7d6ae 4769
d40a6898
PB
4770 /* Privileged instruction can be executed only in CPL=0 */
4771 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
68efa764
NA
4772 if (ctxt->d & PrivUD)
4773 rc = emulate_ud(ctxt);
4774 else
4775 rc = emulate_gp(ctxt, 0);
d09beabd 4776 goto done;
d40a6898 4777 }
d09beabd 4778
d40a6898
PB
4779 /* Instruction can only be executed in protected mode */
4780 if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4781 rc = emulate_ud(ctxt);
c4f035c6 4782 goto done;
d40a6898 4783 }
c4f035c6 4784
d40a6898 4785 /* Do instruction specific permission checks */
685bbf4a 4786 if (ctxt->d & CheckPerm) {
d40a6898
PB
4787 rc = ctxt->check_perm(ctxt);
4788 if (rc != X86EMUL_CONTINUE)
4789 goto done;
4790 }
4791
685bbf4a 4792 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
d40a6898
PB
4793 rc = emulator_check_intercept(ctxt, ctxt->intercept,
4794 X86_ICPT_POST_EXCEPT);
4795 if (rc != X86EMUL_CONTINUE)
4796 goto done;
4797 }
4798
4799 if (ctxt->rep_prefix && (ctxt->d & String)) {
4800 /* All REP prefixes have the same first termination condition */
4801 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4802 ctxt->eip = ctxt->_eip;
4467c3f1 4803 ctxt->eflags &= ~EFLG_RF;
d40a6898
PB
4804 goto done;
4805 }
b9fa9d6b 4806 }
b9fa9d6b
AK
4807 }
4808
9dac77fa
AK
4809 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
4810 rc = segmented_read(ctxt, ctxt->src.addr.mem,
4811 ctxt->src.valptr, ctxt->src.bytes);
b60d513c 4812 if (rc != X86EMUL_CONTINUE)
8b4caf66 4813 goto done;
9dac77fa 4814 ctxt->src.orig_val64 = ctxt->src.val64;
8b4caf66
LV
4815 }
4816
9dac77fa
AK
4817 if (ctxt->src2.type == OP_MEM) {
4818 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
4819 &ctxt->src2.val, ctxt->src2.bytes);
e35b7b9c
GN
4820 if (rc != X86EMUL_CONTINUE)
4821 goto done;
4822 }
4823
9dac77fa 4824 if ((ctxt->d & DstMask) == ImplicitOps)
8b4caf66
LV
4825 goto special_insn;
4826
4827
9dac77fa 4828 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
69f55cb1 4829 /* optimisation - avoid slow emulated read if Mov */
9dac77fa
AK
4830 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
4831 &ctxt->dst.val, ctxt->dst.bytes);
69f55cb1
GN
4832 if (rc != X86EMUL_CONTINUE)
4833 goto done;
038e51de 4834 }
9dac77fa 4835 ctxt->dst.orig_val = ctxt->dst.val;
038e51de 4836
018a98db
AK
4837special_insn:
4838
685bbf4a 4839 if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
9dac77fa 4840 rc = emulator_check_intercept(ctxt, ctxt->intercept,
8a76d7f2 4841 X86_ICPT_POST_MEMACCESS);
c4f035c6
AK
4842 if (rc != X86EMUL_CONTINUE)
4843 goto done;
4844 }
4845
b9a1ecb9
NA
4846 if (ctxt->rep_prefix && (ctxt->d & String))
4847 ctxt->eflags |= EFLG_RF;
4848 else
4849 ctxt->eflags &= ~EFLG_RF;
4467c3f1 4850
9dac77fa 4851 if (ctxt->execute) {
e28bbd44
AK
4852 if (ctxt->d & Fastop) {
4853 void (*fop)(struct fastop *) = (void *)ctxt->execute;
4854 rc = fastop(ctxt, fop);
4855 if (rc != X86EMUL_CONTINUE)
4856 goto done;
4857 goto writeback;
4858 }
9dac77fa 4859 rc = ctxt->execute(ctxt);
ef65c889
AK
4860 if (rc != X86EMUL_CONTINUE)
4861 goto done;
4862 goto writeback;
4863 }
4864
1ce19dc1 4865 if (ctxt->opcode_len == 2)
6aa8b732 4866 goto twobyte_insn;
0bc5eedb
BP
4867 else if (ctxt->opcode_len == 3)
4868 goto threebyte_insn;
6aa8b732 4869
9dac77fa 4870 switch (ctxt->b) {
6aa8b732 4871 case 0x63: /* movsxd */
8b4caf66 4872 if (ctxt->mode != X86EMUL_MODE_PROT64)
6aa8b732 4873 goto cannot_emulate;
9dac77fa 4874 ctxt->dst.val = (s32) ctxt->src.val;
6aa8b732 4875 break;
b2833e3c 4876 case 0x70 ... 0x7f: /* jcc (short) */
9dac77fa 4877 if (test_cc(ctxt->b, ctxt->eflags))
234f3ce4 4878 rc = jmp_rel(ctxt, ctxt->src.val);
018a98db 4879 break;
7e0b54b1 4880 case 0x8d: /* lea r16/r32, m */
9dac77fa 4881 ctxt->dst.val = ctxt->src.addr.mem.ea;
7e0b54b1 4882 break;
3d9e77df 4883 case 0x90 ... 0x97: /* nop / xchg reg, rax */
dd856efa 4884 if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
a825f5cc
NA
4885 ctxt->dst.type = OP_NONE;
4886 else
4887 rc = em_xchg(ctxt);
e4f973ae 4888 break;
e8b6fa70 4889 case 0x98: /* cbw/cwde/cdqe */
9dac77fa
AK
4890 switch (ctxt->op_bytes) {
4891 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
4892 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
4893 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
e8b6fa70
WY
4894 }
4895 break;
6e154e56 4896 case 0xcc: /* int3 */
5c5df76b
TY
4897 rc = emulate_int(ctxt, 3);
4898 break;
6e154e56 4899 case 0xcd: /* int n */
9dac77fa 4900 rc = emulate_int(ctxt, ctxt->src.val);
6e154e56
MG
4901 break;
4902 case 0xce: /* into */
5c5df76b
TY
4903 if (ctxt->eflags & EFLG_OF)
4904 rc = emulate_int(ctxt, 4);
6e154e56 4905 break;
1a52e051 4906 case 0xe9: /* jmp rel */
db5b0762 4907 case 0xeb: /* jmp rel short */
234f3ce4 4908 rc = jmp_rel(ctxt, ctxt->src.val);
9dac77fa 4909 ctxt->dst.type = OP_NONE; /* Disable writeback. */
1a52e051 4910 break;
111de5d6 4911 case 0xf4: /* hlt */
6c3287f7 4912 ctxt->ops->halt(ctxt);
19fdfa0d 4913 break;
111de5d6
AK
4914 case 0xf5: /* cmc */
4915 /* complement carry flag from eflags reg */
4916 ctxt->eflags ^= EFLG_CF;
111de5d6
AK
4917 break;
4918 case 0xf8: /* clc */
4919 ctxt->eflags &= ~EFLG_CF;
111de5d6 4920 break;
8744aa9a
MG
4921 case 0xf9: /* stc */
4922 ctxt->eflags |= EFLG_CF;
4923 break;
fb4616f4
MG
4924 case 0xfc: /* cld */
4925 ctxt->eflags &= ~EFLG_DF;
fb4616f4
MG
4926 break;
4927 case 0xfd: /* std */
4928 ctxt->eflags |= EFLG_DF;
fb4616f4 4929 break;
91269b8f
AK
4930 default:
4931 goto cannot_emulate;
6aa8b732 4932 }
018a98db 4933
7d9ddaed
AK
4934 if (rc != X86EMUL_CONTINUE)
4935 goto done;
4936
018a98db 4937writeback:
fb32b1ed
AK
4938 if (ctxt->d & SrcWrite) {
4939 BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
4940 rc = writeback(ctxt, &ctxt->src);
4941 if (rc != X86EMUL_CONTINUE)
4942 goto done;
4943 }
ee212297
NA
4944 if (!(ctxt->d & NoWrite)) {
4945 rc = writeback(ctxt, &ctxt->dst);
4946 if (rc != X86EMUL_CONTINUE)
4947 goto done;
4948 }
018a98db 4949
5cd21917
GN
4950 /*
4951 * restore dst type in case the decoding will be reused
4952 * (happens for string instruction )
4953 */
9dac77fa 4954 ctxt->dst.type = saved_dst_type;
5cd21917 4955
9dac77fa 4956 if ((ctxt->d & SrcMask) == SrcSI)
f3bd64c6 4957 string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
a682e354 4958
9dac77fa 4959 if ((ctxt->d & DstMask) == DstDI)
f3bd64c6 4960 string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
d9271123 4961
9dac77fa 4962 if (ctxt->rep_prefix && (ctxt->d & String)) {
b3356bf0 4963 unsigned int count;
9dac77fa 4964 struct read_cache *r = &ctxt->io_read;
b3356bf0
GN
4965 if ((ctxt->d & SrcMask) == SrcSI)
4966 count = ctxt->src.count;
4967 else
4968 count = ctxt->dst.count;
4969 register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
4970 -count);
3e2f65d5 4971
d2ddd1c4
GN
4972 if (!string_insn_completed(ctxt)) {
4973 /*
4974 * Re-enter guest when pio read ahead buffer is empty
4975 * or, if it is not used, after each 1024 iteration.
4976 */
dd856efa 4977 if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
d2ddd1c4
GN
4978 (r->end == 0 || r->end != r->pos)) {
4979 /*
4980 * Reset read cache. Usually happens before
4981 * decode, but since instruction is restarted
4982 * we have to do it here.
4983 */
9dac77fa 4984 ctxt->mem_read.end = 0;
dd856efa 4985 writeback_registers(ctxt);
d2ddd1c4
GN
4986 return EMULATION_RESTART;
4987 }
4988 goto done; /* skip rip writeback */
0fa6ccbd 4989 }
b9a1ecb9 4990 ctxt->eflags &= ~EFLG_RF;
5cd21917 4991 }
d2ddd1c4 4992
9dac77fa 4993 ctxt->eip = ctxt->_eip;
018a98db
AK
4994
4995done:
e0ad0b47
PB
4996 if (rc == X86EMUL_PROPAGATE_FAULT) {
4997 WARN_ON(ctxt->exception.vector > 0x1f);
da9cb575 4998 ctxt->have_exception = true;
e0ad0b47 4999 }
775fde86
JR
5000 if (rc == X86EMUL_INTERCEPTED)
5001 return EMULATION_INTERCEPTED;
5002
dd856efa
AK
5003 if (rc == X86EMUL_CONTINUE)
5004 writeback_registers(ctxt);
5005
d2ddd1c4 5006 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
6aa8b732
AK
5007
5008twobyte_insn:
9dac77fa 5009 switch (ctxt->b) {
018a98db 5010 case 0x09: /* wbinvd */
cfb22375 5011 (ctxt->ops->wbinvd)(ctxt);
f5f48ee1
SY
5012 break;
5013 case 0x08: /* invd */
018a98db
AK
5014 case 0x0d: /* GrpP (prefetch) */
5015 case 0x18: /* Grp16 (prefetch/nop) */
103f98ea 5016 case 0x1f: /* nop */
018a98db
AK
5017 break;
5018 case 0x20: /* mov cr, reg */
9dac77fa 5019 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
018a98db 5020 break;
6aa8b732 5021 case 0x21: /* mov from dr to reg */
9dac77fa 5022 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
6aa8b732 5023 break;
6aa8b732 5024 case 0x40 ... 0x4f: /* cmov */
140bad89
NA
5025 if (test_cc(ctxt->b, ctxt->eflags))
5026 ctxt->dst.val = ctxt->src.val;
5027 else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
5028 ctxt->op_bytes != 4)
9dac77fa 5029 ctxt->dst.type = OP_NONE; /* no writeback */
6aa8b732 5030 break;
b2833e3c 5031 case 0x80 ... 0x8f: /* jnz rel, etc*/
9dac77fa 5032 if (test_cc(ctxt->b, ctxt->eflags))
234f3ce4 5033 rc = jmp_rel(ctxt, ctxt->src.val);
018a98db 5034 break;
ee45b58e 5035 case 0x90 ... 0x9f: /* setcc r/m8 */
9dac77fa 5036 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
ee45b58e 5037 break;
6aa8b732 5038 case 0xb6 ... 0xb7: /* movzx */
9dac77fa 5039 ctxt->dst.bytes = ctxt->op_bytes;
361cad2b 5040 ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
9dac77fa 5041 : (u16) ctxt->src.val;
6aa8b732 5042 break;
6aa8b732 5043 case 0xbe ... 0xbf: /* movsx */
9dac77fa 5044 ctxt->dst.bytes = ctxt->op_bytes;
361cad2b 5045 ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
9dac77fa 5046 (s16) ctxt->src.val;
6aa8b732 5047 break;
a012e65a 5048 case 0xc3: /* movnti */
9dac77fa 5049 ctxt->dst.bytes = ctxt->op_bytes;
3b32004a
NA
5050 ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
5051 (u32) ctxt->src.val;
a012e65a 5052 break;
91269b8f
AK
5053 default:
5054 goto cannot_emulate;
6aa8b732 5055 }
7d9ddaed 5056
0bc5eedb
BP
5057threebyte_insn:
5058
7d9ddaed
AK
5059 if (rc != X86EMUL_CONTINUE)
5060 goto done;
5061
6aa8b732
AK
5062 goto writeback;
5063
5064cannot_emulate:
a0c0ab2f 5065 return EMULATION_FAILED;
6aa8b732 5066}
dd856efa
AK
5067
5068void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5069{
5070 invalidate_registers(ctxt);
5071}
5072
5073void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5074{
5075 writeback_registers(ctxt);
5076}