perf/x86/intel: Remove division from the intel_pmu_drain_pebs_nhm() hot path
[linux-2.6-block.git] / arch / x86 / kernel / cpu / perf_event_intel_ds.c
CommitLineData
de0428a7
KW
1#include <linux/bitops.h>
2#include <linux/types.h>
3#include <linux/slab.h>
ca037701 4
de0428a7 5#include <asm/perf_event.h>
3e702ff6 6#include <asm/insn.h>
de0428a7
KW
7
8#include "perf_event.h"
ca037701
PZ
9
10/* The size of a BTS record in bytes: */
11#define BTS_RECORD_SIZE 24
12
13#define BTS_BUFFER_SIZE (PAGE_SIZE << 4)
14#define PEBS_BUFFER_SIZE PAGE_SIZE
15
16/*
17 * pebs_record_32 for p4 and core not supported
18
19struct pebs_record_32 {
20 u32 flags, ip;
21 u32 ax, bc, cx, dx;
22 u32 si, di, bp, sp;
23};
24
25 */
26
f20093ee
SE
27union intel_x86_pebs_dse {
28 u64 val;
29 struct {
30 unsigned int ld_dse:4;
31 unsigned int ld_stlb_miss:1;
32 unsigned int ld_locked:1;
33 unsigned int ld_reserved:26;
34 };
35 struct {
36 unsigned int st_l1d_hit:1;
37 unsigned int st_reserved1:3;
38 unsigned int st_stlb_miss:1;
39 unsigned int st_locked:1;
40 unsigned int st_reserved2:26;
41 };
42};
43
44
45/*
46 * Map PEBS Load Latency Data Source encodings to generic
47 * memory data source information
48 */
49#define P(a, b) PERF_MEM_S(a, b)
50#define OP_LH (P(OP, LOAD) | P(LVL, HIT))
51#define SNOOP_NONE_MISS (P(SNOOP, NONE) | P(SNOOP, MISS))
52
53static const u64 pebs_data_source[] = {
54 P(OP, LOAD) | P(LVL, MISS) | P(LVL, L3) | P(SNOOP, NA),/* 0x00:ukn L3 */
55 OP_LH | P(LVL, L1) | P(SNOOP, NONE), /* 0x01: L1 local */
56 OP_LH | P(LVL, LFB) | P(SNOOP, NONE), /* 0x02: LFB hit */
57 OP_LH | P(LVL, L2) | P(SNOOP, NONE), /* 0x03: L2 hit */
58 OP_LH | P(LVL, L3) | P(SNOOP, NONE), /* 0x04: L3 hit */
59 OP_LH | P(LVL, L3) | P(SNOOP, MISS), /* 0x05: L3 hit, snoop miss */
60 OP_LH | P(LVL, L3) | P(SNOOP, HIT), /* 0x06: L3 hit, snoop hit */
61 OP_LH | P(LVL, L3) | P(SNOOP, HITM), /* 0x07: L3 hit, snoop hitm */
62 OP_LH | P(LVL, REM_CCE1) | P(SNOOP, HIT), /* 0x08: L3 miss snoop hit */
63 OP_LH | P(LVL, REM_CCE1) | P(SNOOP, HITM), /* 0x09: L3 miss snoop hitm*/
64 OP_LH | P(LVL, LOC_RAM) | P(SNOOP, HIT), /* 0x0a: L3 miss, shared */
65 OP_LH | P(LVL, REM_RAM1) | P(SNOOP, HIT), /* 0x0b: L3 miss, shared */
66 OP_LH | P(LVL, LOC_RAM) | SNOOP_NONE_MISS,/* 0x0c: L3 miss, excl */
67 OP_LH | P(LVL, REM_RAM1) | SNOOP_NONE_MISS,/* 0x0d: L3 miss, excl */
68 OP_LH | P(LVL, IO) | P(SNOOP, NONE), /* 0x0e: I/O */
69 OP_LH | P(LVL, UNC) | P(SNOOP, NONE), /* 0x0f: uncached */
70};
71
9ad64c0f
SE
72static u64 precise_store_data(u64 status)
73{
74 union intel_x86_pebs_dse dse;
75 u64 val = P(OP, STORE) | P(SNOOP, NA) | P(LVL, L1) | P(TLB, L2);
76
77 dse.val = status;
78
79 /*
80 * bit 4: TLB access
81 * 1 = stored missed 2nd level TLB
82 *
83 * so it either hit the walker or the OS
84 * otherwise hit 2nd level TLB
85 */
86 if (dse.st_stlb_miss)
87 val |= P(TLB, MISS);
88 else
89 val |= P(TLB, HIT);
90
91 /*
92 * bit 0: hit L1 data cache
93 * if not set, then all we know is that
94 * it missed L1D
95 */
96 if (dse.st_l1d_hit)
97 val |= P(LVL, HIT);
98 else
99 val |= P(LVL, MISS);
100
101 /*
102 * bit 5: Locked prefix
103 */
104 if (dse.st_locked)
105 val |= P(LOCK, LOCKED);
106
107 return val;
108}
109
f9134f36
AK
110static u64 precise_store_data_hsw(u64 status)
111{
112 union perf_mem_data_src dse;
113
114 dse.val = 0;
115 dse.mem_op = PERF_MEM_OP_STORE;
116 dse.mem_lvl = PERF_MEM_LVL_NA;
117 if (status & 1)
118 dse.mem_lvl = PERF_MEM_LVL_L1;
119 /* Nothing else supported. Sorry. */
120 return dse.val;
121}
122
f20093ee
SE
123static u64 load_latency_data(u64 status)
124{
125 union intel_x86_pebs_dse dse;
126 u64 val;
127 int model = boot_cpu_data.x86_model;
128 int fam = boot_cpu_data.x86;
129
130 dse.val = status;
131
132 /*
133 * use the mapping table for bit 0-3
134 */
135 val = pebs_data_source[dse.ld_dse];
136
137 /*
138 * Nehalem models do not support TLB, Lock infos
139 */
140 if (fam == 0x6 && (model == 26 || model == 30
141 || model == 31 || model == 46)) {
142 val |= P(TLB, NA) | P(LOCK, NA);
143 return val;
144 }
145 /*
146 * bit 4: TLB access
147 * 0 = did not miss 2nd level TLB
148 * 1 = missed 2nd level TLB
149 */
150 if (dse.ld_stlb_miss)
151 val |= P(TLB, MISS) | P(TLB, L2);
152 else
153 val |= P(TLB, HIT) | P(TLB, L1) | P(TLB, L2);
154
155 /*
156 * bit 5: locked prefix
157 */
158 if (dse.ld_locked)
159 val |= P(LOCK, LOCKED);
160
161 return val;
162}
163
ca037701
PZ
164struct pebs_record_core {
165 u64 flags, ip;
166 u64 ax, bx, cx, dx;
167 u64 si, di, bp, sp;
168 u64 r8, r9, r10, r11;
169 u64 r12, r13, r14, r15;
170};
171
172struct pebs_record_nhm {
173 u64 flags, ip;
174 u64 ax, bx, cx, dx;
175 u64 si, di, bp, sp;
176 u64 r8, r9, r10, r11;
177 u64 r12, r13, r14, r15;
178 u64 status, dla, dse, lat;
179};
180
130768b8
AK
181/*
182 * Same as pebs_record_nhm, with two additional fields.
183 */
184struct pebs_record_hsw {
748e86aa
AK
185 u64 flags, ip;
186 u64 ax, bx, cx, dx;
187 u64 si, di, bp, sp;
188 u64 r8, r9, r10, r11;
189 u64 r12, r13, r14, r15;
190 u64 status, dla, dse, lat;
d2beea4a 191 u64 real_ip, tsx_tuning;
748e86aa
AK
192};
193
194union hsw_tsx_tuning {
195 struct {
196 u32 cycles_last_block : 32,
197 hle_abort : 1,
198 rtm_abort : 1,
199 instruction_abort : 1,
200 non_instruction_abort : 1,
201 retry : 1,
202 data_conflict : 1,
203 capacity_writes : 1,
204 capacity_reads : 1;
205 };
206 u64 value;
130768b8
AK
207};
208
de0428a7 209void init_debug_store_on_cpu(int cpu)
ca037701
PZ
210{
211 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
212
213 if (!ds)
214 return;
215
216 wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
217 (u32)((u64)(unsigned long)ds),
218 (u32)((u64)(unsigned long)ds >> 32));
219}
220
de0428a7 221void fini_debug_store_on_cpu(int cpu)
ca037701
PZ
222{
223 if (!per_cpu(cpu_hw_events, cpu).ds)
224 return;
225
226 wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
227}
228
5ee25c87
PZ
229static int alloc_pebs_buffer(int cpu)
230{
231 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
96681fc3 232 int node = cpu_to_node(cpu);
5ee25c87
PZ
233 int max, thresh = 1; /* always use a single PEBS record */
234 void *buffer;
235
236 if (!x86_pmu.pebs)
237 return 0;
238
7bfb7e6b 239 buffer = kzalloc_node(PEBS_BUFFER_SIZE, GFP_KERNEL, node);
5ee25c87
PZ
240 if (unlikely(!buffer))
241 return -ENOMEM;
242
243 max = PEBS_BUFFER_SIZE / x86_pmu.pebs_record_size;
244
245 ds->pebs_buffer_base = (u64)(unsigned long)buffer;
246 ds->pebs_index = ds->pebs_buffer_base;
247 ds->pebs_absolute_maximum = ds->pebs_buffer_base +
248 max * x86_pmu.pebs_record_size;
249
250 ds->pebs_interrupt_threshold = ds->pebs_buffer_base +
251 thresh * x86_pmu.pebs_record_size;
252
253 return 0;
254}
255
b39f88ac
PZ
256static void release_pebs_buffer(int cpu)
257{
258 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
259
260 if (!ds || !x86_pmu.pebs)
261 return;
262
263 kfree((void *)(unsigned long)ds->pebs_buffer_base);
264 ds->pebs_buffer_base = 0;
265}
266
5ee25c87
PZ
267static int alloc_bts_buffer(int cpu)
268{
269 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
96681fc3 270 int node = cpu_to_node(cpu);
5ee25c87
PZ
271 int max, thresh;
272 void *buffer;
273
274 if (!x86_pmu.bts)
275 return 0;
276
7bfb7e6b 277 buffer = kzalloc_node(BTS_BUFFER_SIZE, GFP_KERNEL, node);
5ee25c87
PZ
278 if (unlikely(!buffer))
279 return -ENOMEM;
280
281 max = BTS_BUFFER_SIZE / BTS_RECORD_SIZE;
282 thresh = max / 16;
283
284 ds->bts_buffer_base = (u64)(unsigned long)buffer;
285 ds->bts_index = ds->bts_buffer_base;
286 ds->bts_absolute_maximum = ds->bts_buffer_base +
287 max * BTS_RECORD_SIZE;
288 ds->bts_interrupt_threshold = ds->bts_absolute_maximum -
289 thresh * BTS_RECORD_SIZE;
290
291 return 0;
292}
293
b39f88ac
PZ
294static void release_bts_buffer(int cpu)
295{
296 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
297
298 if (!ds || !x86_pmu.bts)
299 return;
300
301 kfree((void *)(unsigned long)ds->bts_buffer_base);
302 ds->bts_buffer_base = 0;
303}
304
65af94ba
PZ
305static int alloc_ds_buffer(int cpu)
306{
96681fc3 307 int node = cpu_to_node(cpu);
65af94ba
PZ
308 struct debug_store *ds;
309
7bfb7e6b 310 ds = kzalloc_node(sizeof(*ds), GFP_KERNEL, node);
65af94ba
PZ
311 if (unlikely(!ds))
312 return -ENOMEM;
313
314 per_cpu(cpu_hw_events, cpu).ds = ds;
315
316 return 0;
317}
318
319static void release_ds_buffer(int cpu)
320{
321 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
322
323 if (!ds)
324 return;
325
326 per_cpu(cpu_hw_events, cpu).ds = NULL;
327 kfree(ds);
328}
329
de0428a7 330void release_ds_buffers(void)
ca037701
PZ
331{
332 int cpu;
333
334 if (!x86_pmu.bts && !x86_pmu.pebs)
335 return;
336
337 get_online_cpus();
ca037701
PZ
338 for_each_online_cpu(cpu)
339 fini_debug_store_on_cpu(cpu);
340
341 for_each_possible_cpu(cpu) {
b39f88ac
PZ
342 release_pebs_buffer(cpu);
343 release_bts_buffer(cpu);
65af94ba 344 release_ds_buffer(cpu);
ca037701 345 }
ca037701
PZ
346 put_online_cpus();
347}
348
de0428a7 349void reserve_ds_buffers(void)
ca037701 350{
6809b6ea
PZ
351 int bts_err = 0, pebs_err = 0;
352 int cpu;
353
354 x86_pmu.bts_active = 0;
355 x86_pmu.pebs_active = 0;
ca037701
PZ
356
357 if (!x86_pmu.bts && !x86_pmu.pebs)
f80c9e30 358 return;
ca037701 359
6809b6ea
PZ
360 if (!x86_pmu.bts)
361 bts_err = 1;
362
363 if (!x86_pmu.pebs)
364 pebs_err = 1;
365
ca037701
PZ
366 get_online_cpus();
367
368 for_each_possible_cpu(cpu) {
6809b6ea
PZ
369 if (alloc_ds_buffer(cpu)) {
370 bts_err = 1;
371 pebs_err = 1;
372 }
ca037701 373
6809b6ea
PZ
374 if (!bts_err && alloc_bts_buffer(cpu))
375 bts_err = 1;
376
377 if (!pebs_err && alloc_pebs_buffer(cpu))
378 pebs_err = 1;
5ee25c87 379
6809b6ea 380 if (bts_err && pebs_err)
5ee25c87 381 break;
6809b6ea
PZ
382 }
383
384 if (bts_err) {
385 for_each_possible_cpu(cpu)
386 release_bts_buffer(cpu);
387 }
ca037701 388
6809b6ea
PZ
389 if (pebs_err) {
390 for_each_possible_cpu(cpu)
391 release_pebs_buffer(cpu);
ca037701
PZ
392 }
393
6809b6ea
PZ
394 if (bts_err && pebs_err) {
395 for_each_possible_cpu(cpu)
396 release_ds_buffer(cpu);
397 } else {
398 if (x86_pmu.bts && !bts_err)
399 x86_pmu.bts_active = 1;
400
401 if (x86_pmu.pebs && !pebs_err)
402 x86_pmu.pebs_active = 1;
403
ca037701
PZ
404 for_each_online_cpu(cpu)
405 init_debug_store_on_cpu(cpu);
406 }
407
408 put_online_cpus();
ca037701
PZ
409}
410
411/*
412 * BTS
413 */
414
de0428a7 415struct event_constraint bts_constraint =
15c7ad51 416 EVENT_CONSTRAINT(0, 1ULL << INTEL_PMC_IDX_FIXED_BTS, 0);
ca037701 417
de0428a7 418void intel_pmu_enable_bts(u64 config)
ca037701
PZ
419{
420 unsigned long debugctlmsr;
421
422 debugctlmsr = get_debugctlmsr();
423
7c5ecaf7
PZ
424 debugctlmsr |= DEBUGCTLMSR_TR;
425 debugctlmsr |= DEBUGCTLMSR_BTS;
426 debugctlmsr |= DEBUGCTLMSR_BTINT;
ca037701
PZ
427
428 if (!(config & ARCH_PERFMON_EVENTSEL_OS))
7c5ecaf7 429 debugctlmsr |= DEBUGCTLMSR_BTS_OFF_OS;
ca037701
PZ
430
431 if (!(config & ARCH_PERFMON_EVENTSEL_USR))
7c5ecaf7 432 debugctlmsr |= DEBUGCTLMSR_BTS_OFF_USR;
ca037701
PZ
433
434 update_debugctlmsr(debugctlmsr);
435}
436
de0428a7 437void intel_pmu_disable_bts(void)
ca037701
PZ
438{
439 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
440 unsigned long debugctlmsr;
441
442 if (!cpuc->ds)
443 return;
444
445 debugctlmsr = get_debugctlmsr();
446
447 debugctlmsr &=
7c5ecaf7
PZ
448 ~(DEBUGCTLMSR_TR | DEBUGCTLMSR_BTS | DEBUGCTLMSR_BTINT |
449 DEBUGCTLMSR_BTS_OFF_OS | DEBUGCTLMSR_BTS_OFF_USR);
ca037701
PZ
450
451 update_debugctlmsr(debugctlmsr);
452}
453
de0428a7 454int intel_pmu_drain_bts_buffer(void)
ca037701
PZ
455{
456 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
457 struct debug_store *ds = cpuc->ds;
458 struct bts_record {
459 u64 from;
460 u64 to;
461 u64 flags;
462 };
15c7ad51 463 struct perf_event *event = cpuc->events[INTEL_PMC_IDX_FIXED_BTS];
ca037701
PZ
464 struct bts_record *at, *top;
465 struct perf_output_handle handle;
466 struct perf_event_header header;
467 struct perf_sample_data data;
468 struct pt_regs regs;
469
470 if (!event)
b0b2072d 471 return 0;
ca037701 472
6809b6ea 473 if (!x86_pmu.bts_active)
b0b2072d 474 return 0;
ca037701
PZ
475
476 at = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
477 top = (struct bts_record *)(unsigned long)ds->bts_index;
478
479 if (top <= at)
b0b2072d 480 return 0;
ca037701 481
0e48026a
SE
482 memset(&regs, 0, sizeof(regs));
483
ca037701
PZ
484 ds->bts_index = ds->bts_buffer_base;
485
fd0d000b 486 perf_sample_data_init(&data, 0, event->hw.last_period);
ca037701
PZ
487
488 /*
489 * Prepare a generic sample, i.e. fill in the invariant fields.
490 * We will overwrite the from and to address before we output
491 * the sample.
492 */
493 perf_prepare_sample(&header, &data, event, &regs);
494
a7ac67ea 495 if (perf_output_begin(&handle, event, header.size * (top - at)))
b0b2072d 496 return 1;
ca037701
PZ
497
498 for (; at < top; at++) {
499 data.ip = at->from;
500 data.addr = at->to;
501
502 perf_output_sample(&handle, &header, &data, event);
503 }
504
505 perf_output_end(&handle);
506
507 /* There's new data available. */
508 event->hw.interrupts++;
509 event->pending_kill = POLL_IN;
b0b2072d 510 return 1;
ca037701
PZ
511}
512
513/*
514 * PEBS
515 */
de0428a7 516struct event_constraint intel_core2_pebs_event_constraints[] = {
7d5d02da
LM
517 INTEL_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY */
518 INTEL_UEVENT_CONSTRAINT(0xfec1, 0x1), /* X87_OPS_RETIRED.ANY */
519 INTEL_UEVENT_CONSTRAINT(0x00c5, 0x1), /* BR_INST_RETIRED.MISPRED */
520 INTEL_UEVENT_CONSTRAINT(0x1fc7, 0x1), /* SIMD_INST_RETURED.ANY */
521 INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */
ca037701
PZ
522 EVENT_CONSTRAINT_END
523};
524
de0428a7 525struct event_constraint intel_atom_pebs_event_constraints[] = {
7d5d02da
LM
526 INTEL_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY */
527 INTEL_UEVENT_CONSTRAINT(0x00c5, 0x1), /* MISPREDICTED_BRANCH_RETIRED */
528 INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */
17e31629
SE
529 EVENT_CONSTRAINT_END
530};
531
1fa64180
YZ
532struct event_constraint intel_slm_pebs_event_constraints[] = {
533 INTEL_UEVENT_CONSTRAINT(0x0103, 0x1), /* REHABQ.LD_BLOCK_ST_FORWARD_PS */
534 INTEL_UEVENT_CONSTRAINT(0x0803, 0x1), /* REHABQ.LD_SPLITS_PS */
535 INTEL_UEVENT_CONSTRAINT(0x0204, 0x1), /* MEM_UOPS_RETIRED.L2_HIT_LOADS_PS */
536 INTEL_UEVENT_CONSTRAINT(0x0404, 0x1), /* MEM_UOPS_RETIRED.L2_MISS_LOADS_PS */
537 INTEL_UEVENT_CONSTRAINT(0x0804, 0x1), /* MEM_UOPS_RETIRED.DTLB_MISS_LOADS_PS */
538 INTEL_UEVENT_CONSTRAINT(0x2004, 0x1), /* MEM_UOPS_RETIRED.HITM_PS */
539 INTEL_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY_PS */
540 INTEL_UEVENT_CONSTRAINT(0x00c4, 0x1), /* BR_INST_RETIRED.ALL_BRANCHES_PS */
541 INTEL_UEVENT_CONSTRAINT(0x7ec4, 0x1), /* BR_INST_RETIRED.JCC_PS */
542 INTEL_UEVENT_CONSTRAINT(0xbfc4, 0x1), /* BR_INST_RETIRED.FAR_BRANCH_PS */
543 INTEL_UEVENT_CONSTRAINT(0xebc4, 0x1), /* BR_INST_RETIRED.NON_RETURN_IND_PS */
544 INTEL_UEVENT_CONSTRAINT(0xf7c4, 0x1), /* BR_INST_RETIRED.RETURN_PS */
545 INTEL_UEVENT_CONSTRAINT(0xf9c4, 0x1), /* BR_INST_RETIRED.CALL_PS */
546 INTEL_UEVENT_CONSTRAINT(0xfbc4, 0x1), /* BR_INST_RETIRED.IND_CALL_PS */
547 INTEL_UEVENT_CONSTRAINT(0xfdc4, 0x1), /* BR_INST_RETIRED.REL_CALL_PS */
548 INTEL_UEVENT_CONSTRAINT(0xfec4, 0x1), /* BR_INST_RETIRED.TAKEN_JCC_PS */
549 INTEL_UEVENT_CONSTRAINT(0x00c5, 0x1), /* BR_INST_MISP_RETIRED.ALL_BRANCHES_PS */
550 INTEL_UEVENT_CONSTRAINT(0x7ec5, 0x1), /* BR_INST_MISP_RETIRED.JCC_PS */
551 INTEL_UEVENT_CONSTRAINT(0xebc5, 0x1), /* BR_INST_MISP_RETIRED.NON_RETURN_IND_PS */
552 INTEL_UEVENT_CONSTRAINT(0xf7c5, 0x1), /* BR_INST_MISP_RETIRED.RETURN_PS */
553 INTEL_UEVENT_CONSTRAINT(0xfbc5, 0x1), /* BR_INST_MISP_RETIRED.IND_CALL_PS */
554 INTEL_UEVENT_CONSTRAINT(0xfec5, 0x1), /* BR_INST_MISP_RETIRED.TAKEN_JCC_PS */
555 EVENT_CONSTRAINT_END
556};
557
de0428a7 558struct event_constraint intel_nehalem_pebs_event_constraints[] = {
f20093ee 559 INTEL_PLD_CONSTRAINT(0x100b, 0xf), /* MEM_INST_RETIRED.* */
7d5d02da
LM
560 INTEL_EVENT_CONSTRAINT(0x0f, 0xf), /* MEM_UNCORE_RETIRED.* */
561 INTEL_UEVENT_CONSTRAINT(0x010c, 0xf), /* MEM_STORE_RETIRED.DTLB_MISS */
562 INTEL_EVENT_CONSTRAINT(0xc0, 0xf), /* INST_RETIRED.ANY */
563 INTEL_EVENT_CONSTRAINT(0xc2, 0xf), /* UOPS_RETIRED.* */
564 INTEL_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
565 INTEL_UEVENT_CONSTRAINT(0x02c5, 0xf), /* BR_MISP_RETIRED.NEAR_CALL */
566 INTEL_EVENT_CONSTRAINT(0xc7, 0xf), /* SSEX_UOPS_RETIRED.* */
567 INTEL_UEVENT_CONSTRAINT(0x20c8, 0xf), /* ITLB_MISS_RETIRED */
568 INTEL_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */
569 INTEL_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */
17e31629
SE
570 EVENT_CONSTRAINT_END
571};
572
de0428a7 573struct event_constraint intel_westmere_pebs_event_constraints[] = {
f20093ee 574 INTEL_PLD_CONSTRAINT(0x100b, 0xf), /* MEM_INST_RETIRED.* */
7d5d02da
LM
575 INTEL_EVENT_CONSTRAINT(0x0f, 0xf), /* MEM_UNCORE_RETIRED.* */
576 INTEL_UEVENT_CONSTRAINT(0x010c, 0xf), /* MEM_STORE_RETIRED.DTLB_MISS */
577 INTEL_EVENT_CONSTRAINT(0xc0, 0xf), /* INSTR_RETIRED.* */
578 INTEL_EVENT_CONSTRAINT(0xc2, 0xf), /* UOPS_RETIRED.* */
579 INTEL_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
580 INTEL_EVENT_CONSTRAINT(0xc5, 0xf), /* BR_MISP_RETIRED.* */
581 INTEL_EVENT_CONSTRAINT(0xc7, 0xf), /* SSEX_UOPS_RETIRED.* */
582 INTEL_UEVENT_CONSTRAINT(0x20c8, 0xf), /* ITLB_MISS_RETIRED */
583 INTEL_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */
584 INTEL_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */
ca037701
PZ
585 EVENT_CONSTRAINT_END
586};
587
de0428a7 588struct event_constraint intel_snb_pebs_event_constraints[] = {
7d5d02da
LM
589 INTEL_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
590 INTEL_UEVENT_CONSTRAINT(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
591 INTEL_UEVENT_CONSTRAINT(0x02c2, 0xf), /* UOPS_RETIRED.RETIRE_SLOTS */
592 INTEL_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
593 INTEL_EVENT_CONSTRAINT(0xc5, 0xf), /* BR_MISP_RETIRED.* */
f20093ee 594 INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
9ad64c0f 595 INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */
212d95df 596 INTEL_EVENT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */
7d5d02da
LM
597 INTEL_EVENT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
598 INTEL_EVENT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
599 INTEL_UEVENT_CONSTRAINT(0x02d4, 0xf), /* MEM_LOAD_UOPS_MISC_RETIRED.LLC_MISS */
b06b3d49
LM
600 EVENT_CONSTRAINT_END
601};
602
20a36e39
SE
603struct event_constraint intel_ivb_pebs_event_constraints[] = {
604 INTEL_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
605 INTEL_UEVENT_CONSTRAINT(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
606 INTEL_UEVENT_CONSTRAINT(0x02c2, 0xf), /* UOPS_RETIRED.RETIRE_SLOTS */
607 INTEL_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
608 INTEL_EVENT_CONSTRAINT(0xc5, 0xf), /* BR_MISP_RETIRED.* */
f20093ee 609 INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
9ad64c0f 610 INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */
20a36e39
SE
611 INTEL_EVENT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */
612 INTEL_EVENT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
613 INTEL_EVENT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
614 INTEL_EVENT_CONSTRAINT(0xd3, 0xf), /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
615 EVENT_CONSTRAINT_END
616};
617
3044318f
AK
618struct event_constraint intel_hsw_pebs_event_constraints[] = {
619 INTEL_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
f9134f36 620 INTEL_PST_HSW_CONSTRAINT(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
3044318f
AK
621 INTEL_UEVENT_CONSTRAINT(0x02c2, 0xf), /* UOPS_RETIRED.RETIRE_SLOTS */
622 INTEL_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
623 INTEL_UEVENT_CONSTRAINT(0x01c5, 0xf), /* BR_MISP_RETIRED.CONDITIONAL */
624 INTEL_UEVENT_CONSTRAINT(0x04c5, 0xf), /* BR_MISP_RETIRED.ALL_BRANCHES */
625 INTEL_UEVENT_CONSTRAINT(0x20c5, 0xf), /* BR_MISP_RETIRED.NEAR_TAKEN */
f9134f36 626 INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.* */
3044318f
AK
627 /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */
628 INTEL_UEVENT_CONSTRAINT(0x11d0, 0xf),
629 /* MEM_UOPS_RETIRED.STLB_MISS_STORES */
630 INTEL_UEVENT_CONSTRAINT(0x12d0, 0xf),
631 INTEL_UEVENT_CONSTRAINT(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */
632 INTEL_UEVENT_CONSTRAINT(0x41d0, 0xf), /* MEM_UOPS_RETIRED.SPLIT_LOADS */
633 /* MEM_UOPS_RETIRED.SPLIT_STORES */
634 INTEL_UEVENT_CONSTRAINT(0x42d0, 0xf),
635 INTEL_UEVENT_CONSTRAINT(0x81d0, 0xf), /* MEM_UOPS_RETIRED.ALL_LOADS */
f9134f36 636 INTEL_PST_HSW_CONSTRAINT(0x82d0, 0xf), /* MEM_UOPS_RETIRED.ALL_STORES */
3044318f
AK
637 INTEL_UEVENT_CONSTRAINT(0x01d1, 0xf), /* MEM_LOAD_UOPS_RETIRED.L1_HIT */
638 INTEL_UEVENT_CONSTRAINT(0x02d1, 0xf), /* MEM_LOAD_UOPS_RETIRED.L2_HIT */
639 INTEL_UEVENT_CONSTRAINT(0x04d1, 0xf), /* MEM_LOAD_UOPS_RETIRED.L3_HIT */
640 /* MEM_LOAD_UOPS_RETIRED.HIT_LFB */
641 INTEL_UEVENT_CONSTRAINT(0x40d1, 0xf),
642 /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_MISS */
643 INTEL_UEVENT_CONSTRAINT(0x01d2, 0xf),
644 /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.XSNP_HIT */
645 INTEL_UEVENT_CONSTRAINT(0x02d2, 0xf),
646 /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.LOCAL_DRAM */
647 INTEL_UEVENT_CONSTRAINT(0x01d3, 0xf),
648 INTEL_UEVENT_CONSTRAINT(0x04c8, 0xf), /* HLE_RETIRED.Abort */
649 INTEL_UEVENT_CONSTRAINT(0x04c9, 0xf), /* RTM_RETIRED.Abort */
650
651 EVENT_CONSTRAINT_END
652};
653
de0428a7 654struct event_constraint *intel_pebs_constraints(struct perf_event *event)
ca037701
PZ
655{
656 struct event_constraint *c;
657
ab608344 658 if (!event->attr.precise_ip)
ca037701
PZ
659 return NULL;
660
661 if (x86_pmu.pebs_constraints) {
662 for_each_event_constraint(c, x86_pmu.pebs_constraints) {
9fac2cf3
SE
663 if ((event->hw.config & c->cmask) == c->code) {
664 event->hw.flags |= c->flags;
ca037701 665 return c;
9fac2cf3 666 }
ca037701
PZ
667 }
668 }
669
670 return &emptyconstraint;
671}
672
de0428a7 673void intel_pmu_pebs_enable(struct perf_event *event)
ca037701
PZ
674{
675 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
ef21f683 676 struct hw_perf_event *hwc = &event->hw;
ca037701
PZ
677
678 hwc->config &= ~ARCH_PERFMON_EVENTSEL_INT;
679
ad0e6cfe 680 cpuc->pebs_enabled |= 1ULL << hwc->idx;
f20093ee
SE
681
682 if (event->hw.flags & PERF_X86_EVENT_PEBS_LDLAT)
683 cpuc->pebs_enabled |= 1ULL << (hwc->idx + 32);
9ad64c0f
SE
684 else if (event->hw.flags & PERF_X86_EVENT_PEBS_ST)
685 cpuc->pebs_enabled |= 1ULL << 63;
ca037701
PZ
686}
687
de0428a7 688void intel_pmu_pebs_disable(struct perf_event *event)
ca037701
PZ
689{
690 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
ef21f683 691 struct hw_perf_event *hwc = &event->hw;
ca037701 692
ad0e6cfe 693 cpuc->pebs_enabled &= ~(1ULL << hwc->idx);
983433b5
SE
694
695 if (event->hw.constraint->flags & PERF_X86_EVENT_PEBS_LDLAT)
696 cpuc->pebs_enabled &= ~(1ULL << (hwc->idx + 32));
697 else if (event->hw.constraint->flags & PERF_X86_EVENT_PEBS_ST)
698 cpuc->pebs_enabled &= ~(1ULL << 63);
699
4807e3d5 700 if (cpuc->enabled)
ad0e6cfe 701 wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
ca037701
PZ
702
703 hwc->config |= ARCH_PERFMON_EVENTSEL_INT;
704}
705
de0428a7 706void intel_pmu_pebs_enable_all(void)
ca037701
PZ
707{
708 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
709
710 if (cpuc->pebs_enabled)
711 wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
712}
713
de0428a7 714void intel_pmu_pebs_disable_all(void)
ca037701
PZ
715{
716 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
717
718 if (cpuc->pebs_enabled)
719 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
720}
721
ef21f683
PZ
722static int intel_pmu_pebs_fixup_ip(struct pt_regs *regs)
723{
724 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
725 unsigned long from = cpuc->lbr_entries[0].from;
726 unsigned long old_to, to = cpuc->lbr_entries[0].to;
727 unsigned long ip = regs->ip;
57d1c0c0 728 int is_64bit = 0;
ef21f683 729
8db909a7
PZ
730 /*
731 * We don't need to fixup if the PEBS assist is fault like
732 */
733 if (!x86_pmu.intel_cap.pebs_trap)
734 return 1;
735
a562b187
PZ
736 /*
737 * No LBR entry, no basic block, no rewinding
738 */
ef21f683
PZ
739 if (!cpuc->lbr_stack.nr || !from || !to)
740 return 0;
741
a562b187
PZ
742 /*
743 * Basic blocks should never cross user/kernel boundaries
744 */
745 if (kernel_ip(ip) != kernel_ip(to))
746 return 0;
747
748 /*
749 * unsigned math, either ip is before the start (impossible) or
750 * the basic block is larger than 1 page (sanity)
751 */
752 if ((ip - to) > PAGE_SIZE)
ef21f683
PZ
753 return 0;
754
755 /*
756 * We sampled a branch insn, rewind using the LBR stack
757 */
758 if (ip == to) {
d07bdfd3 759 set_linear_ip(regs, from);
ef21f683
PZ
760 return 1;
761 }
762
763 do {
764 struct insn insn;
765 u8 buf[MAX_INSN_SIZE];
766 void *kaddr;
767
768 old_to = to;
769 if (!kernel_ip(ip)) {
a562b187 770 int bytes, size = MAX_INSN_SIZE;
ef21f683
PZ
771
772 bytes = copy_from_user_nmi(buf, (void __user *)to, size);
773 if (bytes != size)
774 return 0;
775
776 kaddr = buf;
777 } else
778 kaddr = (void *)to;
779
57d1c0c0
PZ
780#ifdef CONFIG_X86_64
781 is_64bit = kernel_ip(to) || !test_thread_flag(TIF_IA32);
782#endif
783 insn_init(&insn, kaddr, is_64bit);
ef21f683
PZ
784 insn_get_length(&insn);
785 to += insn.length;
786 } while (to < ip);
787
788 if (to == ip) {
d07bdfd3 789 set_linear_ip(regs, old_to);
ef21f683
PZ
790 return 1;
791 }
792
a562b187
PZ
793 /*
794 * Even though we decoded the basic block, the instruction stream
795 * never matched the given IP, either the TO or the IP got corrupted.
796 */
ef21f683
PZ
797 return 0;
798}
799
748e86aa
AK
800static inline u64 intel_hsw_weight(struct pebs_record_hsw *pebs)
801{
802 if (pebs->tsx_tuning) {
803 union hsw_tsx_tuning tsx = { .value = pebs->tsx_tuning };
804 return tsx.cycles_last_block;
805 }
806 return 0;
807}
808
2b0b5c6f
PZ
809static void __intel_pmu_pebs_event(struct perf_event *event,
810 struct pt_regs *iregs, void *__pebs)
811{
812 /*
d2beea4a
PZ
813 * We cast to the biggest pebs_record but are careful not to
814 * unconditionally access the 'extra' entries.
2b0b5c6f 815 */
60ce0fbd 816 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
748e86aa 817 struct pebs_record_hsw *pebs = __pebs;
2b0b5c6f
PZ
818 struct perf_sample_data data;
819 struct pt_regs regs;
f20093ee 820 u64 sample_type;
9ad64c0f 821 int fll, fst;
2b0b5c6f
PZ
822
823 if (!intel_pmu_save_and_restart(event))
824 return;
825
f20093ee 826 fll = event->hw.flags & PERF_X86_EVENT_PEBS_LDLAT;
f9134f36
AK
827 fst = event->hw.flags & (PERF_X86_EVENT_PEBS_ST |
828 PERF_X86_EVENT_PEBS_ST_HSW);
f20093ee 829
fd0d000b 830 perf_sample_data_init(&data, 0, event->hw.last_period);
2b0b5c6f 831
f20093ee
SE
832 data.period = event->hw.last_period;
833 sample_type = event->attr.sample_type;
834
835 /*
836 * if PEBS-LL or PreciseStore
837 */
9ad64c0f 838 if (fll || fst) {
f20093ee
SE
839 /*
840 * Use latency for weight (only avail with PEBS-LL)
841 */
842 if (fll && (sample_type & PERF_SAMPLE_WEIGHT))
843 data.weight = pebs->lat;
844
845 /*
846 * data.data_src encodes the data source
847 */
848 if (sample_type & PERF_SAMPLE_DATA_SRC) {
849 if (fll)
850 data.data_src.val = load_latency_data(pebs->dse);
f9134f36
AK
851 else if (event->hw.flags & PERF_X86_EVENT_PEBS_ST_HSW)
852 data.data_src.val =
853 precise_store_data_hsw(pebs->dse);
9ad64c0f
SE
854 else
855 data.data_src.val = precise_store_data(pebs->dse);
f20093ee
SE
856 }
857 }
858
2b0b5c6f
PZ
859 /*
860 * We use the interrupt regs as a base because the PEBS record
861 * does not contain a full regs set, specifically it seems to
862 * lack segment descriptors, which get used by things like
863 * user_mode().
864 *
865 * In the simple case fix up only the IP and BP,SP regs, for
866 * PERF_SAMPLE_IP and PERF_SAMPLE_CALLCHAIN to function properly.
867 * A possible PERF_SAMPLE_REGS will have to transfer all regs.
868 */
869 regs = *iregs;
d07bdfd3
PZ
870 regs.flags = pebs->flags;
871 set_linear_ip(&regs, pebs->ip);
2b0b5c6f
PZ
872 regs.bp = pebs->bp;
873 regs.sp = pebs->sp;
874
130768b8 875 if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format >= 2) {
748e86aa 876 regs.ip = pebs->real_ip;
130768b8
AK
877 regs.flags |= PERF_EFLAGS_EXACT;
878 } else if (event->attr.precise_ip > 1 && intel_pmu_pebs_fixup_ip(&regs))
2b0b5c6f
PZ
879 regs.flags |= PERF_EFLAGS_EXACT;
880 else
881 regs.flags &= ~PERF_EFLAGS_EXACT;
882
f9134f36 883 if ((event->attr.sample_type & PERF_SAMPLE_ADDR) &&
d2beea4a 884 x86_pmu.intel_cap.pebs_format >= 1)
f9134f36
AK
885 data.addr = pebs->dla;
886
748e86aa 887 /* Only set the TSX weight when no memory weight was requested. */
d2beea4a 888 if ((event->attr.sample_type & PERF_SAMPLE_WEIGHT) && !fll &&
748e86aa
AK
889 (x86_pmu.intel_cap.pebs_format >= 2))
890 data.weight = intel_hsw_weight(pebs);
891
60ce0fbd
SE
892 if (has_branch_stack(event))
893 data.br_stack = &cpuc->lbr_stack;
894
a8b0ca17 895 if (perf_event_overflow(event, &data, &regs))
a4eaf7f1 896 x86_pmu_stop(event, 0);
2b0b5c6f
PZ
897}
898
ca037701
PZ
899static void intel_pmu_drain_pebs_core(struct pt_regs *iregs)
900{
901 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
902 struct debug_store *ds = cpuc->ds;
903 struct perf_event *event = cpuc->events[0]; /* PMC0 only */
904 struct pebs_record_core *at, *top;
ca037701
PZ
905 int n;
906
6809b6ea 907 if (!x86_pmu.pebs_active)
ca037701
PZ
908 return;
909
ca037701
PZ
910 at = (struct pebs_record_core *)(unsigned long)ds->pebs_buffer_base;
911 top = (struct pebs_record_core *)(unsigned long)ds->pebs_index;
912
d80c7502
PZ
913 /*
914 * Whatever else happens, drain the thing
915 */
916 ds->pebs_index = ds->pebs_buffer_base;
917
918 if (!test_bit(0, cpuc->active_mask))
8f4aebd2 919 return;
ca037701 920
d80c7502
PZ
921 WARN_ON_ONCE(!event);
922
ab608344 923 if (!event->attr.precise_ip)
d80c7502
PZ
924 return;
925
926 n = top - at;
927 if (n <= 0)
928 return;
ca037701 929
d80c7502
PZ
930 /*
931 * Should not happen, we program the threshold at 1 and do not
932 * set a reset value.
933 */
70ab7003 934 WARN_ONCE(n > 1, "bad leftover pebs %d\n", n);
d80c7502
PZ
935 at += n - 1;
936
2b0b5c6f 937 __intel_pmu_pebs_event(event, iregs, at);
ca037701
PZ
938}
939
d2beea4a 940static void intel_pmu_drain_pebs_nhm(struct pt_regs *iregs)
ca037701
PZ
941{
942 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
943 struct debug_store *ds = cpuc->ds;
ca037701 944 struct perf_event *event = NULL;
d2beea4a 945 void *at, *top;
12ab854d 946 u64 status = 0;
eb8417aa 947 int bit;
d2beea4a
PZ
948
949 if (!x86_pmu.pebs_active)
950 return;
951
952 at = (struct pebs_record_nhm *)(unsigned long)ds->pebs_buffer_base;
953 top = (struct pebs_record_nhm *)(unsigned long)ds->pebs_index;
ca037701 954
ca037701
PZ
955 ds->pebs_index = ds->pebs_buffer_base;
956
eb8417aa 957 if (unlikely(at > top))
d2beea4a
PZ
958 return;
959
960 /*
961 * Should not happen, we program the threshold at 1 and do not
962 * set a reset value.
963 */
eb8417aa
PZ
964 WARN_ONCE(top - at > x86_pmu.max_pebs_events * x86_pmu.pebs_record_size,
965 "Unexpected number of pebs records %ld\n",
966 (top - at) / x86_pmu.pebs_record_size);
d2beea4a 967
130768b8
AK
968 for (; at < top; at += x86_pmu.pebs_record_size) {
969 struct pebs_record_nhm *p = at;
ca037701 970
130768b8
AK
971 for_each_set_bit(bit, (unsigned long *)&p->status,
972 x86_pmu.max_pebs_events) {
12ab854d
PZ
973 event = cpuc->events[bit];
974 if (!test_bit(bit, cpuc->active_mask))
ca037701
PZ
975 continue;
976
12ab854d
PZ
977 WARN_ON_ONCE(!event);
978
ab608344 979 if (!event->attr.precise_ip)
12ab854d
PZ
980 continue;
981
982 if (__test_and_set_bit(bit, (unsigned long *)&status))
983 continue;
984
985 break;
ca037701
PZ
986 }
987
70ab7003 988 if (!event || bit >= x86_pmu.max_pebs_events)
ca037701
PZ
989 continue;
990
2b0b5c6f 991 __intel_pmu_pebs_event(event, iregs, at);
ca037701 992 }
ca037701
PZ
993}
994
995/*
996 * BTS, PEBS probe and setup
997 */
998
de0428a7 999void intel_ds_init(void)
ca037701
PZ
1000{
1001 /*
1002 * No support for 32bit formats
1003 */
1004 if (!boot_cpu_has(X86_FEATURE_DTES64))
1005 return;
1006
1007 x86_pmu.bts = boot_cpu_has(X86_FEATURE_BTS);
1008 x86_pmu.pebs = boot_cpu_has(X86_FEATURE_PEBS);
1009 if (x86_pmu.pebs) {
8db909a7
PZ
1010 char pebs_type = x86_pmu.intel_cap.pebs_trap ? '+' : '-';
1011 int format = x86_pmu.intel_cap.pebs_format;
ca037701
PZ
1012
1013 switch (format) {
1014 case 0:
8db909a7 1015 printk(KERN_CONT "PEBS fmt0%c, ", pebs_type);
ca037701
PZ
1016 x86_pmu.pebs_record_size = sizeof(struct pebs_record_core);
1017 x86_pmu.drain_pebs = intel_pmu_drain_pebs_core;
ca037701
PZ
1018 break;
1019
1020 case 1:
8db909a7 1021 printk(KERN_CONT "PEBS fmt1%c, ", pebs_type);
ca037701
PZ
1022 x86_pmu.pebs_record_size = sizeof(struct pebs_record_nhm);
1023 x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
ca037701
PZ
1024 break;
1025
130768b8
AK
1026 case 2:
1027 pr_cont("PEBS fmt2%c, ", pebs_type);
1028 x86_pmu.pebs_record_size = sizeof(struct pebs_record_hsw);
d2beea4a 1029 x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
130768b8
AK
1030 break;
1031
ca037701 1032 default:
8db909a7 1033 printk(KERN_CONT "no PEBS fmt%d%c, ", format, pebs_type);
ca037701 1034 x86_pmu.pebs = 0;
ca037701
PZ
1035 }
1036 }
1037}
1d9d8639
SE
1038
1039void perf_restore_debug_store(void)
1040{
2a6e06b2
LT
1041 struct debug_store *ds = __this_cpu_read(cpu_hw_events.ds);
1042
1d9d8639
SE
1043 if (!x86_pmu.bts && !x86_pmu.pebs)
1044 return;
1045
2a6e06b2 1046 wrmsrl(MSR_IA32_DS_AREA, (unsigned long)ds);
1d9d8639 1047}