Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * Machine check handler. | |
e9eee03e | 3 | * |
1da177e4 | 4 | * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs. |
d88203d1 TG |
5 | * Rest from unknown author(s). |
6 | * 2004 Andi Kleen. Rewrote most of it. | |
b79109c3 AK |
7 | * Copyright 2008 Intel Corporation |
8 | * Author: Andi Kleen | |
1da177e4 | 9 | */ |
c767a54b JP |
10 | |
11 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt | |
12 | ||
e9eee03e IM |
13 | #include <linux/thread_info.h> |
14 | #include <linux/capability.h> | |
15 | #include <linux/miscdevice.h> | |
16 | #include <linux/ratelimit.h> | |
17 | #include <linux/kallsyms.h> | |
18 | #include <linux/rcupdate.h> | |
e9eee03e | 19 | #include <linux/kobject.h> |
14a02530 | 20 | #include <linux/uaccess.h> |
e9eee03e IM |
21 | #include <linux/kdebug.h> |
22 | #include <linux/kernel.h> | |
23 | #include <linux/percpu.h> | |
1da177e4 | 24 | #include <linux/string.h> |
8a25a2fd | 25 | #include <linux/device.h> |
f3c6ea1b | 26 | #include <linux/syscore_ops.h> |
3c079792 | 27 | #include <linux/delay.h> |
8c566ef5 | 28 | #include <linux/ctype.h> |
e9eee03e | 29 | #include <linux/sched.h> |
0d7482e3 | 30 | #include <linux/sysfs.h> |
e9eee03e | 31 | #include <linux/types.h> |
5a0e3ad6 | 32 | #include <linux/slab.h> |
e9eee03e IM |
33 | #include <linux/init.h> |
34 | #include <linux/kmod.h> | |
35 | #include <linux/poll.h> | |
3c079792 | 36 | #include <linux/nmi.h> |
e9eee03e | 37 | #include <linux/cpu.h> |
14a02530 | 38 | #include <linux/smp.h> |
e9eee03e | 39 | #include <linux/fs.h> |
9b1beaf2 | 40 | #include <linux/mm.h> |
5be9ed25 | 41 | #include <linux/debugfs.h> |
b77e70bf | 42 | #include <linux/irq_work.h> |
69c60c88 | 43 | #include <linux/export.h> |
e9eee03e | 44 | |
d88203d1 | 45 | #include <asm/processor.h> |
e9eee03e IM |
46 | #include <asm/mce.h> |
47 | #include <asm/msr.h> | |
1da177e4 | 48 | |
bd19a5e6 | 49 | #include "mce-internal.h" |
711c2e48 | 50 | |
93b62c3c | 51 | static DEFINE_MUTEX(mce_chrdev_read_mutex); |
2aa2b50d | 52 | |
f56e8a07 | 53 | #define rcu_dereference_check_mce(p) \ |
ec8c27e0 | 54 | rcu_dereference_index_check((p), \ |
f56e8a07 | 55 | rcu_read_lock_sched_held() || \ |
93b62c3c | 56 | lockdep_is_held(&mce_chrdev_read_mutex)) |
f56e8a07 | 57 | |
8968f9d3 HS |
58 | #define CREATE_TRACE_POINTS |
59 | #include <trace/events/mce.h> | |
60 | ||
4e5b3e69 | 61 | int mce_disabled __read_mostly; |
04b2b1a4 | 62 | |
e9eee03e | 63 | #define MISC_MCELOG_MINOR 227 |
0d7482e3 | 64 | |
3c079792 AK |
65 | #define SPINUNIT 100 /* 100ns */ |
66 | ||
553f265f AK |
67 | atomic_t mce_entry; |
68 | ||
01ca79f1 AK |
69 | DEFINE_PER_CPU(unsigned, mce_exception_count); |
70 | ||
bd78432c TH |
71 | /* |
72 | * Tolerant levels: | |
73 | * 0: always panic on uncorrected errors, log corrected errors | |
74 | * 1: panic or SIGBUS on uncorrected errors, log corrected errors | |
75 | * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors | |
76 | * 3: never panic or SIGBUS, log all errors (for testing only) | |
77 | */ | |
4e5b3e69 HS |
78 | static int tolerant __read_mostly = 1; |
79 | static int banks __read_mostly; | |
4e5b3e69 HS |
80 | static int rip_msr __read_mostly; |
81 | static int mce_bootlog __read_mostly = -1; | |
82 | static int monarch_timeout __read_mostly = -1; | |
83 | static int mce_panic_timeout __read_mostly; | |
84 | static int mce_dont_log_ce __read_mostly; | |
85 | int mce_cmci_disabled __read_mostly; | |
86 | int mce_ignore_ce __read_mostly; | |
87 | int mce_ser __read_mostly; | |
a98f0dd3 | 88 | |
cebe1820 AK |
89 | struct mce_bank *mce_banks __read_mostly; |
90 | ||
1020bcbc HS |
91 | /* User mode helper program triggered by machine check event */ |
92 | static unsigned long mce_need_notify; | |
93 | static char mce_helper[128]; | |
94 | static char *mce_helper_argv[2] = { mce_helper, NULL }; | |
1da177e4 | 95 | |
93b62c3c HS |
96 | static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait); |
97 | ||
3c079792 AK |
98 | static DEFINE_PER_CPU(struct mce, mces_seen); |
99 | static int cpu_missing; | |
100 | ||
ee031c31 AK |
101 | /* MCA banks polled by the period polling timer for corrected events */ |
102 | DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = { | |
103 | [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL | |
104 | }; | |
105 | ||
9b1beaf2 AK |
106 | static DEFINE_PER_CPU(struct work_struct, mce_work); |
107 | ||
3653ada5 BP |
108 | /* |
109 | * CPU/chipset specific EDAC code can register a notifier call here to print | |
110 | * MCE errors in a human-readable form. | |
111 | */ | |
112 | ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain); | |
113 | ||
b5f2fa4e AK |
114 | /* Do initial initialization of a struct mce */ |
115 | void mce_setup(struct mce *m) | |
116 | { | |
117 | memset(m, 0, sizeof(struct mce)); | |
d620c67f | 118 | m->cpu = m->extcpu = smp_processor_id(); |
b5f2fa4e | 119 | rdtscll(m->tsc); |
8ee08347 AK |
120 | /* We hope get_seconds stays lockless */ |
121 | m->time = get_seconds(); | |
122 | m->cpuvendor = boot_cpu_data.x86_vendor; | |
123 | m->cpuid = cpuid_eax(1); | |
8ee08347 | 124 | m->socketid = cpu_data(m->extcpu).phys_proc_id; |
8ee08347 AK |
125 | m->apicid = cpu_data(m->extcpu).initial_apicid; |
126 | rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap); | |
b5f2fa4e AK |
127 | } |
128 | ||
ea149b36 AK |
129 | DEFINE_PER_CPU(struct mce, injectm); |
130 | EXPORT_PER_CPU_SYMBOL_GPL(injectm); | |
131 | ||
1da177e4 LT |
132 | /* |
133 | * Lockless MCE logging infrastructure. | |
134 | * This avoids deadlocks on printk locks without having to break locks. Also | |
135 | * separate MCEs from kernel messages to avoid bogus bug reports. | |
136 | */ | |
137 | ||
231fd906 | 138 | static struct mce_log mcelog = { |
f6fb0ac0 AK |
139 | .signature = MCE_LOG_SIGNATURE, |
140 | .len = MCE_LOG_LEN, | |
141 | .recordlen = sizeof(struct mce), | |
d88203d1 | 142 | }; |
1da177e4 LT |
143 | |
144 | void mce_log(struct mce *mce) | |
145 | { | |
146 | unsigned next, entry; | |
f0cb5452 | 147 | int ret = 0; |
e9eee03e | 148 | |
8968f9d3 HS |
149 | /* Emit the trace record: */ |
150 | trace_mce_record(mce); | |
151 | ||
f0cb5452 BP |
152 | ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce); |
153 | if (ret == NOTIFY_STOP) | |
154 | return; | |
155 | ||
1da177e4 | 156 | mce->finished = 0; |
7644143c | 157 | wmb(); |
1da177e4 | 158 | for (;;) { |
f56e8a07 | 159 | entry = rcu_dereference_check_mce(mcelog.next); |
673242c1 | 160 | for (;;) { |
696e409d | 161 | |
e9eee03e IM |
162 | /* |
163 | * When the buffer fills up discard new entries. | |
164 | * Assume that the earlier errors are the more | |
165 | * interesting ones: | |
166 | */ | |
673242c1 | 167 | if (entry >= MCE_LOG_LEN) { |
14a02530 HS |
168 | set_bit(MCE_OVERFLOW, |
169 | (unsigned long *)&mcelog.flags); | |
673242c1 AK |
170 | return; |
171 | } | |
e9eee03e | 172 | /* Old left over entry. Skip: */ |
673242c1 AK |
173 | if (mcelog.entry[entry].finished) { |
174 | entry++; | |
175 | continue; | |
176 | } | |
7644143c | 177 | break; |
1da177e4 | 178 | } |
1da177e4 LT |
179 | smp_rmb(); |
180 | next = entry + 1; | |
181 | if (cmpxchg(&mcelog.next, entry, next) == entry) | |
182 | break; | |
183 | } | |
184 | memcpy(mcelog.entry + entry, mce, sizeof(struct mce)); | |
7644143c | 185 | wmb(); |
1da177e4 | 186 | mcelog.entry[entry].finished = 1; |
7644143c | 187 | wmb(); |
1da177e4 | 188 | |
a0189c70 | 189 | mce->finished = 1; |
1020bcbc | 190 | set_bit(0, &mce_need_notify); |
1da177e4 LT |
191 | } |
192 | ||
09371957 BP |
193 | static void drain_mcelog_buffer(void) |
194 | { | |
195 | unsigned int next, i, prev = 0; | |
196 | ||
b11e3d78 | 197 | next = ACCESS_ONCE(mcelog.next); |
09371957 BP |
198 | |
199 | do { | |
200 | struct mce *m; | |
201 | ||
202 | /* drain what was logged during boot */ | |
203 | for (i = prev; i < next; i++) { | |
204 | unsigned long start = jiffies; | |
205 | unsigned retries = 1; | |
206 | ||
207 | m = &mcelog.entry[i]; | |
208 | ||
209 | while (!m->finished) { | |
210 | if (time_after_eq(jiffies, start + 2*retries)) | |
211 | retries++; | |
212 | ||
213 | cpu_relax(); | |
214 | ||
215 | if (!m->finished && retries >= 4) { | |
c767a54b | 216 | pr_err("skipping error being logged currently!\n"); |
09371957 BP |
217 | break; |
218 | } | |
219 | } | |
220 | smp_rmb(); | |
221 | atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m); | |
222 | } | |
223 | ||
224 | memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m)); | |
225 | prev = next; | |
226 | next = cmpxchg(&mcelog.next, prev, 0); | |
227 | } while (next != prev); | |
228 | } | |
229 | ||
230 | ||
3653ada5 BP |
231 | void mce_register_decode_chain(struct notifier_block *nb) |
232 | { | |
233 | atomic_notifier_chain_register(&x86_mce_decoder_chain, nb); | |
09371957 | 234 | drain_mcelog_buffer(); |
3653ada5 BP |
235 | } |
236 | EXPORT_SYMBOL_GPL(mce_register_decode_chain); | |
237 | ||
238 | void mce_unregister_decode_chain(struct notifier_block *nb) | |
239 | { | |
240 | atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb); | |
241 | } | |
242 | EXPORT_SYMBOL_GPL(mce_unregister_decode_chain); | |
243 | ||
77e26cca | 244 | static void print_mce(struct mce *m) |
1da177e4 | 245 | { |
dffa4b2f BP |
246 | int ret = 0; |
247 | ||
a2d7b0d4 | 248 | pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n", |
d620c67f | 249 | m->extcpu, m->mcgstatus, m->bank, m->status); |
f436f8bb | 250 | |
65ea5b03 | 251 | if (m->ip) { |
a2d7b0d4 | 252 | pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ", |
f436f8bb IM |
253 | !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "", |
254 | m->cs, m->ip); | |
255 | ||
1da177e4 | 256 | if (m->cs == __KERNEL_CS) |
65ea5b03 | 257 | print_symbol("{%s}", m->ip); |
f436f8bb | 258 | pr_cont("\n"); |
1da177e4 | 259 | } |
f436f8bb | 260 | |
a2d7b0d4 | 261 | pr_emerg(HW_ERR "TSC %llx ", m->tsc); |
1da177e4 | 262 | if (m->addr) |
f436f8bb | 263 | pr_cont("ADDR %llx ", m->addr); |
1da177e4 | 264 | if (m->misc) |
f436f8bb | 265 | pr_cont("MISC %llx ", m->misc); |
549d042d | 266 | |
f436f8bb | 267 | pr_cont("\n"); |
506ed6b5 AK |
268 | /* |
269 | * Note this output is parsed by external tools and old fields | |
270 | * should not be changed. | |
271 | */ | |
881e23e5 | 272 | pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n", |
506ed6b5 AK |
273 | m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid, |
274 | cpu_data(m->extcpu).microcode); | |
f436f8bb IM |
275 | |
276 | /* | |
277 | * Print out human-readable details about the MCE error, | |
fb253195 | 278 | * (if the CPU has an implementation for that) |
f436f8bb | 279 | */ |
dffa4b2f BP |
280 | ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m); |
281 | if (ret == NOTIFY_STOP) | |
282 | return; | |
283 | ||
284 | pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n"); | |
86503560 AK |
285 | } |
286 | ||
f94b61c2 AK |
287 | #define PANIC_TIMEOUT 5 /* 5 seconds */ |
288 | ||
289 | static atomic_t mce_paniced; | |
290 | ||
bf783f9f HY |
291 | static int fake_panic; |
292 | static atomic_t mce_fake_paniced; | |
293 | ||
f94b61c2 AK |
294 | /* Panic in progress. Enable interrupts and wait for final IPI */ |
295 | static void wait_for_panic(void) | |
296 | { | |
297 | long timeout = PANIC_TIMEOUT*USEC_PER_SEC; | |
f436f8bb | 298 | |
f94b61c2 AK |
299 | preempt_disable(); |
300 | local_irq_enable(); | |
301 | while (timeout-- > 0) | |
302 | udelay(1); | |
29b0f591 AK |
303 | if (panic_timeout == 0) |
304 | panic_timeout = mce_panic_timeout; | |
f94b61c2 AK |
305 | panic("Panicing machine check CPU died"); |
306 | } | |
307 | ||
bd19a5e6 | 308 | static void mce_panic(char *msg, struct mce *final, char *exp) |
d88203d1 | 309 | { |
482908b4 | 310 | int i, apei_err = 0; |
e02e68d3 | 311 | |
bf783f9f HY |
312 | if (!fake_panic) { |
313 | /* | |
314 | * Make sure only one CPU runs in machine check panic | |
315 | */ | |
316 | if (atomic_inc_return(&mce_paniced) > 1) | |
317 | wait_for_panic(); | |
318 | barrier(); | |
f94b61c2 | 319 | |
bf783f9f HY |
320 | bust_spinlocks(1); |
321 | console_verbose(); | |
322 | } else { | |
323 | /* Don't log too much for fake panic */ | |
324 | if (atomic_inc_return(&mce_fake_paniced) > 1) | |
325 | return; | |
326 | } | |
a0189c70 | 327 | /* First print corrected ones that are still unlogged */ |
1da177e4 | 328 | for (i = 0; i < MCE_LOG_LEN; i++) { |
a0189c70 | 329 | struct mce *m = &mcelog.entry[i]; |
77e26cca HS |
330 | if (!(m->status & MCI_STATUS_VAL)) |
331 | continue; | |
482908b4 | 332 | if (!(m->status & MCI_STATUS_UC)) { |
77e26cca | 333 | print_mce(m); |
482908b4 HY |
334 | if (!apei_err) |
335 | apei_err = apei_write_mce(m); | |
336 | } | |
a0189c70 AK |
337 | } |
338 | /* Now print uncorrected but with the final one last */ | |
339 | for (i = 0; i < MCE_LOG_LEN; i++) { | |
340 | struct mce *m = &mcelog.entry[i]; | |
341 | if (!(m->status & MCI_STATUS_VAL)) | |
1da177e4 | 342 | continue; |
77e26cca HS |
343 | if (!(m->status & MCI_STATUS_UC)) |
344 | continue; | |
482908b4 | 345 | if (!final || memcmp(m, final, sizeof(struct mce))) { |
77e26cca | 346 | print_mce(m); |
482908b4 HY |
347 | if (!apei_err) |
348 | apei_err = apei_write_mce(m); | |
349 | } | |
1da177e4 | 350 | } |
482908b4 | 351 | if (final) { |
77e26cca | 352 | print_mce(final); |
482908b4 HY |
353 | if (!apei_err) |
354 | apei_err = apei_write_mce(final); | |
355 | } | |
3c079792 | 356 | if (cpu_missing) |
a2d7b0d4 | 357 | pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n"); |
bd19a5e6 | 358 | if (exp) |
a2d7b0d4 | 359 | pr_emerg(HW_ERR "Machine check: %s\n", exp); |
bf783f9f HY |
360 | if (!fake_panic) { |
361 | if (panic_timeout == 0) | |
362 | panic_timeout = mce_panic_timeout; | |
363 | panic(msg); | |
364 | } else | |
a2d7b0d4 | 365 | pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg); |
d88203d1 | 366 | } |
1da177e4 | 367 | |
ea149b36 AK |
368 | /* Support code for software error injection */ |
369 | ||
370 | static int msr_to_offset(u32 msr) | |
371 | { | |
0a3aee0d | 372 | unsigned bank = __this_cpu_read(injectm.bank); |
f436f8bb | 373 | |
ea149b36 AK |
374 | if (msr == rip_msr) |
375 | return offsetof(struct mce, ip); | |
a2d32bcb | 376 | if (msr == MSR_IA32_MCx_STATUS(bank)) |
ea149b36 | 377 | return offsetof(struct mce, status); |
a2d32bcb | 378 | if (msr == MSR_IA32_MCx_ADDR(bank)) |
ea149b36 | 379 | return offsetof(struct mce, addr); |
a2d32bcb | 380 | if (msr == MSR_IA32_MCx_MISC(bank)) |
ea149b36 AK |
381 | return offsetof(struct mce, misc); |
382 | if (msr == MSR_IA32_MCG_STATUS) | |
383 | return offsetof(struct mce, mcgstatus); | |
384 | return -1; | |
385 | } | |
386 | ||
5f8c1a54 AK |
387 | /* MSR access wrappers used for error injection */ |
388 | static u64 mce_rdmsrl(u32 msr) | |
389 | { | |
390 | u64 v; | |
11868a2d | 391 | |
0a3aee0d | 392 | if (__this_cpu_read(injectm.finished)) { |
ea149b36 | 393 | int offset = msr_to_offset(msr); |
11868a2d | 394 | |
ea149b36 AK |
395 | if (offset < 0) |
396 | return 0; | |
397 | return *(u64 *)((char *)&__get_cpu_var(injectm) + offset); | |
398 | } | |
11868a2d IM |
399 | |
400 | if (rdmsrl_safe(msr, &v)) { | |
401 | WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr); | |
402 | /* | |
403 | * Return zero in case the access faulted. This should | |
404 | * not happen normally but can happen if the CPU does | |
405 | * something weird, or if the code is buggy. | |
406 | */ | |
407 | v = 0; | |
408 | } | |
409 | ||
5f8c1a54 AK |
410 | return v; |
411 | } | |
412 | ||
413 | static void mce_wrmsrl(u32 msr, u64 v) | |
414 | { | |
0a3aee0d | 415 | if (__this_cpu_read(injectm.finished)) { |
ea149b36 | 416 | int offset = msr_to_offset(msr); |
11868a2d | 417 | |
ea149b36 AK |
418 | if (offset >= 0) |
419 | *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v; | |
420 | return; | |
421 | } | |
5f8c1a54 AK |
422 | wrmsrl(msr, v); |
423 | } | |
424 | ||
b8325c5b HS |
425 | /* |
426 | * Collect all global (w.r.t. this processor) status about this machine | |
427 | * check into our "mce" struct so that we can use it later to assess | |
428 | * the severity of the problem as we read per-bank specific details. | |
429 | */ | |
430 | static inline void mce_gather_info(struct mce *m, struct pt_regs *regs) | |
431 | { | |
432 | mce_setup(m); | |
433 | ||
434 | m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS); | |
435 | if (regs) { | |
436 | /* | |
437 | * Get the address of the instruction at the time of | |
438 | * the machine check error. | |
439 | */ | |
440 | if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) { | |
441 | m->ip = regs->ip; | |
442 | m->cs = regs->cs; | |
a129a7c8 AK |
443 | |
444 | /* | |
445 | * When in VM86 mode make the cs look like ring 3 | |
446 | * always. This is a lie, but it's better than passing | |
447 | * the additional vm86 bit around everywhere. | |
448 | */ | |
449 | if (v8086_mode(regs)) | |
450 | m->cs |= 3; | |
b8325c5b HS |
451 | } |
452 | /* Use accurate RIP reporting if available. */ | |
453 | if (rip_msr) | |
454 | m->ip = mce_rdmsrl(rip_msr); | |
455 | } | |
456 | } | |
457 | ||
9b1beaf2 AK |
458 | /* |
459 | * Simple lockless ring to communicate PFNs from the exception handler with the | |
460 | * process context work function. This is vastly simplified because there's | |
461 | * only a single reader and a single writer. | |
462 | */ | |
463 | #define MCE_RING_SIZE 16 /* we use one entry less */ | |
464 | ||
465 | struct mce_ring { | |
466 | unsigned short start; | |
467 | unsigned short end; | |
468 | unsigned long ring[MCE_RING_SIZE]; | |
469 | }; | |
470 | static DEFINE_PER_CPU(struct mce_ring, mce_ring); | |
471 | ||
472 | /* Runs with CPU affinity in workqueue */ | |
473 | static int mce_ring_empty(void) | |
474 | { | |
475 | struct mce_ring *r = &__get_cpu_var(mce_ring); | |
476 | ||
477 | return r->start == r->end; | |
478 | } | |
479 | ||
480 | static int mce_ring_get(unsigned long *pfn) | |
481 | { | |
482 | struct mce_ring *r; | |
483 | int ret = 0; | |
484 | ||
485 | *pfn = 0; | |
486 | get_cpu(); | |
487 | r = &__get_cpu_var(mce_ring); | |
488 | if (r->start == r->end) | |
489 | goto out; | |
490 | *pfn = r->ring[r->start]; | |
491 | r->start = (r->start + 1) % MCE_RING_SIZE; | |
492 | ret = 1; | |
493 | out: | |
494 | put_cpu(); | |
495 | return ret; | |
496 | } | |
497 | ||
498 | /* Always runs in MCE context with preempt off */ | |
499 | static int mce_ring_add(unsigned long pfn) | |
500 | { | |
501 | struct mce_ring *r = &__get_cpu_var(mce_ring); | |
502 | unsigned next; | |
503 | ||
504 | next = (r->end + 1) % MCE_RING_SIZE; | |
505 | if (next == r->start) | |
506 | return -1; | |
507 | r->ring[r->end] = pfn; | |
508 | wmb(); | |
509 | r->end = next; | |
510 | return 0; | |
511 | } | |
512 | ||
88ccbedd | 513 | int mce_available(struct cpuinfo_x86 *c) |
1da177e4 | 514 | { |
04b2b1a4 | 515 | if (mce_disabled) |
5b4408fd | 516 | return 0; |
3d1712c9 | 517 | return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA); |
1da177e4 LT |
518 | } |
519 | ||
9b1beaf2 AK |
520 | static void mce_schedule_work(void) |
521 | { | |
522 | if (!mce_ring_empty()) { | |
523 | struct work_struct *work = &__get_cpu_var(mce_work); | |
524 | if (!work_pending(work)) | |
525 | schedule_work(work); | |
526 | } | |
527 | } | |
528 | ||
b77e70bf HS |
529 | DEFINE_PER_CPU(struct irq_work, mce_irq_work); |
530 | ||
531 | static void mce_irq_work_cb(struct irq_work *entry) | |
ccc3c319 | 532 | { |
9ff36ee9 | 533 | mce_notify_irq(); |
9b1beaf2 | 534 | mce_schedule_work(); |
ccc3c319 | 535 | } |
ccc3c319 AK |
536 | |
537 | static void mce_report_event(struct pt_regs *regs) | |
538 | { | |
539 | if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) { | |
9ff36ee9 | 540 | mce_notify_irq(); |
9b1beaf2 AK |
541 | /* |
542 | * Triggering the work queue here is just an insurance | |
543 | * policy in case the syscall exit notify handler | |
544 | * doesn't run soon enough or ends up running on the | |
545 | * wrong CPU (can happen when audit sleeps) | |
546 | */ | |
547 | mce_schedule_work(); | |
ccc3c319 AK |
548 | return; |
549 | } | |
550 | ||
b77e70bf | 551 | irq_work_queue(&__get_cpu_var(mce_irq_work)); |
ccc3c319 AK |
552 | } |
553 | ||
85f92694 TL |
554 | /* |
555 | * Read ADDR and MISC registers. | |
556 | */ | |
557 | static void mce_read_aux(struct mce *m, int i) | |
558 | { | |
559 | if (m->status & MCI_STATUS_MISCV) | |
560 | m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i)); | |
561 | if (m->status & MCI_STATUS_ADDRV) { | |
562 | m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i)); | |
563 | ||
564 | /* | |
565 | * Mask the reported address by the reported granularity. | |
566 | */ | |
567 | if (mce_ser && (m->status & MCI_STATUS_MISCV)) { | |
568 | u8 shift = MCI_MISC_ADDR_LSB(m->misc); | |
569 | m->addr >>= shift; | |
570 | m->addr <<= shift; | |
571 | } | |
572 | } | |
573 | } | |
574 | ||
ca84f696 AK |
575 | DEFINE_PER_CPU(unsigned, mce_poll_count); |
576 | ||
d88203d1 | 577 | /* |
b79109c3 AK |
578 | * Poll for corrected events or events that happened before reset. |
579 | * Those are just logged through /dev/mcelog. | |
580 | * | |
581 | * This is executed in standard interrupt context. | |
ed7290d0 AK |
582 | * |
583 | * Note: spec recommends to panic for fatal unsignalled | |
584 | * errors here. However this would be quite problematic -- | |
585 | * we would need to reimplement the Monarch handling and | |
586 | * it would mess up the exclusion between exception handler | |
587 | * and poll hander -- * so we skip this for now. | |
588 | * These cases should not happen anyways, or only when the CPU | |
589 | * is already totally * confused. In this case it's likely it will | |
590 | * not fully execute the machine check handler either. | |
b79109c3 | 591 | */ |
ee031c31 | 592 | void machine_check_poll(enum mcp_flags flags, mce_banks_t *b) |
b79109c3 AK |
593 | { |
594 | struct mce m; | |
595 | int i; | |
596 | ||
c6ae41e7 | 597 | this_cpu_inc(mce_poll_count); |
ca84f696 | 598 | |
b8325c5b | 599 | mce_gather_info(&m, NULL); |
b79109c3 | 600 | |
b79109c3 | 601 | for (i = 0; i < banks; i++) { |
cebe1820 | 602 | if (!mce_banks[i].ctl || !test_bit(i, *b)) |
b79109c3 AK |
603 | continue; |
604 | ||
605 | m.misc = 0; | |
606 | m.addr = 0; | |
607 | m.bank = i; | |
608 | m.tsc = 0; | |
609 | ||
610 | barrier(); | |
a2d32bcb | 611 | m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i)); |
b79109c3 AK |
612 | if (!(m.status & MCI_STATUS_VAL)) |
613 | continue; | |
614 | ||
615 | /* | |
ed7290d0 AK |
616 | * Uncorrected or signalled events are handled by the exception |
617 | * handler when it is enabled, so don't process those here. | |
b79109c3 AK |
618 | * |
619 | * TBD do the same check for MCI_STATUS_EN here? | |
620 | */ | |
ed7290d0 AK |
621 | if (!(flags & MCP_UC) && |
622 | (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC))) | |
b79109c3 AK |
623 | continue; |
624 | ||
85f92694 | 625 | mce_read_aux(&m, i); |
b79109c3 AK |
626 | |
627 | if (!(flags & MCP_TIMESTAMP)) | |
628 | m.tsc = 0; | |
629 | /* | |
630 | * Don't get the IP here because it's unlikely to | |
631 | * have anything to do with the actual error location. | |
632 | */ | |
f0cb5452 | 633 | if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce) |
5679af4c | 634 | mce_log(&m); |
b79109c3 AK |
635 | |
636 | /* | |
637 | * Clear state for this bank. | |
638 | */ | |
a2d32bcb | 639 | mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0); |
b79109c3 AK |
640 | } |
641 | ||
642 | /* | |
643 | * Don't clear MCG_STATUS here because it's only defined for | |
644 | * exceptions. | |
645 | */ | |
88921be3 AK |
646 | |
647 | sync_core(); | |
b79109c3 | 648 | } |
ea149b36 | 649 | EXPORT_SYMBOL_GPL(machine_check_poll); |
b79109c3 | 650 | |
bd19a5e6 AK |
651 | /* |
652 | * Do a quick check if any of the events requires a panic. | |
653 | * This decides if we keep the events around or clear them. | |
654 | */ | |
95022b8c | 655 | static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp) |
bd19a5e6 | 656 | { |
95022b8c | 657 | int i, ret = 0; |
bd19a5e6 AK |
658 | |
659 | for (i = 0; i < banks; i++) { | |
a2d32bcb | 660 | m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i)); |
95022b8c TL |
661 | if (m->status & MCI_STATUS_VAL) |
662 | __set_bit(i, validp); | |
bd19a5e6 | 663 | if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY) |
95022b8c | 664 | ret = 1; |
bd19a5e6 | 665 | } |
95022b8c | 666 | return ret; |
bd19a5e6 AK |
667 | } |
668 | ||
3c079792 AK |
669 | /* |
670 | * Variable to establish order between CPUs while scanning. | |
671 | * Each CPU spins initially until executing is equal its number. | |
672 | */ | |
673 | static atomic_t mce_executing; | |
674 | ||
675 | /* | |
676 | * Defines order of CPUs on entry. First CPU becomes Monarch. | |
677 | */ | |
678 | static atomic_t mce_callin; | |
679 | ||
680 | /* | |
681 | * Check if a timeout waiting for other CPUs happened. | |
682 | */ | |
683 | static int mce_timed_out(u64 *t) | |
684 | { | |
685 | /* | |
686 | * The others already did panic for some reason. | |
687 | * Bail out like in a timeout. | |
688 | * rmb() to tell the compiler that system_state | |
689 | * might have been modified by someone else. | |
690 | */ | |
691 | rmb(); | |
692 | if (atomic_read(&mce_paniced)) | |
693 | wait_for_panic(); | |
694 | if (!monarch_timeout) | |
695 | goto out; | |
696 | if ((s64)*t < SPINUNIT) { | |
697 | /* CHECKME: Make panic default for 1 too? */ | |
698 | if (tolerant < 1) | |
699 | mce_panic("Timeout synchronizing machine check over CPUs", | |
700 | NULL, NULL); | |
701 | cpu_missing = 1; | |
702 | return 1; | |
703 | } | |
704 | *t -= SPINUNIT; | |
705 | out: | |
706 | touch_nmi_watchdog(); | |
707 | return 0; | |
708 | } | |
709 | ||
710 | /* | |
711 | * The Monarch's reign. The Monarch is the CPU who entered | |
712 | * the machine check handler first. It waits for the others to | |
713 | * raise the exception too and then grades them. When any | |
714 | * error is fatal panic. Only then let the others continue. | |
715 | * | |
716 | * The other CPUs entering the MCE handler will be controlled by the | |
717 | * Monarch. They are called Subjects. | |
718 | * | |
719 | * This way we prevent any potential data corruption in a unrecoverable case | |
720 | * and also makes sure always all CPU's errors are examined. | |
721 | * | |
680b6cfd | 722 | * Also this detects the case of a machine check event coming from outer |
3c079792 AK |
723 | * space (not detected by any CPUs) In this case some external agent wants |
724 | * us to shut down, so panic too. | |
725 | * | |
726 | * The other CPUs might still decide to panic if the handler happens | |
727 | * in a unrecoverable place, but in this case the system is in a semi-stable | |
728 | * state and won't corrupt anything by itself. It's ok to let the others | |
729 | * continue for a bit first. | |
730 | * | |
731 | * All the spin loops have timeouts; when a timeout happens a CPU | |
732 | * typically elects itself to be Monarch. | |
733 | */ | |
734 | static void mce_reign(void) | |
735 | { | |
736 | int cpu; | |
737 | struct mce *m = NULL; | |
738 | int global_worst = 0; | |
739 | char *msg = NULL; | |
740 | char *nmsg = NULL; | |
741 | ||
742 | /* | |
743 | * This CPU is the Monarch and the other CPUs have run | |
744 | * through their handlers. | |
745 | * Grade the severity of the errors of all the CPUs. | |
746 | */ | |
747 | for_each_possible_cpu(cpu) { | |
748 | int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant, | |
749 | &nmsg); | |
750 | if (severity > global_worst) { | |
751 | msg = nmsg; | |
752 | global_worst = severity; | |
753 | m = &per_cpu(mces_seen, cpu); | |
754 | } | |
755 | } | |
756 | ||
757 | /* | |
758 | * Cannot recover? Panic here then. | |
759 | * This dumps all the mces in the log buffer and stops the | |
760 | * other CPUs. | |
761 | */ | |
762 | if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3) | |
ac960375 | 763 | mce_panic("Fatal Machine check", m, msg); |
3c079792 AK |
764 | |
765 | /* | |
766 | * For UC somewhere we let the CPU who detects it handle it. | |
767 | * Also must let continue the others, otherwise the handling | |
768 | * CPU could deadlock on a lock. | |
769 | */ | |
770 | ||
771 | /* | |
772 | * No machine check event found. Must be some external | |
773 | * source or one CPU is hung. Panic. | |
774 | */ | |
680b6cfd | 775 | if (global_worst <= MCE_KEEP_SEVERITY && tolerant < 3) |
3c079792 AK |
776 | mce_panic("Machine check from unknown source", NULL, NULL); |
777 | ||
778 | /* | |
779 | * Now clear all the mces_seen so that they don't reappear on | |
780 | * the next mce. | |
781 | */ | |
782 | for_each_possible_cpu(cpu) | |
783 | memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce)); | |
784 | } | |
785 | ||
786 | static atomic_t global_nwo; | |
787 | ||
788 | /* | |
789 | * Start of Monarch synchronization. This waits until all CPUs have | |
790 | * entered the exception handler and then determines if any of them | |
791 | * saw a fatal event that requires panic. Then it executes them | |
792 | * in the entry order. | |
793 | * TBD double check parallel CPU hotunplug | |
794 | */ | |
7fb06fc9 | 795 | static int mce_start(int *no_way_out) |
3c079792 | 796 | { |
7fb06fc9 | 797 | int order; |
3c079792 AK |
798 | int cpus = num_online_cpus(); |
799 | u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC; | |
800 | ||
7fb06fc9 HS |
801 | if (!timeout) |
802 | return -1; | |
3c079792 | 803 | |
7fb06fc9 | 804 | atomic_add(*no_way_out, &global_nwo); |
184e1fdf HY |
805 | /* |
806 | * global_nwo should be updated before mce_callin | |
807 | */ | |
808 | smp_wmb(); | |
a95436e4 | 809 | order = atomic_inc_return(&mce_callin); |
3c079792 AK |
810 | |
811 | /* | |
812 | * Wait for everyone. | |
813 | */ | |
814 | while (atomic_read(&mce_callin) != cpus) { | |
815 | if (mce_timed_out(&timeout)) { | |
816 | atomic_set(&global_nwo, 0); | |
7fb06fc9 | 817 | return -1; |
3c079792 AK |
818 | } |
819 | ndelay(SPINUNIT); | |
820 | } | |
821 | ||
184e1fdf HY |
822 | /* |
823 | * mce_callin should be read before global_nwo | |
824 | */ | |
825 | smp_rmb(); | |
3c079792 | 826 | |
7fb06fc9 HS |
827 | if (order == 1) { |
828 | /* | |
829 | * Monarch: Starts executing now, the others wait. | |
830 | */ | |
3c079792 | 831 | atomic_set(&mce_executing, 1); |
7fb06fc9 HS |
832 | } else { |
833 | /* | |
834 | * Subject: Now start the scanning loop one by one in | |
835 | * the original callin order. | |
836 | * This way when there are any shared banks it will be | |
837 | * only seen by one CPU before cleared, avoiding duplicates. | |
838 | */ | |
839 | while (atomic_read(&mce_executing) < order) { | |
840 | if (mce_timed_out(&timeout)) { | |
841 | atomic_set(&global_nwo, 0); | |
842 | return -1; | |
843 | } | |
844 | ndelay(SPINUNIT); | |
845 | } | |
3c079792 AK |
846 | } |
847 | ||
848 | /* | |
7fb06fc9 | 849 | * Cache the global no_way_out state. |
3c079792 | 850 | */ |
7fb06fc9 HS |
851 | *no_way_out = atomic_read(&global_nwo); |
852 | ||
853 | return order; | |
3c079792 AK |
854 | } |
855 | ||
856 | /* | |
857 | * Synchronize between CPUs after main scanning loop. | |
858 | * This invokes the bulk of the Monarch processing. | |
859 | */ | |
860 | static int mce_end(int order) | |
861 | { | |
862 | int ret = -1; | |
863 | u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC; | |
864 | ||
865 | if (!timeout) | |
866 | goto reset; | |
867 | if (order < 0) | |
868 | goto reset; | |
869 | ||
870 | /* | |
871 | * Allow others to run. | |
872 | */ | |
873 | atomic_inc(&mce_executing); | |
874 | ||
875 | if (order == 1) { | |
876 | /* CHECKME: Can this race with a parallel hotplug? */ | |
877 | int cpus = num_online_cpus(); | |
878 | ||
879 | /* | |
880 | * Monarch: Wait for everyone to go through their scanning | |
881 | * loops. | |
882 | */ | |
883 | while (atomic_read(&mce_executing) <= cpus) { | |
884 | if (mce_timed_out(&timeout)) | |
885 | goto reset; | |
886 | ndelay(SPINUNIT); | |
887 | } | |
888 | ||
889 | mce_reign(); | |
890 | barrier(); | |
891 | ret = 0; | |
892 | } else { | |
893 | /* | |
894 | * Subject: Wait for Monarch to finish. | |
895 | */ | |
896 | while (atomic_read(&mce_executing) != 0) { | |
897 | if (mce_timed_out(&timeout)) | |
898 | goto reset; | |
899 | ndelay(SPINUNIT); | |
900 | } | |
901 | ||
902 | /* | |
903 | * Don't reset anything. That's done by the Monarch. | |
904 | */ | |
905 | return 0; | |
906 | } | |
907 | ||
908 | /* | |
909 | * Reset all global state. | |
910 | */ | |
911 | reset: | |
912 | atomic_set(&global_nwo, 0); | |
913 | atomic_set(&mce_callin, 0); | |
914 | barrier(); | |
915 | ||
916 | /* | |
917 | * Let others run again. | |
918 | */ | |
919 | atomic_set(&mce_executing, 0); | |
920 | return ret; | |
921 | } | |
922 | ||
9b1beaf2 AK |
923 | /* |
924 | * Check if the address reported by the CPU is in a format we can parse. | |
925 | * It would be possible to add code for most other cases, but all would | |
926 | * be somewhat complicated (e.g. segment offset would require an instruction | |
0d2eb44f | 927 | * parser). So only support physical addresses up to page granuality for now. |
9b1beaf2 AK |
928 | */ |
929 | static int mce_usable_address(struct mce *m) | |
930 | { | |
931 | if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV)) | |
932 | return 0; | |
2b90e77e | 933 | if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT) |
9b1beaf2 | 934 | return 0; |
2b90e77e | 935 | if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS) |
9b1beaf2 AK |
936 | return 0; |
937 | return 1; | |
938 | } | |
939 | ||
3c079792 AK |
940 | static void mce_clear_state(unsigned long *toclear) |
941 | { | |
942 | int i; | |
943 | ||
944 | for (i = 0; i < banks; i++) { | |
945 | if (test_bit(i, toclear)) | |
a2d32bcb | 946 | mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0); |
3c079792 AK |
947 | } |
948 | } | |
949 | ||
af104e39 TL |
950 | /* |
951 | * Need to save faulting physical address associated with a process | |
952 | * in the machine check handler some place where we can grab it back | |
953 | * later in mce_notify_process() | |
954 | */ | |
955 | #define MCE_INFO_MAX 16 | |
956 | ||
957 | struct mce_info { | |
958 | atomic_t inuse; | |
959 | struct task_struct *t; | |
960 | __u64 paddr; | |
dad1743e | 961 | int restartable; |
af104e39 TL |
962 | } mce_info[MCE_INFO_MAX]; |
963 | ||
dad1743e | 964 | static void mce_save_info(__u64 addr, int c) |
af104e39 TL |
965 | { |
966 | struct mce_info *mi; | |
967 | ||
968 | for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) { | |
969 | if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) { | |
970 | mi->t = current; | |
971 | mi->paddr = addr; | |
dad1743e | 972 | mi->restartable = c; |
af104e39 TL |
973 | return; |
974 | } | |
975 | } | |
976 | ||
977 | mce_panic("Too many concurrent recoverable errors", NULL, NULL); | |
978 | } | |
979 | ||
980 | static struct mce_info *mce_find_info(void) | |
981 | { | |
982 | struct mce_info *mi; | |
983 | ||
984 | for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) | |
985 | if (atomic_read(&mi->inuse) && mi->t == current) | |
986 | return mi; | |
987 | return NULL; | |
988 | } | |
989 | ||
990 | static void mce_clear_info(struct mce_info *mi) | |
991 | { | |
992 | atomic_set(&mi->inuse, 0); | |
993 | } | |
994 | ||
b79109c3 AK |
995 | /* |
996 | * The actual machine check handler. This only handles real | |
997 | * exceptions when something got corrupted coming in through int 18. | |
998 | * | |
999 | * This is executed in NMI context not subject to normal locking rules. This | |
1000 | * implies that most kernel services cannot be safely used. Don't even | |
1001 | * think about putting a printk in there! | |
3c079792 AK |
1002 | * |
1003 | * On Intel systems this is entered on all CPUs in parallel through | |
1004 | * MCE broadcast. However some CPUs might be broken beyond repair, | |
1005 | * so be always careful when synchronizing with others. | |
1da177e4 | 1006 | */ |
e9eee03e | 1007 | void do_machine_check(struct pt_regs *regs, long error_code) |
1da177e4 | 1008 | { |
3c079792 | 1009 | struct mce m, *final; |
1da177e4 | 1010 | int i; |
3c079792 AK |
1011 | int worst = 0; |
1012 | int severity; | |
1013 | /* | |
1014 | * Establish sequential order between the CPUs entering the machine | |
1015 | * check handler. | |
1016 | */ | |
7fb06fc9 | 1017 | int order; |
bd78432c TH |
1018 | /* |
1019 | * If no_way_out gets set, there is no safe way to recover from this | |
1020 | * MCE. If tolerant is cranked up, we'll try anyway. | |
1021 | */ | |
1022 | int no_way_out = 0; | |
1023 | /* | |
1024 | * If kill_it gets set, there might be a way to recover from this | |
1025 | * error. | |
1026 | */ | |
1027 | int kill_it = 0; | |
b79109c3 | 1028 | DECLARE_BITMAP(toclear, MAX_NR_BANKS); |
95022b8c | 1029 | DECLARE_BITMAP(valid_banks, MAX_NR_BANKS); |
bd19a5e6 | 1030 | char *msg = "Unknown"; |
1da177e4 | 1031 | |
553f265f AK |
1032 | atomic_inc(&mce_entry); |
1033 | ||
c6ae41e7 | 1034 | this_cpu_inc(mce_exception_count); |
01ca79f1 | 1035 | |
b79109c3 | 1036 | if (!banks) |
32561696 | 1037 | goto out; |
1da177e4 | 1038 | |
b8325c5b | 1039 | mce_gather_info(&m, regs); |
b5f2fa4e | 1040 | |
3c079792 AK |
1041 | final = &__get_cpu_var(mces_seen); |
1042 | *final = m; | |
1043 | ||
95022b8c TL |
1044 | memset(valid_banks, 0, sizeof(valid_banks)); |
1045 | no_way_out = mce_no_way_out(&m, &msg, valid_banks); | |
680b6cfd | 1046 | |
1da177e4 LT |
1047 | barrier(); |
1048 | ||
ed7290d0 | 1049 | /* |
a8c321fb TL |
1050 | * When no restart IP might need to kill or panic. |
1051 | * Assume the worst for now, but if we find the | |
1052 | * severity is MCE_AR_SEVERITY we have other options. | |
ed7290d0 AK |
1053 | */ |
1054 | if (!(m.mcgstatus & MCG_STATUS_RIPV)) | |
1055 | kill_it = 1; | |
1056 | ||
3c079792 AK |
1057 | /* |
1058 | * Go through all the banks in exclusion of the other CPUs. | |
1059 | * This way we don't report duplicated events on shared banks | |
1060 | * because the first one to see it will clear it. | |
1061 | */ | |
7fb06fc9 | 1062 | order = mce_start(&no_way_out); |
1da177e4 | 1063 | for (i = 0; i < banks; i++) { |
b79109c3 | 1064 | __clear_bit(i, toclear); |
95022b8c TL |
1065 | if (!test_bit(i, valid_banks)) |
1066 | continue; | |
cebe1820 | 1067 | if (!mce_banks[i].ctl) |
1da177e4 | 1068 | continue; |
d88203d1 TG |
1069 | |
1070 | m.misc = 0; | |
1da177e4 LT |
1071 | m.addr = 0; |
1072 | m.bank = i; | |
1da177e4 | 1073 | |
a2d32bcb | 1074 | m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i)); |
1da177e4 LT |
1075 | if ((m.status & MCI_STATUS_VAL) == 0) |
1076 | continue; | |
1077 | ||
b79109c3 | 1078 | /* |
ed7290d0 AK |
1079 | * Non uncorrected or non signaled errors are handled by |
1080 | * machine_check_poll. Leave them alone, unless this panics. | |
b79109c3 | 1081 | */ |
ed7290d0 AK |
1082 | if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) && |
1083 | !no_way_out) | |
b79109c3 AK |
1084 | continue; |
1085 | ||
1086 | /* | |
1087 | * Set taint even when machine check was not enabled. | |
1088 | */ | |
1089 | add_taint(TAINT_MACHINE_CHECK); | |
1090 | ||
ed7290d0 | 1091 | severity = mce_severity(&m, tolerant, NULL); |
b79109c3 | 1092 | |
ed7290d0 AK |
1093 | /* |
1094 | * When machine check was for corrected handler don't touch, | |
1095 | * unless we're panicing. | |
1096 | */ | |
1097 | if (severity == MCE_KEEP_SEVERITY && !no_way_out) | |
1098 | continue; | |
1099 | __set_bit(i, toclear); | |
1100 | if (severity == MCE_NO_SEVERITY) { | |
b79109c3 AK |
1101 | /* |
1102 | * Machine check event was not enabled. Clear, but | |
1103 | * ignore. | |
1104 | */ | |
1105 | continue; | |
1da177e4 LT |
1106 | } |
1107 | ||
85f92694 | 1108 | mce_read_aux(&m, i); |
1da177e4 | 1109 | |
9b1beaf2 AK |
1110 | /* |
1111 | * Action optional error. Queue address for later processing. | |
1112 | * When the ring overflows we just ignore the AO error. | |
1113 | * RED-PEN add some logging mechanism when | |
1114 | * usable_address or mce_add_ring fails. | |
1115 | * RED-PEN don't ignore overflow for tolerant == 0 | |
1116 | */ | |
1117 | if (severity == MCE_AO_SEVERITY && mce_usable_address(&m)) | |
1118 | mce_ring_add(m.addr >> PAGE_SHIFT); | |
1119 | ||
b79109c3 | 1120 | mce_log(&m); |
1da177e4 | 1121 | |
3c079792 AK |
1122 | if (severity > worst) { |
1123 | *final = m; | |
1124 | worst = severity; | |
1da177e4 | 1125 | } |
1da177e4 LT |
1126 | } |
1127 | ||
a8c321fb TL |
1128 | /* mce_clear_state will clear *final, save locally for use later */ |
1129 | m = *final; | |
1130 | ||
3c079792 AK |
1131 | if (!no_way_out) |
1132 | mce_clear_state(toclear); | |
1133 | ||
e9eee03e | 1134 | /* |
3c079792 AK |
1135 | * Do most of the synchronization with other CPUs. |
1136 | * When there's any problem use only local no_way_out state. | |
e9eee03e | 1137 | */ |
3c079792 AK |
1138 | if (mce_end(order) < 0) |
1139 | no_way_out = worst >= MCE_PANIC_SEVERITY; | |
bd78432c TH |
1140 | |
1141 | /* | |
a8c321fb TL |
1142 | * At insane "tolerant" levels we take no action. Otherwise |
1143 | * we only die if we have no other choice. For less serious | |
1144 | * issues we try to recover, or limit damage to the current | |
1145 | * process. | |
bd78432c | 1146 | */ |
a8c321fb TL |
1147 | if (tolerant < 3) { |
1148 | if (no_way_out) | |
1149 | mce_panic("Fatal machine check on current CPU", &m, msg); | |
1150 | if (worst == MCE_AR_SEVERITY) { | |
1151 | /* schedule action before return to userland */ | |
dad1743e | 1152 | mce_save_info(m.addr, m.mcgstatus & MCG_STATUS_RIPV); |
a8c321fb TL |
1153 | set_thread_flag(TIF_MCE_NOTIFY); |
1154 | } else if (kill_it) { | |
1155 | force_sig(SIGBUS, current); | |
1156 | } | |
1157 | } | |
e02e68d3 | 1158 | |
3c079792 AK |
1159 | if (worst > 0) |
1160 | mce_report_event(regs); | |
5f8c1a54 | 1161 | mce_wrmsrl(MSR_IA32_MCG_STATUS, 0); |
32561696 | 1162 | out: |
553f265f | 1163 | atomic_dec(&mce_entry); |
88921be3 | 1164 | sync_core(); |
1da177e4 | 1165 | } |
ea149b36 | 1166 | EXPORT_SYMBOL_GPL(do_machine_check); |
1da177e4 | 1167 | |
cd42f4a3 TL |
1168 | #ifndef CONFIG_MEMORY_FAILURE |
1169 | int memory_failure(unsigned long pfn, int vector, int flags) | |
9b1beaf2 | 1170 | { |
a8c321fb TL |
1171 | /* mce_severity() should not hand us an ACTION_REQUIRED error */ |
1172 | BUG_ON(flags & MF_ACTION_REQUIRED); | |
c767a54b JP |
1173 | pr_err("Uncorrected memory error in page 0x%lx ignored\n" |
1174 | "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n", | |
1175 | pfn); | |
cd42f4a3 TL |
1176 | |
1177 | return 0; | |
9b1beaf2 | 1178 | } |
cd42f4a3 | 1179 | #endif |
9b1beaf2 AK |
1180 | |
1181 | /* | |
a8c321fb TL |
1182 | * Called in process context that interrupted by MCE and marked with |
1183 | * TIF_MCE_NOTIFY, just before returning to erroneous userland. | |
1184 | * This code is allowed to sleep. | |
1185 | * Attempt possible recovery such as calling the high level VM handler to | |
1186 | * process any corrupted pages, and kill/signal current process if required. | |
1187 | * Action required errors are handled here. | |
9b1beaf2 AK |
1188 | */ |
1189 | void mce_notify_process(void) | |
1190 | { | |
1191 | unsigned long pfn; | |
a8c321fb TL |
1192 | struct mce_info *mi = mce_find_info(); |
1193 | ||
1194 | if (!mi) | |
1195 | mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL); | |
1196 | pfn = mi->paddr >> PAGE_SHIFT; | |
1197 | ||
1198 | clear_thread_flag(TIF_MCE_NOTIFY); | |
1199 | ||
1200 | pr_err("Uncorrected hardware memory error in user-access at %llx", | |
1201 | mi->paddr); | |
dad1743e TL |
1202 | /* |
1203 | * We must call memory_failure() here even if the current process is | |
1204 | * doomed. We still need to mark the page as poisoned and alert any | |
1205 | * other users of the page. | |
1206 | */ | |
1207 | if (memory_failure(pfn, MCE_VECTOR, MF_ACTION_REQUIRED) < 0 || | |
1208 | mi->restartable == 0) { | |
a8c321fb TL |
1209 | pr_err("Memory error not recovered"); |
1210 | force_sig(SIGBUS, current); | |
1211 | } | |
1212 | mce_clear_info(mi); | |
9b1beaf2 AK |
1213 | } |
1214 | ||
a8c321fb TL |
1215 | /* |
1216 | * Action optional processing happens here (picking up | |
1217 | * from the list of faulting pages that do_machine_check() | |
1218 | * placed into the "ring"). | |
1219 | */ | |
9b1beaf2 AK |
1220 | static void mce_process_work(struct work_struct *dummy) |
1221 | { | |
a8c321fb TL |
1222 | unsigned long pfn; |
1223 | ||
1224 | while (mce_ring_get(&pfn)) | |
1225 | memory_failure(pfn, MCE_VECTOR, 0); | |
9b1beaf2 AK |
1226 | } |
1227 | ||
15d5f839 DZ |
1228 | #ifdef CONFIG_X86_MCE_INTEL |
1229 | /*** | |
1230 | * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog | |
676b1855 | 1231 | * @cpu: The CPU on which the event occurred. |
15d5f839 DZ |
1232 | * @status: Event status information |
1233 | * | |
1234 | * This function should be called by the thermal interrupt after the | |
1235 | * event has been processed and the decision was made to log the event | |
1236 | * further. | |
1237 | * | |
1238 | * The status parameter will be saved to the 'status' field of 'struct mce' | |
1239 | * and historically has been the register value of the | |
1240 | * MSR_IA32_THERMAL_STATUS (Intel) msr. | |
1241 | */ | |
b5f2fa4e | 1242 | void mce_log_therm_throt_event(__u64 status) |
15d5f839 DZ |
1243 | { |
1244 | struct mce m; | |
1245 | ||
b5f2fa4e | 1246 | mce_setup(&m); |
15d5f839 DZ |
1247 | m.bank = MCE_THERMAL_BANK; |
1248 | m.status = status; | |
15d5f839 DZ |
1249 | mce_log(&m); |
1250 | } | |
1251 | #endif /* CONFIG_X86_MCE_INTEL */ | |
1252 | ||
1da177e4 | 1253 | /* |
8a336b0a TH |
1254 | * Periodic polling timer for "silent" machine check errors. If the |
1255 | * poller finds an MCE, poll 2x faster. When the poller finds no more | |
1256 | * errors, poll 2x slower (up to check_interval seconds). | |
1da177e4 | 1257 | */ |
82f7af09 | 1258 | static unsigned long check_interval = 5 * 60; /* 5 minutes */ |
e9eee03e | 1259 | |
82f7af09 | 1260 | static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */ |
52d168e2 | 1261 | static DEFINE_PER_CPU(struct timer_list, mce_timer); |
1da177e4 | 1262 | |
82f7af09 | 1263 | static void mce_timer_fn(unsigned long data) |
1da177e4 | 1264 | { |
82f7af09 TG |
1265 | struct timer_list *t = &__get_cpu_var(mce_timer); |
1266 | unsigned long iv; | |
52d168e2 AK |
1267 | |
1268 | WARN_ON(smp_processor_id() != data); | |
1269 | ||
7b543a53 | 1270 | if (mce_available(__this_cpu_ptr(&cpu_info))) { |
ee031c31 AK |
1271 | machine_check_poll(MCP_TIMESTAMP, |
1272 | &__get_cpu_var(mce_poll_banks)); | |
e9eee03e | 1273 | } |
1da177e4 LT |
1274 | |
1275 | /* | |
e02e68d3 TH |
1276 | * Alert userspace if needed. If we logged an MCE, reduce the |
1277 | * polling interval, otherwise increase the polling interval. | |
1da177e4 | 1278 | */ |
82f7af09 | 1279 | iv = __this_cpu_read(mce_next_interval); |
9ff36ee9 | 1280 | if (mce_notify_irq()) |
82f7af09 | 1281 | iv = max(iv, (unsigned long) HZ/100); |
14a02530 | 1282 | else |
82f7af09 TG |
1283 | iv = min(iv * 2, round_jiffies_relative(check_interval * HZ)); |
1284 | __this_cpu_write(mce_next_interval, iv); | |
e02e68d3 | 1285 | |
82f7af09 | 1286 | t->expires = jiffies + iv; |
5be6066a | 1287 | add_timer_on(t, smp_processor_id()); |
e02e68d3 TH |
1288 | } |
1289 | ||
9aaef96f HS |
1290 | /* Must not be called in IRQ context where del_timer_sync() can deadlock */ |
1291 | static void mce_timer_delete_all(void) | |
1292 | { | |
1293 | int cpu; | |
1294 | ||
1295 | for_each_online_cpu(cpu) | |
1296 | del_timer_sync(&per_cpu(mce_timer, cpu)); | |
1297 | } | |
1298 | ||
9bd98405 AK |
1299 | static void mce_do_trigger(struct work_struct *work) |
1300 | { | |
1020bcbc | 1301 | call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT); |
9bd98405 AK |
1302 | } |
1303 | ||
1304 | static DECLARE_WORK(mce_trigger_work, mce_do_trigger); | |
1305 | ||
e02e68d3 | 1306 | /* |
9bd98405 AK |
1307 | * Notify the user(s) about new machine check events. |
1308 | * Can be called from interrupt context, but not from machine check/NMI | |
1309 | * context. | |
e02e68d3 | 1310 | */ |
9ff36ee9 | 1311 | int mce_notify_irq(void) |
e02e68d3 | 1312 | { |
8457c84d AK |
1313 | /* Not more than two messages every minute */ |
1314 | static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2); | |
1315 | ||
1020bcbc | 1316 | if (test_and_clear_bit(0, &mce_need_notify)) { |
93b62c3c HS |
1317 | /* wake processes polling /dev/mcelog */ |
1318 | wake_up_interruptible(&mce_chrdev_wait); | |
9bd98405 AK |
1319 | |
1320 | /* | |
1321 | * There is no risk of missing notifications because | |
1322 | * work_pending is always cleared before the function is | |
1323 | * executed. | |
1324 | */ | |
1020bcbc | 1325 | if (mce_helper[0] && !work_pending(&mce_trigger_work)) |
9bd98405 | 1326 | schedule_work(&mce_trigger_work); |
e02e68d3 | 1327 | |
8457c84d | 1328 | if (__ratelimit(&ratelimit)) |
a2d7b0d4 | 1329 | pr_info(HW_ERR "Machine check events logged\n"); |
e02e68d3 TH |
1330 | |
1331 | return 1; | |
1da177e4 | 1332 | } |
e02e68d3 TH |
1333 | return 0; |
1334 | } | |
9ff36ee9 | 1335 | EXPORT_SYMBOL_GPL(mce_notify_irq); |
8a336b0a | 1336 | |
cffd377e | 1337 | static int __cpuinit __mcheck_cpu_mce_banks_init(void) |
cebe1820 AK |
1338 | { |
1339 | int i; | |
1340 | ||
1341 | mce_banks = kzalloc(banks * sizeof(struct mce_bank), GFP_KERNEL); | |
1342 | if (!mce_banks) | |
1343 | return -ENOMEM; | |
1344 | for (i = 0; i < banks; i++) { | |
1345 | struct mce_bank *b = &mce_banks[i]; | |
11868a2d | 1346 | |
cebe1820 AK |
1347 | b->ctl = -1ULL; |
1348 | b->init = 1; | |
1349 | } | |
1350 | return 0; | |
1351 | } | |
1352 | ||
d88203d1 | 1353 | /* |
1da177e4 LT |
1354 | * Initialize Machine Checks for a CPU. |
1355 | */ | |
5e09954a | 1356 | static int __cpuinit __mcheck_cpu_cap_init(void) |
1da177e4 | 1357 | { |
0d7482e3 | 1358 | unsigned b; |
e9eee03e | 1359 | u64 cap; |
1da177e4 LT |
1360 | |
1361 | rdmsrl(MSR_IA32_MCG_CAP, cap); | |
01c6680a TG |
1362 | |
1363 | b = cap & MCG_BANKCNT_MASK; | |
93ae5012 | 1364 | if (!banks) |
c767a54b | 1365 | pr_info("CPU supports %d MCE banks\n", b); |
b659294b | 1366 | |
0d7482e3 | 1367 | if (b > MAX_NR_BANKS) { |
c767a54b | 1368 | pr_warn("Using only %u machine check banks out of %u\n", |
0d7482e3 AK |
1369 | MAX_NR_BANKS, b); |
1370 | b = MAX_NR_BANKS; | |
1371 | } | |
1372 | ||
1373 | /* Don't support asymmetric configurations today */ | |
1374 | WARN_ON(banks != 0 && b != banks); | |
1375 | banks = b; | |
cebe1820 | 1376 | if (!mce_banks) { |
cffd377e | 1377 | int err = __mcheck_cpu_mce_banks_init(); |
11868a2d | 1378 | |
cebe1820 AK |
1379 | if (err) |
1380 | return err; | |
1da177e4 | 1381 | } |
0d7482e3 | 1382 | |
94ad8474 | 1383 | /* Use accurate RIP reporting if available. */ |
01c6680a | 1384 | if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9) |
94ad8474 | 1385 | rip_msr = MSR_IA32_MCG_EIP; |
1da177e4 | 1386 | |
ed7290d0 AK |
1387 | if (cap & MCG_SER_P) |
1388 | mce_ser = 1; | |
1389 | ||
0d7482e3 AK |
1390 | return 0; |
1391 | } | |
1392 | ||
5e09954a | 1393 | static void __mcheck_cpu_init_generic(void) |
0d7482e3 | 1394 | { |
e9eee03e | 1395 | mce_banks_t all_banks; |
0d7482e3 AK |
1396 | u64 cap; |
1397 | int i; | |
1398 | ||
b79109c3 AK |
1399 | /* |
1400 | * Log the machine checks left over from the previous reset. | |
1401 | */ | |
ee031c31 | 1402 | bitmap_fill(all_banks, MAX_NR_BANKS); |
5679af4c | 1403 | machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks); |
1da177e4 LT |
1404 | |
1405 | set_in_cr4(X86_CR4_MCE); | |
1406 | ||
0d7482e3 | 1407 | rdmsrl(MSR_IA32_MCG_CAP, cap); |
1da177e4 LT |
1408 | if (cap & MCG_CTL_P) |
1409 | wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff); | |
1410 | ||
1411 | for (i = 0; i < banks; i++) { | |
cebe1820 | 1412 | struct mce_bank *b = &mce_banks[i]; |
11868a2d | 1413 | |
cebe1820 | 1414 | if (!b->init) |
06b7a7a5 | 1415 | continue; |
a2d32bcb AK |
1416 | wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl); |
1417 | wrmsrl(MSR_IA32_MCx_STATUS(i), 0); | |
d88203d1 | 1418 | } |
1da177e4 LT |
1419 | } |
1420 | ||
1421 | /* Add per CPU specific workarounds here */ | |
5e09954a | 1422 | static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c) |
d88203d1 | 1423 | { |
e412cd25 | 1424 | if (c->x86_vendor == X86_VENDOR_UNKNOWN) { |
c767a54b | 1425 | pr_info("unknown CPU type - not enabling MCE support\n"); |
e412cd25 IM |
1426 | return -EOPNOTSUPP; |
1427 | } | |
1428 | ||
1da177e4 | 1429 | /* This should be disabled by the BIOS, but isn't always */ |
911f6a7b | 1430 | if (c->x86_vendor == X86_VENDOR_AMD) { |
e9eee03e IM |
1431 | if (c->x86 == 15 && banks > 4) { |
1432 | /* | |
1433 | * disable GART TBL walk error reporting, which | |
1434 | * trips off incorrectly with the IOMMU & 3ware | |
1435 | * & Cerberus: | |
1436 | */ | |
cebe1820 | 1437 | clear_bit(10, (unsigned long *)&mce_banks[4].ctl); |
e9eee03e IM |
1438 | } |
1439 | if (c->x86 <= 17 && mce_bootlog < 0) { | |
1440 | /* | |
1441 | * Lots of broken BIOS around that don't clear them | |
1442 | * by default and leave crap in there. Don't log: | |
1443 | */ | |
911f6a7b | 1444 | mce_bootlog = 0; |
e9eee03e | 1445 | } |
2e6f694f AK |
1446 | /* |
1447 | * Various K7s with broken bank 0 around. Always disable | |
1448 | * by default. | |
1449 | */ | |
203abd67 | 1450 | if (c->x86 == 6 && banks > 0) |
cebe1820 | 1451 | mce_banks[0].ctl = 0; |
575203b4 BP |
1452 | |
1453 | /* | |
1454 | * Turn off MC4_MISC thresholding banks on those models since | |
1455 | * they're not supported there. | |
1456 | */ | |
1457 | if (c->x86 == 0x15 && | |
1458 | (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) { | |
1459 | int i; | |
1460 | u64 val, hwcr; | |
1461 | bool need_toggle; | |
1462 | u32 msrs[] = { | |
1463 | 0x00000413, /* MC4_MISC0 */ | |
1464 | 0xc0000408, /* MC4_MISC1 */ | |
1465 | }; | |
1466 | ||
1467 | rdmsrl(MSR_K7_HWCR, hwcr); | |
1468 | ||
1469 | /* McStatusWrEn has to be set */ | |
1470 | need_toggle = !(hwcr & BIT(18)); | |
1471 | ||
1472 | if (need_toggle) | |
1473 | wrmsrl(MSR_K7_HWCR, hwcr | BIT(18)); | |
1474 | ||
1475 | for (i = 0; i < ARRAY_SIZE(msrs); i++) { | |
1476 | rdmsrl(msrs[i], val); | |
1477 | ||
1478 | /* CntP bit set? */ | |
80f03361 BP |
1479 | if (val & BIT_64(62)) { |
1480 | val &= ~BIT_64(62); | |
1481 | wrmsrl(msrs[i], val); | |
575203b4 BP |
1482 | } |
1483 | } | |
1484 | ||
1485 | /* restore old settings */ | |
1486 | if (need_toggle) | |
1487 | wrmsrl(MSR_K7_HWCR, hwcr); | |
1488 | } | |
1da177e4 | 1489 | } |
e583538f | 1490 | |
06b7a7a5 AK |
1491 | if (c->x86_vendor == X86_VENDOR_INTEL) { |
1492 | /* | |
1493 | * SDM documents that on family 6 bank 0 should not be written | |
1494 | * because it aliases to another special BIOS controlled | |
1495 | * register. | |
1496 | * But it's not aliased anymore on model 0x1a+ | |
1497 | * Don't ignore bank 0 completely because there could be a | |
1498 | * valid event later, merely don't write CTL0. | |
1499 | */ | |
1500 | ||
cebe1820 AK |
1501 | if (c->x86 == 6 && c->x86_model < 0x1A && banks > 0) |
1502 | mce_banks[0].init = 0; | |
3c079792 AK |
1503 | |
1504 | /* | |
1505 | * All newer Intel systems support MCE broadcasting. Enable | |
1506 | * synchronization with a one second timeout. | |
1507 | */ | |
1508 | if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) && | |
1509 | monarch_timeout < 0) | |
1510 | monarch_timeout = USEC_PER_SEC; | |
c7f6fa44 | 1511 | |
e412cd25 IM |
1512 | /* |
1513 | * There are also broken BIOSes on some Pentium M and | |
1514 | * earlier systems: | |
1515 | */ | |
1516 | if (c->x86 == 6 && c->x86_model <= 13 && mce_bootlog < 0) | |
c7f6fa44 | 1517 | mce_bootlog = 0; |
06b7a7a5 | 1518 | } |
3c079792 AK |
1519 | if (monarch_timeout < 0) |
1520 | monarch_timeout = 0; | |
29b0f591 AK |
1521 | if (mce_bootlog != 0) |
1522 | mce_panic_timeout = 30; | |
e412cd25 IM |
1523 | |
1524 | return 0; | |
d88203d1 | 1525 | } |
1da177e4 | 1526 | |
3a97fc34 | 1527 | static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c) |
4efc0670 AK |
1528 | { |
1529 | if (c->x86 != 5) | |
3a97fc34 HS |
1530 | return 0; |
1531 | ||
4efc0670 AK |
1532 | switch (c->x86_vendor) { |
1533 | case X86_VENDOR_INTEL: | |
c6978369 | 1534 | intel_p5_mcheck_init(c); |
3a97fc34 | 1535 | return 1; |
4efc0670 AK |
1536 | break; |
1537 | case X86_VENDOR_CENTAUR: | |
1538 | winchip_mcheck_init(c); | |
3a97fc34 | 1539 | return 1; |
4efc0670 AK |
1540 | break; |
1541 | } | |
3a97fc34 HS |
1542 | |
1543 | return 0; | |
4efc0670 AK |
1544 | } |
1545 | ||
5e09954a | 1546 | static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) |
1da177e4 LT |
1547 | { |
1548 | switch (c->x86_vendor) { | |
1549 | case X86_VENDOR_INTEL: | |
1550 | mce_intel_feature_init(c); | |
1551 | break; | |
89b831ef JS |
1552 | case X86_VENDOR_AMD: |
1553 | mce_amd_feature_init(c); | |
1554 | break; | |
1da177e4 LT |
1555 | default: |
1556 | break; | |
1557 | } | |
1558 | } | |
1559 | ||
5e09954a | 1560 | static void __mcheck_cpu_init_timer(void) |
52d168e2 AK |
1561 | { |
1562 | struct timer_list *t = &__get_cpu_var(mce_timer); | |
82f7af09 | 1563 | unsigned long iv = __this_cpu_read(mce_next_interval); |
52d168e2 | 1564 | |
82f7af09 | 1565 | setup_timer(t, mce_timer_fn, smp_processor_id()); |
bc09effa | 1566 | |
62fdac59 HS |
1567 | if (mce_ignore_ce) |
1568 | return; | |
1569 | ||
82f7af09 TG |
1570 | __this_cpu_write(mce_next_interval, iv); |
1571 | if (!iv) | |
52d168e2 | 1572 | return; |
82f7af09 | 1573 | t->expires = round_jiffies(jiffies + iv); |
5be6066a | 1574 | add_timer_on(t, smp_processor_id()); |
52d168e2 AK |
1575 | } |
1576 | ||
9eda8cb3 AK |
1577 | /* Handle unconfigured int18 (should never happen) */ |
1578 | static void unexpected_machine_check(struct pt_regs *regs, long error_code) | |
1579 | { | |
c767a54b | 1580 | pr_err("CPU#%d: Unexpected int18 (Machine Check)\n", |
9eda8cb3 AK |
1581 | smp_processor_id()); |
1582 | } | |
1583 | ||
1584 | /* Call the installed machine check handler for this CPU setup. */ | |
1585 | void (*machine_check_vector)(struct pt_regs *, long error_code) = | |
1586 | unexpected_machine_check; | |
1587 | ||
d88203d1 | 1588 | /* |
1da177e4 | 1589 | * Called for each booted CPU to set up machine checks. |
e9eee03e | 1590 | * Must be called with preempt off: |
1da177e4 | 1591 | */ |
5e09954a | 1592 | void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c) |
1da177e4 | 1593 | { |
4efc0670 AK |
1594 | if (mce_disabled) |
1595 | return; | |
1596 | ||
3a97fc34 HS |
1597 | if (__mcheck_cpu_ancient_init(c)) |
1598 | return; | |
4efc0670 | 1599 | |
5b4408fd | 1600 | if (!mce_available(c)) |
1da177e4 LT |
1601 | return; |
1602 | ||
5e09954a | 1603 | if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) { |
04b2b1a4 | 1604 | mce_disabled = 1; |
0d7482e3 AK |
1605 | return; |
1606 | } | |
0d7482e3 | 1607 | |
5d727926 AK |
1608 | machine_check_vector = do_machine_check; |
1609 | ||
5e09954a BP |
1610 | __mcheck_cpu_init_generic(); |
1611 | __mcheck_cpu_init_vendor(c); | |
1612 | __mcheck_cpu_init_timer(); | |
9b1beaf2 | 1613 | INIT_WORK(&__get_cpu_var(mce_work), mce_process_work); |
b77e70bf | 1614 | init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb); |
1da177e4 LT |
1615 | } |
1616 | ||
1617 | /* | |
93b62c3c | 1618 | * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log. |
1da177e4 LT |
1619 | */ |
1620 | ||
93b62c3c HS |
1621 | static DEFINE_SPINLOCK(mce_chrdev_state_lock); |
1622 | static int mce_chrdev_open_count; /* #times opened */ | |
1623 | static int mce_chrdev_open_exclu; /* already open exclusive? */ | |
f528e7ba | 1624 | |
93b62c3c | 1625 | static int mce_chrdev_open(struct inode *inode, struct file *file) |
f528e7ba | 1626 | { |
93b62c3c | 1627 | spin_lock(&mce_chrdev_state_lock); |
f528e7ba | 1628 | |
93b62c3c HS |
1629 | if (mce_chrdev_open_exclu || |
1630 | (mce_chrdev_open_count && (file->f_flags & O_EXCL))) { | |
1631 | spin_unlock(&mce_chrdev_state_lock); | |
e9eee03e | 1632 | |
f528e7ba TH |
1633 | return -EBUSY; |
1634 | } | |
1635 | ||
1636 | if (file->f_flags & O_EXCL) | |
93b62c3c HS |
1637 | mce_chrdev_open_exclu = 1; |
1638 | mce_chrdev_open_count++; | |
f528e7ba | 1639 | |
93b62c3c | 1640 | spin_unlock(&mce_chrdev_state_lock); |
f528e7ba | 1641 | |
bd78432c | 1642 | return nonseekable_open(inode, file); |
f528e7ba TH |
1643 | } |
1644 | ||
93b62c3c | 1645 | static int mce_chrdev_release(struct inode *inode, struct file *file) |
f528e7ba | 1646 | { |
93b62c3c | 1647 | spin_lock(&mce_chrdev_state_lock); |
f528e7ba | 1648 | |
93b62c3c HS |
1649 | mce_chrdev_open_count--; |
1650 | mce_chrdev_open_exclu = 0; | |
f528e7ba | 1651 | |
93b62c3c | 1652 | spin_unlock(&mce_chrdev_state_lock); |
f528e7ba TH |
1653 | |
1654 | return 0; | |
1655 | } | |
1656 | ||
d88203d1 TG |
1657 | static void collect_tscs(void *data) |
1658 | { | |
1da177e4 | 1659 | unsigned long *cpu_tsc = (unsigned long *)data; |
d88203d1 | 1660 | |
1da177e4 | 1661 | rdtscll(cpu_tsc[smp_processor_id()]); |
d88203d1 | 1662 | } |
1da177e4 | 1663 | |
482908b4 HY |
1664 | static int mce_apei_read_done; |
1665 | ||
1666 | /* Collect MCE record of previous boot in persistent storage via APEI ERST. */ | |
1667 | static int __mce_read_apei(char __user **ubuf, size_t usize) | |
1668 | { | |
1669 | int rc; | |
1670 | u64 record_id; | |
1671 | struct mce m; | |
1672 | ||
1673 | if (usize < sizeof(struct mce)) | |
1674 | return -EINVAL; | |
1675 | ||
1676 | rc = apei_read_mce(&m, &record_id); | |
1677 | /* Error or no more MCE record */ | |
1678 | if (rc <= 0) { | |
1679 | mce_apei_read_done = 1; | |
fadd85f1 NH |
1680 | /* |
1681 | * When ERST is disabled, mce_chrdev_read() should return | |
1682 | * "no record" instead of "no device." | |
1683 | */ | |
1684 | if (rc == -ENODEV) | |
1685 | return 0; | |
482908b4 HY |
1686 | return rc; |
1687 | } | |
1688 | rc = -EFAULT; | |
1689 | if (copy_to_user(*ubuf, &m, sizeof(struct mce))) | |
1690 | return rc; | |
1691 | /* | |
1692 | * In fact, we should have cleared the record after that has | |
1693 | * been flushed to the disk or sent to network in | |
1694 | * /sbin/mcelog, but we have no interface to support that now, | |
1695 | * so just clear it to avoid duplication. | |
1696 | */ | |
1697 | rc = apei_clear_mce(record_id); | |
1698 | if (rc) { | |
1699 | mce_apei_read_done = 1; | |
1700 | return rc; | |
1701 | } | |
1702 | *ubuf += sizeof(struct mce); | |
1703 | ||
1704 | return 0; | |
1705 | } | |
1706 | ||
93b62c3c HS |
1707 | static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf, |
1708 | size_t usize, loff_t *off) | |
1da177e4 | 1709 | { |
e9eee03e | 1710 | char __user *buf = ubuf; |
f0de53bb | 1711 | unsigned long *cpu_tsc; |
ef41df43 | 1712 | unsigned prev, next; |
1da177e4 LT |
1713 | int i, err; |
1714 | ||
6bca67f9 | 1715 | cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL); |
f0de53bb AK |
1716 | if (!cpu_tsc) |
1717 | return -ENOMEM; | |
1718 | ||
93b62c3c | 1719 | mutex_lock(&mce_chrdev_read_mutex); |
482908b4 HY |
1720 | |
1721 | if (!mce_apei_read_done) { | |
1722 | err = __mce_read_apei(&buf, usize); | |
1723 | if (err || buf != ubuf) | |
1724 | goto out; | |
1725 | } | |
1726 | ||
f56e8a07 | 1727 | next = rcu_dereference_check_mce(mcelog.next); |
1da177e4 LT |
1728 | |
1729 | /* Only supports full reads right now */ | |
482908b4 HY |
1730 | err = -EINVAL; |
1731 | if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce)) | |
1732 | goto out; | |
1da177e4 LT |
1733 | |
1734 | err = 0; | |
ef41df43 HY |
1735 | prev = 0; |
1736 | do { | |
1737 | for (i = prev; i < next; i++) { | |
1738 | unsigned long start = jiffies; | |
559faa6b | 1739 | struct mce *m = &mcelog.entry[i]; |
ef41df43 | 1740 | |
559faa6b | 1741 | while (!m->finished) { |
ef41df43 | 1742 | if (time_after_eq(jiffies, start + 2)) { |
559faa6b | 1743 | memset(m, 0, sizeof(*m)); |
ef41df43 HY |
1744 | goto timeout; |
1745 | } | |
1746 | cpu_relax(); | |
673242c1 | 1747 | } |
ef41df43 | 1748 | smp_rmb(); |
559faa6b HS |
1749 | err |= copy_to_user(buf, m, sizeof(*m)); |
1750 | buf += sizeof(*m); | |
ef41df43 HY |
1751 | timeout: |
1752 | ; | |
673242c1 | 1753 | } |
1da177e4 | 1754 | |
ef41df43 HY |
1755 | memset(mcelog.entry + prev, 0, |
1756 | (next - prev) * sizeof(struct mce)); | |
1757 | prev = next; | |
1758 | next = cmpxchg(&mcelog.next, prev, 0); | |
1759 | } while (next != prev); | |
1da177e4 | 1760 | |
b2b18660 | 1761 | synchronize_sched(); |
1da177e4 | 1762 | |
d88203d1 TG |
1763 | /* |
1764 | * Collect entries that were still getting written before the | |
1765 | * synchronize. | |
1766 | */ | |
15c8b6c1 | 1767 | on_each_cpu(collect_tscs, cpu_tsc, 1); |
e9eee03e | 1768 | |
d88203d1 | 1769 | for (i = next; i < MCE_LOG_LEN; i++) { |
559faa6b HS |
1770 | struct mce *m = &mcelog.entry[i]; |
1771 | ||
1772 | if (m->finished && m->tsc < cpu_tsc[m->cpu]) { | |
1773 | err |= copy_to_user(buf, m, sizeof(*m)); | |
1da177e4 | 1774 | smp_rmb(); |
559faa6b HS |
1775 | buf += sizeof(*m); |
1776 | memset(m, 0, sizeof(*m)); | |
1da177e4 | 1777 | } |
d88203d1 | 1778 | } |
482908b4 HY |
1779 | |
1780 | if (err) | |
1781 | err = -EFAULT; | |
1782 | ||
1783 | out: | |
93b62c3c | 1784 | mutex_unlock(&mce_chrdev_read_mutex); |
f0de53bb | 1785 | kfree(cpu_tsc); |
e9eee03e | 1786 | |
482908b4 | 1787 | return err ? err : buf - ubuf; |
1da177e4 LT |
1788 | } |
1789 | ||
93b62c3c | 1790 | static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait) |
e02e68d3 | 1791 | { |
93b62c3c | 1792 | poll_wait(file, &mce_chrdev_wait, wait); |
a4dd9925 | 1793 | if (rcu_access_index(mcelog.next)) |
e02e68d3 | 1794 | return POLLIN | POLLRDNORM; |
482908b4 HY |
1795 | if (!mce_apei_read_done && apei_check_mce()) |
1796 | return POLLIN | POLLRDNORM; | |
e02e68d3 TH |
1797 | return 0; |
1798 | } | |
1799 | ||
93b62c3c HS |
1800 | static long mce_chrdev_ioctl(struct file *f, unsigned int cmd, |
1801 | unsigned long arg) | |
1da177e4 LT |
1802 | { |
1803 | int __user *p = (int __user *)arg; | |
d88203d1 | 1804 | |
1da177e4 | 1805 | if (!capable(CAP_SYS_ADMIN)) |
d88203d1 | 1806 | return -EPERM; |
e9eee03e | 1807 | |
1da177e4 | 1808 | switch (cmd) { |
d88203d1 | 1809 | case MCE_GET_RECORD_LEN: |
1da177e4 LT |
1810 | return put_user(sizeof(struct mce), p); |
1811 | case MCE_GET_LOG_LEN: | |
d88203d1 | 1812 | return put_user(MCE_LOG_LEN, p); |
1da177e4 LT |
1813 | case MCE_GETCLEAR_FLAGS: { |
1814 | unsigned flags; | |
d88203d1 TG |
1815 | |
1816 | do { | |
1da177e4 | 1817 | flags = mcelog.flags; |
d88203d1 | 1818 | } while (cmpxchg(&mcelog.flags, flags, 0) != flags); |
e9eee03e | 1819 | |
d88203d1 | 1820 | return put_user(flags, p); |
1da177e4 LT |
1821 | } |
1822 | default: | |
d88203d1 TG |
1823 | return -ENOTTY; |
1824 | } | |
1da177e4 LT |
1825 | } |
1826 | ||
66f5ddf3 LT |
1827 | static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf, |
1828 | size_t usize, loff_t *off); | |
1829 | ||
1830 | void register_mce_write_callback(ssize_t (*fn)(struct file *filp, | |
1831 | const char __user *ubuf, | |
1832 | size_t usize, loff_t *off)) | |
1833 | { | |
1834 | mce_write = fn; | |
1835 | } | |
1836 | EXPORT_SYMBOL_GPL(register_mce_write_callback); | |
1837 | ||
1838 | ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf, | |
1839 | size_t usize, loff_t *off) | |
1840 | { | |
1841 | if (mce_write) | |
1842 | return mce_write(filp, ubuf, usize, off); | |
1843 | else | |
1844 | return -EINVAL; | |
1845 | } | |
1846 | ||
1847 | static const struct file_operations mce_chrdev_ops = { | |
93b62c3c HS |
1848 | .open = mce_chrdev_open, |
1849 | .release = mce_chrdev_release, | |
1850 | .read = mce_chrdev_read, | |
66f5ddf3 | 1851 | .write = mce_chrdev_write, |
93b62c3c HS |
1852 | .poll = mce_chrdev_poll, |
1853 | .unlocked_ioctl = mce_chrdev_ioctl, | |
1854 | .llseek = no_llseek, | |
1da177e4 LT |
1855 | }; |
1856 | ||
93b62c3c | 1857 | static struct miscdevice mce_chrdev_device = { |
1da177e4 LT |
1858 | MISC_MCELOG_MINOR, |
1859 | "mcelog", | |
1860 | &mce_chrdev_ops, | |
1861 | }; | |
1862 | ||
13503fa9 | 1863 | /* |
62fdac59 HS |
1864 | * mce=off Disables machine check |
1865 | * mce=no_cmci Disables CMCI | |
1866 | * mce=dont_log_ce Clears corrected events silently, no log created for CEs. | |
1867 | * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared. | |
3c079792 AK |
1868 | * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above) |
1869 | * monarchtimeout is how long to wait for other CPUs on machine | |
1870 | * check, or 0 to not wait | |
13503fa9 HS |
1871 | * mce=bootlog Log MCEs from before booting. Disabled by default on AMD. |
1872 | * mce=nobootlog Don't log MCEs from before booting. | |
1873 | */ | |
1da177e4 LT |
1874 | static int __init mcheck_enable(char *str) |
1875 | { | |
e3346fc4 | 1876 | if (*str == 0) { |
4efc0670 | 1877 | enable_p5_mce(); |
e3346fc4 BZ |
1878 | return 1; |
1879 | } | |
4efc0670 AK |
1880 | if (*str == '=') |
1881 | str++; | |
1da177e4 | 1882 | if (!strcmp(str, "off")) |
04b2b1a4 | 1883 | mce_disabled = 1; |
62fdac59 HS |
1884 | else if (!strcmp(str, "no_cmci")) |
1885 | mce_cmci_disabled = 1; | |
1886 | else if (!strcmp(str, "dont_log_ce")) | |
1887 | mce_dont_log_ce = 1; | |
1888 | else if (!strcmp(str, "ignore_ce")) | |
1889 | mce_ignore_ce = 1; | |
13503fa9 HS |
1890 | else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog")) |
1891 | mce_bootlog = (str[0] == 'b'); | |
3c079792 | 1892 | else if (isdigit(str[0])) { |
8c566ef5 | 1893 | get_option(&str, &tolerant); |
3c079792 AK |
1894 | if (*str == ',') { |
1895 | ++str; | |
1896 | get_option(&str, &monarch_timeout); | |
1897 | } | |
1898 | } else { | |
c767a54b | 1899 | pr_info("mce argument %s ignored. Please use /sys\n", str); |
13503fa9 HS |
1900 | return 0; |
1901 | } | |
9b41046c | 1902 | return 1; |
1da177e4 | 1903 | } |
4efc0670 | 1904 | __setup("mce", mcheck_enable); |
1da177e4 | 1905 | |
a2202aa2 | 1906 | int __init mcheck_init(void) |
b33a6363 | 1907 | { |
a2202aa2 YW |
1908 | mcheck_intel_therm_init(); |
1909 | ||
b33a6363 BP |
1910 | return 0; |
1911 | } | |
b33a6363 | 1912 | |
d88203d1 | 1913 | /* |
c7cece89 | 1914 | * mce_syscore: PM support |
d88203d1 | 1915 | */ |
1da177e4 | 1916 | |
973a2dd1 AK |
1917 | /* |
1918 | * Disable machine checks on suspend and shutdown. We can't really handle | |
1919 | * them later. | |
1920 | */ | |
5e09954a | 1921 | static int mce_disable_error_reporting(void) |
973a2dd1 AK |
1922 | { |
1923 | int i; | |
1924 | ||
06b7a7a5 | 1925 | for (i = 0; i < banks; i++) { |
cebe1820 | 1926 | struct mce_bank *b = &mce_banks[i]; |
11868a2d | 1927 | |
cebe1820 | 1928 | if (b->init) |
a2d32bcb | 1929 | wrmsrl(MSR_IA32_MCx_CTL(i), 0); |
06b7a7a5 | 1930 | } |
973a2dd1 AK |
1931 | return 0; |
1932 | } | |
1933 | ||
c7cece89 | 1934 | static int mce_syscore_suspend(void) |
973a2dd1 | 1935 | { |
5e09954a | 1936 | return mce_disable_error_reporting(); |
973a2dd1 AK |
1937 | } |
1938 | ||
c7cece89 | 1939 | static void mce_syscore_shutdown(void) |
973a2dd1 | 1940 | { |
f3c6ea1b | 1941 | mce_disable_error_reporting(); |
973a2dd1 AK |
1942 | } |
1943 | ||
e9eee03e IM |
1944 | /* |
1945 | * On resume clear all MCE state. Don't want to see leftovers from the BIOS. | |
1946 | * Only one CPU is active at this time, the others get re-added later using | |
1947 | * CPU hotplug: | |
1948 | */ | |
c7cece89 | 1949 | static void mce_syscore_resume(void) |
1da177e4 | 1950 | { |
5e09954a | 1951 | __mcheck_cpu_init_generic(); |
7b543a53 | 1952 | __mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info)); |
1da177e4 LT |
1953 | } |
1954 | ||
f3c6ea1b | 1955 | static struct syscore_ops mce_syscore_ops = { |
c7cece89 HS |
1956 | .suspend = mce_syscore_suspend, |
1957 | .shutdown = mce_syscore_shutdown, | |
1958 | .resume = mce_syscore_resume, | |
f3c6ea1b RW |
1959 | }; |
1960 | ||
c7cece89 | 1961 | /* |
8a25a2fd | 1962 | * mce_device: Sysfs support |
c7cece89 HS |
1963 | */ |
1964 | ||
52d168e2 AK |
1965 | static void mce_cpu_restart(void *data) |
1966 | { | |
7b543a53 | 1967 | if (!mce_available(__this_cpu_ptr(&cpu_info))) |
33edbf02 | 1968 | return; |
5e09954a BP |
1969 | __mcheck_cpu_init_generic(); |
1970 | __mcheck_cpu_init_timer(); | |
52d168e2 AK |
1971 | } |
1972 | ||
1da177e4 | 1973 | /* Reinit MCEs after user configuration changes */ |
d88203d1 TG |
1974 | static void mce_restart(void) |
1975 | { | |
9aaef96f | 1976 | mce_timer_delete_all(); |
52d168e2 | 1977 | on_each_cpu(mce_cpu_restart, NULL, 1); |
1da177e4 LT |
1978 | } |
1979 | ||
9af43b54 | 1980 | /* Toggle features for corrected errors */ |
9aaef96f | 1981 | static void mce_disable_cmci(void *data) |
9af43b54 | 1982 | { |
7b543a53 | 1983 | if (!mce_available(__this_cpu_ptr(&cpu_info))) |
9af43b54 | 1984 | return; |
9af43b54 HS |
1985 | cmci_clear(); |
1986 | } | |
1987 | ||
1988 | static void mce_enable_ce(void *all) | |
1989 | { | |
7b543a53 | 1990 | if (!mce_available(__this_cpu_ptr(&cpu_info))) |
9af43b54 HS |
1991 | return; |
1992 | cmci_reenable(); | |
1993 | cmci_recheck(); | |
1994 | if (all) | |
5e09954a | 1995 | __mcheck_cpu_init_timer(); |
9af43b54 HS |
1996 | } |
1997 | ||
8a25a2fd | 1998 | static struct bus_type mce_subsys = { |
e9eee03e | 1999 | .name = "machinecheck", |
8a25a2fd | 2000 | .dev_name = "machinecheck", |
1da177e4 LT |
2001 | }; |
2002 | ||
d6126ef5 | 2003 | DEFINE_PER_CPU(struct device *, mce_device); |
e9eee03e IM |
2004 | |
2005 | __cpuinitdata | |
2006 | void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu); | |
1da177e4 | 2007 | |
8a25a2fd | 2008 | static inline struct mce_bank *attr_to_bank(struct device_attribute *attr) |
cebe1820 AK |
2009 | { |
2010 | return container_of(attr, struct mce_bank, attr); | |
2011 | } | |
0d7482e3 | 2012 | |
8a25a2fd | 2013 | static ssize_t show_bank(struct device *s, struct device_attribute *attr, |
0d7482e3 AK |
2014 | char *buf) |
2015 | { | |
cebe1820 | 2016 | return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl); |
0d7482e3 AK |
2017 | } |
2018 | ||
8a25a2fd | 2019 | static ssize_t set_bank(struct device *s, struct device_attribute *attr, |
9319cec8 | 2020 | const char *buf, size_t size) |
0d7482e3 | 2021 | { |
9319cec8 | 2022 | u64 new; |
e9eee03e | 2023 | |
9319cec8 | 2024 | if (strict_strtoull(buf, 0, &new) < 0) |
0d7482e3 | 2025 | return -EINVAL; |
e9eee03e | 2026 | |
cebe1820 | 2027 | attr_to_bank(attr)->ctl = new; |
0d7482e3 | 2028 | mce_restart(); |
e9eee03e | 2029 | |
9319cec8 | 2030 | return size; |
0d7482e3 | 2031 | } |
a98f0dd3 | 2032 | |
e9eee03e | 2033 | static ssize_t |
8a25a2fd | 2034 | show_trigger(struct device *s, struct device_attribute *attr, char *buf) |
a98f0dd3 | 2035 | { |
1020bcbc | 2036 | strcpy(buf, mce_helper); |
a98f0dd3 | 2037 | strcat(buf, "\n"); |
1020bcbc | 2038 | return strlen(mce_helper) + 1; |
a98f0dd3 AK |
2039 | } |
2040 | ||
8a25a2fd | 2041 | static ssize_t set_trigger(struct device *s, struct device_attribute *attr, |
e9eee03e | 2042 | const char *buf, size_t siz) |
a98f0dd3 AK |
2043 | { |
2044 | char *p; | |
e9eee03e | 2045 | |
1020bcbc HS |
2046 | strncpy(mce_helper, buf, sizeof(mce_helper)); |
2047 | mce_helper[sizeof(mce_helper)-1] = 0; | |
1020bcbc | 2048 | p = strchr(mce_helper, '\n'); |
e9eee03e | 2049 | |
e9084ec9 | 2050 | if (p) |
e9eee03e IM |
2051 | *p = 0; |
2052 | ||
e9084ec9 | 2053 | return strlen(mce_helper) + !!p; |
a98f0dd3 AK |
2054 | } |
2055 | ||
8a25a2fd KS |
2056 | static ssize_t set_ignore_ce(struct device *s, |
2057 | struct device_attribute *attr, | |
9af43b54 HS |
2058 | const char *buf, size_t size) |
2059 | { | |
2060 | u64 new; | |
2061 | ||
2062 | if (strict_strtoull(buf, 0, &new) < 0) | |
2063 | return -EINVAL; | |
2064 | ||
2065 | if (mce_ignore_ce ^ !!new) { | |
2066 | if (new) { | |
2067 | /* disable ce features */ | |
9aaef96f HS |
2068 | mce_timer_delete_all(); |
2069 | on_each_cpu(mce_disable_cmci, NULL, 1); | |
9af43b54 HS |
2070 | mce_ignore_ce = 1; |
2071 | } else { | |
2072 | /* enable ce features */ | |
2073 | mce_ignore_ce = 0; | |
2074 | on_each_cpu(mce_enable_ce, (void *)1, 1); | |
2075 | } | |
2076 | } | |
2077 | return size; | |
2078 | } | |
2079 | ||
8a25a2fd KS |
2080 | static ssize_t set_cmci_disabled(struct device *s, |
2081 | struct device_attribute *attr, | |
9af43b54 HS |
2082 | const char *buf, size_t size) |
2083 | { | |
2084 | u64 new; | |
2085 | ||
2086 | if (strict_strtoull(buf, 0, &new) < 0) | |
2087 | return -EINVAL; | |
2088 | ||
2089 | if (mce_cmci_disabled ^ !!new) { | |
2090 | if (new) { | |
2091 | /* disable cmci */ | |
9aaef96f | 2092 | on_each_cpu(mce_disable_cmci, NULL, 1); |
9af43b54 HS |
2093 | mce_cmci_disabled = 1; |
2094 | } else { | |
2095 | /* enable cmci */ | |
2096 | mce_cmci_disabled = 0; | |
2097 | on_each_cpu(mce_enable_ce, NULL, 1); | |
2098 | } | |
2099 | } | |
2100 | return size; | |
2101 | } | |
2102 | ||
8a25a2fd KS |
2103 | static ssize_t store_int_with_restart(struct device *s, |
2104 | struct device_attribute *attr, | |
b56f642d AK |
2105 | const char *buf, size_t size) |
2106 | { | |
8a25a2fd | 2107 | ssize_t ret = device_store_int(s, attr, buf, size); |
b56f642d AK |
2108 | mce_restart(); |
2109 | return ret; | |
2110 | } | |
2111 | ||
8a25a2fd KS |
2112 | static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger); |
2113 | static DEVICE_INT_ATTR(tolerant, 0644, tolerant); | |
2114 | static DEVICE_INT_ATTR(monarch_timeout, 0644, monarch_timeout); | |
2115 | static DEVICE_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce); | |
e9eee03e | 2116 | |
8a25a2fd KS |
2117 | static struct dev_ext_attribute dev_attr_check_interval = { |
2118 | __ATTR(check_interval, 0644, device_show_int, store_int_with_restart), | |
b56f642d AK |
2119 | &check_interval |
2120 | }; | |
e9eee03e | 2121 | |
8a25a2fd KS |
2122 | static struct dev_ext_attribute dev_attr_ignore_ce = { |
2123 | __ATTR(ignore_ce, 0644, device_show_int, set_ignore_ce), | |
9af43b54 HS |
2124 | &mce_ignore_ce |
2125 | }; | |
2126 | ||
8a25a2fd KS |
2127 | static struct dev_ext_attribute dev_attr_cmci_disabled = { |
2128 | __ATTR(cmci_disabled, 0644, device_show_int, set_cmci_disabled), | |
9af43b54 HS |
2129 | &mce_cmci_disabled |
2130 | }; | |
2131 | ||
8a25a2fd KS |
2132 | static struct device_attribute *mce_device_attrs[] = { |
2133 | &dev_attr_tolerant.attr, | |
2134 | &dev_attr_check_interval.attr, | |
2135 | &dev_attr_trigger, | |
2136 | &dev_attr_monarch_timeout.attr, | |
2137 | &dev_attr_dont_log_ce.attr, | |
2138 | &dev_attr_ignore_ce.attr, | |
2139 | &dev_attr_cmci_disabled.attr, | |
a98f0dd3 AK |
2140 | NULL |
2141 | }; | |
1da177e4 | 2142 | |
8a25a2fd | 2143 | static cpumask_var_t mce_device_initialized; |
bae19fe0 | 2144 | |
e032d807 GKH |
2145 | static void mce_device_release(struct device *dev) |
2146 | { | |
2147 | kfree(dev); | |
2148 | } | |
2149 | ||
8a25a2fd KS |
2150 | /* Per cpu device init. All of the cpus still share the same ctrl bank: */ |
2151 | static __cpuinit int mce_device_create(unsigned int cpu) | |
1da177e4 | 2152 | { |
e032d807 | 2153 | struct device *dev; |
1da177e4 | 2154 | int err; |
b1f49f95 | 2155 | int i, j; |
92cb7612 | 2156 | |
90367556 | 2157 | if (!mce_available(&boot_cpu_data)) |
91c6d400 AK |
2158 | return -EIO; |
2159 | ||
e032d807 GKH |
2160 | dev = kzalloc(sizeof *dev, GFP_KERNEL); |
2161 | if (!dev) | |
2162 | return -ENOMEM; | |
8a25a2fd KS |
2163 | dev->id = cpu; |
2164 | dev->bus = &mce_subsys; | |
e032d807 | 2165 | dev->release = &mce_device_release; |
91c6d400 | 2166 | |
8a25a2fd | 2167 | err = device_register(dev); |
d435d862 AM |
2168 | if (err) |
2169 | return err; | |
2170 | ||
8a25a2fd KS |
2171 | for (i = 0; mce_device_attrs[i]; i++) { |
2172 | err = device_create_file(dev, mce_device_attrs[i]); | |
d435d862 AM |
2173 | if (err) |
2174 | goto error; | |
2175 | } | |
b1f49f95 | 2176 | for (j = 0; j < banks; j++) { |
8a25a2fd | 2177 | err = device_create_file(dev, &mce_banks[j].attr); |
0d7482e3 AK |
2178 | if (err) |
2179 | goto error2; | |
2180 | } | |
8a25a2fd | 2181 | cpumask_set_cpu(cpu, mce_device_initialized); |
d6126ef5 | 2182 | per_cpu(mce_device, cpu) = dev; |
91c6d400 | 2183 | |
d435d862 | 2184 | return 0; |
0d7482e3 | 2185 | error2: |
b1f49f95 | 2186 | while (--j >= 0) |
8a25a2fd | 2187 | device_remove_file(dev, &mce_banks[j].attr); |
d435d862 | 2188 | error: |
cb491fca | 2189 | while (--i >= 0) |
8a25a2fd | 2190 | device_remove_file(dev, mce_device_attrs[i]); |
cb491fca | 2191 | |
8a25a2fd | 2192 | device_unregister(dev); |
d435d862 | 2193 | |
91c6d400 AK |
2194 | return err; |
2195 | } | |
2196 | ||
8a25a2fd | 2197 | static __cpuinit void mce_device_remove(unsigned int cpu) |
91c6d400 | 2198 | { |
d6126ef5 | 2199 | struct device *dev = per_cpu(mce_device, cpu); |
73ca5358 SL |
2200 | int i; |
2201 | ||
8a25a2fd | 2202 | if (!cpumask_test_cpu(cpu, mce_device_initialized)) |
bae19fe0 AH |
2203 | return; |
2204 | ||
8a25a2fd KS |
2205 | for (i = 0; mce_device_attrs[i]; i++) |
2206 | device_remove_file(dev, mce_device_attrs[i]); | |
cb491fca | 2207 | |
0d7482e3 | 2208 | for (i = 0; i < banks; i++) |
8a25a2fd | 2209 | device_remove_file(dev, &mce_banks[i].attr); |
cb491fca | 2210 | |
8a25a2fd KS |
2211 | device_unregister(dev); |
2212 | cpumask_clear_cpu(cpu, mce_device_initialized); | |
d6126ef5 | 2213 | per_cpu(mce_device, cpu) = NULL; |
91c6d400 | 2214 | } |
91c6d400 | 2215 | |
d6b75584 | 2216 | /* Make sure there are no machine checks on offlined CPUs. */ |
767df1bd | 2217 | static void __cpuinit mce_disable_cpu(void *h) |
d6b75584 | 2218 | { |
88ccbedd | 2219 | unsigned long action = *(unsigned long *)h; |
cb491fca | 2220 | int i; |
d6b75584 | 2221 | |
7b543a53 | 2222 | if (!mce_available(__this_cpu_ptr(&cpu_info))) |
d6b75584 | 2223 | return; |
767df1bd | 2224 | |
88ccbedd AK |
2225 | if (!(action & CPU_TASKS_FROZEN)) |
2226 | cmci_clear(); | |
06b7a7a5 | 2227 | for (i = 0; i < banks; i++) { |
cebe1820 | 2228 | struct mce_bank *b = &mce_banks[i]; |
11868a2d | 2229 | |
cebe1820 | 2230 | if (b->init) |
a2d32bcb | 2231 | wrmsrl(MSR_IA32_MCx_CTL(i), 0); |
06b7a7a5 | 2232 | } |
d6b75584 AK |
2233 | } |
2234 | ||
767df1bd | 2235 | static void __cpuinit mce_reenable_cpu(void *h) |
d6b75584 | 2236 | { |
88ccbedd | 2237 | unsigned long action = *(unsigned long *)h; |
e9eee03e | 2238 | int i; |
d6b75584 | 2239 | |
7b543a53 | 2240 | if (!mce_available(__this_cpu_ptr(&cpu_info))) |
d6b75584 | 2241 | return; |
e9eee03e | 2242 | |
88ccbedd AK |
2243 | if (!(action & CPU_TASKS_FROZEN)) |
2244 | cmci_reenable(); | |
06b7a7a5 | 2245 | for (i = 0; i < banks; i++) { |
cebe1820 | 2246 | struct mce_bank *b = &mce_banks[i]; |
11868a2d | 2247 | |
cebe1820 | 2248 | if (b->init) |
a2d32bcb | 2249 | wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl); |
06b7a7a5 | 2250 | } |
d6b75584 AK |
2251 | } |
2252 | ||
91c6d400 | 2253 | /* Get notified when a cpu comes on/off. Be hotplug friendly. */ |
e9eee03e IM |
2254 | static int __cpuinit |
2255 | mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu) | |
91c6d400 AK |
2256 | { |
2257 | unsigned int cpu = (unsigned long)hcpu; | |
52d168e2 | 2258 | struct timer_list *t = &per_cpu(mce_timer, cpu); |
91c6d400 AK |
2259 | |
2260 | switch (action) { | |
bae19fe0 AH |
2261 | case CPU_ONLINE: |
2262 | case CPU_ONLINE_FROZEN: | |
8a25a2fd | 2263 | mce_device_create(cpu); |
8735728e RW |
2264 | if (threshold_cpu_callback) |
2265 | threshold_cpu_callback(action, cpu); | |
91c6d400 | 2266 | break; |
91c6d400 | 2267 | case CPU_DEAD: |
8bb78442 | 2268 | case CPU_DEAD_FROZEN: |
8735728e RW |
2269 | if (threshold_cpu_callback) |
2270 | threshold_cpu_callback(action, cpu); | |
8a25a2fd | 2271 | mce_device_remove(cpu); |
91c6d400 | 2272 | break; |
52d168e2 AK |
2273 | case CPU_DOWN_PREPARE: |
2274 | case CPU_DOWN_PREPARE_FROZEN: | |
2275 | del_timer_sync(t); | |
88ccbedd | 2276 | smp_call_function_single(cpu, mce_disable_cpu, &action, 1); |
52d168e2 AK |
2277 | break; |
2278 | case CPU_DOWN_FAILED: | |
2279 | case CPU_DOWN_FAILED_FROZEN: | |
fe5ed91d HS |
2280 | if (!mce_ignore_ce && check_interval) { |
2281 | t->expires = round_jiffies(jiffies + | |
82f7af09 | 2282 | per_cpu(mce_next_interval, cpu)); |
fe5ed91d HS |
2283 | add_timer_on(t, cpu); |
2284 | } | |
88ccbedd AK |
2285 | smp_call_function_single(cpu, mce_reenable_cpu, &action, 1); |
2286 | break; | |
2287 | case CPU_POST_DEAD: | |
2288 | /* intentionally ignoring frozen here */ | |
2289 | cmci_rediscover(cpu); | |
52d168e2 | 2290 | break; |
91c6d400 | 2291 | } |
bae19fe0 | 2292 | return NOTIFY_OK; |
91c6d400 AK |
2293 | } |
2294 | ||
1e35669d | 2295 | static struct notifier_block mce_cpu_notifier __cpuinitdata = { |
91c6d400 AK |
2296 | .notifier_call = mce_cpu_callback, |
2297 | }; | |
2298 | ||
cebe1820 | 2299 | static __init void mce_init_banks(void) |
0d7482e3 AK |
2300 | { |
2301 | int i; | |
2302 | ||
0d7482e3 | 2303 | for (i = 0; i < banks; i++) { |
cebe1820 | 2304 | struct mce_bank *b = &mce_banks[i]; |
8a25a2fd | 2305 | struct device_attribute *a = &b->attr; |
e9eee03e | 2306 | |
a07e4156 | 2307 | sysfs_attr_init(&a->attr); |
cebe1820 AK |
2308 | a->attr.name = b->attrname; |
2309 | snprintf(b->attrname, ATTR_LEN, "bank%d", i); | |
e9eee03e IM |
2310 | |
2311 | a->attr.mode = 0644; | |
2312 | a->show = show_bank; | |
2313 | a->store = set_bank; | |
0d7482e3 | 2314 | } |
0d7482e3 AK |
2315 | } |
2316 | ||
5e09954a | 2317 | static __init int mcheck_init_device(void) |
91c6d400 AK |
2318 | { |
2319 | int err; | |
2320 | int i = 0; | |
2321 | ||
1da177e4 LT |
2322 | if (!mce_available(&boot_cpu_data)) |
2323 | return -EIO; | |
0d7482e3 | 2324 | |
8a25a2fd | 2325 | zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL); |
996867d0 | 2326 | |
cebe1820 | 2327 | mce_init_banks(); |
0d7482e3 | 2328 | |
8a25a2fd | 2329 | err = subsys_system_register(&mce_subsys, NULL); |
d435d862 AM |
2330 | if (err) |
2331 | return err; | |
91c6d400 AK |
2332 | |
2333 | for_each_online_cpu(i) { | |
8a25a2fd | 2334 | err = mce_device_create(i); |
d435d862 AM |
2335 | if (err) |
2336 | return err; | |
91c6d400 AK |
2337 | } |
2338 | ||
f3c6ea1b | 2339 | register_syscore_ops(&mce_syscore_ops); |
be6b5a35 | 2340 | register_hotcpu_notifier(&mce_cpu_notifier); |
93b62c3c HS |
2341 | |
2342 | /* register character device /dev/mcelog */ | |
2343 | misc_register(&mce_chrdev_device); | |
e9eee03e | 2344 | |
1da177e4 | 2345 | return err; |
1da177e4 | 2346 | } |
5e09954a | 2347 | device_initcall(mcheck_init_device); |
a988d334 | 2348 | |
d7c3c9a6 AK |
2349 | /* |
2350 | * Old style boot options parsing. Only for compatibility. | |
2351 | */ | |
2352 | static int __init mcheck_disable(char *str) | |
2353 | { | |
2354 | mce_disabled = 1; | |
2355 | return 1; | |
2356 | } | |
2357 | __setup("nomce", mcheck_disable); | |
a988d334 | 2358 | |
5be9ed25 HY |
2359 | #ifdef CONFIG_DEBUG_FS |
2360 | struct dentry *mce_get_debugfs_dir(void) | |
a988d334 | 2361 | { |
5be9ed25 | 2362 | static struct dentry *dmce; |
a988d334 | 2363 | |
5be9ed25 HY |
2364 | if (!dmce) |
2365 | dmce = debugfs_create_dir("mce", NULL); | |
a988d334 | 2366 | |
5be9ed25 HY |
2367 | return dmce; |
2368 | } | |
a988d334 | 2369 | |
bf783f9f HY |
2370 | static void mce_reset(void) |
2371 | { | |
2372 | cpu_missing = 0; | |
2373 | atomic_set(&mce_fake_paniced, 0); | |
2374 | atomic_set(&mce_executing, 0); | |
2375 | atomic_set(&mce_callin, 0); | |
2376 | atomic_set(&global_nwo, 0); | |
2377 | } | |
a988d334 | 2378 | |
bf783f9f HY |
2379 | static int fake_panic_get(void *data, u64 *val) |
2380 | { | |
2381 | *val = fake_panic; | |
2382 | return 0; | |
a988d334 IM |
2383 | } |
2384 | ||
bf783f9f | 2385 | static int fake_panic_set(void *data, u64 val) |
a988d334 | 2386 | { |
bf783f9f HY |
2387 | mce_reset(); |
2388 | fake_panic = val; | |
2389 | return 0; | |
a988d334 | 2390 | } |
a988d334 | 2391 | |
bf783f9f HY |
2392 | DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get, |
2393 | fake_panic_set, "%llu\n"); | |
d7c3c9a6 | 2394 | |
5e09954a | 2395 | static int __init mcheck_debugfs_init(void) |
d7c3c9a6 | 2396 | { |
bf783f9f HY |
2397 | struct dentry *dmce, *ffake_panic; |
2398 | ||
2399 | dmce = mce_get_debugfs_dir(); | |
2400 | if (!dmce) | |
2401 | return -ENOMEM; | |
2402 | ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL, | |
2403 | &fake_panic_fops); | |
2404 | if (!ffake_panic) | |
2405 | return -ENOMEM; | |
2406 | ||
2407 | return 0; | |
d7c3c9a6 | 2408 | } |
5e09954a | 2409 | late_initcall(mcheck_debugfs_init); |
5be9ed25 | 2410 | #endif |