x86/cpu: Correct comments and messages in P4 erratum 037 handling code
[linux-2.6-block.git] / arch / x86 / kernel / cpu / intel.c
CommitLineData
1da177e4
LT
1#include <linux/kernel.h>
2
3#include <linux/string.h>
4#include <linux/bitops.h>
5#include <linux/smp.h>
83ce4009 6#include <linux/sched.h>
1da177e4 7#include <linux/thread_info.h>
53e86b91 8#include <linux/module.h>
8bdbd962 9#include <linux/uaccess.h>
1da177e4 10
cd4d09ec 11#include <asm/cpufeature.h>
d72b1b4f 12#include <asm/pgtable.h>
1da177e4 13#include <asm/msr.h>
73bdb73f 14#include <asm/bugs.h>
1f442d70 15#include <asm/cpu.h>
1da177e4 16
185f3b9d 17#ifdef CONFIG_X86_64
8bdbd962 18#include <linux/topology.h>
185f3b9d
YL
19#endif
20
1da177e4
LT
21#include "cpu.h"
22
23#ifdef CONFIG_X86_LOCAL_APIC
24#include <asm/mpspec.h>
25#include <asm/apic.h>
1da177e4
LT
26#endif
27
148f9bb8 28static void early_init_intel(struct cpuinfo_x86 *c)
1da177e4 29{
161ec53c
FY
30 u64 misc_enable;
31
99fb4d34 32 /* Unmask CPUID levels if masked: */
30a0fb94 33 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
0b131be8
PA
34 if (msr_clear_bit(MSR_IA32_MISC_ENABLE,
35 MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) > 0) {
99fb4d34 36 c->cpuid_level = cpuid_eax(0);
d900329e 37 get_cpu_cap(c);
99fb4d34 38 }
066941bd
PA
39 }
40
2b16a235
AK
41 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
42 (c->x86 == 0x6 && c->x86_model >= 0x0e))
43 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
185f3b9d 44
506ed6b5
AK
45 if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64)) {
46 unsigned lower_word;
47
48 wrmsr(MSR_IA32_UCODE_REV, 0, 0);
49 /* Required by the SDM */
50 sync_core();
51 rdmsr(MSR_IA32_UCODE_REV, lower_word, c->microcode);
52 }
53
7a0fc404
PA
54 /*
55 * Atom erratum AAE44/AAF40/AAG38/AAH41:
56 *
57 * A race condition between speculative fetches and invalidating
58 * a large page. This is worked around in microcode, but we
59 * need the microcode to have already been loaded... so if it is
60 * not, recommend a BIOS update and disable large pages.
61 */
30963c0a
AK
62 if (c->x86 == 6 && c->x86_model == 0x1c && c->x86_mask <= 2 &&
63 c->microcode < 0x20e) {
1b74dde7 64 pr_warn("Atom PSE erratum detected, BIOS microcode update recommended\n");
30963c0a 65 clear_cpu_cap(c, X86_FEATURE_PSE);
7a0fc404
PA
66 }
67
185f3b9d
YL
68#ifdef CONFIG_X86_64
69 set_cpu_cap(c, X86_FEATURE_SYSENTER32);
70#else
71 /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
72 if (c->x86 == 15 && c->x86_cache_alignment == 64)
73 c->x86_cache_alignment = 128;
74#endif
40fb1715 75
13c6c532
JB
76 /* CPUID workaround for 0F33/0F34 CPU */
77 if (c->x86 == 0xF && c->x86_model == 0x3
78 && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
79 c->x86_phys_bits = 36;
80
40fb1715
VP
81 /*
82 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
83ce4009
IM
83 * with P/T states and does not stop in deep C-states.
84 *
85 * It is also reliable across cores and sockets. (but not across
86 * cabinets - we turn it off in that case explicitly.)
40fb1715
VP
87 */
88 if (c->x86_power & (1 << 8)) {
89 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
90 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
14be1f74 91 if (!check_tsc_unstable())
35af99e6 92 set_sched_clock_stable();
40fb1715
VP
93 }
94
c54fdbb2
FT
95 /* Penwell and Cloverview have the TSC which doesn't sleep on S3 */
96 if (c->x86 == 6) {
97 switch (c->x86_model) {
98 case 0x27: /* Penwell */
99 case 0x35: /* Cloverview */
354dbaa7 100 case 0x4a: /* Merrifield */
c54fdbb2
FT
101 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC_S3);
102 break;
103 default:
104 break;
105 }
106 }
107
75a04811
PA
108 /*
109 * There is a known erratum on Pentium III and Core Solo
110 * and Core Duo CPUs.
111 * " Page with PAT set to WC while associated MTRR is UC
112 * may consolidate to UC "
113 * Because of this erratum, it is better to stick with
114 * setting WC in MTRR rather than using PAT on these CPUs.
115 *
116 * Enable PAT WC only on P4, Core 2 or later CPUs.
117 */
118 if (c->x86 == 6 && c->x86_model < 15)
119 clear_cpu_cap(c, X86_FEATURE_PAT);
f8561296
VN
120
121#ifdef CONFIG_KMEMCHECK
122 /*
123 * P4s have a "fast strings" feature which causes single-
124 * stepping REP instructions to only generate a #DB on
125 * cache-line boundaries.
126 *
127 * Ingo Molnar reported a Pentium D (model 6) and a Xeon
128 * (model 2) with the same problem.
129 */
c0a639ad 130 if (c->x86 == 15)
0b131be8
PA
131 if (msr_clear_bit(MSR_IA32_MISC_ENABLE,
132 MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) > 0)
c0a639ad 133 pr_info("kmemcheck: Disabling fast string operations\n");
f8561296 134#endif
161ec53c
FY
135
136 /*
137 * If fast string is not enabled in IA32_MISC_ENABLE for any reason,
138 * clear the fast string and enhanced fast string CPU capabilities.
139 */
140 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
141 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
142 if (!(misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING)) {
1b74dde7 143 pr_info("Disabled fast string operations\n");
161ec53c
FY
144 setup_clear_cpu_cap(X86_FEATURE_REP_GOOD);
145 setup_clear_cpu_cap(X86_FEATURE_ERMS);
146 }
147 }
ee1b5b16
BD
148
149 /*
150 * Intel Quark Core DevMan_001.pdf section 6.4.11
151 * "The operating system also is required to invalidate (i.e., flush)
152 * the TLB when any changes are made to any of the page table entries.
153 * The operating system must reload CR3 to cause the TLB to be flushed"
154 *
c109bf95
BP
155 * As a result, boot_cpu_has(X86_FEATURE_PGE) in arch/x86/include/asm/tlbflush.h
156 * should be false so that __flush_tlb_all() causes CR3 insted of CR4.PGE
157 * to be modified.
ee1b5b16
BD
158 */
159 if (c->x86 == 5 && c->x86_model == 9) {
160 pr_info("Disabling PGE capability bit\n");
161 setup_clear_cpu_cap(X86_FEATURE_PGE);
162 }
1f12e32f
TG
163
164 if (c->cpuid_level >= 0x00000001) {
165 u32 eax, ebx, ecx, edx;
166
167 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
168 /*
169 * If HTT (EDX[28]) is set EBX[16:23] contain the number of
170 * apicids which are reserved per package. Store the resulting
171 * shift value for the package management code.
172 */
173 if (edx & (1U << 28))
174 c->x86_coreid_bits = get_count_order((ebx >> 16) & 0xff);
175 }
1da177e4
LT
176}
177
185f3b9d 178#ifdef CONFIG_X86_32
1da177e4
LT
179/*
180 * Early probe support logic for ppro memory erratum #50
181 *
182 * This is called before we do cpu ident work
183 */
65eb6b43 184
148f9bb8 185int ppro_with_ram_bug(void)
1da177e4
LT
186{
187 /* Uses data from early_cpu_detect now */
188 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
189 boot_cpu_data.x86 == 6 &&
190 boot_cpu_data.x86_model == 1 &&
191 boot_cpu_data.x86_mask < 8) {
1b74dde7 192 pr_info("Pentium Pro with Errata#50 detected. Taking evasive action.\n");
1da177e4
LT
193 return 1;
194 }
195 return 0;
196}
65eb6b43 197
148f9bb8 198static void intel_smp_check(struct cpuinfo_x86 *c)
1f442d70 199{
1f442d70 200 /* calling is from identify_secondary_cpu() ? */
f6e9456c 201 if (!c->cpu_index)
1f442d70
YL
202 return;
203
204 /*
205 * Mask B, Pentium, but not Pentium MMX
206 */
207 if (c->x86 == 5 &&
208 c->x86_mask >= 1 && c->x86_mask <= 4 &&
209 c->x86_model <= 3) {
210 /*
211 * Remember we have B step Pentia with bugs
212 */
213 WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
214 "with B stepping processors.\n");
215 }
1f442d70
YL
216}
217
69f2366c
CB
218static int forcepae;
219static int __init forcepae_setup(char *__unused)
220{
221 forcepae = 1;
222 return 1;
223}
224__setup("forcepae", forcepae_setup);
225
148f9bb8 226static void intel_workarounds(struct cpuinfo_x86 *c)
1da177e4 227{
4052704d
YL
228#ifdef CONFIG_X86_F00F_BUG
229 /*
d4e1a0af 230 * All models of Pentium and Pentium with MMX technology CPUs
8bdbd962 231 * have the F0 0F bug, which lets nonprivileged users lock up the
4eefbe79 232 * system. Announce that the fault handler will be checking for it.
d4e1a0af 233 * The Quark is also family 5, but does not have the same bug.
4052704d 234 */
e2604b49 235 clear_cpu_bug(c, X86_BUG_F00F);
d4e1a0af 236 if (!paravirt_enabled() && c->x86 == 5 && c->x86_model < 9) {
4052704d
YL
237 static int f00f_workaround_enabled;
238
e2604b49 239 set_cpu_bug(c, X86_BUG_F00F);
4052704d 240 if (!f00f_workaround_enabled) {
1b74dde7 241 pr_notice("Intel Pentium with F0 0F bug - workaround enabled.\n");
4052704d
YL
242 f00f_workaround_enabled = 1;
243 }
244 }
245#endif
246
247 /*
248 * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
249 * model 3 mask 3
250 */
251 if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
252 clear_cpu_cap(c, X86_FEATURE_SEP);
253
69f2366c
CB
254 /*
255 * PAE CPUID issue: many Pentium M report no PAE but may have a
256 * functionally usable PAE implementation.
257 * Forcefully enable PAE if kernel parameter "forcepae" is present.
258 */
259 if (forcepae) {
1b74dde7 260 pr_warn("PAE forced!\n");
69f2366c
CB
261 set_cpu_cap(c, X86_FEATURE_PAE);
262 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
263 }
264
4052704d 265 /*
f0133acc 266 * P4 Xeon erratum 037 workaround.
4052704d
YL
267 * Hardware prefetcher may cause stale data to be loaded into the cache.
268 */
1da177e4 269 if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
0b131be8 270 if (msr_set_bit(MSR_IA32_MISC_ENABLE,
f0133acc 271 MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) > 0) {
c0a639ad 272 pr_info("CPU: C0 stepping P4 Xeon detected.\n");
f0133acc 273 pr_info("CPU: Disabling hardware prefetching (Erratum 037)\n");
1da177e4
LT
274 }
275 }
1da177e4 276
4052704d
YL
277 /*
278 * See if we have a good local APIC by checking for buggy Pentia,
279 * i.e. all B steppings and the C2 stepping of P54C when using their
280 * integrated APIC (see 11AP erratum in "Pentium Processor
281 * Specification Update").
282 */
283 if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
284 (c->x86_mask < 0x6 || c->x86_mask == 0xb))
9b13a93d 285 set_cpu_bug(c, X86_BUG_11AP);
185f3b9d 286
185f3b9d 287
4052704d 288#ifdef CONFIG_X86_INTEL_USERCOPY
185f3b9d 289 /*
4052704d 290 * Set up the preferred alignment for movsl bulk memory moves
185f3b9d 291 */
4052704d
YL
292 switch (c->x86) {
293 case 4: /* 486: untested */
294 break;
295 case 5: /* Old Pentia: untested */
296 break;
297 case 6: /* PII/PIII only like movsl with 8-byte alignment */
298 movsl_mask.mask = 7;
299 break;
300 case 15: /* P4 is OK down to 8-byte alignment */
301 movsl_mask.mask = 7;
302 break;
303 }
185f3b9d 304#endif
4052704d 305
1f442d70 306 intel_smp_check(c);
4052704d
YL
307}
308#else
148f9bb8 309static void intel_workarounds(struct cpuinfo_x86 *c)
4052704d
YL
310{
311}
185f3b9d
YL
312#endif
313
148f9bb8 314static void srat_detect_node(struct cpuinfo_x86 *c)
185f3b9d 315{
645a7919 316#ifdef CONFIG_NUMA
185f3b9d
YL
317 unsigned node;
318 int cpu = smp_processor_id();
185f3b9d
YL
319
320 /* Don't do the funky fallback heuristics the AMD version employs
321 for now. */
bbc9e2f4 322 node = numa_cpu_node(cpu);
50f2d7f6 323 if (node == NUMA_NO_NODE || !node_online(node)) {
d9c2d5ac
YL
324 /* reuse the value from init_cpu_to_node() */
325 node = cpu_to_node(cpu);
326 }
185f3b9d 327 numa_set_node(cpu, node);
185f3b9d
YL
328#endif
329}
330
3dd9d514
AK
331/*
332 * find out the number of processor cores on the die
333 */
148f9bb8 334static int intel_num_cpu_cores(struct cpuinfo_x86 *c)
3dd9d514 335{
f2ab4461 336 unsigned int eax, ebx, ecx, edx;
3dd9d514
AK
337
338 if (c->cpuid_level < 4)
339 return 1;
340
f2ab4461
ZA
341 /* Intel has a non-standard dependency on %ecx for this CPUID level. */
342 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
3dd9d514 343 if (eax & 0x1f)
8bdbd962 344 return (eax >> 26) + 1;
3dd9d514
AK
345 else
346 return 1;
347}
348
148f9bb8 349static void detect_vmx_virtcap(struct cpuinfo_x86 *c)
e38e05a8
SY
350{
351 /* Intel VMX MSR indicated features */
352#define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
353#define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
354#define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
355#define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
356#define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
357#define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
358
359 u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
360
361 clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
362 clear_cpu_cap(c, X86_FEATURE_VNMI);
363 clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
364 clear_cpu_cap(c, X86_FEATURE_EPT);
365 clear_cpu_cap(c, X86_FEATURE_VPID);
366
367 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
368 msr_ctl = vmx_msr_high | vmx_msr_low;
369 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
370 set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
371 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
372 set_cpu_cap(c, X86_FEATURE_VNMI);
373 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
374 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
375 vmx_msr_low, vmx_msr_high);
376 msr_ctl2 = vmx_msr_high | vmx_msr_low;
377 if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
378 (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
379 set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
380 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
381 set_cpu_cap(c, X86_FEATURE_EPT);
382 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
383 set_cpu_cap(c, X86_FEATURE_VPID);
384 }
385}
386
b51ef52d
LA
387static void init_intel_energy_perf(struct cpuinfo_x86 *c)
388{
389 u64 epb;
390
391 /*
392 * Initialize MSR_IA32_ENERGY_PERF_BIAS if not already initialized.
393 * (x86_energy_perf_policy(8) is available to change it at run-time.)
394 */
395 if (!cpu_has(c, X86_FEATURE_EPB))
396 return;
397
398 rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
399 if ((epb & 0xF) != ENERGY_PERF_BIAS_PERFORMANCE)
400 return;
401
402 pr_warn_once("ENERGY_PERF_BIAS: Set to 'normal', was 'performance'\n");
403 pr_warn_once("ENERGY_PERF_BIAS: View and update with x86_energy_perf_policy(8)\n");
404 epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL;
405 wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
406}
407
408static void intel_bsp_resume(struct cpuinfo_x86 *c)
409{
410 /*
411 * MSR_IA32_ENERGY_PERF_BIAS is lost across suspend/resume,
412 * so reinitialize it properly like during bootup:
413 */
414 init_intel_energy_perf(c);
415}
416
148f9bb8 417static void init_intel(struct cpuinfo_x86 *c)
1da177e4
LT
418{
419 unsigned int l2 = 0;
1da177e4 420
2b16a235
AK
421 early_init_intel(c);
422
4052704d 423 intel_workarounds(c);
1da177e4 424
345077cd
SS
425 /*
426 * Detect the extended topology information if available. This
427 * will reinitialise the initial_apicid which will be used
428 * in init_intel_cacheinfo()
429 */
430 detect_extended_topology(c);
431
2a226155
PZ
432 if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
433 /*
434 * let's use the legacy cpuid vector 0x1 and 0x4 for topology
435 * detection.
436 */
437 c->x86_max_cores = intel_num_cpu_cores(c);
438#ifdef CONFIG_X86_32
439 detect_ht(c);
440#endif
441 }
442
1da177e4 443 l2 = init_intel_cacheinfo(c);
aece118e
BD
444
445 /* Detect legacy cache sizes if init_intel_cacheinfo did not */
446 if (l2 == 0) {
447 cpu_detect_cache_sizes(c);
448 l2 = c->x86_cache_size;
449 }
450
65eb6b43 451 if (c->cpuid_level > 9) {
0080e667
VP
452 unsigned eax = cpuid_eax(10);
453 /* Check for version and the number of counters */
454 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
d0e95ebd 455 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
0080e667 456 }
1da177e4 457
054efb64 458 if (cpu_has(c, X86_FEATURE_XMM2))
4052704d 459 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
362f924b
BP
460
461 if (boot_cpu_has(X86_FEATURE_DS)) {
4052704d
YL
462 unsigned int l1;
463 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
464 if (!(l1 & (1<<11)))
465 set_cpu_cap(c, X86_FEATURE_BTS);
466 if (!(l1 & (1<<12)))
467 set_cpu_cap(c, X86_FEATURE_PEBS);
4052704d 468 }
1da177e4 469
906bf7fd 470 if (c->x86 == 6 && boot_cpu_has(X86_FEATURE_CLFLUSH) &&
40e2d7f9 471 (c->x86_model == 29 || c->x86_model == 46 || c->x86_model == 47))
9b13a93d 472 set_cpu_bug(c, X86_BUG_CLFLUSH_MONITOR);
e736ad54 473
4052704d
YL
474#ifdef CONFIG_X86_64
475 if (c->x86 == 15)
476 c->x86_cache_alignment = c->x86_clflush_size * 2;
477 if (c->x86 == 6)
478 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
479#else
65eb6b43
PC
480 /*
481 * Names for the Pentium II/Celeron processors
482 * detectable only by also checking the cache size.
483 * Dixon is NOT a Celeron.
484 */
1da177e4 485 if (c->x86 == 6) {
4052704d
YL
486 char *p = NULL;
487
1da177e4
LT
488 switch (c->x86_model) {
489 case 5:
865be7a8
OZ
490 if (l2 == 0)
491 p = "Celeron (Covington)";
492 else if (l2 == 256)
493 p = "Mobile Pentium II (Dixon)";
1da177e4 494 break;
65eb6b43 495
1da177e4
LT
496 case 6:
497 if (l2 == 128)
498 p = "Celeron (Mendocino)";
499 else if (c->x86_mask == 0 || c->x86_mask == 5)
500 p = "Celeron-A";
501 break;
65eb6b43 502
1da177e4
LT
503 case 8:
504 if (l2 == 128)
505 p = "Celeron (Coppermine)";
506 break;
507 }
1da177e4 508
4052704d
YL
509 if (p)
510 strcpy(c->x86_model_id, p);
1da177e4 511 }
1da177e4 512
185f3b9d
YL
513 if (c->x86 == 15)
514 set_cpu_cap(c, X86_FEATURE_P4);
515 if (c->x86 == 6)
516 set_cpu_cap(c, X86_FEATURE_P3);
f4166c54 517#endif
185f3b9d 518
185f3b9d 519 /* Work around errata */
2759c328 520 srat_detect_node(c);
e38e05a8
SY
521
522 if (cpu_has(c, X86_FEATURE_VMX))
523 detect_vmx_virtcap(c);
abe48b10 524
b51ef52d 525 init_intel_energy_perf(c);
42ed458a 526}
1da177e4 527
185f3b9d 528#ifdef CONFIG_X86_32
148f9bb8 529static unsigned int intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
1da177e4 530{
65eb6b43
PC
531 /*
532 * Intel PIII Tualatin. This comes in two flavours.
1da177e4
LT
533 * One has 256kb of cache, the other 512. We have no way
534 * to determine which, so we use a boottime override
535 * for the 512kb model, and assume 256 otherwise.
536 */
537 if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
538 size = 256;
aece118e
BD
539
540 /*
541 * Intel Quark SoC X1000 contains a 4-way set associative
542 * 16K cache with a 16 byte cache line and 256 lines per tag
543 */
544 if ((c->x86 == 5) && (c->x86_model == 9))
545 size = 16;
1da177e4
LT
546 return size;
547}
185f3b9d 548#endif
1da177e4 549
e0ba94f1
AS
550#define TLB_INST_4K 0x01
551#define TLB_INST_4M 0x02
552#define TLB_INST_2M_4M 0x03
553
554#define TLB_INST_ALL 0x05
555#define TLB_INST_1G 0x06
556
557#define TLB_DATA_4K 0x11
558#define TLB_DATA_4M 0x12
559#define TLB_DATA_2M_4M 0x13
560#define TLB_DATA_4K_4M 0x14
561
562#define TLB_DATA_1G 0x16
563
564#define TLB_DATA0_4K 0x21
565#define TLB_DATA0_4M 0x22
566#define TLB_DATA0_2M_4M 0x23
567
568#define STLB_4K 0x41
dd360393 569#define STLB_4K_2M 0x42
e0ba94f1 570
148f9bb8 571static const struct _tlb_table intel_tlb_table[] = {
e0ba94f1
AS
572 { 0x01, TLB_INST_4K, 32, " TLB_INST 4 KByte pages, 4-way set associative" },
573 { 0x02, TLB_INST_4M, 2, " TLB_INST 4 MByte pages, full associative" },
574 { 0x03, TLB_DATA_4K, 64, " TLB_DATA 4 KByte pages, 4-way set associative" },
575 { 0x04, TLB_DATA_4M, 8, " TLB_DATA 4 MByte pages, 4-way set associative" },
576 { 0x05, TLB_DATA_4M, 32, " TLB_DATA 4 MByte pages, 4-way set associative" },
577 { 0x0b, TLB_INST_4M, 4, " TLB_INST 4 MByte pages, 4-way set associative" },
578 { 0x4f, TLB_INST_4K, 32, " TLB_INST 4 KByte pages */" },
579 { 0x50, TLB_INST_ALL, 64, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
580 { 0x51, TLB_INST_ALL, 128, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
581 { 0x52, TLB_INST_ALL, 256, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
582 { 0x55, TLB_INST_2M_4M, 7, " TLB_INST 2-MByte or 4-MByte pages, fully associative" },
583 { 0x56, TLB_DATA0_4M, 16, " TLB_DATA0 4 MByte pages, 4-way set associative" },
584 { 0x57, TLB_DATA0_4K, 16, " TLB_DATA0 4 KByte pages, 4-way associative" },
585 { 0x59, TLB_DATA0_4K, 16, " TLB_DATA0 4 KByte pages, fully associative" },
586 { 0x5a, TLB_DATA0_2M_4M, 32, " TLB_DATA0 2-MByte or 4 MByte pages, 4-way set associative" },
587 { 0x5b, TLB_DATA_4K_4M, 64, " TLB_DATA 4 KByte and 4 MByte pages" },
588 { 0x5c, TLB_DATA_4K_4M, 128, " TLB_DATA 4 KByte and 4 MByte pages" },
589 { 0x5d, TLB_DATA_4K_4M, 256, " TLB_DATA 4 KByte and 4 MByte pages" },
dd360393
KS
590 { 0x61, TLB_INST_4K, 48, " TLB_INST 4 KByte pages, full associative" },
591 { 0x63, TLB_DATA_1G, 4, " TLB_DATA 1 GByte pages, 4-way set associative" },
592 { 0x76, TLB_INST_2M_4M, 8, " TLB_INST 2-MByte or 4-MByte pages, fully associative" },
e0ba94f1
AS
593 { 0xb0, TLB_INST_4K, 128, " TLB_INST 4 KByte pages, 4-way set associative" },
594 { 0xb1, TLB_INST_2M_4M, 4, " TLB_INST 2M pages, 4-way, 8 entries or 4M pages, 4-way entries" },
595 { 0xb2, TLB_INST_4K, 64, " TLB_INST 4KByte pages, 4-way set associative" },
596 { 0xb3, TLB_DATA_4K, 128, " TLB_DATA 4 KByte pages, 4-way set associative" },
597 { 0xb4, TLB_DATA_4K, 256, " TLB_DATA 4 KByte pages, 4-way associative" },
a927792c
YG
598 { 0xb5, TLB_INST_4K, 64, " TLB_INST 4 KByte pages, 8-way set associative" },
599 { 0xb6, TLB_INST_4K, 128, " TLB_INST 4 KByte pages, 8-way set associative" },
e0ba94f1
AS
600 { 0xba, TLB_DATA_4K, 64, " TLB_DATA 4 KByte pages, 4-way associative" },
601 { 0xc0, TLB_DATA_4K_4M, 8, " TLB_DATA 4 KByte and 4 MByte pages, 4-way associative" },
dd360393
KS
602 { 0xc1, STLB_4K_2M, 1024, " STLB 4 KByte and 2 MByte pages, 8-way associative" },
603 { 0xc2, TLB_DATA_2M_4M, 16, " DTLB 2 MByte/4MByte pages, 4-way associative" },
e0ba94f1
AS
604 { 0xca, STLB_4K, 512, " STLB 4 KByte pages, 4-way associative" },
605 { 0x00, 0, 0 }
606};
607
148f9bb8 608static void intel_tlb_lookup(const unsigned char desc)
e0ba94f1
AS
609{
610 unsigned char k;
611 if (desc == 0)
612 return;
613
614 /* look up this descriptor in the table */
615 for (k = 0; intel_tlb_table[k].descriptor != desc && \
616 intel_tlb_table[k].descriptor != 0; k++)
617 ;
618
619 if (intel_tlb_table[k].tlb_type == 0)
620 return;
621
622 switch (intel_tlb_table[k].tlb_type) {
623 case STLB_4K:
624 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
625 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
626 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
627 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
628 break;
dd360393
KS
629 case STLB_4K_2M:
630 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
631 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
632 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
633 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
634 if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
635 tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
636 if (tlb_lld_2m[ENTRIES] < intel_tlb_table[k].entries)
637 tlb_lld_2m[ENTRIES] = intel_tlb_table[k].entries;
638 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
639 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
640 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
641 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
642 break;
e0ba94f1
AS
643 case TLB_INST_ALL:
644 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
645 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
646 if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
647 tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
648 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
649 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
650 break;
651 case TLB_INST_4K:
652 if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
653 tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
654 break;
655 case TLB_INST_4M:
656 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
657 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
658 break;
659 case TLB_INST_2M_4M:
660 if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
661 tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
662 if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
663 tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
664 break;
665 case TLB_DATA_4K:
666 case TLB_DATA0_4K:
667 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
668 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
669 break;
670 case TLB_DATA_4M:
671 case TLB_DATA0_4M:
672 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
673 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
674 break;
675 case TLB_DATA_2M_4M:
676 case TLB_DATA0_2M_4M:
677 if (tlb_lld_2m[ENTRIES] < intel_tlb_table[k].entries)
678 tlb_lld_2m[ENTRIES] = intel_tlb_table[k].entries;
679 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
680 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
681 break;
682 case TLB_DATA_4K_4M:
683 if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
684 tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
685 if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
686 tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
687 break;
dd360393
KS
688 case TLB_DATA_1G:
689 if (tlb_lld_1g[ENTRIES] < intel_tlb_table[k].entries)
690 tlb_lld_1g[ENTRIES] = intel_tlb_table[k].entries;
e0ba94f1
AS
691 break;
692 }
693}
694
148f9bb8 695static void intel_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
696{
697 int i, j, n;
698 unsigned int regs[4];
699 unsigned char *desc = (unsigned char *)regs;
5b556332
BP
700
701 if (c->cpuid_level < 2)
702 return;
703
e0ba94f1
AS
704 /* Number of times to iterate */
705 n = cpuid_eax(2) & 0xFF;
706
707 for (i = 0 ; i < n ; i++) {
708 cpuid(2, &regs[0], &regs[1], &regs[2], &regs[3]);
709
710 /* If bit 31 is set, this is an unknown format */
711 for (j = 0 ; j < 3 ; j++)
712 if (regs[j] & (1 << 31))
713 regs[j] = 0;
714
715 /* Byte 0 is level count, not a descriptor */
716 for (j = 1 ; j < 16 ; j++)
717 intel_tlb_lookup(desc[j]);
718 }
719}
720
148f9bb8 721static const struct cpu_dev intel_cpu_dev = {
1da177e4 722 .c_vendor = "Intel",
65eb6b43 723 .c_ident = { "GenuineIntel" },
185f3b9d 724#ifdef CONFIG_X86_32
09dc68d9
JB
725 .legacy_models = {
726 { .family = 4, .model_names =
65eb6b43
PC
727 {
728 [0] = "486 DX-25/33",
729 [1] = "486 DX-50",
730 [2] = "486 SX",
731 [3] = "486 DX/2",
732 [4] = "486 SL",
733 [5] = "486 SX/2",
734 [7] = "486 DX/2-WB",
735 [8] = "486 DX/4",
1da177e4
LT
736 [9] = "486 DX/4-WB"
737 }
738 },
09dc68d9 739 { .family = 5, .model_names =
65eb6b43
PC
740 {
741 [0] = "Pentium 60/66 A-step",
742 [1] = "Pentium 60/66",
1da177e4 743 [2] = "Pentium 75 - 200",
65eb6b43 744 [3] = "OverDrive PODP5V83",
1da177e4 745 [4] = "Pentium MMX",
65eb6b43 746 [7] = "Mobile Pentium 75 - 200",
aece118e
BD
747 [8] = "Mobile Pentium MMX",
748 [9] = "Quark SoC X1000",
1da177e4
LT
749 }
750 },
09dc68d9 751 { .family = 6, .model_names =
65eb6b43 752 {
1da177e4 753 [0] = "Pentium Pro A-step",
65eb6b43
PC
754 [1] = "Pentium Pro",
755 [3] = "Pentium II (Klamath)",
756 [4] = "Pentium II (Deschutes)",
757 [5] = "Pentium II (Deschutes)",
1da177e4 758 [6] = "Mobile Pentium II",
65eb6b43
PC
759 [7] = "Pentium III (Katmai)",
760 [8] = "Pentium III (Coppermine)",
1da177e4
LT
761 [10] = "Pentium III (Cascades)",
762 [11] = "Pentium III (Tualatin)",
763 }
764 },
09dc68d9 765 { .family = 15, .model_names =
1da177e4
LT
766 {
767 [0] = "Pentium 4 (Unknown)",
768 [1] = "Pentium 4 (Willamette)",
769 [2] = "Pentium 4 (Northwood)",
770 [4] = "Pentium 4 (Foster)",
771 [5] = "Pentium 4 (Foster)",
772 }
773 },
774 },
09dc68d9 775 .legacy_cache_size = intel_size_cache,
185f3b9d 776#endif
e0ba94f1 777 .c_detect_tlb = intel_detect_tlb,
03ae5768 778 .c_early_init = early_init_intel,
1da177e4 779 .c_init = init_intel,
b51ef52d 780 .c_bsp_resume = intel_bsp_resume,
10a434fc 781 .c_x86_vendor = X86_VENDOR_INTEL,
1da177e4
LT
782};
783
10a434fc 784cpu_dev_register(intel_cpu_dev);
1da177e4 785