Merge branches 'acpi-pm' and 'pm-sleep'
[linux-2.6-block.git] / arch / x86 / kernel / cpu / amd.c
CommitLineData
69c60c88 1#include <linux/export.h>
1da177e4 2#include <linux/bitops.h>
5cdd174f 3#include <linux/elf.h>
1da177e4 4#include <linux/mm.h>
8d71a2ea 5
8bdbd962 6#include <linux/io.h>
c98fdeaa 7#include <linux/sched.h>
e6017571 8#include <linux/sched/clock.h>
4e26d11f 9#include <linux/random.h>
1da177e4 10#include <asm/processor.h>
d3f7eae1 11#include <asm/apic.h>
1f442d70 12#include <asm/cpu.h>
26bfa5f8 13#include <asm/smp.h>
42937e81 14#include <asm/pci-direct.h>
b466bdb6 15#include <asm/delay.h>
1da177e4 16
8d71a2ea 17#ifdef CONFIG_X86_64
8d71a2ea 18# include <asm/mmconfig.h>
d1163651 19# include <asm/set_memory.h>
8d71a2ea
YL
20#endif
21
1da177e4
LT
22#include "cpu.h"
23
3344ed30
TG
24static const int amd_erratum_383[];
25static const int amd_erratum_400[];
26static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
27
cc2749e4
AG
28/*
29 * nodes_per_socket: Stores the number of nodes per socket.
30 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
31 * Node Identifiers[10:8]
32 */
33static u32 nodes_per_socket = 1;
34
2c929ce6
BP
35static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
36{
2c929ce6
BP
37 u32 gprs[8] = { 0 };
38 int err;
39
682469a5
BP
40 WARN_ONCE((boot_cpu_data.x86 != 0xf),
41 "%s should only be used on K8!\n", __func__);
2c929ce6
BP
42
43 gprs[1] = msr;
44 gprs[7] = 0x9c5a203a;
45
46 err = rdmsr_safe_regs(gprs);
47
48 *p = gprs[0] | ((u64)gprs[2] << 32);
49
50 return err;
51}
52
53static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
54{
2c929ce6
BP
55 u32 gprs[8] = { 0 };
56
682469a5
BP
57 WARN_ONCE((boot_cpu_data.x86 != 0xf),
58 "%s should only be used on K8!\n", __func__);
2c929ce6
BP
59
60 gprs[0] = (u32)val;
61 gprs[1] = msr;
62 gprs[2] = val >> 32;
63 gprs[7] = 0x9c5a203a;
64
65 return wrmsr_safe_regs(gprs);
66}
67
1da177e4
LT
68/*
69 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
70 * misexecution of code under Linux. Owners of such processors should
71 * contact AMD for precise details and a CPU swap.
72 *
73 * See http://www.multimania.com/poulot/k6bug.html
d7de8649
AH
74 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
75 * (Publication # 21266 Issue Date: August 1998)
1da177e4
LT
76 *
77 * The following test is erm.. interesting. AMD neglected to up
78 * the chip setting when fixing the bug but they also tweaked some
79 * performance at the same time..
80 */
fb87a298 81
277d5b40 82extern __visible void vide(void);
de642faf
JP
83__asm__(".globl vide\n"
84 ".type vide, @function\n"
85 ".align 4\n"
86 "vide: ret\n");
1da177e4 87
148f9bb8 88static void init_amd_k5(struct cpuinfo_x86 *c)
11fdd252 89{
26bfa5f8 90#ifdef CONFIG_X86_32
11fdd252
YL
91/*
92 * General Systems BIOSen alias the cpu frequency registers
6a6256f9 93 * of the Elan at 0x000df000. Unfortunately, one of the Linux
11fdd252
YL
94 * drivers subsequently pokes it, and changes the CPU speed.
95 * Workaround : Remove the unneeded alias.
96 */
97#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
98#define CBAR_ENB (0x80000000)
99#define CBAR_KEY (0X000000CB)
100 if (c->x86_model == 9 || c->x86_model == 10) {
8bdbd962
AC
101 if (inl(CBAR) & CBAR_ENB)
102 outl(0 | CBAR_KEY, CBAR);
11fdd252 103 }
26bfa5f8 104#endif
11fdd252
YL
105}
106
148f9bb8 107static void init_amd_k6(struct cpuinfo_x86 *c)
11fdd252 108{
26bfa5f8 109#ifdef CONFIG_X86_32
11fdd252 110 u32 l, h;
46a84132 111 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
11fdd252
YL
112
113 if (c->x86_model < 6) {
114 /* Based on AMD doc 20734R - June 2000 */
115 if (c->x86_model == 0) {
116 clear_cpu_cap(c, X86_FEATURE_APIC);
117 set_cpu_cap(c, X86_FEATURE_PGE);
118 }
119 return;
120 }
121
122 if (c->x86_model == 6 && c->x86_mask == 1) {
123 const int K6_BUG_LOOP = 1000000;
124 int n;
125 void (*f_vide)(void);
37963666 126 u64 d, d2;
11fdd252 127
1b74dde7 128 pr_info("AMD K6 stepping B detected - ");
11fdd252
YL
129
130 /*
131 * It looks like AMD fixed the 2.6.2 bug and improved indirect
132 * calls at the same time.
133 */
134
135 n = K6_BUG_LOOP;
136 f_vide = vide;
5f8a1615 137 OPTIMIZER_HIDE_VAR(f_vide);
4ea1636b 138 d = rdtsc();
11fdd252
YL
139 while (n--)
140 f_vide();
4ea1636b 141 d2 = rdtsc();
11fdd252
YL
142 d = d2-d;
143
144 if (d > 20*K6_BUG_LOOP)
1b74dde7 145 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
11fdd252 146 else
1b74dde7 147 pr_cont("probably OK (after B9730xxxx).\n");
11fdd252
YL
148 }
149
150 /* K6 with old style WHCR */
151 if (c->x86_model < 8 ||
152 (c->x86_model == 8 && c->x86_mask < 8)) {
153 /* We can only write allocate on the low 508Mb */
154 if (mbytes > 508)
155 mbytes = 508;
156
157 rdmsr(MSR_K6_WHCR, l, h);
158 if ((l&0x0000FFFF) == 0) {
159 unsigned long flags;
160 l = (1<<0)|((mbytes/4)<<1);
161 local_irq_save(flags);
162 wbinvd();
163 wrmsr(MSR_K6_WHCR, l, h);
164 local_irq_restore(flags);
1b74dde7 165 pr_info("Enabling old style K6 write allocation for %d Mb\n",
11fdd252
YL
166 mbytes);
167 }
168 return;
169 }
170
171 if ((c->x86_model == 8 && c->x86_mask > 7) ||
172 c->x86_model == 9 || c->x86_model == 13) {
173 /* The more serious chips .. */
174
175 if (mbytes > 4092)
176 mbytes = 4092;
177
178 rdmsr(MSR_K6_WHCR, l, h);
179 if ((l&0xFFFF0000) == 0) {
180 unsigned long flags;
181 l = ((mbytes>>2)<<22)|(1<<16);
182 local_irq_save(flags);
183 wbinvd();
184 wrmsr(MSR_K6_WHCR, l, h);
185 local_irq_restore(flags);
1b74dde7 186 pr_info("Enabling new style K6 write allocation for %d Mb\n",
11fdd252
YL
187 mbytes);
188 }
189
190 return;
191 }
192
193 if (c->x86_model == 10) {
194 /* AMD Geode LX is model 10 */
195 /* placeholder for any needed mods */
196 return;
197 }
26bfa5f8 198#endif
11fdd252
YL
199}
200
26bfa5f8 201static void init_amd_k7(struct cpuinfo_x86 *c)
1f442d70 202{
26bfa5f8
BP
203#ifdef CONFIG_X86_32
204 u32 l, h;
205
206 /*
207 * Bit 15 of Athlon specific MSR 15, needs to be 0
208 * to enable SSE on Palomino/Morgan/Barton CPU's.
209 * If the BIOS didn't enable it already, enable it here.
210 */
211 if (c->x86_model >= 6 && c->x86_model <= 10) {
212 if (!cpu_has(c, X86_FEATURE_XMM)) {
1b74dde7 213 pr_info("Enabling disabled K7/SSE Support.\n");
26bfa5f8
BP
214 msr_clear_bit(MSR_K7_HWCR, 15);
215 set_cpu_cap(c, X86_FEATURE_XMM);
216 }
217 }
218
219 /*
220 * It's been determined by AMD that Athlons since model 8 stepping 1
221 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
222 * As per AMD technical note 27212 0.2
223 */
224 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
225 rdmsr(MSR_K7_CLK_CTL, l, h);
226 if ((l & 0xfff00000) != 0x20000000) {
1b74dde7
CY
227 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
228 l, ((l & 0x000fffff)|0x20000000));
26bfa5f8
BP
229 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
230 }
231 }
232
233 set_cpu_cap(c, X86_FEATURE_K7);
234
1f442d70 235 /* calling is from identify_secondary_cpu() ? */
f6e9456c 236 if (!c->cpu_index)
1f442d70
YL
237 return;
238
239 /*
240 * Certain Athlons might work (for various values of 'work') in SMP
241 * but they are not certified as MP capable.
242 */
243 /* Athlon 660/661 is valid. */
244 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
245 (c->x86_mask == 1)))
1077c932 246 return;
1f442d70
YL
247
248 /* Duron 670 is valid */
249 if ((c->x86_model == 7) && (c->x86_mask == 0))
1077c932 250 return;
1f442d70
YL
251
252 /*
253 * Athlon 662, Duron 671, and Athlon >model 7 have capability
254 * bit. It's worth noting that the A5 stepping (662) of some
255 * Athlon XP's have the MP bit set.
256 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
257 * more.
258 */
259 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
260 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
261 (c->x86_model > 7))
26bfa5f8 262 if (cpu_has(c, X86_FEATURE_MP))
1077c932 263 return;
1f442d70
YL
264
265 /* If we get here, not a certified SMP capable AMD system. */
266
267 /*
268 * Don't taint if we are running SMP kernel on a single non-MP
269 * approved Athlon
270 */
271 WARN_ONCE(1, "WARNING: This combination of AMD"
7da8b6dd 272 " processors is not suitable for SMP.\n");
8c90487c 273 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
6c62aa4a 274#endif
26bfa5f8 275}
6c62aa4a 276
645a7919 277#ifdef CONFIG_NUMA
bbc9e2f4
TH
278/*
279 * To workaround broken NUMA config. Read the comment in
280 * srat_detect_node().
281 */
148f9bb8 282static int nearby_node(int apicid)
6c62aa4a
YL
283{
284 int i, node;
285
286 for (i = apicid - 1; i >= 0; i--) {
bbc9e2f4 287 node = __apicid_to_node[i];
6c62aa4a
YL
288 if (node != NUMA_NO_NODE && node_online(node))
289 return node;
290 }
291 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
bbc9e2f4 292 node = __apicid_to_node[i];
6c62aa4a
YL
293 if (node != NUMA_NO_NODE && node_online(node))
294 return node;
295 }
296 return first_node(node_online_map); /* Shouldn't happen */
297}
298#endif
11fdd252 299
aac64f7d 300#ifdef CONFIG_SMP
b89b41d0
SS
301/*
302 * Fix up cpu_core_id for pre-F17h systems to be in the
303 * [0 .. cores_per_node - 1] range. Not really needed but
304 * kept so as not to break existing setups.
305 */
306static void legacy_fixup_core_id(struct cpuinfo_x86 *c)
307{
308 u32 cus_per_node;
309
310 if (c->x86 >= 0x17)
311 return;
312
313 cus_per_node = c->x86_max_cores / nodes_per_socket;
314 c->cpu_core_id %= cus_per_node;
315}
316
4a376ec3 317/*
23588c38
AH
318 * Fixup core topology information for
319 * (1) AMD multi-node processors
320 * Assumption: Number of cores in each internal node is the same.
6057b4d3 321 * (2) AMD processors supporting compute units
4a376ec3 322 */
148f9bb8 323static void amd_get_topology(struct cpuinfo_x86 *c)
4a376ec3 324{
23588c38 325 u8 node_id;
4a376ec3
AH
326 int cpu = smp_processor_id();
327
23588c38 328 /* get information required for multi-node processors */
362f924b 329 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
79a8b9aa 330 u32 eax, ebx, ecx, edx;
6057b4d3 331
79a8b9aa
BP
332 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
333
334 node_id = ecx & 0xff;
335 smp_num_siblings = ((ebx >> 8) & 0xff) + 1;
336
337 if (c->x86 == 0x15)
338 c->cu_id = ebx & 0xff;
b6a50cdd 339
08b25963
YG
340 if (c->x86 >= 0x17) {
341 c->cpu_core_id = ebx & 0xff;
342
343 if (smp_num_siblings > 1)
344 c->x86_max_cores /= smp_num_siblings;
345 }
346
b6a50cdd
YG
347 /*
348 * We may have multiple LLCs if L3 caches exist, so check if we
349 * have an L3 cache by looking at the L3 cache CPUID leaf.
350 */
351 if (cpuid_edx(0x80000006)) {
352 if (c->x86 == 0x17) {
353 /*
354 * LLC is at the core complex level.
355 * Core complex id is ApicId[3].
356 */
357 per_cpu(cpu_llc_id, cpu) = c->apicid >> 3;
358 } else {
359 /* LLC is at the node level. */
360 per_cpu(cpu_llc_id, cpu) = node_id;
361 }
362 }
23588c38 363 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
6057b4d3
AH
364 u64 value;
365
23588c38 366 rdmsrl(MSR_FAM10H_NODE_ID, value);
23588c38 367 node_id = value & 7;
b6a50cdd
YG
368
369 per_cpu(cpu_llc_id, cpu) = node_id;
23588c38 370 } else
4a376ec3
AH
371 return;
372
cc2749e4 373 if (nodes_per_socket > 1) {
23588c38 374 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
b89b41d0 375 legacy_fixup_core_id(c);
23588c38 376 }
4a376ec3
AH
377}
378#endif
379
11fdd252 380/*
aa5e5dc2 381 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
11fdd252
YL
382 * Assumes number of cores is a power of two.
383 */
148f9bb8 384static void amd_detect_cmp(struct cpuinfo_x86 *c)
11fdd252 385{
c8e56d20 386#ifdef CONFIG_SMP
11fdd252 387 unsigned bits;
99bd0c0f 388 int cpu = smp_processor_id();
11fdd252
YL
389
390 bits = c->x86_coreid_bits;
11fdd252
YL
391 /* Low order bits define the core id (index of core in socket) */
392 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
393 /* Convert the initial APIC ID into the socket ID */
394 c->phys_proc_id = c->initial_apicid >> bits;
99bd0c0f
AH
395 /* use socket ID also for last level cache */
396 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
23588c38 397 amd_get_topology(c);
11fdd252
YL
398#endif
399}
400
8b84c8df 401u16 amd_get_nb_id(int cpu)
6a812691 402{
8b84c8df 403 u16 id = 0;
6a812691
AH
404#ifdef CONFIG_SMP
405 id = per_cpu(cpu_llc_id, cpu);
406#endif
407 return id;
408}
409EXPORT_SYMBOL_GPL(amd_get_nb_id);
410
cc2749e4
AG
411u32 amd_get_nodes_per_socket(void)
412{
413 return nodes_per_socket;
414}
415EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
416
148f9bb8 417static void srat_detect_node(struct cpuinfo_x86 *c)
6c62aa4a 418{
645a7919 419#ifdef CONFIG_NUMA
6c62aa4a
YL
420 int cpu = smp_processor_id();
421 int node;
0d96b9ff 422 unsigned apicid = c->apicid;
6c62aa4a 423
bbc9e2f4
TH
424 node = numa_cpu_node(cpu);
425 if (node == NUMA_NO_NODE)
426 node = per_cpu(cpu_llc_id, cpu);
6c62aa4a 427
64be4c1c 428 /*
68894632
AH
429 * On multi-fabric platform (e.g. Numascale NumaChip) a
430 * platform-specific handler needs to be called to fixup some
431 * IDs of the CPU.
64be4c1c 432 */
68894632 433 if (x86_cpuinit.fixup_cpu_id)
64be4c1c
DB
434 x86_cpuinit.fixup_cpu_id(c, node);
435
6c62aa4a 436 if (!node_online(node)) {
bbc9e2f4
TH
437 /*
438 * Two possibilities here:
439 *
440 * - The CPU is missing memory and no node was created. In
441 * that case try picking one from a nearby CPU.
442 *
443 * - The APIC IDs differ from the HyperTransport node IDs
444 * which the K8 northbridge parsing fills in. Assume
445 * they are all increased by a constant offset, but in
446 * the same order as the HT nodeids. If that doesn't
447 * result in a usable node fall back to the path for the
448 * previous case.
449 *
450 * This workaround operates directly on the mapping between
451 * APIC ID and NUMA node, assuming certain relationship
452 * between APIC ID, HT node ID and NUMA topology. As going
453 * through CPU mapping may alter the outcome, directly
454 * access __apicid_to_node[].
455 */
6c62aa4a
YL
456 int ht_nodeid = c->initial_apicid;
457
7030a7e9 458 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
bbc9e2f4 459 node = __apicid_to_node[ht_nodeid];
6c62aa4a
YL
460 /* Pick a nearby node */
461 if (!node_online(node))
462 node = nearby_node(apicid);
463 }
464 numa_set_node(cpu, node);
6c62aa4a
YL
465#endif
466}
467
148f9bb8 468static void early_init_amd_mc(struct cpuinfo_x86 *c)
11fdd252 469{
c8e56d20 470#ifdef CONFIG_SMP
11fdd252
YL
471 unsigned bits, ecx;
472
473 /* Multi core CPU? */
474 if (c->extended_cpuid_level < 0x80000008)
475 return;
476
477 ecx = cpuid_ecx(0x80000008);
478
479 c->x86_max_cores = (ecx & 0xff) + 1;
480
481 /* CPU telling us the core id bits shift? */
482 bits = (ecx >> 12) & 0xF;
483
484 /* Otherwise recompute */
485 if (bits == 0) {
486 while ((1 << bits) < c->x86_max_cores)
487 bits++;
488 }
489
490 c->x86_coreid_bits = bits;
491#endif
492}
493
148f9bb8 494static void bsp_init_amd(struct cpuinfo_x86 *c)
8fa8b035 495{
26bfa5f8
BP
496
497#ifdef CONFIG_X86_64
498 if (c->x86 >= 0xf) {
499 unsigned long long tseg;
500
501 /*
502 * Split up direct mapping around the TSEG SMM area.
503 * Don't do it for gbpages because there seems very little
504 * benefit in doing so.
505 */
506 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
507 unsigned long pfn = tseg >> PAGE_SHIFT;
508
1b74dde7 509 pr_debug("tseg: %010llx\n", tseg);
26bfa5f8
BP
510 if (pfn_range_is_mapped(pfn, pfn + 1))
511 set_memory_4k((unsigned long)__va(tseg), 1);
512 }
513 }
514#endif
515
8fa8b035
BP
516 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
517
518 if (c->x86 > 0x10 ||
519 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
520 u64 val;
521
522 rdmsrl(MSR_K7_HWCR, val);
523 if (!(val & BIT(24)))
1b74dde7 524 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
8fa8b035
BP
525 }
526 }
527
528 if (c->x86 == 0x15) {
529 unsigned long upperbit;
530 u32 cpuid, assoc;
531
532 cpuid = cpuid_edx(0x80000005);
533 assoc = cpuid >> 16 & 0xff;
534 upperbit = ((cpuid >> 24) << 10) / assoc;
535
536 va_align.mask = (upperbit - 1) & PAGE_MASK;
537 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
4e26d11f
HMG
538
539 /* A random value per boot for bit slice [12:upper_bit) */
540 va_align.bits = get_random_int() & va_align.mask;
8fa8b035 541 }
b466bdb6
HR
542
543 if (cpu_has(c, X86_FEATURE_MWAITX))
544 use_mwaitx_delay();
8dfeae0d
HR
545
546 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
547 u32 ecx;
548
549 ecx = cpuid_ecx(0x8000001e);
550 nodes_per_socket = ((ecx >> 8) & 7) + 1;
551 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
552 u64 value;
553
554 rdmsrl(MSR_FAM10H_NODE_ID, value);
555 nodes_per_socket = ((value >> 3) & 7) + 1;
556 }
8fa8b035
BP
557}
558
148f9bb8 559static void early_init_amd(struct cpuinfo_x86 *c)
2b16a235 560{
f655e6e6
TL
561 u32 dummy;
562
11fdd252
YL
563 early_init_amd_mc(c);
564
f655e6e6
TL
565 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
566
40fb1715
VP
567 /*
568 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
569 * with P/T states and does not stop in deep C-states
570 */
571 if (c->x86_power & (1 << 8)) {
e3224234 572 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
40fb1715
VP
573 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
574 }
5fef55fd 575
01fe03ff
HR
576 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
577 if (c->x86_power & BIT(12))
578 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
579
6c62aa4a
YL
580#ifdef CONFIG_X86_64
581 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
582#else
5fef55fd 583 /* Set MTRR capability flag if appropriate */
6c62aa4a
YL
584 if (c->x86 == 5)
585 if (c->x86_model == 13 || c->x86_model == 9 ||
586 (c->x86_model == 8 && c->x86_mask >= 8))
587 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
588#endif
42937e81 589#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
b9d16a2a
AG
590 /*
591 * ApicID can always be treated as an 8-bit value for AMD APIC versions
592 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
593 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
594 * after 16h.
595 */
425d8c2f
BP
596 if (boot_cpu_has(X86_FEATURE_APIC)) {
597 if (c->x86 > 0x16)
42937e81 598 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
425d8c2f
BP
599 else if (c->x86 >= 0xf) {
600 /* check CPU config space for extended APIC ID */
601 unsigned int val;
602
603 val = read_pci_config(0, 24, 0, 0x68);
604 if ((val >> 17 & 0x3) == 0x3)
605 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
606 }
42937e81
AH
607 }
608#endif
3b564968 609
c1118b36
PB
610 /*
611 * This is only needed to tell the kernel whether to use VMCALL
612 * and VMMCALL. VMMCALL is never executed except under virt, so
613 * we can set it unconditionally.
614 */
615 set_cpu_cap(c, X86_FEATURE_VMMCALL);
616
3b564968 617 /* F16h erratum 793, CVE-2013-6885 */
8f86a737
BP
618 if (c->x86 == 0x16 && c->x86_model <= 0xf)
619 msr_set_bit(MSR_AMD64_LS_CFG, 15);
2b16a235 620
3344ed30
TG
621 /*
622 * Check whether the machine is affected by erratum 400. This is
623 * used to select the proper idle routine and to enable the check
624 * whether the machine is affected in arch_post_acpi_init(), which
625 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
626 */
627 if (cpu_has_amd_erratum(c, amd_erratum_400))
628 set_cpu_bug(c, X86_BUG_AMD_E400);
872cbefd
TL
629
630 /*
9af9b940
TL
631 * BIOS support is required for SME. If BIOS has enabled SME then
632 * adjust x86_phys_bits by the SME physical address space reduction
633 * value. If BIOS has not enabled SME then don't advertise the
634 * feature (set in scattered.c). Also, since the SME support requires
635 * long mode, don't advertise the feature under CONFIG_X86_32.
872cbefd
TL
636 */
637 if (cpu_has(c, X86_FEATURE_SME)) {
9af9b940 638 u64 msr;
872cbefd 639
9af9b940
TL
640 /* Check if SME is enabled */
641 rdmsrl(MSR_K8_SYSCFG, msr);
642 if (msr & MSR_K8_SYSCFG_MEM_ENCRYPT) {
643 c->x86_phys_bits -= (cpuid_ebx(0x8000001f) >> 6) & 0x3f;
644 if (IS_ENABLED(CONFIG_X86_32))
872cbefd 645 clear_cpu_cap(c, X86_FEATURE_SME);
9af9b940
TL
646 } else {
647 clear_cpu_cap(c, X86_FEATURE_SME);
872cbefd
TL
648 }
649 }
3344ed30 650}
e6ee94d5 651
26bfa5f8
BP
652static void init_amd_k8(struct cpuinfo_x86 *c)
653{
654 u32 level;
655 u64 value;
656
657 /* On C+ stepping K8 rep microcode works well for copy/memset */
658 level = cpuid_eax(1);
659 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
660 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
661
662 /*
663 * Some BIOSes incorrectly force this feature, but only K8 revision D
664 * (model = 0x14) and later actually support it.
665 * (AMD Erratum #110, docId: 25759).
666 */
667 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
668 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
669 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
670 value &= ~BIT_64(32);
671 wrmsrl_amd_safe(0xc001100d, value);
672 }
673 }
674
675 if (!c->x86_model_id[0])
676 strcpy(c->x86_model_id, "Hammer");
6f9b63a0
BP
677
678#ifdef CONFIG_SMP
679 /*
680 * Disable TLB flush filter by setting HWCR.FFDIS on K8
681 * bit 6 of msr C001_0015
682 *
683 * Errata 63 for SH-B3 steppings
684 * Errata 122 for all steppings (F+ have it disabled by default)
685 */
686 msr_set_bit(MSR_K7_HWCR, 6);
687#endif
96e5d28a 688 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
26bfa5f8
BP
689}
690
691static void init_amd_gh(struct cpuinfo_x86 *c)
692{
693#ifdef CONFIG_X86_64
694 /* do this for boot cpu */
695 if (c == &boot_cpu_data)
696 check_enable_amd_mmconf_dmi();
697
698 fam10h_check_enable_mmcfg();
699#endif
700
701 /*
702 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
703 * is always needed when GART is enabled, even in a kernel which has no
704 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
705 * If it doesn't, we do it here as suggested by the BKDG.
706 *
707 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
708 */
709 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
710
711 /*
712 * On family 10h BIOS may not have properly enabled WC+ support, causing
713 * it to be converted to CD memtype. This may result in performance
714 * degradation for certain nested-paging guests. Prevent this conversion
715 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
716 *
717 * NOTE: we want to use the _safe accessors so as not to #GP kvm
718 * guests on older kvm hosts.
719 */
720 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
721
722 if (cpu_has_amd_erratum(c, amd_erratum_383))
723 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
724}
725
d1992996
EC
726#define MSR_AMD64_DE_CFG 0xC0011029
727
728static void init_amd_ln(struct cpuinfo_x86 *c)
729{
730 /*
731 * Apply erratum 665 fix unconditionally so machines without a BIOS
732 * fix work.
733 */
734 msr_set_bit(MSR_AMD64_DE_CFG, 31);
735}
736
26bfa5f8
BP
737static void init_amd_bd(struct cpuinfo_x86 *c)
738{
739 u64 value;
740
741 /* re-enable TopologyExtensions if switched off by BIOS */
96685a55 742 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x6f) &&
26bfa5f8
BP
743 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
744
745 if (msr_set_bit(0xc0011005, 54) > 0) {
746 rdmsrl(0xc0011005, value);
747 if (value & BIT_64(54)) {
748 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
96685a55 749 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
26bfa5f8
BP
750 }
751 }
752 }
753
754 /*
755 * The way access filter has a performance penalty on some workloads.
756 * Disable it on the affected CPUs.
757 */
758 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
ae8b7875 759 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
26bfa5f8 760 value |= 0x1E;
ae8b7875 761 wrmsrl_safe(MSR_F15H_IC_CFG, value);
26bfa5f8
BP
762 }
763 }
764}
765
f7f3dc00
BP
766static void init_amd_zn(struct cpuinfo_x86 *c)
767{
768 /*
769 * Fix erratum 1076: CPB feature bit not being set in CPUID. It affects
770 * all up to and including B1.
771 */
772 if (c->x86_model <= 1 && c->x86_mask <= 1)
773 set_cpu_cap(c, X86_FEATURE_CPB);
774}
775
148f9bb8 776static void init_amd(struct cpuinfo_x86 *c)
1da177e4 777{
2b16a235
AK
778 early_init_amd(c);
779
fb87a298
PC
780 /*
781 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
16282a8e 782 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
fb87a298 783 */
16282a8e 784 clear_cpu_cap(c, 0*32+31);
fb87a298 785
12d8a961 786 if (c->x86 >= 0x10)
6c62aa4a 787 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
0d96b9ff
YL
788
789 /* get apicid instead of initial apic id from cpuid */
790 c->apicid = hard_smp_processor_id();
11fdd252
YL
791
792 /* K6s reports MCEs but don't actually have all the MSRs */
793 if (c->x86 < 6)
794 clear_cpu_cap(c, X86_FEATURE_MCE);
26bfa5f8
BP
795
796 switch (c->x86) {
797 case 4: init_amd_k5(c); break;
798 case 5: init_amd_k6(c); break;
799 case 6: init_amd_k7(c); break;
800 case 0xf: init_amd_k8(c); break;
801 case 0x10: init_amd_gh(c); break;
d1992996 802 case 0x12: init_amd_ln(c); break;
26bfa5f8 803 case 0x15: init_amd_bd(c); break;
f7f3dc00 804 case 0x17: init_amd_zn(c); break;
26bfa5f8 805 }
11fdd252 806
f2dbad36
RM
807 /*
808 * Enable workaround for FXSAVE leak on CPUs
809 * without a XSaveErPtr feature
810 */
811 if ((c->x86 >= 6) && (!cpu_has(c, X86_FEATURE_XSAVEERPTR)))
9b13a93d 812 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
1da177e4 813
27c13ece 814 cpu_detect_cache_sizes(c);
3dd9d514 815
11fdd252 816 /* Multi core CPU? */
6c62aa4a 817 if (c->extended_cpuid_level >= 0x80000008) {
11fdd252 818 amd_detect_cmp(c);
6c62aa4a
YL
819 srat_detect_node(c);
820 }
faee9a5d 821
6c62aa4a 822#ifdef CONFIG_X86_32
11fdd252 823 detect_ht(c);
6c62aa4a 824#endif
39b3a791 825
04a15418 826 init_amd_cacheinfo(c);
3556ddfa 827
12d8a961 828 if (c->x86 >= 0xf)
11fdd252 829 set_cpu_cap(c, X86_FEATURE_K8);
de421863 830
054efb64 831 if (cpu_has(c, X86_FEATURE_XMM2)) {
9c6a73c7
TL
832 unsigned long long val;
833 int ret;
834
e4d0e84e
TL
835 /*
836 * A serializing LFENCE has less overhead than MFENCE, so
837 * use it for execution serialization. On families which
838 * don't have that MSR, LFENCE is already serializing.
839 * msr_set_bit() uses the safe accessors, too, even if the MSR
840 * is not present.
841 */
842 msr_set_bit(MSR_F10H_DECFG,
843 MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT);
844
9c6a73c7
TL
845 /*
846 * Verify that the MSR write was successful (could be running
847 * under a hypervisor) and only then assume that LFENCE is
848 * serializing.
849 */
850 ret = rdmsrl_safe(MSR_F10H_DECFG, &val);
851 if (!ret && (val & MSR_F10H_DECFG_LFENCE_SERIALIZE)) {
852 /* A serializing LFENCE stops RDTSC speculation */
853 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
854 } else {
855 /* MFENCE stops RDTSC speculation */
856 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
857 }
11fdd252 858 }
6c62aa4a 859
e9cdd343
BO
860 /*
861 * Family 0x12 and above processors have APIC timer
862 * running in deep C states.
863 */
864 if (c->x86 > 0x11)
b87cf80a 865 set_cpu_cap(c, X86_FEATURE_ARAT);
5bbc097d 866
a930dc45
BP
867 /* 3DNow or LM implies PREFETCHW */
868 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
869 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
870 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
61f01dd9 871
def9331a
JG
872 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
873 if (!cpu_has(c, X86_FEATURE_XENPV))
874 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1da177e4
LT
875}
876
6c62aa4a 877#ifdef CONFIG_X86_32
148f9bb8 878static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
1da177e4
LT
879{
880 /* AMD errata T13 (order #21922) */
881 if ((c->x86 == 6)) {
8bdbd962
AC
882 /* Duron Rev A0 */
883 if (c->x86_model == 3 && c->x86_mask == 0)
1da177e4 884 size = 64;
8bdbd962 885 /* Tbird rev A1/A2 */
1da177e4 886 if (c->x86_model == 4 &&
8bdbd962 887 (c->x86_mask == 0 || c->x86_mask == 1))
1da177e4
LT
888 size = 256;
889 }
890 return size;
891}
6c62aa4a 892#endif
1da177e4 893
148f9bb8 894static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
b46882e4
BP
895{
896 u32 ebx, eax, ecx, edx;
897 u16 mask = 0xfff;
898
899 if (c->x86 < 0xf)
900 return;
901
902 if (c->extended_cpuid_level < 0x80000006)
903 return;
904
905 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
906
907 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
908 tlb_lli_4k[ENTRIES] = ebx & mask;
909
910 /*
911 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
912 * characteristics from the CPUID function 0x80000005 instead.
913 */
914 if (c->x86 == 0xf) {
915 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
916 mask = 0xff;
917 }
918
919 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
d1393367
BP
920 if (!((eax >> 16) & mask))
921 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
922 else
b46882e4 923 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
b46882e4
BP
924
925 /* a 4M entry uses two 2M entries */
926 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
927
928 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
929 if (!(eax & mask)) {
930 /* Erratum 658 */
931 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
932 tlb_lli_2m[ENTRIES] = 1024;
933 } else {
934 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
935 tlb_lli_2m[ENTRIES] = eax & 0xff;
936 }
937 } else
938 tlb_lli_2m[ENTRIES] = eax & mask;
939
940 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
941}
942
148f9bb8 943static const struct cpu_dev amd_cpu_dev = {
1da177e4 944 .c_vendor = "AMD",
fb87a298 945 .c_ident = { "AuthenticAMD" },
6c62aa4a 946#ifdef CONFIG_X86_32
09dc68d9
JB
947 .legacy_models = {
948 { .family = 4, .model_names =
1da177e4
LT
949 {
950 [3] = "486 DX/2",
951 [7] = "486 DX/2-WB",
fb87a298
PC
952 [8] = "486 DX/4",
953 [9] = "486 DX/4-WB",
1da177e4 954 [14] = "Am5x86-WT",
fb87a298 955 [15] = "Am5x86-WB"
1da177e4
LT
956 }
957 },
958 },
09dc68d9 959 .legacy_cache_size = amd_size_cache,
6c62aa4a 960#endif
03ae5768 961 .c_early_init = early_init_amd,
b46882e4 962 .c_detect_tlb = cpu_detect_tlb_amd,
8fa8b035 963 .c_bsp_init = bsp_init_amd,
1da177e4 964 .c_init = init_amd,
10a434fc 965 .c_x86_vendor = X86_VENDOR_AMD,
1da177e4
LT
966};
967
10a434fc 968cpu_dev_register(amd_cpu_dev);
d78d671d
HR
969
970/*
971 * AMD errata checking
972 *
973 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
974 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
975 * have an OSVW id assigned, which it takes as first argument. Both take a
976 * variable number of family-specific model-stepping ranges created by
7d7dc116 977 * AMD_MODEL_RANGE().
d78d671d
HR
978 *
979 * Example:
980 *
981 * const int amd_erratum_319[] =
982 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
983 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
984 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
985 */
986
7d7dc116
BP
987#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
988#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
989#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
990 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
991#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
992#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
993#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
994
995static const int amd_erratum_400[] =
328935e6 996 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
9d8888c2
HR
997 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
998
e6ee94d5 999static const int amd_erratum_383[] =
1be85a6d 1000 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
9d8888c2 1001
8c6b79bb
TK
1002
1003static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
d78d671d 1004{
d78d671d
HR
1005 int osvw_id = *erratum++;
1006 u32 range;
1007 u32 ms;
1008
d78d671d
HR
1009 if (osvw_id >= 0 && osvw_id < 65536 &&
1010 cpu_has(cpu, X86_FEATURE_OSVW)) {
1011 u64 osvw_len;
1012
1013 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
1014 if (osvw_id < osvw_len) {
1015 u64 osvw_bits;
1016
1017 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
1018 osvw_bits);
1019 return osvw_bits & (1ULL << (osvw_id & 0x3f));
1020 }
1021 }
1022
1023 /* OSVW unavailable or ID unknown, match family-model-stepping range */
07a7795c 1024 ms = (cpu->x86_model << 4) | cpu->x86_mask;
d78d671d
HR
1025 while ((range = *erratum++))
1026 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
1027 (ms >= AMD_MODEL_RANGE_START(range)) &&
1028 (ms <= AMD_MODEL_RANGE_END(range)))
1029 return true;
1030
1031 return false;
1032}
d6d55f0b
JS
1033
1034void set_dr_addr_mask(unsigned long mask, int dr)
1035{
362f924b 1036 if (!boot_cpu_has(X86_FEATURE_BPEXT))
d6d55f0b
JS
1037 return;
1038
1039 switch (dr) {
1040 case 0:
1041 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
1042 break;
1043 case 1:
1044 case 2:
1045 case 3:
1046 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
1047 break;
1048 default:
1049 break;
1050 }
1051}