x86: apic - unify xapic_icr_read
[linux-2.6-block.git] / arch / x86 / kernel / apic_64.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
1da177e4
LT
17#include <linux/init.h>
18
19#include <linux/mm.h>
1da177e4
LT
20#include <linux/delay.h>
21#include <linux/bootmem.h>
1da177e4
LT
22#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
39928722 26#include <linux/ioport.h>
ba7eda4c 27#include <linux/clockchips.h>
70a20025 28#include <linux/acpi_pmtmr.h>
e83a5fdc 29#include <linux/module.h>
6e1cb38a 30#include <linux/dmar.h>
1da177e4
LT
31
32#include <asm/atomic.h>
33#include <asm/smp.h>
34#include <asm/mtrr.h>
35#include <asm/mpspec.h>
e83a5fdc 36#include <asm/hpet.h>
1da177e4 37#include <asm/pgalloc.h>
75152114 38#include <asm/nmi.h>
95833c83 39#include <asm/idle.h>
73dea47f
AK
40#include <asm/proto.h>
41#include <asm/timex.h>
2c8c0e6b 42#include <asm/apic.h>
6e1cb38a 43#include <asm/i8259.h>
1da177e4 44
5af5573e 45#include <mach_ipi.h>
dd46e3ca 46#include <mach_apic.h>
5af5573e 47
36fef094 48/* Disable local APIC timer from the kernel commandline or via dmi quirk */
aa276e1c 49static int disable_apic_timer __cpuinitdata;
bc1d99c1 50static int apic_calibrate_pmtmr __initdata;
0e078e2f 51int disable_apic;
6e1cb38a 52int disable_x2apic;
89027d35 53int x2apic;
1da177e4 54
6e1cb38a
SS
55/* x2apic enabled before OS handover */
56int x2apic_preenabled;
57
e83a5fdc 58/* Local APIC timer works in C2 */
2e7c2838
LT
59int local_apic_timer_c2_ok;
60EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
61
e83a5fdc
HS
62/*
63 * Debug level, exported for io_apic.c
64 */
baa13188 65unsigned int apic_verbosity;
e83a5fdc 66
bab4b27c
AS
67/* Have we found an MP table */
68int smp_found_config;
69
39928722
AD
70static struct resource lapic_resource = {
71 .name = "Local APIC",
72 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
73};
74
d03030e9
TG
75static unsigned int calibration_result;
76
ba7eda4c
TG
77static int lapic_next_event(unsigned long delta,
78 struct clock_event_device *evt);
79static void lapic_timer_setup(enum clock_event_mode mode,
80 struct clock_event_device *evt);
ba7eda4c 81static void lapic_timer_broadcast(cpumask_t mask);
0e078e2f 82static void apic_pm_activate(void);
ba7eda4c 83
274cfe59
CG
84/*
85 * The local apic timer can be used for any function which is CPU local.
86 */
ba7eda4c
TG
87static struct clock_event_device lapic_clockevent = {
88 .name = "lapic",
89 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
90 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
91 .shift = 32,
92 .set_mode = lapic_timer_setup,
93 .set_next_event = lapic_next_event,
94 .broadcast = lapic_timer_broadcast,
95 .rating = 100,
96 .irq = -1,
97};
98static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
99
d3432896
AK
100static unsigned long apic_phys;
101
3f530709
AS
102unsigned long mp_lapic_addr;
103
be8a5685 104unsigned int __cpuinitdata maxcpus = NR_CPUS;
0e078e2f
TG
105/*
106 * Get the LAPIC version
107 */
108static inline int lapic_get_version(void)
ba7eda4c 109{
0e078e2f 110 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
111}
112
0e078e2f 113/*
9c803869 114 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
115 */
116static inline int lapic_is_integrated(void)
ba7eda4c 117{
9c803869 118#ifdef CONFIG_X86_64
0e078e2f 119 return 1;
9c803869
CG
120#else
121 return APIC_INTEGRATED(lapic_get_version());
122#endif
ba7eda4c
TG
123}
124
125/*
0e078e2f 126 * Check, whether this is a modern or a first generation APIC
ba7eda4c 127 */
0e078e2f 128static int modern_apic(void)
ba7eda4c 129{
0e078e2f
TG
130 /* AMD systems use old APIC versions, so check the CPU */
131 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
132 boot_cpu_data.x86 >= 0xf)
133 return 1;
134 return lapic_get_version() >= 0x14;
ba7eda4c
TG
135}
136
274cfe59
CG
137/*
138 * Paravirt kernels also might be using these below ops. So we still
139 * use generic apic_read()/apic_write(), which might be pointing to different
140 * ops in PARAVIRT case.
141 */
1b374e4d 142void xapic_wait_icr_idle(void)
8339e9fb
FLV
143{
144 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
145 cpu_relax();
146}
147
1b374e4d 148u32 safe_xapic_wait_icr_idle(void)
8339e9fb 149{
3c6bb07a 150 u32 send_status;
8339e9fb
FLV
151 int timeout;
152
153 timeout = 0;
154 do {
155 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
156 if (!send_status)
157 break;
158 udelay(100);
159 } while (timeout++ < 1000);
160
161 return send_status;
162}
163
1b374e4d
SS
164void xapic_icr_write(u32 low, u32 id)
165{
ed4e5ec1 166 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
167 apic_write(APIC_ICR, low);
168}
169
170u64 xapic_icr_read(void)
171{
172 u32 icr1, icr2;
173
174 icr2 = apic_read(APIC_ICR2);
175 icr1 = apic_read(APIC_ICR);
176
cf9768d7 177 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
178}
179
180static struct apic_ops xapic_ops = {
181 .read = native_apic_mem_read,
182 .write = native_apic_mem_write,
1b374e4d
SS
183 .icr_read = xapic_icr_read,
184 .icr_write = xapic_icr_write,
185 .wait_icr_idle = xapic_wait_icr_idle,
186 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
187};
188
189struct apic_ops __read_mostly *apic_ops = &xapic_ops;
1b374e4d
SS
190EXPORT_SYMBOL_GPL(apic_ops);
191
13c88fb5
SS
192static void x2apic_wait_icr_idle(void)
193{
194 /* no need to wait for icr idle in x2apic */
195 return;
196}
197
198static u32 safe_x2apic_wait_icr_idle(void)
199{
200 /* no need to wait for icr idle in x2apic */
201 return 0;
202}
203
204void x2apic_icr_write(u32 low, u32 id)
205{
206 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
207}
208
209u64 x2apic_icr_read(void)
210{
211 unsigned long val;
212
213 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
214 return val;
215}
216
217static struct apic_ops x2apic_ops = {
218 .read = native_apic_msr_read,
219 .write = native_apic_msr_write,
13c88fb5
SS
220 .icr_read = x2apic_icr_read,
221 .icr_write = x2apic_icr_write,
222 .wait_icr_idle = x2apic_wait_icr_idle,
223 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
224};
225
0e078e2f
TG
226/**
227 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
228 */
e9427101 229void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 230{
11a8e778 231 unsigned int v;
6935d1f9
TG
232
233 /* unmask and set to NMI */
234 v = APIC_DM_NMI;
d4c63ec0
CG
235
236 /* Level triggered for 82489DX (32bit mode) */
237 if (!lapic_is_integrated())
238 v |= APIC_LVT_LEVEL_TRIGGER;
239
11a8e778 240 apic_write(APIC_LVT0, v);
1da177e4
LT
241}
242
0e078e2f
TG
243/**
244 * lapic_get_maxlvt - get the maximum number of local vector table entries
245 */
37e650c7 246int lapic_get_maxlvt(void)
1da177e4 247{
36a028de 248 unsigned int v;
1da177e4
LT
249
250 v = apic_read(APIC_LVR);
36a028de
CG
251 /*
252 * - we always have APIC integrated on 64bit mode
253 * - 82489DXs do not report # of LVT entries
254 */
255 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
256}
257
274cfe59
CG
258/*
259 * Local APIC timer
260 */
261
f07f4f90
CG
262/* Clock divisor is set to 1 */
263#define APIC_DIVISOR 1
264
0e078e2f
TG
265/*
266 * This function sets up the local APIC timer, with a timeout of
267 * 'clocks' APIC bus clock. During calibration we actually call
268 * this function twice on the boot CPU, once with a bogus timeout
269 * value, second time for real. The other (noncalibrating) CPUs
270 * call this function only once, with the real, calibrated value.
271 *
272 * We do reads before writes even if unnecessary, to get around the
273 * P5 APIC double write bug.
274 */
0e078e2f 275static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 276{
0e078e2f 277 unsigned int lvtt_value, tmp_value;
1da177e4 278
0e078e2f
TG
279 lvtt_value = LOCAL_TIMER_VECTOR;
280 if (!oneshot)
281 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
282 if (!lapic_is_integrated())
283 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
284
0e078e2f
TG
285 if (!irqen)
286 lvtt_value |= APIC_LVT_MASKED;
1da177e4 287
0e078e2f 288 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
289
290 /*
0e078e2f 291 * Divide PICLK by 16
1da177e4 292 */
0e078e2f
TG
293 tmp_value = apic_read(APIC_TDCR);
294 apic_write(APIC_TDCR, (tmp_value
295 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
296 | APIC_TDR_DIV_16);
297
298 if (!oneshot)
f07f4f90 299 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
300}
301
0e078e2f 302/*
7b83dae7
RR
303 * Setup extended LVT, AMD specific (K8, family 10h)
304 *
305 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
306 * MCE interrupts are supported. Thus MCE offset must be set to 0.
0e078e2f 307 */
7b83dae7
RR
308
309#define APIC_EILVT_LVTOFF_MCE 0
310#define APIC_EILVT_LVTOFF_IBS 1
311
312static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 313{
7b83dae7 314 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
0e078e2f 315 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 316
0e078e2f 317 apic_write(reg, v);
1da177e4
LT
318}
319
7b83dae7
RR
320u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
321{
322 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
323 return APIC_EILVT_LVTOFF_MCE;
324}
325
326u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
327{
328 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
329 return APIC_EILVT_LVTOFF_IBS;
330}
331
0e078e2f
TG
332/*
333 * Program the next event, relative to now
334 */
335static int lapic_next_event(unsigned long delta,
336 struct clock_event_device *evt)
1da177e4 337{
0e078e2f
TG
338 apic_write(APIC_TMICT, delta);
339 return 0;
1da177e4
LT
340}
341
0e078e2f
TG
342/*
343 * Setup the lapic timer in periodic or oneshot mode
344 */
345static void lapic_timer_setup(enum clock_event_mode mode,
346 struct clock_event_device *evt)
9b7711f0
HS
347{
348 unsigned long flags;
0e078e2f 349 unsigned int v;
9b7711f0 350
0e078e2f
TG
351 /* Lapic used as dummy for broadcast ? */
352 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
353 return;
354
355 local_irq_save(flags);
356
0e078e2f
TG
357 switch (mode) {
358 case CLOCK_EVT_MODE_PERIODIC:
359 case CLOCK_EVT_MODE_ONESHOT:
360 __setup_APIC_LVTT(calibration_result,
361 mode != CLOCK_EVT_MODE_PERIODIC, 1);
362 break;
363 case CLOCK_EVT_MODE_UNUSED:
364 case CLOCK_EVT_MODE_SHUTDOWN:
365 v = apic_read(APIC_LVTT);
366 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
367 apic_write(APIC_LVTT, v);
368 break;
369 case CLOCK_EVT_MODE_RESUME:
370 /* Nothing to do here */
371 break;
372 }
9b7711f0
HS
373
374 local_irq_restore(flags);
375}
376
1da177e4 377/*
0e078e2f 378 * Local APIC timer broadcast function
1da177e4 379 */
0e078e2f 380static void lapic_timer_broadcast(cpumask_t mask)
1da177e4 381{
0e078e2f
TG
382#ifdef CONFIG_SMP
383 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
384#endif
385}
1da177e4 386
0e078e2f
TG
387/*
388 * Setup the local APIC timer for this CPU. Copy the initilized values
389 * of the boot CPU and register the clock event in the framework.
390 */
391static void setup_APIC_timer(void)
392{
393 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 394
0e078e2f
TG
395 memcpy(levt, &lapic_clockevent, sizeof(*levt));
396 levt->cpumask = cpumask_of_cpu(smp_processor_id());
1da177e4 397
0e078e2f
TG
398 clockevents_register_device(levt);
399}
1da177e4 400
0e078e2f
TG
401/*
402 * In this function we calibrate APIC bus clocks to the external
403 * timer. Unfortunately we cannot use jiffies and the timer irq
404 * to calibrate, since some later bootup code depends on getting
405 * the first irq? Ugh.
406 *
407 * We want to do the calibration only once since we
408 * want to have local timer irqs syncron. CPUs connected
409 * by the same APIC bus have the very same bus frequency.
410 * And we want to have irqs off anyways, no accidental
411 * APIC irq that way.
412 */
413
414#define TICK_COUNT 100000000
415
89b3b1f4 416static int __init calibrate_APIC_clock(void)
0e078e2f
TG
417{
418 unsigned apic, apic_start;
419 unsigned long tsc, tsc_start;
420 int result;
421
422 local_irq_disable();
423
424 /*
425 * Put whatever arbitrary (but long enough) timeout
426 * value into the APIC clock, we just want to get the
427 * counter running for calibration.
428 *
429 * No interrupt enable !
430 */
431 __setup_APIC_LVTT(250000000, 0, 0);
432
433 apic_start = apic_read(APIC_TMCCT);
434#ifdef CONFIG_X86_PM_TIMER
435 if (apic_calibrate_pmtmr && pmtmr_ioport) {
436 pmtimer_wait(5000); /* 5ms wait */
437 apic = apic_read(APIC_TMCCT);
438 result = (apic_start - apic) * 1000L / 5;
439 } else
440#endif
441 {
442 rdtscll(tsc_start);
443
444 do {
445 apic = apic_read(APIC_TMCCT);
446 rdtscll(tsc);
447 } while ((tsc - tsc_start) < TICK_COUNT &&
448 (apic_start - apic) < TICK_COUNT);
449
450 result = (apic_start - apic) * 1000L * tsc_khz /
451 (tsc - tsc_start);
452 }
453
454 local_irq_enable();
455
456 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
457
458 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
459 result / 1000 / 1000, result / 1000 % 1000);
460
461 /* Calculate the scaled math multiplication factor */
877084fb
AM
462 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
463 lapic_clockevent.shift);
0e078e2f
TG
464 lapic_clockevent.max_delta_ns =
465 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
466 lapic_clockevent.min_delta_ns =
467 clockevent_delta2ns(0xF, &lapic_clockevent);
468
f07f4f90 469 calibration_result = (result * APIC_DIVISOR) / HZ;
89b3b1f4
CG
470
471 /*
472 * Do a sanity check on the APIC calibration result
473 */
474 if (calibration_result < (1000000 / HZ)) {
475 printk(KERN_WARNING
476 "APIC frequency too slow, disabling apic timer\n");
477 return -1;
478 }
479
480 return 0;
0e078e2f
TG
481}
482
e83a5fdc
HS
483/*
484 * Setup the boot APIC
485 *
486 * Calibrate and verify the result.
487 */
0e078e2f
TG
488void __init setup_boot_APIC_clock(void)
489{
490 /*
274cfe59
CG
491 * The local apic timer can be disabled via the kernel
492 * commandline or from the CPU detection code. Register the lapic
493 * timer as a dummy clock event source on SMP systems, so the
494 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
495 */
496 if (disable_apic_timer) {
497 printk(KERN_INFO "Disabling APIC timer\n");
498 /* No broadcast on UP ! */
9d09951d
TG
499 if (num_possible_cpus() > 1) {
500 lapic_clockevent.mult = 1;
0e078e2f 501 setup_APIC_timer();
9d09951d 502 }
0e078e2f
TG
503 return;
504 }
505
274cfe59
CG
506 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
507 "calibrating APIC timer ...\n");
508
89b3b1f4 509 if (calibrate_APIC_clock()) {
c2b84b30
TG
510 /* No broadcast on UP ! */
511 if (num_possible_cpus() > 1)
512 setup_APIC_timer();
513 return;
514 }
515
0e078e2f
TG
516 /*
517 * If nmi_watchdog is set to IO_APIC, we need the
518 * PIT/HPET going. Otherwise register lapic as a dummy
519 * device.
520 */
521 if (nmi_watchdog != NMI_IO_APIC)
522 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
523 else
524 printk(KERN_WARNING "APIC timer registered as dummy,"
116f570e 525 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f 526
274cfe59 527 /* Setup the lapic or request the broadcast */
0e078e2f
TG
528 setup_APIC_timer();
529}
530
0e078e2f
TG
531void __cpuinit setup_secondary_APIC_clock(void)
532{
0e078e2f
TG
533 setup_APIC_timer();
534}
535
536/*
537 * The guts of the apic timer interrupt
538 */
539static void local_apic_timer_interrupt(void)
540{
541 int cpu = smp_processor_id();
542 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
543
544 /*
545 * Normally we should not be here till LAPIC has been initialized but
546 * in some cases like kdump, its possible that there is a pending LAPIC
547 * timer interrupt from previous kernel's context and is delivered in
548 * new kernel the moment interrupts are enabled.
549 *
550 * Interrupts are enabled early and LAPIC is setup much later, hence
551 * its possible that when we get here evt->event_handler is NULL.
552 * Check for event_handler being NULL and discard the interrupt as
553 * spurious.
554 */
555 if (!evt->event_handler) {
556 printk(KERN_WARNING
557 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
558 /* Switch it off */
559 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
560 return;
561 }
562
563 /*
564 * the NMI deadlock-detector uses this.
565 */
566 add_pda(apic_timer_irqs, 1);
567
568 evt->event_handler(evt);
569}
570
571/*
572 * Local APIC timer interrupt. This is the most natural way for doing
573 * local interrupts, but local timer interrupts can be emulated by
574 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
575 *
576 * [ if a single-CPU system runs an SMP kernel then we call the local
577 * interrupt as well. Thus we cannot inline the local irq ... ]
578 */
579void smp_apic_timer_interrupt(struct pt_regs *regs)
580{
581 struct pt_regs *old_regs = set_irq_regs(regs);
582
583 /*
584 * NOTE! We'd better ACK the irq immediately,
585 * because timer handling can be slow.
586 */
587 ack_APIC_irq();
588 /*
589 * update_process_times() expects us to have done irq_enter().
590 * Besides, if we don't timer interrupts ignore the global
591 * interrupt lock, which is the WrongThing (tm) to do.
592 */
593 exit_idle();
594 irq_enter();
595 local_apic_timer_interrupt();
596 irq_exit();
274cfe59 597
0e078e2f
TG
598 set_irq_regs(old_regs);
599}
600
601int setup_profiling_timer(unsigned int multiplier)
602{
603 return -EINVAL;
604}
605
606
607/*
608 * Local APIC start and shutdown
609 */
610
611/**
612 * clear_local_APIC - shutdown the local APIC
613 *
614 * This is called, when a CPU is disabled and before rebooting, so the state of
615 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
616 * leftovers during boot.
617 */
618void clear_local_APIC(void)
619{
2584a82d 620 int maxlvt;
0e078e2f
TG
621 u32 v;
622
d3432896
AK
623 /* APIC hasn't been mapped yet */
624 if (!apic_phys)
625 return;
626
627 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
628 /*
629 * Masking an LVT entry can trigger a local APIC error
630 * if the vector is zero. Mask LVTERR first to prevent this.
631 */
632 if (maxlvt >= 3) {
633 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
634 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
635 }
636 /*
637 * Careful: we have to set masks only first to deassert
638 * any level-triggered sources.
639 */
640 v = apic_read(APIC_LVTT);
641 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
642 v = apic_read(APIC_LVT0);
643 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
644 v = apic_read(APIC_LVT1);
645 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
646 if (maxlvt >= 4) {
647 v = apic_read(APIC_LVTPC);
648 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
649 }
650
6764014b
CG
651 /* lets not touch this if we didn't frob it */
652#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
653 if (maxlvt >= 5) {
654 v = apic_read(APIC_LVTTHMR);
655 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
656 }
657#endif
0e078e2f
TG
658 /*
659 * Clean APIC state for other OSs:
660 */
661 apic_write(APIC_LVTT, APIC_LVT_MASKED);
662 apic_write(APIC_LVT0, APIC_LVT_MASKED);
663 apic_write(APIC_LVT1, APIC_LVT_MASKED);
664 if (maxlvt >= 3)
665 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
666 if (maxlvt >= 4)
667 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
668
669 /* Integrated APIC (!82489DX) ? */
670 if (lapic_is_integrated()) {
671 if (maxlvt > 3)
672 /* Clear ESR due to Pentium errata 3AP and 11AP */
673 apic_write(APIC_ESR, 0);
674 apic_read(APIC_ESR);
675 }
0e078e2f
TG
676}
677
678/**
679 * disable_local_APIC - clear and disable the local APIC
680 */
681void disable_local_APIC(void)
682{
683 unsigned int value;
684
685 clear_local_APIC();
686
687 /*
688 * Disable APIC (implies clearing of registers
689 * for 82489DX!).
690 */
691 value = apic_read(APIC_SPIV);
692 value &= ~APIC_SPIV_APIC_ENABLED;
693 apic_write(APIC_SPIV, value);
694}
695
696void lapic_shutdown(void)
697{
698 unsigned long flags;
699
700 if (!cpu_has_apic)
701 return;
702
703 local_irq_save(flags);
704
705 disable_local_APIC();
706
707 local_irq_restore(flags);
708}
709
710/*
711 * This is to verify that we're looking at a real local APIC.
712 * Check these against your board if the CPUs aren't getting
713 * started for no apparent reason.
714 */
715int __init verify_local_APIC(void)
716{
717 unsigned int reg0, reg1;
718
719 /*
720 * The version register is read-only in a real APIC.
721 */
722 reg0 = apic_read(APIC_LVR);
723 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
724 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
725 reg1 = apic_read(APIC_LVR);
726 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
727
728 /*
729 * The two version reads above should print the same
730 * numbers. If the second one is different, then we
731 * poke at a non-APIC.
732 */
733 if (reg1 != reg0)
734 return 0;
735
736 /*
737 * Check if the version looks reasonably.
738 */
739 reg1 = GET_APIC_VERSION(reg0);
740 if (reg1 == 0x00 || reg1 == 0xff)
741 return 0;
742 reg1 = lapic_get_maxlvt();
743 if (reg1 < 0x02 || reg1 == 0xff)
744 return 0;
745
746 /*
747 * The ID register is read/write in a real APIC.
748 */
2d7a66d0 749 reg0 = apic_read(APIC_ID);
0e078e2f
TG
750 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
751 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
2d7a66d0 752 reg1 = apic_read(APIC_ID);
0e078e2f
TG
753 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
754 apic_write(APIC_ID, reg0);
755 if (reg1 != (reg0 ^ APIC_ID_MASK))
756 return 0;
757
758 /*
1da177e4
LT
759 * The next two are just to see if we have sane values.
760 * They're only really relevant if we're in Virtual Wire
761 * compatibility mode, but most boxes are anymore.
762 */
763 reg0 = apic_read(APIC_LVT0);
0e078e2f 764 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
765 reg1 = apic_read(APIC_LVT1);
766 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
767
768 return 1;
769}
770
0e078e2f
TG
771/**
772 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
773 */
1da177e4
LT
774void __init sync_Arb_IDs(void)
775{
296cb951
CG
776 /*
777 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
778 * needed on AMD.
779 */
780 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
781 return;
782
783 /*
784 * Wait for idle.
785 */
786 apic_wait_icr_idle();
787
788 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
789 apic_write(APIC_ICR, APIC_DEST_ALLINC |
790 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
791}
792
1da177e4
LT
793/*
794 * An initial setup of the virtual wire mode.
795 */
796void __init init_bsp_APIC(void)
797{
11a8e778 798 unsigned int value;
1da177e4
LT
799
800 /*
801 * Don't do the setup now if we have a SMP BIOS as the
802 * through-I/O-APIC virtual wire mode might be active.
803 */
804 if (smp_found_config || !cpu_has_apic)
805 return;
806
1da177e4
LT
807 /*
808 * Do not trust the local APIC being empty at bootup.
809 */
810 clear_local_APIC();
811
812 /*
813 * Enable APIC.
814 */
815 value = apic_read(APIC_SPIV);
816 value &= ~APIC_VECTOR_MASK;
817 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
818
819#ifdef CONFIG_X86_32
820 /* This bit is reserved on P4/Xeon and should be cleared */
821 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
822 (boot_cpu_data.x86 == 15))
823 value &= ~APIC_SPIV_FOCUS_DISABLED;
824 else
825#endif
826 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 827 value |= SPURIOUS_APIC_VECTOR;
11a8e778 828 apic_write(APIC_SPIV, value);
1da177e4
LT
829
830 /*
831 * Set up the virtual wire mode.
832 */
11a8e778 833 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 834 value = APIC_DM_NMI;
638c0411
CG
835 if (!lapic_is_integrated()) /* 82489DX */
836 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 837 apic_write(APIC_LVT1, value);
1da177e4
LT
838}
839
0e078e2f
TG
840/**
841 * setup_local_APIC - setup the local APIC
842 */
843void __cpuinit setup_local_APIC(void)
1da177e4 844{
739f33b3 845 unsigned int value;
da7ed9f9 846 int i, j;
1da177e4 847
ac23d4ee 848 preempt_disable();
1da177e4 849 value = apic_read(APIC_LVR);
1da177e4 850
fe7414a2 851 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
1da177e4
LT
852
853 /*
854 * Double-check whether this APIC is really registered.
855 * This is meaningless in clustered apic mode, so we skip it.
856 */
857 if (!apic_id_registered())
858 BUG();
859
860 /*
861 * Intel recommends to set DFR, LDR and TPR before enabling
862 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
863 * document number 292116). So here it goes...
864 */
865 init_apic_ldr();
866
867 /*
868 * Set Task Priority to 'accept all'. We never change this
869 * later on.
870 */
871 value = apic_read(APIC_TASKPRI);
872 value &= ~APIC_TPRI_MASK;
11a8e778 873 apic_write(APIC_TASKPRI, value);
1da177e4 874
da7ed9f9
VG
875 /*
876 * After a crash, we no longer service the interrupts and a pending
877 * interrupt from previous kernel might still have ISR bit set.
878 *
879 * Most probably by now CPU has serviced that pending interrupt and
880 * it might not have done the ack_APIC_irq() because it thought,
881 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
882 * does not clear the ISR bit and cpu thinks it has already serivced
883 * the interrupt. Hence a vector might get locked. It was noticed
884 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
885 */
886 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
887 value = apic_read(APIC_ISR + i*0x10);
888 for (j = 31; j >= 0; j--) {
889 if (value & (1<<j))
890 ack_APIC_irq();
891 }
892 }
893
1da177e4
LT
894 /*
895 * Now that we are all set up, enable the APIC
896 */
897 value = apic_read(APIC_SPIV);
898 value &= ~APIC_VECTOR_MASK;
899 /*
900 * Enable APIC
901 */
902 value |= APIC_SPIV_APIC_ENABLED;
903
3f14c746
AK
904 /* We always use processor focus */
905
1da177e4
LT
906 /*
907 * Set spurious IRQ vector
908 */
909 value |= SPURIOUS_APIC_VECTOR;
11a8e778 910 apic_write(APIC_SPIV, value);
1da177e4
LT
911
912 /*
913 * Set up LVT0, LVT1:
914 *
915 * set up through-local-APIC on the BP's LINT0. This is not
916 * strictly necessary in pure symmetric-IO mode, but sometimes
917 * we delegate interrupts to the 8259A.
918 */
919 /*
920 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
921 */
922 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
a8fcf1a2 923 if (!smp_processor_id() && !value) {
1da177e4 924 value = APIC_DM_EXTINT;
bc1d99c1
CW
925 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
926 smp_processor_id());
1da177e4
LT
927 } else {
928 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1
CW
929 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
930 smp_processor_id());
1da177e4 931 }
11a8e778 932 apic_write(APIC_LVT0, value);
1da177e4
LT
933
934 /*
935 * only the BP should see the LINT1 NMI signal, obviously.
936 */
937 if (!smp_processor_id())
938 value = APIC_DM_NMI;
939 else
940 value = APIC_DM_NMI | APIC_LVT_MASKED;
11a8e778 941 apic_write(APIC_LVT1, value);
ac23d4ee 942 preempt_enable();
739f33b3 943}
1da177e4 944
a4928cff 945static void __cpuinit lapic_setup_esr(void)
739f33b3
AK
946{
947 unsigned maxlvt = lapic_get_maxlvt();
948
949 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
1c69524c 950 /*
739f33b3 951 * spec says clear errors after enabling vector.
1c69524c 952 */
739f33b3
AK
953 if (maxlvt > 3)
954 apic_write(APIC_ESR, 0);
955}
1da177e4 956
739f33b3
AK
957void __cpuinit end_local_APIC_setup(void)
958{
959 lapic_setup_esr();
f2802e7f 960 setup_apic_nmi_watchdog(NULL);
0e078e2f 961 apic_pm_activate();
1da177e4 962}
1da177e4 963
6e1cb38a
SS
964void check_x2apic(void)
965{
966 int msr, msr2;
967
968 rdmsr(MSR_IA32_APICBASE, msr, msr2);
969
970 if (msr & X2APIC_ENABLE) {
971 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
972 x2apic_preenabled = x2apic = 1;
973 apic_ops = &x2apic_ops;
974 }
975}
976
977void enable_x2apic(void)
978{
979 int msr, msr2;
980
981 rdmsr(MSR_IA32_APICBASE, msr, msr2);
982 if (!(msr & X2APIC_ENABLE)) {
983 printk("Enabling x2apic\n");
984 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
985 }
986}
987
988void enable_IR_x2apic(void)
989{
990#ifdef CONFIG_INTR_REMAP
991 int ret;
992 unsigned long flags;
993
994 if (!cpu_has_x2apic)
995 return;
996
997 if (!x2apic_preenabled && disable_x2apic) {
998 printk(KERN_INFO
999 "Skipped enabling x2apic and Interrupt-remapping "
1000 "because of nox2apic\n");
1001 return;
1002 }
1003
1004 if (x2apic_preenabled && disable_x2apic)
1005 panic("Bios already enabled x2apic, can't enforce nox2apic");
1006
1007 if (!x2apic_preenabled && skip_ioapic_setup) {
1008 printk(KERN_INFO
1009 "Skipped enabling x2apic and Interrupt-remapping "
1010 "because of skipping io-apic setup\n");
1011 return;
1012 }
1013
1014 ret = dmar_table_init();
1015 if (ret) {
1016 printk(KERN_INFO
1017 "dmar_table_init() failed with %d:\n", ret);
1018
1019 if (x2apic_preenabled)
1020 panic("x2apic enabled by bios. But IR enabling failed");
1021 else
1022 printk(KERN_INFO
1023 "Not enabling x2apic,Intr-remapping\n");
1024 return;
1025 }
1026
1027 local_irq_save(flags);
1028 mask_8259A();
1029 save_mask_IO_APIC_setup();
1030
1031 ret = enable_intr_remapping(1);
1032
1033 if (ret && x2apic_preenabled) {
1034 local_irq_restore(flags);
1035 panic("x2apic enabled by bios. But IR enabling failed");
1036 }
1037
1038 if (ret)
1039 goto end;
1040
1041 if (!x2apic) {
1042 x2apic = 1;
1043 apic_ops = &x2apic_ops;
1044 enable_x2apic();
1045 }
1046end:
1047 if (ret)
1048 /*
1049 * IR enabling failed
1050 */
1051 restore_IO_APIC_setup();
1052 else
1053 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1054
1055 unmask_8259A();
1056 local_irq_restore(flags);
1057
1058 if (!ret) {
1059 if (!x2apic_preenabled)
1060 printk(KERN_INFO
1061 "Enabled x2apic and interrupt-remapping\n");
1062 else
1063 printk(KERN_INFO
1064 "Enabled Interrupt-remapping\n");
1065 } else
1066 printk(KERN_ERR
1067 "Failed to enable Interrupt-remapping and x2apic\n");
1068#else
1069 if (!cpu_has_x2apic)
1070 return;
1071
1072 if (x2apic_preenabled)
1073 panic("x2apic enabled prior OS handover,"
1074 " enable CONFIG_INTR_REMAP");
1075
1076 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1077 " and x2apic\n");
1078#endif
1079
1080 return;
1081}
1082
1da177e4
LT
1083/*
1084 * Detect and enable local APICs on non-SMP boards.
1085 * Original code written by Keir Fraser.
1086 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1087 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1088 */
0e078e2f 1089static int __init detect_init_APIC(void)
1da177e4
LT
1090{
1091 if (!cpu_has_apic) {
1092 printk(KERN_INFO "No local APIC present\n");
1093 return -1;
1094 }
1095
1096 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
c70dcb74 1097 boot_cpu_physical_apicid = 0;
1da177e4
LT
1098 return 0;
1099}
1100
8643f9d0
YL
1101void __init early_init_lapic_mapping(void)
1102{
431ee79d 1103 unsigned long phys_addr;
8643f9d0
YL
1104
1105 /*
1106 * If no local APIC can be found then go out
1107 * : it means there is no mpatable and MADT
1108 */
1109 if (!smp_found_config)
1110 return;
1111
431ee79d 1112 phys_addr = mp_lapic_addr;
8643f9d0 1113
431ee79d 1114 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
8643f9d0 1115 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
431ee79d 1116 APIC_BASE, phys_addr);
8643f9d0
YL
1117
1118 /*
1119 * Fetch the APIC ID of the BSP in case we have a
1120 * default configuration (or the MP table is broken).
1121 */
4c9961d5 1122 boot_cpu_physical_apicid = read_apic_id();
8643f9d0
YL
1123}
1124
0e078e2f
TG
1125/**
1126 * init_apic_mappings - initialize APIC mappings
1127 */
1da177e4
LT
1128void __init init_apic_mappings(void)
1129{
6e1cb38a 1130 if (x2apic) {
4c9961d5 1131 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1132 return;
1133 }
1134
1da177e4
LT
1135 /*
1136 * If no local APIC can be found then set up a fake all
1137 * zeroes page to simulate the local APIC and another
1138 * one for the IO-APIC.
1139 */
1140 if (!smp_found_config && detect_init_APIC()) {
1141 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1142 apic_phys = __pa(apic_phys);
1143 } else
1144 apic_phys = mp_lapic_addr;
1145
1146 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
7ffeeb1e
YL
1147 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1148 APIC_BASE, apic_phys);
1da177e4
LT
1149
1150 /*
1151 * Fetch the APIC ID of the BSP in case we have a
1152 * default configuration (or the MP table is broken).
1153 */
4c9961d5 1154 boot_cpu_physical_apicid = read_apic_id();
1da177e4
LT
1155}
1156
1157/*
0e078e2f
TG
1158 * This initializes the IO-APIC and APIC hardware if this is
1159 * a UP kernel.
1da177e4 1160 */
0e078e2f 1161int __init APIC_init_uniprocessor(void)
1da177e4 1162{
0e078e2f
TG
1163 if (disable_apic) {
1164 printk(KERN_INFO "Apic disabled\n");
1165 return -1;
1166 }
1167 if (!cpu_has_apic) {
1168 disable_apic = 1;
1169 printk(KERN_INFO "Apic disabled by BIOS\n");
1170 return -1;
1171 }
1da177e4 1172
6e1cb38a
SS
1173 enable_IR_x2apic();
1174 setup_apic_routing();
1175
0e078e2f 1176 verify_local_APIC();
1da177e4 1177
b5841765
GC
1178 connect_bsp_APIC();
1179
b6df1b8b 1180 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
c70dcb74 1181 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1da177e4 1182
0e078e2f 1183 setup_local_APIC();
1da177e4 1184
739f33b3
AK
1185 /*
1186 * Now enable IO-APICs, actually call clear_IO_APIC
1187 * We need clear_IO_APIC before enabling vector on BP
1188 */
1189 if (!skip_ioapic_setup && nr_ioapics)
1190 enable_IO_APIC();
1191
acae7d90
MR
1192 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1193 localise_nmi_watchdog();
739f33b3
AK
1194 end_local_APIC_setup();
1195
0e078e2f
TG
1196 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1197 setup_IO_APIC();
1198 else
1199 nr_ioapics = 0;
1200 setup_boot_APIC_clock();
1201 check_nmi_watchdog();
1202 return 0;
1da177e4
LT
1203}
1204
1205/*
0e078e2f 1206 * Local APIC interrupts
1da177e4
LT
1207 */
1208
0e078e2f
TG
1209/*
1210 * This interrupt should _never_ happen with our APIC/SMP architecture
1211 */
1212asmlinkage void smp_spurious_interrupt(void)
1da177e4 1213{
0e078e2f
TG
1214 unsigned int v;
1215 exit_idle();
1216 irq_enter();
1da177e4 1217 /*
0e078e2f
TG
1218 * Check if this really is a spurious interrupt and ACK it
1219 * if it is a vectored one. Just in case...
1220 * Spurious interrupts should not be ACKed.
1da177e4 1221 */
0e078e2f
TG
1222 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1223 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1224 ack_APIC_irq();
c4d58cbd 1225
0e078e2f
TG
1226 add_pda(irq_spurious_count, 1);
1227 irq_exit();
1228}
1da177e4 1229
0e078e2f
TG
1230/*
1231 * This interrupt should never happen with our APIC/SMP architecture
1232 */
1233asmlinkage void smp_error_interrupt(void)
1234{
1235 unsigned int v, v1;
1da177e4 1236
0e078e2f
TG
1237 exit_idle();
1238 irq_enter();
1239 /* First tickle the hardware, only then report what went on. -- REW */
1240 v = apic_read(APIC_ESR);
1241 apic_write(APIC_ESR, 0);
1242 v1 = apic_read(APIC_ESR);
1243 ack_APIC_irq();
1244 atomic_inc(&irq_err_count);
ba7eda4c 1245
0e078e2f
TG
1246 /* Here is what the APIC error bits mean:
1247 0: Send CS error
1248 1: Receive CS error
1249 2: Send accept error
1250 3: Receive accept error
1251 4: Reserved
1252 5: Send illegal vector
1253 6: Received illegal vector
1254 7: Illegal register address
1255 */
1256 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1257 smp_processor_id(), v , v1);
1258 irq_exit();
1da177e4
LT
1259}
1260
b5841765
GC
1261/**
1262 * * connect_bsp_APIC - attach the APIC to the interrupt system
1263 * */
1264void __init connect_bsp_APIC(void)
1265{
1266 enable_apic_mode();
1267}
1268
274cfe59
CG
1269/**
1270 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1271 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1272 *
1273 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1274 * APIC is disabled.
1275 */
0e078e2f 1276void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1277{
0e078e2f
TG
1278 /* Go back to Virtual Wire compatibility mode */
1279 unsigned long value;
1da177e4 1280
0e078e2f
TG
1281 /* For the spurious interrupt use vector F, and enable it */
1282 value = apic_read(APIC_SPIV);
1283 value &= ~APIC_VECTOR_MASK;
1284 value |= APIC_SPIV_APIC_ENABLED;
1285 value |= 0xf;
1286 apic_write(APIC_SPIV, value);
b8ce3359 1287
0e078e2f
TG
1288 if (!virt_wire_setup) {
1289 /*
1290 * For LVT0 make it edge triggered, active high,
1291 * external and enabled
1292 */
1293 value = apic_read(APIC_LVT0);
1294 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1295 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1296 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1297 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1298 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1299 apic_write(APIC_LVT0, value);
1300 } else {
1301 /* Disable LVT0 */
1302 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1303 }
b8ce3359 1304
0e078e2f
TG
1305 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1306 value = apic_read(APIC_LVT1);
1307 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1308 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1309 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1310 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1311 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1312 apic_write(APIC_LVT1, value);
1da177e4
LT
1313}
1314
be8a5685
AS
1315void __cpuinit generic_processor_info(int apicid, int version)
1316{
1317 int cpu;
1318 cpumask_t tmp_map;
1319
1320 if (num_processors >= NR_CPUS) {
1321 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1322 " Processor ignored.\n", NR_CPUS);
1323 return;
1324 }
1325
1326 if (num_processors >= maxcpus) {
1327 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1328 " Processor ignored.\n", maxcpus);
1329 return;
1330 }
1331
1332 num_processors++;
1333 cpus_complement(tmp_map, cpu_present_map);
1334 cpu = first_cpu(tmp_map);
1335
1336 physid_set(apicid, phys_cpu_present_map);
1337 if (apicid == boot_cpu_physical_apicid) {
1338 /*
1339 * x86_bios_cpu_apicid is required to have processors listed
1340 * in same order as logical cpu numbers. Hence the first
1341 * entry is BSP, and so on.
1342 */
1343 cpu = 0;
1344 }
e0da3364
YL
1345 if (apicid > max_physical_apicid)
1346 max_physical_apicid = apicid;
1347
be8a5685 1348 /* are we being called early in kernel startup? */
23ca4bba
MT
1349 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1350 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1351 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
be8a5685
AS
1352
1353 cpu_to_apicid[cpu] = apicid;
1354 bios_cpu_apicid[cpu] = apicid;
1355 } else {
1356 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1357 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1358 }
1359
1360 cpu_set(cpu, cpu_possible_map);
1361 cpu_set(cpu, cpu_present_map);
1362}
1363
0c81c746
SS
1364int hard_smp_processor_id(void)
1365{
1366 return read_apic_id();
1367}
1368
89039b37 1369/*
0e078e2f 1370 * Power management
89039b37 1371 */
0e078e2f
TG
1372#ifdef CONFIG_PM
1373
1374static struct {
274cfe59
CG
1375 /*
1376 * 'active' is true if the local APIC was enabled by us and
1377 * not the BIOS; this signifies that we are also responsible
1378 * for disabling it before entering apm/acpi suspend
1379 */
0e078e2f
TG
1380 int active;
1381 /* r/w apic fields */
1382 unsigned int apic_id;
1383 unsigned int apic_taskpri;
1384 unsigned int apic_ldr;
1385 unsigned int apic_dfr;
1386 unsigned int apic_spiv;
1387 unsigned int apic_lvtt;
1388 unsigned int apic_lvtpc;
1389 unsigned int apic_lvt0;
1390 unsigned int apic_lvt1;
1391 unsigned int apic_lvterr;
1392 unsigned int apic_tmict;
1393 unsigned int apic_tdcr;
1394 unsigned int apic_thmr;
1395} apic_pm_state;
1396
1397static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1398{
1399 unsigned long flags;
1400 int maxlvt;
89039b37 1401
0e078e2f
TG
1402 if (!apic_pm_state.active)
1403 return 0;
89039b37 1404
0e078e2f 1405 maxlvt = lapic_get_maxlvt();
89039b37 1406
2d7a66d0 1407 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
1408 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1409 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1410 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1411 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1412 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1413 if (maxlvt >= 4)
1414 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1415 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1416 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1417 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1418 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1419 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
24968cfd 1420#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
1421 if (maxlvt >= 5)
1422 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1423#endif
24968cfd 1424
0e078e2f
TG
1425 local_irq_save(flags);
1426 disable_local_APIC();
1427 local_irq_restore(flags);
1428 return 0;
1da177e4
LT
1429}
1430
0e078e2f 1431static int lapic_resume(struct sys_device *dev)
1da177e4 1432{
0e078e2f
TG
1433 unsigned int l, h;
1434 unsigned long flags;
1435 int maxlvt;
1da177e4 1436
0e078e2f
TG
1437 if (!apic_pm_state.active)
1438 return 0;
89b831ef 1439
0e078e2f 1440 maxlvt = lapic_get_maxlvt();
1da177e4 1441
0e078e2f 1442 local_irq_save(flags);
92206c90
CG
1443
1444#ifdef CONFIG_X86_64
1445 if (x2apic)
1446 enable_x2apic();
1447 else
1448#endif
1449 /*
1450 * Make sure the APICBASE points to the right address
1451 *
1452 * FIXME! This will be wrong if we ever support suspend on
1453 * SMP! We'll need to do this as part of the CPU restore!
1454 */
6e1cb38a
SS
1455 rdmsr(MSR_IA32_APICBASE, l, h);
1456 l &= ~MSR_IA32_APICBASE_BASE;
1457 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1458 wrmsr(MSR_IA32_APICBASE, l, h);
6e1cb38a 1459
0e078e2f
TG
1460 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1461 apic_write(APIC_ID, apic_pm_state.apic_id);
1462 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1463 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1464 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1465 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1466 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1467 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 1468#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
1469 if (maxlvt >= 5)
1470 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1471#endif
1472 if (maxlvt >= 4)
1473 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1474 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1475 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1476 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1477 apic_write(APIC_ESR, 0);
1478 apic_read(APIC_ESR);
1479 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1480 apic_write(APIC_ESR, 0);
1481 apic_read(APIC_ESR);
92206c90 1482
0e078e2f 1483 local_irq_restore(flags);
92206c90 1484
0e078e2f
TG
1485 return 0;
1486}
b8ce3359 1487
274cfe59
CG
1488/*
1489 * This device has no shutdown method - fully functioning local APICs
1490 * are needed on every CPU up until machine_halt/restart/poweroff.
1491 */
1492
0e078e2f
TG
1493static struct sysdev_class lapic_sysclass = {
1494 .name = "lapic",
1495 .resume = lapic_resume,
1496 .suspend = lapic_suspend,
1497};
b8ce3359 1498
0e078e2f 1499static struct sys_device device_lapic = {
e83a5fdc
HS
1500 .id = 0,
1501 .cls = &lapic_sysclass,
0e078e2f 1502};
b8ce3359 1503
0e078e2f
TG
1504static void __cpuinit apic_pm_activate(void)
1505{
1506 apic_pm_state.active = 1;
1da177e4
LT
1507}
1508
0e078e2f 1509static int __init init_lapic_sysfs(void)
1da177e4 1510{
0e078e2f 1511 int error;
e83a5fdc 1512
0e078e2f
TG
1513 if (!cpu_has_apic)
1514 return 0;
1515 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 1516
0e078e2f
TG
1517 error = sysdev_class_register(&lapic_sysclass);
1518 if (!error)
1519 error = sysdev_register(&device_lapic);
1520 return error;
1da177e4 1521}
0e078e2f
TG
1522device_initcall(init_lapic_sysfs);
1523
1524#else /* CONFIG_PM */
1525
1526static void apic_pm_activate(void) { }
1527
1528#endif /* CONFIG_PM */
1da177e4
LT
1529
1530/*
f8bf3c65 1531 * apic_is_clustered_box() -- Check if we can expect good TSC
1da177e4
LT
1532 *
1533 * Thus far, the major user of this is IBM's Summit2 series:
1534 *
637029c6 1535 * Clustered boxes may have unsynced TSC problems if they are
1da177e4
LT
1536 * multi-chassis. Use available data to take a good guess.
1537 * If in doubt, go HPET.
1538 */
f8bf3c65 1539__cpuinit int apic_is_clustered_box(void)
1da177e4
LT
1540{
1541 int i, clusters, zeros;
1542 unsigned id;
322850af 1543 u16 *bios_cpu_apicid;
1da177e4
LT
1544 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1545
322850af
YL
1546 /*
1547 * there is not this kind of box with AMD CPU yet.
1548 * Some AMD box with quadcore cpu and 8 sockets apicid
1549 * will be [4, 0x23] or [8, 0x27] could be thought to
f8fffa45 1550 * vsmp box still need checking...
322850af 1551 */
1cb68487 1552 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
322850af
YL
1553 return 0;
1554
23ca4bba 1555 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 1556 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4
LT
1557
1558 for (i = 0; i < NR_CPUS; i++) {
e8c10ef9 1559 /* are we being called early in kernel startup? */
693e3c56
MT
1560 if (bios_cpu_apicid) {
1561 id = bios_cpu_apicid[i];
e8c10ef9 1562 }
1563 else if (i < nr_cpu_ids) {
1564 if (cpu_present(i))
1565 id = per_cpu(x86_bios_cpu_apicid, i);
1566 else
1567 continue;
1568 }
1569 else
1570 break;
1571
1da177e4
LT
1572 if (id != BAD_APICID)
1573 __set_bit(APIC_CLUSTERID(id), clustermap);
1574 }
1575
1576 /* Problem: Partially populated chassis may not have CPUs in some of
1577 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 1578 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1579 * Since clusters are allocated sequentially, count zeros only if
1580 * they are bounded by ones.
1da177e4
LT
1581 */
1582 clusters = 0;
1583 zeros = 0;
1584 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1585 if (test_bit(i, clustermap)) {
1586 clusters += 1 + zeros;
1587 zeros = 0;
1588 } else
1589 ++zeros;
1590 }
1591
1cb68487
RT
1592 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1593 * not guaranteed to be synced between boards
1594 */
1595 if (is_vsmp_box() && clusters > 1)
1596 return 1;
1597
1da177e4 1598 /*
f8bf3c65 1599 * If clusters > 2, then should be multi-chassis.
1da177e4
LT
1600 * May have to revisit this when multi-core + hyperthreaded CPUs come
1601 * out, but AFAIK this will work even for them.
1602 */
1603 return (clusters > 2);
1604}
1605
6e1cb38a
SS
1606static __init int setup_nox2apic(char *str)
1607{
1608 disable_x2apic = 1;
1609 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
1610 return 0;
1611}
1612early_param("nox2apic", setup_nox2apic);
1613
1614
1da177e4 1615/*
0e078e2f 1616 * APIC command line parameters
1da177e4 1617 */
0e078e2f 1618static int __init apic_set_verbosity(char *str)
1da177e4 1619{
0e078e2f
TG
1620 if (str == NULL) {
1621 skip_ioapic_setup = 0;
1622 ioapic_force = 1;
1623 return 0;
1da177e4 1624 }
0e078e2f
TG
1625 if (strcmp("debug", str) == 0)
1626 apic_verbosity = APIC_DEBUG;
1627 else if (strcmp("verbose", str) == 0)
1628 apic_verbosity = APIC_VERBOSE;
1629 else {
1630 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1631 " use apic=verbose or apic=debug\n", str);
1632 return -EINVAL;
1da177e4
LT
1633 }
1634
1da177e4
LT
1635 return 0;
1636}
0e078e2f 1637early_param("apic", apic_set_verbosity);
1da177e4 1638
6935d1f9
TG
1639static __init int setup_disableapic(char *str)
1640{
1da177e4 1641 disable_apic = 1;
9175fc06 1642 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
1643 return 0;
1644}
1645early_param("disableapic", setup_disableapic);
1da177e4 1646
2c8c0e6b 1647/* same as disableapic, for compatibility */
6935d1f9
TG
1648static __init int setup_nolapic(char *str)
1649{
2c8c0e6b 1650 return setup_disableapic(str);
6935d1f9 1651}
2c8c0e6b 1652early_param("nolapic", setup_nolapic);
1da177e4 1653
2e7c2838
LT
1654static int __init parse_lapic_timer_c2_ok(char *arg)
1655{
1656 local_apic_timer_c2_ok = 1;
1657 return 0;
1658}
1659early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1660
36fef094 1661static int __init parse_disable_apic_timer(char *arg)
6935d1f9 1662{
1da177e4 1663 disable_apic_timer = 1;
36fef094
CG
1664 return 0;
1665}
1666early_param("noapictimer", parse_disable_apic_timer);
1667
1668static int __init parse_nolapic_timer(char *arg)
1669{
1670 disable_apic_timer = 1;
1671 return 0;
6935d1f9 1672}
36fef094 1673early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 1674
0c3749c4
AK
1675static __init int setup_apicpmtimer(char *s)
1676{
1677 apic_calibrate_pmtmr = 1;
7fd67843 1678 notsc_setup(NULL);
b8ce3359 1679 return 0;
0c3749c4
AK
1680}
1681__setup("apicpmtimer", setup_apicpmtimer);
1682
1e934dda
YL
1683static int __init lapic_insert_resource(void)
1684{
1685 if (!apic_phys)
1686 return -1;
1687
1688 /* Put local APIC into the resource map. */
1689 lapic_resource.start = apic_phys;
1690 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1691 insert_resource(&iomem_resource, &lapic_resource);
1692
1693 return 0;
1694}
1695
1696/*
1697 * need call insert after e820_reserve_resources()
1698 * that is using request_resource
1699 */
1700late_initcall(lapic_insert_resource);