x86/apic/uv: Update the APIC UV OEM check
[linux-2.6-block.git] / arch / x86 / kernel / apic / x2apic_uv_x.c
CommitLineData
ac23d4ee
JS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV APIC functions (note: not an Intel compatible APIC)
7 *
5f40f7d9 8 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
ac23d4ee 9 */
ac23d4ee 10#include <linux/cpumask.h>
0b1da1c8
IM
11#include <linux/hardirq.h>
12#include <linux/proc_fs.h>
13#include <linux/threads.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
ac23d4ee 16#include <linux/string.h>
ac23d4ee 17#include <linux/ctype.h>
ac23d4ee 18#include <linux/sched.h>
7f1baa06 19#include <linux/timer.h>
5a0e3ad6 20#include <linux/slab.h>
0b1da1c8
IM
21#include <linux/cpu.h>
22#include <linux/init.h>
27229ca6 23#include <linux/io.h>
841582ea 24#include <linux/pci.h>
78c06176 25#include <linux/kdebug.h>
ca444564 26#include <linux/delay.h>
818987e9 27#include <linux/crash_dump.h>
1b3a5d02 28#include <linux/reboot.h>
0b1da1c8 29
ac23d4ee
JS
30#include <asm/uv/uv_mmrs.h>
31#include <asm/uv/uv_hub.h>
0b1da1c8
IM
32#include <asm/current.h>
33#include <asm/pgtable.h>
7019cc2d 34#include <asm/uv/bios.h>
0b1da1c8
IM
35#include <asm/uv/uv.h>
36#include <asm/apic.h>
37#include <asm/ipi.h>
38#include <asm/smp.h>
fd12a0d6 39#include <asm/x86_init.h>
1d44e828
JS
40#include <asm/nmi.h>
41
510b3725
YL
42DEFINE_PER_CPU(int, x2apic_extra_bits);
43
841582ea
MT
44#define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
45
1b9b89e7 46static enum uv_system_type uv_system_type;
fd12a0d6 47static u64 gru_start_paddr, gru_end_paddr;
879d5ad0
DS
48static u64 gru_dist_base, gru_first_node_paddr = -1LL, gru_last_node_paddr;
49static u64 gru_dist_lmask, gru_dist_umask;
c8f730b1 50static union uvh_apicid uvh_apicid;
7a1110e8
JS
51int uv_min_hub_revision_id;
52EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
8191c9f6
DS
53unsigned int uv_apicid_hibits;
54EXPORT_SYMBOL_GPL(uv_apicid_hibits);
fd12a0d6 55
1a8880a1
SS
56static struct apic apic_x2apic_uv_x;
57
e6810413
JS
58static unsigned long __init uv_early_read_mmr(unsigned long addr)
59{
60 unsigned long val, *mmr;
61
62 mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
63 val = *mmr;
64 early_iounmap(mmr, sizeof(*mmr));
65 return val;
66}
67
eb41c8be 68static inline bool is_GRU_range(u64 start, u64 end)
fd12a0d6 69{
879d5ad0
DS
70 if (gru_dist_base) {
71 u64 su = start & gru_dist_umask; /* upper (incl pnode) bits */
72 u64 sl = start & gru_dist_lmask; /* base offset bits */
73 u64 eu = end & gru_dist_umask;
74 u64 el = end & gru_dist_lmask;
75
76 /* Must reside completely within a single GRU range */
77 return (sl == gru_dist_base && el == gru_dist_base &&
78 su >= gru_first_node_paddr &&
79 su <= gru_last_node_paddr &&
80 eu == su);
81 } else {
82 return start >= gru_start_paddr && end <= gru_end_paddr;
83 }
fd12a0d6
JS
84}
85
eb41c8be 86static bool uv_is_untracked_pat_range(u64 start, u64 end)
fd12a0d6
JS
87{
88 return is_ISA_range(start, end) || is_GRU_range(start, end);
89}
1b9b89e7 90
d8850ba4 91static int __init early_get_pnodeid(void)
27229ca6
JS
92{
93 union uvh_node_id_u node_id;
d8850ba4
JS
94 union uvh_rh_gam_config_mmr_u m_n_config;
95 int pnode;
7a1110e8
JS
96
97 /* Currently, all blades have same revision number */
e6810413 98 node_id.v = uv_early_read_mmr(UVH_NODE_ID);
d8850ba4 99 m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
7a1110e8
JS
100 uv_min_hub_revision_id = node_id.s.revision;
101
b15cc4a1
MT
102 switch (node_id.s.part_number) {
103 case UV2_HUB_PART_NUMBER:
104 case UV2_HUB_PART_NUMBER_X:
b495e039 105 uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
b15cc4a1
MT
106 break;
107 case UV3_HUB_PART_NUMBER:
108 case UV3_HUB_PART_NUMBER_X:
dd3c9c4b 109 uv_min_hub_revision_id += UV3_HUB_REVISION_BASE;
b15cc4a1
MT
110 break;
111 }
2a919596
JS
112
113 uv_hub_info->hub_revision = uv_min_hub_revision_id;
d8850ba4
JS
114 pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
115 return pnode;
27229ca6
JS
116}
117
0520bd84 118static void __init early_get_apic_pnode_shift(void)
c8f730b1 119{
e6810413 120 uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
c8f730b1
RA
121 if (!uvh_apicid.v)
122 /*
123 * Old bios, use default value
124 */
125 uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
c8f730b1
RA
126}
127
8191c9f6
DS
128/*
129 * Add an extra bit as dictated by bios to the destination apicid of
130 * interrupts potentially passing through the UV HUB. This prevents
131 * a deadlock between interrupts and IO port operations.
132 */
133static void __init uv_set_apicid_hibit(void)
134{
2a919596 135 union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
8191c9f6 136
2a919596
JS
137 if (is_uv1_hub()) {
138 apicid_mask.v =
139 uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
140 uv_apicid_hibits =
141 apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
142 }
8191c9f6
DS
143}
144
52459ab9 145static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7 146{
b15cc4a1 147 int pnodeid, is_uv1, is_uv2, is_uv3;
1d2c867c 148
7a4e0170
MT
149 if (strncmp(oem_id, "SGI", 3) != 0)
150 return 0;
151
2a919596
JS
152 is_uv1 = !strcmp(oem_id, "SGI");
153 is_uv2 = !strcmp(oem_id, "SGI2");
b15cc4a1
MT
154 is_uv3 = !strncmp(oem_id, "SGI3", 4); /* there are varieties of UV3 */
155 if (is_uv1 || is_uv2 || is_uv3) {
2a919596 156 uv_hub_info->hub_revision =
b15cc4a1
MT
157 (is_uv1 ? UV1_HUB_REVISION_BASE :
158 (is_uv2 ? UV2_HUB_REVISION_BASE :
159 UV3_HUB_REVISION_BASE));
d8850ba4 160 pnodeid = early_get_pnodeid();
0520bd84 161 early_get_apic_pnode_shift();
fd12a0d6 162 x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
78c06176 163 x86_platform.nmi_init = uv_nmi_init;
1b9b89e7
YL
164 if (!strcmp(oem_table_id, "UVL"))
165 uv_system_type = UV_LEGACY_APIC;
166 else if (!strcmp(oem_table_id, "UVX"))
167 uv_system_type = UV_X2APIC;
168 else if (!strcmp(oem_table_id, "UVH")) {
0a3aee0d 169 __this_cpu_write(x2apic_extra_bits,
72eb6a79 170 pnodeid << uvh_apicid.s.pnode_shift);
1b9b89e7 171 uv_system_type = UV_NON_UNIQUE_APIC;
8191c9f6 172 uv_set_apicid_hibit();
1b9b89e7
YL
173 return 1;
174 }
175 }
176 return 0;
177}
178
179enum uv_system_type get_uv_system_type(void)
180{
181 return uv_system_type;
182}
183
184int is_uv_system(void)
185{
186 return uv_system_type != UV_NONE;
187}
8067794b 188EXPORT_SYMBOL_GPL(is_uv_system);
1b9b89e7 189
ac23d4ee
JS
190DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
191EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
192
193struct uv_blade_info *uv_blade_info;
194EXPORT_SYMBOL_GPL(uv_blade_info);
195
196short *uv_node_to_blade;
197EXPORT_SYMBOL_GPL(uv_node_to_blade);
198
199short *uv_cpu_to_blade;
200EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
201
202short uv_possible_blades;
203EXPORT_SYMBOL_GPL(uv_possible_blades);
204
7019cc2d
RA
205unsigned long sn_rtc_cycles_per_second;
206EXPORT_SYMBOL(sn_rtc_cycles_per_second);
207
148f9bb8 208static int uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
ac23d4ee
JS
209{
210 unsigned long val;
9f5314fb 211 int pnode;
ac23d4ee 212
9f5314fb 213 pnode = uv_apicid_to_pnode(phys_apicid);
8191c9f6 214 phys_apicid |= uv_apicid_hibits;
ac23d4ee
JS
215 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
216 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 217 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 218 APIC_DM_INIT;
9f5314fb 219 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
34d05591
JS
220
221 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
222 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 223 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 224 APIC_DM_STARTUP;
9f5314fb 225 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
2b6163bf
YL
226
227 atomic_set(&init_deasserted, 1);
ac23d4ee
JS
228 return 0;
229}
230
231static void uv_send_IPI_one(int cpu, int vector)
232{
66666e50 233 unsigned long apicid;
9f5314fb 234 int pnode;
ac23d4ee 235
1e0b5d00 236 apicid = per_cpu(x86_cpu_to_apicid, cpu);
9f5314fb 237 pnode = uv_apicid_to_pnode(apicid);
66666e50 238 uv_hub_send_ipi(pnode, apicid, vector);
ac23d4ee
JS
239}
240
bcda016e 241static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
ac23d4ee
JS
242{
243 unsigned int cpu;
244
bcda016e 245 for_each_cpu(cpu, mask)
e7986739
MT
246 uv_send_IPI_one(cpu, vector);
247}
248
bcda016e 249static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
e7986739 250{
e7986739 251 unsigned int this_cpu = smp_processor_id();
dac5f412 252 unsigned int cpu;
e7986739 253
dac5f412 254 for_each_cpu(cpu, mask) {
e7986739 255 if (cpu != this_cpu)
ac23d4ee 256 uv_send_IPI_one(cpu, vector);
dac5f412 257 }
ac23d4ee
JS
258}
259
260static void uv_send_IPI_allbutself(int vector)
261{
e7986739 262 unsigned int this_cpu = smp_processor_id();
dac5f412 263 unsigned int cpu;
ac23d4ee 264
dac5f412 265 for_each_online_cpu(cpu) {
e7986739
MT
266 if (cpu != this_cpu)
267 uv_send_IPI_one(cpu, vector);
dac5f412 268 }
ac23d4ee
JS
269}
270
271static void uv_send_IPI_all(int vector)
272{
bcda016e 273 uv_send_IPI_mask(cpu_online_mask, vector);
ac23d4ee
JS
274}
275
b7157acf
SP
276static int uv_apic_id_valid(int apicid)
277{
278 return 1;
279}
280
ac23d4ee
JS
281static int uv_apic_id_registered(void)
282{
283 return 1;
284}
285
277d1f58 286static void uv_init_apic_ldr(void)
5c520a67
SS
287{
288}
289
ff164324 290static int
debccb3e 291uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
ff164324
AG
292 const struct cpumask *andmask,
293 unsigned int *apicid)
95d313cf 294{
ea3807ea 295 int unsigned cpu;
95d313cf
MT
296
297 /*
298 * We're using fixed IRQ delivery, can only return one phys APIC ID.
299 * May as well be the first.
300 */
debccb3e 301 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
302 if (cpumask_test_cpu(cpu, cpu_online_mask))
303 break;
debccb3e 304 }
ff164324 305
ea3807ea 306 if (likely(cpu < nr_cpu_ids)) {
a5a39156
AG
307 *apicid = per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
308 return 0;
a5a39156 309 }
ea3807ea
AG
310
311 return -EINVAL;
95d313cf
MT
312}
313
ca6c8ed4 314static unsigned int x2apic_get_apic_id(unsigned long x)
0c81c746
SS
315{
316 unsigned int id;
317
318 WARN_ON(preemptible() && num_online_cpus() > 1);
0a3aee0d 319 id = x | __this_cpu_read(x2apic_extra_bits);
0c81c746
SS
320
321 return id;
322}
323
1b9b89e7 324static unsigned long set_apic_id(unsigned int id)
f910a9dc
YL
325{
326 unsigned long x;
327
328 /* maskout x2apic_extra_bits ? */
329 x = id;
330 return x;
331}
332
333static unsigned int uv_read_apic_id(void)
334{
335
ca6c8ed4 336 return x2apic_get_apic_id(apic_read(APIC_ID));
f910a9dc
YL
337}
338
d4c9a9f3 339static int uv_phys_pkg_id(int initial_apicid, int index_msb)
ac23d4ee 340{
0c81c746 341 return uv_read_apic_id() >> index_msb;
ac23d4ee
JS
342}
343
ac23d4ee
JS
344static void uv_send_IPI_self(int vector)
345{
346 apic_write(APIC_SELF_IPI, vector);
347}
ac23d4ee 348
9ebd680b
SS
349static int uv_probe(void)
350{
351 return apic == &apic_x2apic_uv_x;
352}
353
1a8880a1 354static struct apic __refdata apic_x2apic_uv_x = {
c7967329
IM
355
356 .name = "UV large system",
9ebd680b 357 .probe = uv_probe,
c7967329 358 .acpi_madt_oem_check = uv_acpi_madt_oem_check,
b7157acf 359 .apic_id_valid = uv_apic_id_valid,
c7967329
IM
360 .apic_id_registered = uv_apic_id_registered,
361
f8987a10 362 .irq_delivery_mode = dest_Fixed,
c5997fa8 363 .irq_dest_mode = 0, /* physical */
c7967329 364
bf721d3a 365 .target_cpus = online_target_cpus,
08125d3e 366 .disable_esr = 0,
bdb1a9b6 367 .dest_logical = APIC_DEST_LOGICAL,
c7967329 368 .check_apicid_used = NULL,
c7967329 369
9d8e1066 370 .vector_allocation_domain = default_vector_allocation_domain,
c7967329
IM
371 .init_apic_ldr = uv_init_apic_ldr,
372
373 .ioapic_phys_id_map = NULL,
374 .setup_apic_routing = NULL,
a21769a4 375 .cpu_present_to_apicid = default_cpu_present_to_apicid,
c7967329 376 .apicid_to_cpu_present = NULL,
a27a6210 377 .check_phys_apicid_present = default_check_phys_apicid_present,
d4c9a9f3 378 .phys_pkg_id = uv_phys_pkg_id,
c7967329 379
ca6c8ed4 380 .get_apic_id = x2apic_get_apic_id,
c7967329
IM
381 .set_apic_id = set_apic_id,
382 .apic_id_mask = 0xFFFFFFFFu,
383
c7967329
IM
384 .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
385
386 .send_IPI_mask = uv_send_IPI_mask,
387 .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
388 .send_IPI_allbutself = uv_send_IPI_allbutself,
389 .send_IPI_all = uv_send_IPI_all,
390 .send_IPI_self = uv_send_IPI_self,
391
1f5bcabf 392 .wakeup_secondary_cpu = uv_wakeup_secondary,
465822cf 393 .wait_for_init_deassert = false,
c7967329 394 .inquire_remote_apic = NULL,
c1eeb2de
YL
395
396 .read = native_apic_msr_read,
397 .write = native_apic_msr_write,
0ab711ae 398 .eoi_write = native_apic_msr_eoi_write,
c1eeb2de
YL
399 .icr_read = native_x2apic_icr_read,
400 .icr_write = native_x2apic_icr_write,
401 .wait_icr_idle = native_x2apic_wait_icr_idle,
402 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
ac23d4ee
JS
403};
404
148f9bb8 405static void set_x2apic_extra_bits(int pnode)
ac23d4ee 406{
16ee8db6 407 __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
ac23d4ee
JS
408}
409
410/*
411 * Called on boot cpu.
412 */
9f5314fb
JS
413static __init int boot_pnode_to_blade(int pnode)
414{
415 int blade;
416
417 for (blade = 0; blade < uv_num_possible_blades(); blade++)
418 if (pnode == uv_blade_info[blade].pnode)
419 return blade;
420 BUG();
421}
422
423struct redir_addr {
424 unsigned long redirect;
425 unsigned long alias;
426};
427
428#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
429
430static __initdata struct redir_addr redir_addrs[] = {
62b0cfc2
JS
431 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
432 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
433 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
9f5314fb
JS
434};
435
5f40f7d9
DS
436static unsigned char get_n_lshift(int m_val)
437{
438 union uv3h_gr0_gam_gr_config_u m_gr_config;
439
440 if (is_uv1_hub())
441 return m_val;
442
443 if (is_uv2_hub())
444 return m_val == 40 ? 40 : 39;
445
446 m_gr_config.v = uv_read_local_mmr(UV3H_GR0_GAM_GR_CONFIG);
447 return m_gr_config.s3.m_skt;
448}
449
9f5314fb
JS
450static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
451{
62b0cfc2 452 union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
9f5314fb
JS
453 union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
454 int i;
455
456 for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
457 alias.v = uv_read_local_mmr(redir_addrs[i].alias);
036ed8ba 458 if (alias.s.enable && alias.s.base == 0) {
9f5314fb
JS
459 *size = (1UL << alias.s.m_alias);
460 redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
461 *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
462 return;
463 }
464 }
036ed8ba 465 *base = *size = 0;
9f5314fb
JS
466}
467
83f5d894
JS
468enum map_type {map_wb, map_uc};
469
fcfbb2b5
MT
470static __init void map_high(char *id, unsigned long base, int pshift,
471 int bshift, int max_pnode, enum map_type map_type)
83f5d894
JS
472{
473 unsigned long bytes, paddr;
474
fcfbb2b5
MT
475 paddr = base << pshift;
476 bytes = (1UL << bshift) * (max_pnode + 1);
b15cc4a1
MT
477 if (!paddr) {
478 pr_info("UV: Map %s_HI base address NULL\n", id);
479 return;
480 }
879d5ad0 481 pr_debug("UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr, paddr + bytes);
83f5d894
JS
482 if (map_type == map_uc)
483 init_extra_mapping_uc(paddr, bytes);
484 else
485 init_extra_mapping_wb(paddr, bytes);
83f5d894 486}
b15cc4a1 487
879d5ad0
DS
488static __init void map_gru_distributed(unsigned long c)
489{
490 union uvh_rh_gam_gru_overlay_config_mmr_u gru;
491 u64 paddr;
492 unsigned long bytes;
493 int nid;
494
495 gru.v = c;
496 /* only base bits 42:28 relevant in dist mode */
497 gru_dist_base = gru.v & 0x000007fff0000000UL;
498 if (!gru_dist_base) {
499 pr_info("UV: Map GRU_DIST base address NULL\n");
500 return;
501 }
502 bytes = 1UL << UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
503 gru_dist_lmask = ((1UL << uv_hub_info->m_val) - 1) & ~(bytes - 1);
504 gru_dist_umask = ~((1UL << uv_hub_info->m_val) - 1);
505 gru_dist_base &= gru_dist_lmask; /* Clear bits above M */
506 for_each_online_node(nid) {
507 paddr = ((u64)uv_node_to_pnode(nid) << uv_hub_info->m_val) |
508 gru_dist_base;
509 init_extra_mapping_wb(paddr, bytes);
510 gru_first_node_paddr = min(paddr, gru_first_node_paddr);
511 gru_last_node_paddr = max(paddr, gru_last_node_paddr);
512 }
513 /* Save upper (63:M) bits of address only for is_GRU_range */
514 gru_first_node_paddr &= gru_dist_umask;
515 gru_last_node_paddr &= gru_dist_umask;
516 pr_debug("UV: Map GRU_DIST base 0x%016llx 0x%016llx - 0x%016llx\n",
517 gru_dist_base, gru_first_node_paddr, gru_last_node_paddr);
518}
519
83f5d894
JS
520static __init void map_gru_high(int max_pnode)
521{
522 union uvh_rh_gam_gru_overlay_config_mmr_u gru;
523 int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
524
525 gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
879d5ad0 526 if (!gru.s.enable) {
b15cc4a1 527 pr_info("UV: GRU disabled\n");
879d5ad0
DS
528 return;
529 }
530
531 if (is_uv3_hub() && gru.s3.mode) {
532 map_gru_distributed(gru.v);
533 return;
fd12a0d6 534 }
879d5ad0
DS
535 map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
536 gru_start_paddr = ((u64)gru.s.base << shift);
537 gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
83f5d894
JS
538}
539
daf7b9c9
JS
540static __init void map_mmr_high(int max_pnode)
541{
542 union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
543 int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
544
545 mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
546 if (mmr.s.enable)
fcfbb2b5 547 map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
b15cc4a1
MT
548 else
549 pr_info("UV: MMR disabled\n");
550}
551
552/*
553 * This commonality works because both 0 & 1 versions of the MMIOH OVERLAY
554 * and REDIRECT MMR regs are exactly the same on UV3.
555 */
556struct mmioh_config {
557 unsigned long overlay;
558 unsigned long redirect;
559 char *id;
560};
561
562static __initdata struct mmioh_config mmiohs[] = {
563 {
564 UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR,
565 UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR,
566 "MMIOH0"
567 },
568 {
569 UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR,
570 UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR,
571 "MMIOH1"
572 },
573};
574
575static __init void map_mmioh_high_uv3(int index, int min_pnode, int max_pnode)
576{
577 union uv3h_rh_gam_mmioh_overlay_config0_mmr_u overlay;
578 unsigned long mmr;
579 unsigned long base;
580 int i, n, shift, m_io, max_io;
581 int nasid, lnasid, fi, li;
582 char *id;
583
584 id = mmiohs[index].id;
585 overlay.v = uv_read_local_mmr(mmiohs[index].overlay);
586 pr_info("UV: %s overlay 0x%lx base:0x%x m_io:%d\n",
587 id, overlay.v, overlay.s3.base, overlay.s3.m_io);
588 if (!overlay.s3.enable) {
589 pr_info("UV: %s disabled\n", id);
590 return;
591 }
592
593 shift = UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_SHFT;
594 base = (unsigned long)overlay.s3.base;
595 m_io = overlay.s3.m_io;
596 mmr = mmiohs[index].redirect;
597 n = UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_DEPTH;
598 min_pnode *= 2; /* convert to NASID */
599 max_pnode *= 2;
600 max_io = lnasid = fi = li = -1;
601
602 for (i = 0; i < n; i++) {
603 union uv3h_rh_gam_mmioh_redirect_config0_mmr_u redirect;
604
605 redirect.v = uv_read_local_mmr(mmr + i * 8);
606 nasid = redirect.s3.nasid;
607 if (nasid < min_pnode || max_pnode < nasid)
608 nasid = -1; /* invalid NASID */
609
610 if (nasid == lnasid) {
611 li = i;
612 if (i != n-1) /* last entry check */
613 continue;
614 }
615
616 /* check if we have a cached (or last) redirect to print */
617 if (lnasid != -1 || (i == n-1 && nasid != -1)) {
618 unsigned long addr1, addr2;
619 int f, l;
620
621 if (lnasid == -1) {
622 f = l = i;
623 lnasid = nasid;
624 } else {
625 f = fi;
626 l = li;
627 }
628 addr1 = (base << shift) +
629 f * (unsigned long)(1 << m_io);
630 addr2 = (base << shift) +
631 (l + 1) * (unsigned long)(1 << m_io);
632 pr_info("UV: %s[%03d..%03d] NASID 0x%04x ADDR 0x%016lx - 0x%016lx\n",
633 id, fi, li, lnasid, addr1, addr2);
634 if (max_io < l)
635 max_io = l;
636 }
637 fi = li = i;
638 lnasid = nasid;
639 }
640
641 pr_info("UV: %s base:0x%lx shift:%d M_IO:%d MAX_IO:%d\n",
642 id, base, shift, m_io, max_io);
643
644 if (max_io >= 0)
645 map_high(id, base, shift, m_io, max_io, map_uc);
daf7b9c9
JS
646}
647
b15cc4a1 648static __init void map_mmioh_high(int min_pnode, int max_pnode)
83f5d894
JS
649{
650 union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
b15cc4a1
MT
651 unsigned long mmr, base;
652 int shift, enable, m_io, n_io;
83f5d894 653
b15cc4a1
MT
654 if (is_uv3_hub()) {
655 /* Map both MMIOH Regions */
656 map_mmioh_high_uv3(0, min_pnode, max_pnode);
657 map_mmioh_high_uv3(1, min_pnode, max_pnode);
658 return;
2a919596 659 }
b15cc4a1
MT
660
661 if (is_uv1_hub()) {
662 mmr = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
663 shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
664 mmioh.v = uv_read_local_mmr(mmr);
665 enable = !!mmioh.s1.enable;
666 base = mmioh.s1.base;
667 m_io = mmioh.s1.m_io;
668 n_io = mmioh.s1.n_io;
669 } else if (is_uv2_hub()) {
670 mmr = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
2a919596 671 shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
b15cc4a1
MT
672 mmioh.v = uv_read_local_mmr(mmr);
673 enable = !!mmioh.s2.enable;
674 base = mmioh.s2.base;
675 m_io = mmioh.s2.m_io;
676 n_io = mmioh.s2.n_io;
677 } else
678 return;
679
680 if (enable) {
681 max_pnode &= (1 << n_io) - 1;
682 pr_info(
683 "UV: base:0x%lx shift:%d N_IO:%d M_IO:%d max_pnode:0x%x\n",
684 base, shift, m_io, n_io, max_pnode);
685 map_high("MMIOH", base, shift, m_io, max_pnode, map_uc);
686 } else {
687 pr_info("UV: MMIOH disabled\n");
2a919596 688 }
83f5d894
JS
689}
690
918bc960
JS
691static __init void map_low_mmrs(void)
692{
693 init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
694 init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
695}
696
7019cc2d
RA
697static __init void uv_rtc_init(void)
698{
922402f1
RA
699 long status;
700 u64 ticks_per_sec;
7019cc2d 701
922402f1
RA
702 status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
703 &ticks_per_sec);
704 if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
7019cc2d
RA
705 printk(KERN_WARNING
706 "unable to determine platform RTC clock frequency, "
707 "guessing.\n");
708 /* BIOS gives wrong value for clock freq. so guess */
709 sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
710 } else
711 sn_rtc_cycles_per_second = ticks_per_sec;
712}
713
7f1baa06
MT
714/*
715 * percpu heartbeat timer
716 */
717static void uv_heartbeat(unsigned long ignored)
718{
719 struct timer_list *timer = &uv_hub_info->scir.timer;
720 unsigned char bits = uv_hub_info->scir.state;
721
722 /* flip heartbeat bit */
723 bits ^= SCIR_CPU_HEARTBEAT;
724
69a72a0e
MT
725 /* is this cpu idle? */
726 if (idle_cpu(raw_smp_processor_id()))
7f1baa06
MT
727 bits &= ~SCIR_CPU_ACTIVITY;
728 else
729 bits |= SCIR_CPU_ACTIVITY;
730
731 /* update system controller interface reg */
732 uv_set_scir_bits(bits);
733
734 /* enable next timer period */
5c333864 735 mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
7f1baa06
MT
736}
737
148f9bb8 738static void uv_heartbeat_enable(int cpu)
7f1baa06 739{
99659a92 740 while (!uv_cpu_hub_info(cpu)->scir.enabled) {
7f1baa06
MT
741 struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
742
743 uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
744 setup_timer(timer, uv_heartbeat, cpu);
745 timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
746 add_timer_on(timer, cpu);
747 uv_cpu_hub_info(cpu)->scir.enabled = 1;
7f1baa06 748
99659a92
RK
749 /* also ensure that boot cpu is enabled */
750 cpu = 0;
751 }
7f1baa06
MT
752}
753
77be80e4 754#ifdef CONFIG_HOTPLUG_CPU
148f9bb8 755static void uv_heartbeat_disable(int cpu)
7f1baa06
MT
756{
757 if (uv_cpu_hub_info(cpu)->scir.enabled) {
758 uv_cpu_hub_info(cpu)->scir.enabled = 0;
759 del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
760 }
761 uv_set_cpu_scir_bits(cpu, 0xff);
762}
763
7f1baa06
MT
764/*
765 * cpu hotplug notifier
766 */
148f9bb8
PG
767static int uv_scir_cpu_notify(struct notifier_block *self, unsigned long action,
768 void *hcpu)
7f1baa06
MT
769{
770 long cpu = (long)hcpu;
771
772 switch (action) {
773 case CPU_ONLINE:
774 uv_heartbeat_enable(cpu);
775 break;
776 case CPU_DOWN_PREPARE:
777 uv_heartbeat_disable(cpu);
778 break;
779 default:
780 break;
781 }
782 return NOTIFY_OK;
783}
784
785static __init void uv_scir_register_cpu_notifier(void)
786{
787 hotcpu_notifier(uv_scir_cpu_notify, 0);
788}
789
790#else /* !CONFIG_HOTPLUG_CPU */
791
792static __init void uv_scir_register_cpu_notifier(void)
793{
794}
795
796static __init int uv_init_heartbeat(void)
797{
798 int cpu;
799
800 if (is_uv_system())
801 for_each_online_cpu(cpu)
802 uv_heartbeat_enable(cpu);
803 return 0;
804}
805
806late_initcall(uv_init_heartbeat);
807
808#endif /* !CONFIG_HOTPLUG_CPU */
809
841582ea
MT
810/* Direct Legacy VGA I/O traffic to designated IOH */
811int uv_set_vga_state(struct pci_dev *pdev, bool decode,
7ad35cf2 812 unsigned int command_bits, u32 flags)
841582ea
MT
813{
814 int domain, bus, rc;
815
7ad35cf2
DA
816 PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
817 pdev->devfn, decode, command_bits, flags);
841582ea 818
7ad35cf2 819 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
841582ea
MT
820 return 0;
821
822 if ((command_bits & PCI_COMMAND_IO) == 0)
823 return 0;
824
825 domain = pci_domain_nr(pdev->bus);
826 bus = pdev->bus->number;
827
828 rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
829 PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
830
831 return rc;
832}
833
8da077d6
JS
834/*
835 * Called on each cpu to initialize the per_cpu UV data area.
0b1da1c8 836 * FIXME: hotplug not supported yet
8da077d6 837 */
148f9bb8 838void uv_cpu_init(void)
8da077d6
JS
839{
840 /* CPU 0 initilization will be done via uv_system_init. */
841 if (!uv_blade_info)
842 return;
843
844 uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
845
846 if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
847 set_x2apic_extra_bits(uv_hub_info->pnode);
848}
849
c4bd1fda 850void __init uv_system_init(void)
ac23d4ee 851{
62b0cfc2 852 union uvh_rh_gam_config_mmr_u m_n_config;
9f5314fb
JS
853 union uvh_node_id_u node_id;
854 unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
b15cc4a1
MT
855 int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
856 int gnode_extra, min_pnode = 999999, max_pnode = -1;
6a891a24 857 unsigned long mmr_base, present, paddr;
b15cc4a1 858 unsigned short pnode_mask;
5f40f7d9 859 unsigned char n_lshift;
b15cc4a1
MT
860 char *hub = (is_uv1_hub() ? "UV1" :
861 (is_uv2_hub() ? "UV2" :
862 "UV3"));
ac23d4ee 863
b15cc4a1 864 pr_info("UV: Found %s hub\n", hub);
918bc960
JS
865 map_low_mmrs();
866
62b0cfc2 867 m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
9f5314fb
JS
868 m_val = m_n_config.s.m_skt;
869 n_val = m_n_config.s.n_skt;
b15cc4a1 870 pnode_mask = (1 << n_val) - 1;
5f40f7d9 871 n_lshift = get_n_lshift(m_val);
ac23d4ee
JS
872 mmr_base =
873 uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
874 ~UV_MMR_ENABLE;
d8850ba4 875
c4ed3f04
JS
876 node_id.v = uv_read_local_mmr(UVH_NODE_ID);
877 gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
878 gnode_upper = ((unsigned long)gnode_extra << m_val);
5f40f7d9
DS
879 pr_info("UV: N:%d M:%d pnode_mask:0x%x gnode_upper/extra:0x%lx/0x%x n_lshift 0x%x\n",
880 n_val, m_val, pnode_mask, gnode_upper, gnode_extra,
881 n_lshift);
c4ed3f04 882
b15cc4a1 883 pr_info("UV: global MMR base 0x%lx\n", mmr_base);
ac23d4ee 884
9f5314fb
JS
885 for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
886 uv_possible_blades +=
887 hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
da517a08
JS
888
889 /* uv_num_possible_blades() is really the hub count */
b15cc4a1 890 pr_info("UV: Found %d blades, %d hubs\n",
da517a08
JS
891 is_uv1_hub() ? uv_num_possible_blades() :
892 (uv_num_possible_blades() + 1) / 2,
893 uv_num_possible_blades());
ac23d4ee
JS
894
895 bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
1d44e828 896 uv_blade_info = kzalloc(bytes, GFP_KERNEL);
9a8709d4 897 BUG_ON(!uv_blade_info);
1d44e828 898
6c7184b7
JS
899 for (blade = 0; blade < uv_num_possible_blades(); blade++)
900 uv_blade_info[blade].memory_nid = -1;
ac23d4ee 901
9f5314fb
JS
902 get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
903
ac23d4ee 904 bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
ef020ab0 905 uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
9a8709d4 906 BUG_ON(!uv_node_to_blade);
ac23d4ee
JS
907 memset(uv_node_to_blade, 255, bytes);
908
909 bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
ef020ab0 910 uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
9a8709d4 911 BUG_ON(!uv_cpu_to_blade);
ac23d4ee
JS
912 memset(uv_cpu_to_blade, 255, bytes);
913
9f5314fb
JS
914 blade = 0;
915 for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
916 present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
917 for (j = 0; j < 64; j++) {
918 if (!test_bit(j, &present))
919 continue;
d8850ba4 920 pnode = (i * 64 + j) & pnode_mask;
36ac4b98 921 uv_blade_info[blade].pnode = pnode;
9f5314fb 922 uv_blade_info[blade].nr_possible_cpus = 0;
ac23d4ee 923 uv_blade_info[blade].nr_online_cpus = 0;
1d44e828 924 spin_lock_init(&uv_blade_info[blade].nmi_lock);
b15cc4a1 925 min_pnode = min(pnode, min_pnode);
36ac4b98 926 max_pnode = max(pnode, max_pnode);
9f5314fb 927 blade++;
ac23d4ee 928 }
9f5314fb 929 }
ac23d4ee 930
7f594232 931 uv_bios_init();
b76365a1
RA
932 uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
933 &sn_region_size, &system_serial_number);
7019cc2d
RA
934 uv_rtc_init();
935
9f5314fb 936 for_each_present_cpu(cpu) {
39d30770
MT
937 int apicid = per_cpu(x86_cpu_to_apicid, cpu);
938
9f5314fb 939 nid = cpu_to_node(cpu);
c8f730b1
RA
940 /*
941 * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
942 */
d8850ba4 943 uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
c8f730b1 944 uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
2a919596
JS
945 uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;
946
6a469e46 947 uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
5f40f7d9 948 uv_cpu_hub_info(cpu)->n_lshift = n_lshift;
6a469e46 949
39d30770 950 pnode = uv_apicid_to_pnode(apicid);
9f5314fb
JS
951 blade = boot_pnode_to_blade(pnode);
952 lcpu = uv_blade_info[blade].nr_possible_cpus;
953 uv_blade_info[blade].nr_possible_cpus++;
954
6c7184b7
JS
955 /* Any node on the blade, else will contain -1. */
956 uv_blade_info[blade].memory_nid = nid;
957
9f5314fb 958 uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
189f67c4 959 uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
9f5314fb 960 uv_cpu_hub_info(cpu)->m_val = m_val;
036ed8ba 961 uv_cpu_hub_info(cpu)->n_val = n_val;
ac23d4ee
JS
962 uv_cpu_hub_info(cpu)->numa_blade_id = blade;
963 uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
9f5314fb 964 uv_cpu_hub_info(cpu)->pnode = pnode;
036ed8ba 965 uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
9f5314fb 966 uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
c4ed3f04 967 uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
ac23d4ee 968 uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
b0f20989 969 uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
39d30770 970 uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
ac23d4ee
JS
971 uv_node_to_blade[nid] = blade;
972 uv_cpu_to_blade[cpu] = blade;
ac23d4ee 973 }
83f5d894 974
6a891a24
JS
975 /* Add blade/pnode info for nodes without cpus */
976 for_each_online_node(nid) {
977 if (uv_node_to_blade[nid] >= 0)
978 continue;
979 paddr = node_start_pfn(nid) << PAGE_SHIFT;
6a469e46 980 pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
6a891a24
JS
981 blade = boot_pnode_to_blade(pnode);
982 uv_node_to_blade[nid] = blade;
983 }
984
83f5d894 985 map_gru_high(max_pnode);
daf7b9c9 986 map_mmr_high(max_pnode);
b15cc4a1 987 map_mmioh_high(min_pnode, max_pnode);
ac23d4ee 988
0d12ef0c 989 uv_nmi_setup();
8da077d6 990 uv_cpu_init();
7f1baa06 991 uv_scir_register_cpu_notifier();
a3d732f9 992 proc_mkdir("sgi_uv", NULL);
841582ea
MT
993
994 /* register Legacy VGA I/O redirection handler */
995 pci_register_set_vga_state(uv_set_vga_state);
818987e9
CW
996
997 /*
998 * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
999 * EFI is not enabled in the kdump kernel.
1000 */
1001 if (is_kdump_kernel())
1002 reboot_type = BOOT_ACPI;
ac23d4ee 1003}
107e0e0c
SS
1004
1005apic_driver(apic_x2apic_uv_x);