Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * Local APIC handling, local APIC timers | |
3 | * | |
8f47e163 | 4 | * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com> |
1da177e4 LT |
5 | * |
6 | * Fixes | |
7 | * Maciej W. Rozycki : Bits for genuine 82489DX APICs; | |
8 | * thanks to Eric Gilmore | |
9 | * and Rolf G. Tews | |
10 | * for testing these extensively. | |
11 | * Maciej W. Rozycki : Various updates and fixes. | |
12 | * Mikael Pettersson : Power Management for UP-APIC. | |
13 | * Pavel Machek and | |
14 | * Mikael Pettersson : PM converted to driver model. | |
15 | */ | |
16 | ||
1da177e4 | 17 | #include <linux/kernel_stat.h> |
d1de36f5 | 18 | #include <linux/mc146818rtc.h> |
70a20025 | 19 | #include <linux/acpi_pmtmr.h> |
d1de36f5 IM |
20 | #include <linux/clockchips.h> |
21 | #include <linux/interrupt.h> | |
22 | #include <linux/bootmem.h> | |
23 | #include <linux/ftrace.h> | |
24 | #include <linux/ioport.h> | |
e83a5fdc | 25 | #include <linux/module.h> |
d1de36f5 IM |
26 | #include <linux/sysdev.h> |
27 | #include <linux/delay.h> | |
28 | #include <linux/timex.h> | |
6e1cb38a | 29 | #include <linux/dmar.h> |
d1de36f5 IM |
30 | #include <linux/init.h> |
31 | #include <linux/cpu.h> | |
32 | #include <linux/dmi.h> | |
e423e33e | 33 | #include <linux/nmi.h> |
d1de36f5 IM |
34 | #include <linux/smp.h> |
35 | #include <linux/mm.h> | |
1da177e4 | 36 | |
1da177e4 | 37 | #include <asm/pgalloc.h> |
1da177e4 | 38 | #include <asm/atomic.h> |
1da177e4 | 39 | #include <asm/mpspec.h> |
773763df | 40 | #include <asm/i8253.h> |
d1de36f5 | 41 | #include <asm/i8259.h> |
73dea47f | 42 | #include <asm/proto.h> |
2c8c0e6b | 43 | #include <asm/apic.h> |
d1de36f5 IM |
44 | #include <asm/desc.h> |
45 | #include <asm/hpet.h> | |
46 | #include <asm/idle.h> | |
47 | #include <asm/mtrr.h> | |
2bc13797 | 48 | #include <asm/smp.h> |
be71b855 | 49 | #include <asm/mce.h> |
1da177e4 | 50 | |
ec70de8b | 51 | unsigned int num_processors; |
fdbecd9f | 52 | |
ec70de8b | 53 | unsigned disabled_cpus __cpuinitdata; |
fdbecd9f | 54 | |
ec70de8b BG |
55 | /* Processor that is doing the boot up */ |
56 | unsigned int boot_cpu_physical_apicid = -1U; | |
5af5573e | 57 | |
80e5609c | 58 | /* |
fdbecd9f IM |
59 | * The highest APIC ID seen during enumeration. |
60 | * | |
61 | * This determines the messaging protocol we can use: if all APIC IDs | |
62 | * are in the 0 ... 7 range, then we can use logical addressing which | |
63 | * has some performance advantages (better broadcasting). | |
64 | * | |
65 | * If there's an APIC ID above 8, we use physical addressing. | |
80e5609c | 66 | */ |
ec70de8b | 67 | unsigned int max_physical_apicid; |
5af5573e | 68 | |
80e5609c | 69 | /* |
fdbecd9f | 70 | * Bitmask of physically existing CPUs: |
80e5609c | 71 | */ |
ec70de8b BG |
72 | physid_mask_t phys_cpu_present_map; |
73 | ||
74 | /* | |
75 | * Map cpu index to physical APIC ID | |
76 | */ | |
77 | DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID); | |
78 | DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID); | |
79 | EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid); | |
80 | EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid); | |
80e5609c | 81 | |
b3c51170 YL |
82 | #ifdef CONFIG_X86_32 |
83 | /* | |
84 | * Knob to control our willingness to enable the local APIC. | |
85 | * | |
86 | * +1=force-enable | |
87 | */ | |
88 | static int force_enable_local_apic; | |
89 | /* | |
90 | * APIC command line parameters | |
91 | */ | |
92 | static int __init parse_lapic(char *arg) | |
93 | { | |
94 | force_enable_local_apic = 1; | |
95 | return 0; | |
96 | } | |
97 | early_param("lapic", parse_lapic); | |
f28c0ae2 YL |
98 | /* Local APIC was disabled by the BIOS and enabled by the kernel */ |
99 | static int enabled_via_apicbase; | |
100 | ||
c0eaa453 CG |
101 | /* |
102 | * Handle interrupt mode configuration register (IMCR). | |
103 | * This register controls whether the interrupt signals | |
104 | * that reach the BSP come from the master PIC or from the | |
105 | * local APIC. Before entering Symmetric I/O Mode, either | |
106 | * the BIOS or the operating system must switch out of | |
107 | * PIC Mode by changing the IMCR. | |
108 | */ | |
5cda395f | 109 | static inline void imcr_pic_to_apic(void) |
c0eaa453 CG |
110 | { |
111 | /* select IMCR register */ | |
112 | outb(0x70, 0x22); | |
113 | /* NMI and 8259 INTR go through APIC */ | |
114 | outb(0x01, 0x23); | |
115 | } | |
116 | ||
5cda395f | 117 | static inline void imcr_apic_to_pic(void) |
c0eaa453 CG |
118 | { |
119 | /* select IMCR register */ | |
120 | outb(0x70, 0x22); | |
121 | /* NMI and 8259 INTR go directly to BSP */ | |
122 | outb(0x00, 0x23); | |
123 | } | |
b3c51170 YL |
124 | #endif |
125 | ||
126 | #ifdef CONFIG_X86_64 | |
bc1d99c1 | 127 | static int apic_calibrate_pmtmr __initdata; |
b3c51170 YL |
128 | static __init int setup_apicpmtimer(char *s) |
129 | { | |
130 | apic_calibrate_pmtmr = 1; | |
131 | notsc_setup(NULL); | |
132 | return 0; | |
133 | } | |
134 | __setup("apicpmtimer", setup_apicpmtimer); | |
135 | #endif | |
136 | ||
fc1edaf9 | 137 | int x2apic_mode; |
06cd9a7d | 138 | #ifdef CONFIG_X86_X2APIC |
6e1cb38a | 139 | /* x2apic enabled before OS handover */ |
b6b301aa JS |
140 | static int x2apic_preenabled; |
141 | static int disable_x2apic; | |
49899eac YL |
142 | static __init int setup_nox2apic(char *str) |
143 | { | |
39d83a5d SS |
144 | if (x2apic_enabled()) { |
145 | pr_warning("Bios already enabled x2apic, " | |
146 | "can't enforce nox2apic"); | |
147 | return 0; | |
148 | } | |
149 | ||
49899eac YL |
150 | disable_x2apic = 1; |
151 | setup_clear_cpu_cap(X86_FEATURE_X2APIC); | |
152 | return 0; | |
153 | } | |
154 | early_param("nox2apic", setup_nox2apic); | |
155 | #endif | |
1da177e4 | 156 | |
b3c51170 YL |
157 | unsigned long mp_lapic_addr; |
158 | int disable_apic; | |
159 | /* Disable local APIC timer from the kernel commandline or via dmi quirk */ | |
160 | static int disable_apic_timer __cpuinitdata; | |
e83a5fdc | 161 | /* Local APIC timer works in C2 */ |
2e7c2838 LT |
162 | int local_apic_timer_c2_ok; |
163 | EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok); | |
164 | ||
efa2559f YL |
165 | int first_system_vector = 0xfe; |
166 | ||
e83a5fdc HS |
167 | /* |
168 | * Debug level, exported for io_apic.c | |
169 | */ | |
baa13188 | 170 | unsigned int apic_verbosity; |
e83a5fdc | 171 | |
89c38c28 CG |
172 | int pic_mode; |
173 | ||
bab4b27c AS |
174 | /* Have we found an MP table */ |
175 | int smp_found_config; | |
176 | ||
39928722 AD |
177 | static struct resource lapic_resource = { |
178 | .name = "Local APIC", | |
179 | .flags = IORESOURCE_MEM | IORESOURCE_BUSY, | |
180 | }; | |
181 | ||
d03030e9 TG |
182 | static unsigned int calibration_result; |
183 | ||
ba7eda4c TG |
184 | static int lapic_next_event(unsigned long delta, |
185 | struct clock_event_device *evt); | |
186 | static void lapic_timer_setup(enum clock_event_mode mode, | |
187 | struct clock_event_device *evt); | |
9628937d | 188 | static void lapic_timer_broadcast(const struct cpumask *mask); |
0e078e2f | 189 | static void apic_pm_activate(void); |
ba7eda4c | 190 | |
274cfe59 CG |
191 | /* |
192 | * The local apic timer can be used for any function which is CPU local. | |
193 | */ | |
ba7eda4c TG |
194 | static struct clock_event_device lapic_clockevent = { |
195 | .name = "lapic", | |
196 | .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT | |
197 | | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY, | |
198 | .shift = 32, | |
199 | .set_mode = lapic_timer_setup, | |
200 | .set_next_event = lapic_next_event, | |
201 | .broadcast = lapic_timer_broadcast, | |
202 | .rating = 100, | |
203 | .irq = -1, | |
204 | }; | |
205 | static DEFINE_PER_CPU(struct clock_event_device, lapic_events); | |
206 | ||
d3432896 AK |
207 | static unsigned long apic_phys; |
208 | ||
0e078e2f TG |
209 | /* |
210 | * Get the LAPIC version | |
211 | */ | |
212 | static inline int lapic_get_version(void) | |
ba7eda4c | 213 | { |
0e078e2f | 214 | return GET_APIC_VERSION(apic_read(APIC_LVR)); |
ba7eda4c TG |
215 | } |
216 | ||
0e078e2f | 217 | /* |
9c803869 | 218 | * Check, if the APIC is integrated or a separate chip |
0e078e2f TG |
219 | */ |
220 | static inline int lapic_is_integrated(void) | |
ba7eda4c | 221 | { |
9c803869 | 222 | #ifdef CONFIG_X86_64 |
0e078e2f | 223 | return 1; |
9c803869 CG |
224 | #else |
225 | return APIC_INTEGRATED(lapic_get_version()); | |
226 | #endif | |
ba7eda4c TG |
227 | } |
228 | ||
229 | /* | |
0e078e2f | 230 | * Check, whether this is a modern or a first generation APIC |
ba7eda4c | 231 | */ |
0e078e2f | 232 | static int modern_apic(void) |
ba7eda4c | 233 | { |
0e078e2f TG |
234 | /* AMD systems use old APIC versions, so check the CPU */ |
235 | if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD && | |
236 | boot_cpu_data.x86 >= 0xf) | |
237 | return 1; | |
238 | return lapic_get_version() >= 0x14; | |
ba7eda4c TG |
239 | } |
240 | ||
08306ce6 CG |
241 | /* |
242 | * bare function to substitute write operation | |
243 | * and it's _that_ fast :) | |
244 | */ | |
4797f6b0 | 245 | static void native_apic_write_dummy(u32 reg, u32 v) |
08306ce6 CG |
246 | { |
247 | WARN_ON_ONCE((cpu_has_apic || !disable_apic)); | |
248 | } | |
249 | ||
4797f6b0 YL |
250 | static u32 native_apic_read_dummy(u32 reg) |
251 | { | |
252 | WARN_ON_ONCE((cpu_has_apic || !disable_apic)); | |
253 | return 0; | |
254 | } | |
255 | ||
08306ce6 | 256 | /* |
4797f6b0 | 257 | * right after this call apic->write/read doesn't do anything |
08306ce6 CG |
258 | * note that there is no restore operation it works one way |
259 | */ | |
260 | void apic_disable(void) | |
261 | { | |
4797f6b0 | 262 | apic->read = native_apic_read_dummy; |
08306ce6 CG |
263 | apic->write = native_apic_write_dummy; |
264 | } | |
265 | ||
c1eeb2de | 266 | void native_apic_wait_icr_idle(void) |
8339e9fb FLV |
267 | { |
268 | while (apic_read(APIC_ICR) & APIC_ICR_BUSY) | |
269 | cpu_relax(); | |
270 | } | |
271 | ||
c1eeb2de | 272 | u32 native_safe_apic_wait_icr_idle(void) |
8339e9fb | 273 | { |
3c6bb07a | 274 | u32 send_status; |
8339e9fb FLV |
275 | int timeout; |
276 | ||
277 | timeout = 0; | |
278 | do { | |
279 | send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY; | |
280 | if (!send_status) | |
281 | break; | |
282 | udelay(100); | |
283 | } while (timeout++ < 1000); | |
284 | ||
285 | return send_status; | |
286 | } | |
287 | ||
c1eeb2de | 288 | void native_apic_icr_write(u32 low, u32 id) |
1b374e4d | 289 | { |
ed4e5ec1 | 290 | apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id)); |
1b374e4d SS |
291 | apic_write(APIC_ICR, low); |
292 | } | |
293 | ||
c1eeb2de | 294 | u64 native_apic_icr_read(void) |
1b374e4d SS |
295 | { |
296 | u32 icr1, icr2; | |
297 | ||
298 | icr2 = apic_read(APIC_ICR2); | |
299 | icr1 = apic_read(APIC_ICR); | |
300 | ||
cf9768d7 | 301 | return icr1 | ((u64)icr2 << 32); |
1b374e4d SS |
302 | } |
303 | ||
0e078e2f TG |
304 | /** |
305 | * enable_NMI_through_LVT0 - enable NMI through local vector table 0 | |
306 | */ | |
e9427101 | 307 | void __cpuinit enable_NMI_through_LVT0(void) |
1da177e4 | 308 | { |
11a8e778 | 309 | unsigned int v; |
6935d1f9 TG |
310 | |
311 | /* unmask and set to NMI */ | |
312 | v = APIC_DM_NMI; | |
d4c63ec0 CG |
313 | |
314 | /* Level triggered for 82489DX (32bit mode) */ | |
315 | if (!lapic_is_integrated()) | |
316 | v |= APIC_LVT_LEVEL_TRIGGER; | |
317 | ||
11a8e778 | 318 | apic_write(APIC_LVT0, v); |
1da177e4 LT |
319 | } |
320 | ||
7c37e48b CG |
321 | #ifdef CONFIG_X86_32 |
322 | /** | |
323 | * get_physical_broadcast - Get number of physical broadcast IDs | |
324 | */ | |
325 | int get_physical_broadcast(void) | |
326 | { | |
327 | return modern_apic() ? 0xff : 0xf; | |
328 | } | |
329 | #endif | |
330 | ||
0e078e2f TG |
331 | /** |
332 | * lapic_get_maxlvt - get the maximum number of local vector table entries | |
333 | */ | |
37e650c7 | 334 | int lapic_get_maxlvt(void) |
1da177e4 | 335 | { |
36a028de | 336 | unsigned int v; |
1da177e4 LT |
337 | |
338 | v = apic_read(APIC_LVR); | |
36a028de CG |
339 | /* |
340 | * - we always have APIC integrated on 64bit mode | |
341 | * - 82489DXs do not report # of LVT entries | |
342 | */ | |
343 | return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2; | |
1da177e4 LT |
344 | } |
345 | ||
274cfe59 CG |
346 | /* |
347 | * Local APIC timer | |
348 | */ | |
349 | ||
c40aaec6 | 350 | /* Clock divisor */ |
c40aaec6 | 351 | #define APIC_DIVISOR 16 |
f07f4f90 | 352 | |
0e078e2f TG |
353 | /* |
354 | * This function sets up the local APIC timer, with a timeout of | |
355 | * 'clocks' APIC bus clock. During calibration we actually call | |
356 | * this function twice on the boot CPU, once with a bogus timeout | |
357 | * value, second time for real. The other (noncalibrating) CPUs | |
358 | * call this function only once, with the real, calibrated value. | |
359 | * | |
360 | * We do reads before writes even if unnecessary, to get around the | |
361 | * P5 APIC double write bug. | |
362 | */ | |
0e078e2f | 363 | static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen) |
1da177e4 | 364 | { |
0e078e2f | 365 | unsigned int lvtt_value, tmp_value; |
1da177e4 | 366 | |
0e078e2f TG |
367 | lvtt_value = LOCAL_TIMER_VECTOR; |
368 | if (!oneshot) | |
369 | lvtt_value |= APIC_LVT_TIMER_PERIODIC; | |
f07f4f90 CG |
370 | if (!lapic_is_integrated()) |
371 | lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV); | |
372 | ||
0e078e2f TG |
373 | if (!irqen) |
374 | lvtt_value |= APIC_LVT_MASKED; | |
1da177e4 | 375 | |
0e078e2f | 376 | apic_write(APIC_LVTT, lvtt_value); |
1da177e4 LT |
377 | |
378 | /* | |
0e078e2f | 379 | * Divide PICLK by 16 |
1da177e4 | 380 | */ |
0e078e2f | 381 | tmp_value = apic_read(APIC_TDCR); |
c40aaec6 CG |
382 | apic_write(APIC_TDCR, |
383 | (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) | | |
384 | APIC_TDR_DIV_16); | |
0e078e2f TG |
385 | |
386 | if (!oneshot) | |
f07f4f90 | 387 | apic_write(APIC_TMICT, clocks / APIC_DIVISOR); |
1da177e4 LT |
388 | } |
389 | ||
0e078e2f | 390 | /* |
7b83dae7 RR |
391 | * Setup extended LVT, AMD specific (K8, family 10h) |
392 | * | |
393 | * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and | |
394 | * MCE interrupts are supported. Thus MCE offset must be set to 0. | |
286f5718 RR |
395 | * |
396 | * If mask=1, the LVT entry does not generate interrupts while mask=0 | |
397 | * enables the vector. See also the BKDGs. | |
0e078e2f | 398 | */ |
7b83dae7 RR |
399 | |
400 | #define APIC_EILVT_LVTOFF_MCE 0 | |
401 | #define APIC_EILVT_LVTOFF_IBS 1 | |
402 | ||
403 | static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask) | |
1da177e4 | 404 | { |
97a52714 | 405 | unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0); |
0e078e2f | 406 | unsigned int v = (mask << 16) | (msg_type << 8) | vector; |
a8fcf1a2 | 407 | |
0e078e2f | 408 | apic_write(reg, v); |
1da177e4 LT |
409 | } |
410 | ||
7b83dae7 RR |
411 | u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask) |
412 | { | |
413 | setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask); | |
414 | return APIC_EILVT_LVTOFF_MCE; | |
415 | } | |
416 | ||
417 | u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask) | |
418 | { | |
419 | setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask); | |
420 | return APIC_EILVT_LVTOFF_IBS; | |
421 | } | |
6aa360e6 | 422 | EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs); |
7b83dae7 | 423 | |
0e078e2f TG |
424 | /* |
425 | * Program the next event, relative to now | |
426 | */ | |
427 | static int lapic_next_event(unsigned long delta, | |
428 | struct clock_event_device *evt) | |
1da177e4 | 429 | { |
0e078e2f TG |
430 | apic_write(APIC_TMICT, delta); |
431 | return 0; | |
1da177e4 LT |
432 | } |
433 | ||
0e078e2f TG |
434 | /* |
435 | * Setup the lapic timer in periodic or oneshot mode | |
436 | */ | |
437 | static void lapic_timer_setup(enum clock_event_mode mode, | |
438 | struct clock_event_device *evt) | |
9b7711f0 HS |
439 | { |
440 | unsigned long flags; | |
0e078e2f | 441 | unsigned int v; |
9b7711f0 | 442 | |
0e078e2f TG |
443 | /* Lapic used as dummy for broadcast ? */ |
444 | if (evt->features & CLOCK_EVT_FEAT_DUMMY) | |
9b7711f0 HS |
445 | return; |
446 | ||
447 | local_irq_save(flags); | |
448 | ||
0e078e2f TG |
449 | switch (mode) { |
450 | case CLOCK_EVT_MODE_PERIODIC: | |
451 | case CLOCK_EVT_MODE_ONESHOT: | |
452 | __setup_APIC_LVTT(calibration_result, | |
453 | mode != CLOCK_EVT_MODE_PERIODIC, 1); | |
454 | break; | |
455 | case CLOCK_EVT_MODE_UNUSED: | |
456 | case CLOCK_EVT_MODE_SHUTDOWN: | |
457 | v = apic_read(APIC_LVTT); | |
458 | v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); | |
459 | apic_write(APIC_LVTT, v); | |
a98f8fd2 | 460 | apic_write(APIC_TMICT, 0xffffffff); |
0e078e2f TG |
461 | break; |
462 | case CLOCK_EVT_MODE_RESUME: | |
463 | /* Nothing to do here */ | |
464 | break; | |
465 | } | |
9b7711f0 HS |
466 | |
467 | local_irq_restore(flags); | |
468 | } | |
469 | ||
1da177e4 | 470 | /* |
0e078e2f | 471 | * Local APIC timer broadcast function |
1da177e4 | 472 | */ |
9628937d | 473 | static void lapic_timer_broadcast(const struct cpumask *mask) |
1da177e4 | 474 | { |
0e078e2f | 475 | #ifdef CONFIG_SMP |
dac5f412 | 476 | apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR); |
0e078e2f TG |
477 | #endif |
478 | } | |
1da177e4 | 479 | |
0e078e2f TG |
480 | /* |
481 | * Setup the local APIC timer for this CPU. Copy the initilized values | |
482 | * of the boot CPU and register the clock event in the framework. | |
483 | */ | |
db4b5525 | 484 | static void __cpuinit setup_APIC_timer(void) |
0e078e2f TG |
485 | { |
486 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); | |
1da177e4 | 487 | |
db954b58 VP |
488 | if (cpu_has(¤t_cpu_data, X86_FEATURE_ARAT)) { |
489 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP; | |
490 | /* Make LAPIC timer preferrable over percpu HPET */ | |
491 | lapic_clockevent.rating = 150; | |
492 | } | |
493 | ||
0e078e2f | 494 | memcpy(levt, &lapic_clockevent, sizeof(*levt)); |
320ab2b0 | 495 | levt->cpumask = cpumask_of(smp_processor_id()); |
1da177e4 | 496 | |
0e078e2f TG |
497 | clockevents_register_device(levt); |
498 | } | |
1da177e4 | 499 | |
2f04fa88 YL |
500 | /* |
501 | * In this functions we calibrate APIC bus clocks to the external timer. | |
502 | * | |
503 | * We want to do the calibration only once since we want to have local timer | |
504 | * irqs syncron. CPUs connected by the same APIC bus have the very same bus | |
505 | * frequency. | |
506 | * | |
507 | * This was previously done by reading the PIT/HPET and waiting for a wrap | |
508 | * around to find out, that a tick has elapsed. I have a box, where the PIT | |
509 | * readout is broken, so it never gets out of the wait loop again. This was | |
510 | * also reported by others. | |
511 | * | |
512 | * Monitoring the jiffies value is inaccurate and the clockevents | |
513 | * infrastructure allows us to do a simple substitution of the interrupt | |
514 | * handler. | |
515 | * | |
516 | * The calibration routine also uses the pm_timer when possible, as the PIT | |
517 | * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes | |
518 | * back to normal later in the boot process). | |
519 | */ | |
520 | ||
521 | #define LAPIC_CAL_LOOPS (HZ/10) | |
522 | ||
523 | static __initdata int lapic_cal_loops = -1; | |
524 | static __initdata long lapic_cal_t1, lapic_cal_t2; | |
525 | static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2; | |
526 | static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2; | |
527 | static __initdata unsigned long lapic_cal_j1, lapic_cal_j2; | |
528 | ||
529 | /* | |
530 | * Temporary interrupt handler. | |
531 | */ | |
532 | static void __init lapic_cal_handler(struct clock_event_device *dev) | |
533 | { | |
534 | unsigned long long tsc = 0; | |
535 | long tapic = apic_read(APIC_TMCCT); | |
536 | unsigned long pm = acpi_pm_read_early(); | |
537 | ||
538 | if (cpu_has_tsc) | |
539 | rdtscll(tsc); | |
540 | ||
541 | switch (lapic_cal_loops++) { | |
542 | case 0: | |
543 | lapic_cal_t1 = tapic; | |
544 | lapic_cal_tsc1 = tsc; | |
545 | lapic_cal_pm1 = pm; | |
546 | lapic_cal_j1 = jiffies; | |
547 | break; | |
548 | ||
549 | case LAPIC_CAL_LOOPS: | |
550 | lapic_cal_t2 = tapic; | |
551 | lapic_cal_tsc2 = tsc; | |
552 | if (pm < lapic_cal_pm1) | |
553 | pm += ACPI_PM_OVRRUN; | |
554 | lapic_cal_pm2 = pm; | |
555 | lapic_cal_j2 = jiffies; | |
556 | break; | |
557 | } | |
558 | } | |
559 | ||
754ef0cd YI |
560 | static int __init |
561 | calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc) | |
b189892d CG |
562 | { |
563 | const long pm_100ms = PMTMR_TICKS_PER_SEC / 10; | |
564 | const long pm_thresh = pm_100ms / 100; | |
565 | unsigned long mult; | |
566 | u64 res; | |
567 | ||
568 | #ifndef CONFIG_X86_PM_TIMER | |
569 | return -1; | |
570 | #endif | |
571 | ||
39ba5d43 | 572 | apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm); |
b189892d CG |
573 | |
574 | /* Check, if the PM timer is available */ | |
575 | if (!deltapm) | |
576 | return -1; | |
577 | ||
578 | mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22); | |
579 | ||
580 | if (deltapm > (pm_100ms - pm_thresh) && | |
581 | deltapm < (pm_100ms + pm_thresh)) { | |
39ba5d43 | 582 | apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n"); |
754ef0cd YI |
583 | return 0; |
584 | } | |
585 | ||
586 | res = (((u64)deltapm) * mult) >> 22; | |
587 | do_div(res, 1000000); | |
588 | pr_warning("APIC calibration not consistent " | |
39ba5d43 | 589 | "with PM-Timer: %ldms instead of 100ms\n",(long)res); |
754ef0cd YI |
590 | |
591 | /* Correct the lapic counter value */ | |
592 | res = (((u64)(*delta)) * pm_100ms); | |
593 | do_div(res, deltapm); | |
594 | pr_info("APIC delta adjusted to PM-Timer: " | |
595 | "%lu (%ld)\n", (unsigned long)res, *delta); | |
596 | *delta = (long)res; | |
597 | ||
598 | /* Correct the tsc counter value */ | |
599 | if (cpu_has_tsc) { | |
600 | res = (((u64)(*deltatsc)) * pm_100ms); | |
b189892d | 601 | do_div(res, deltapm); |
754ef0cd YI |
602 | apic_printk(APIC_VERBOSE, "TSC delta adjusted to " |
603 | "PM-Timer: %lu (%ld) \n", | |
604 | (unsigned long)res, *deltatsc); | |
605 | *deltatsc = (long)res; | |
b189892d CG |
606 | } |
607 | ||
608 | return 0; | |
609 | } | |
610 | ||
2f04fa88 YL |
611 | static int __init calibrate_APIC_clock(void) |
612 | { | |
613 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); | |
2f04fa88 YL |
614 | void (*real_handler)(struct clock_event_device *dev); |
615 | unsigned long deltaj; | |
754ef0cd | 616 | long delta, deltatsc; |
2f04fa88 YL |
617 | int pm_referenced = 0; |
618 | ||
619 | local_irq_disable(); | |
620 | ||
621 | /* Replace the global interrupt handler */ | |
622 | real_handler = global_clock_event->event_handler; | |
623 | global_clock_event->event_handler = lapic_cal_handler; | |
624 | ||
625 | /* | |
81608f3c | 626 | * Setup the APIC counter to maximum. There is no way the lapic |
2f04fa88 YL |
627 | * can underflow in the 100ms detection time frame |
628 | */ | |
81608f3c | 629 | __setup_APIC_LVTT(0xffffffff, 0, 0); |
2f04fa88 YL |
630 | |
631 | /* Let the interrupts run */ | |
632 | local_irq_enable(); | |
633 | ||
634 | while (lapic_cal_loops <= LAPIC_CAL_LOOPS) | |
635 | cpu_relax(); | |
636 | ||
637 | local_irq_disable(); | |
638 | ||
639 | /* Restore the real event handler */ | |
640 | global_clock_event->event_handler = real_handler; | |
641 | ||
642 | /* Build delta t1-t2 as apic timer counts down */ | |
643 | delta = lapic_cal_t1 - lapic_cal_t2; | |
644 | apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta); | |
645 | ||
754ef0cd YI |
646 | deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1); |
647 | ||
b189892d CG |
648 | /* we trust the PM based calibration if possible */ |
649 | pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1, | |
754ef0cd | 650 | &delta, &deltatsc); |
2f04fa88 YL |
651 | |
652 | /* Calculate the scaled math multiplication factor */ | |
653 | lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS, | |
654 | lapic_clockevent.shift); | |
655 | lapic_clockevent.max_delta_ns = | |
656 | clockevent_delta2ns(0x7FFFFF, &lapic_clockevent); | |
657 | lapic_clockevent.min_delta_ns = | |
658 | clockevent_delta2ns(0xF, &lapic_clockevent); | |
659 | ||
660 | calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS; | |
661 | ||
662 | apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta); | |
663 | apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult); | |
664 | apic_printk(APIC_VERBOSE, "..... calibration result: %u\n", | |
665 | calibration_result); | |
666 | ||
667 | if (cpu_has_tsc) { | |
2f04fa88 YL |
668 | apic_printk(APIC_VERBOSE, "..... CPU clock speed is " |
669 | "%ld.%04ld MHz.\n", | |
754ef0cd YI |
670 | (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ), |
671 | (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ)); | |
2f04fa88 YL |
672 | } |
673 | ||
674 | apic_printk(APIC_VERBOSE, "..... host bus clock speed is " | |
675 | "%u.%04u MHz.\n", | |
676 | calibration_result / (1000000 / HZ), | |
677 | calibration_result % (1000000 / HZ)); | |
678 | ||
679 | /* | |
680 | * Do a sanity check on the APIC calibration result | |
681 | */ | |
682 | if (calibration_result < (1000000 / HZ)) { | |
683 | local_irq_enable(); | |
ba21ebb6 | 684 | pr_warning("APIC frequency too slow, disabling apic timer\n"); |
2f04fa88 YL |
685 | return -1; |
686 | } | |
687 | ||
688 | levt->features &= ~CLOCK_EVT_FEAT_DUMMY; | |
689 | ||
b189892d CG |
690 | /* |
691 | * PM timer calibration failed or not turned on | |
692 | * so lets try APIC timer based calibration | |
693 | */ | |
2f04fa88 YL |
694 | if (!pm_referenced) { |
695 | apic_printk(APIC_VERBOSE, "... verify APIC timer\n"); | |
696 | ||
697 | /* | |
698 | * Setup the apic timer manually | |
699 | */ | |
700 | levt->event_handler = lapic_cal_handler; | |
701 | lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt); | |
702 | lapic_cal_loops = -1; | |
703 | ||
704 | /* Let the interrupts run */ | |
705 | local_irq_enable(); | |
706 | ||
707 | while (lapic_cal_loops <= LAPIC_CAL_LOOPS) | |
708 | cpu_relax(); | |
709 | ||
2f04fa88 YL |
710 | /* Stop the lapic timer */ |
711 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt); | |
712 | ||
2f04fa88 YL |
713 | /* Jiffies delta */ |
714 | deltaj = lapic_cal_j2 - lapic_cal_j1; | |
715 | apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj); | |
716 | ||
717 | /* Check, if the jiffies result is consistent */ | |
718 | if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2) | |
719 | apic_printk(APIC_VERBOSE, "... jiffies result ok\n"); | |
720 | else | |
721 | levt->features |= CLOCK_EVT_FEAT_DUMMY; | |
722 | } else | |
723 | local_irq_enable(); | |
724 | ||
725 | if (levt->features & CLOCK_EVT_FEAT_DUMMY) { | |
e423e33e | 726 | pr_warning("APIC timer disabled due to verification failure\n"); |
2f04fa88 YL |
727 | return -1; |
728 | } | |
729 | ||
730 | return 0; | |
731 | } | |
732 | ||
e83a5fdc HS |
733 | /* |
734 | * Setup the boot APIC | |
735 | * | |
736 | * Calibrate and verify the result. | |
737 | */ | |
0e078e2f TG |
738 | void __init setup_boot_APIC_clock(void) |
739 | { | |
740 | /* | |
274cfe59 CG |
741 | * The local apic timer can be disabled via the kernel |
742 | * commandline or from the CPU detection code. Register the lapic | |
743 | * timer as a dummy clock event source on SMP systems, so the | |
744 | * broadcast mechanism is used. On UP systems simply ignore it. | |
0e078e2f TG |
745 | */ |
746 | if (disable_apic_timer) { | |
ba21ebb6 | 747 | pr_info("Disabling APIC timer\n"); |
0e078e2f | 748 | /* No broadcast on UP ! */ |
9d09951d TG |
749 | if (num_possible_cpus() > 1) { |
750 | lapic_clockevent.mult = 1; | |
0e078e2f | 751 | setup_APIC_timer(); |
9d09951d | 752 | } |
0e078e2f TG |
753 | return; |
754 | } | |
755 | ||
274cfe59 CG |
756 | apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n" |
757 | "calibrating APIC timer ...\n"); | |
758 | ||
89b3b1f4 | 759 | if (calibrate_APIC_clock()) { |
c2b84b30 TG |
760 | /* No broadcast on UP ! */ |
761 | if (num_possible_cpus() > 1) | |
762 | setup_APIC_timer(); | |
763 | return; | |
764 | } | |
765 | ||
0e078e2f TG |
766 | /* |
767 | * If nmi_watchdog is set to IO_APIC, we need the | |
768 | * PIT/HPET going. Otherwise register lapic as a dummy | |
769 | * device. | |
770 | */ | |
771 | if (nmi_watchdog != NMI_IO_APIC) | |
772 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY; | |
773 | else | |
ba21ebb6 | 774 | pr_warning("APIC timer registered as dummy," |
116f570e | 775 | " due to nmi_watchdog=%d!\n", nmi_watchdog); |
0e078e2f | 776 | |
274cfe59 | 777 | /* Setup the lapic or request the broadcast */ |
0e078e2f TG |
778 | setup_APIC_timer(); |
779 | } | |
780 | ||
0e078e2f TG |
781 | void __cpuinit setup_secondary_APIC_clock(void) |
782 | { | |
0e078e2f TG |
783 | setup_APIC_timer(); |
784 | } | |
785 | ||
786 | /* | |
787 | * The guts of the apic timer interrupt | |
788 | */ | |
789 | static void local_apic_timer_interrupt(void) | |
790 | { | |
791 | int cpu = smp_processor_id(); | |
792 | struct clock_event_device *evt = &per_cpu(lapic_events, cpu); | |
793 | ||
794 | /* | |
795 | * Normally we should not be here till LAPIC has been initialized but | |
796 | * in some cases like kdump, its possible that there is a pending LAPIC | |
797 | * timer interrupt from previous kernel's context and is delivered in | |
798 | * new kernel the moment interrupts are enabled. | |
799 | * | |
800 | * Interrupts are enabled early and LAPIC is setup much later, hence | |
801 | * its possible that when we get here evt->event_handler is NULL. | |
802 | * Check for event_handler being NULL and discard the interrupt as | |
803 | * spurious. | |
804 | */ | |
805 | if (!evt->event_handler) { | |
ba21ebb6 | 806 | pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu); |
0e078e2f TG |
807 | /* Switch it off */ |
808 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt); | |
809 | return; | |
810 | } | |
811 | ||
812 | /* | |
813 | * the NMI deadlock-detector uses this. | |
814 | */ | |
915b0d01 | 815 | inc_irq_stat(apic_timer_irqs); |
0e078e2f TG |
816 | |
817 | evt->event_handler(evt); | |
818 | } | |
819 | ||
820 | /* | |
821 | * Local APIC timer interrupt. This is the most natural way for doing | |
822 | * local interrupts, but local timer interrupts can be emulated by | |
823 | * broadcast interrupts too. [in case the hw doesn't support APIC timers] | |
824 | * | |
825 | * [ if a single-CPU system runs an SMP kernel then we call the local | |
826 | * interrupt as well. Thus we cannot inline the local irq ... ] | |
827 | */ | |
bcbc4f20 | 828 | void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs) |
0e078e2f TG |
829 | { |
830 | struct pt_regs *old_regs = set_irq_regs(regs); | |
831 | ||
832 | /* | |
833 | * NOTE! We'd better ACK the irq immediately, | |
834 | * because timer handling can be slow. | |
835 | */ | |
836 | ack_APIC_irq(); | |
837 | /* | |
838 | * update_process_times() expects us to have done irq_enter(). | |
839 | * Besides, if we don't timer interrupts ignore the global | |
840 | * interrupt lock, which is the WrongThing (tm) to do. | |
841 | */ | |
842 | exit_idle(); | |
843 | irq_enter(); | |
844 | local_apic_timer_interrupt(); | |
845 | irq_exit(); | |
274cfe59 | 846 | |
0e078e2f TG |
847 | set_irq_regs(old_regs); |
848 | } | |
849 | ||
850 | int setup_profiling_timer(unsigned int multiplier) | |
851 | { | |
852 | return -EINVAL; | |
853 | } | |
854 | ||
0e078e2f TG |
855 | /* |
856 | * Local APIC start and shutdown | |
857 | */ | |
858 | ||
859 | /** | |
860 | * clear_local_APIC - shutdown the local APIC | |
861 | * | |
862 | * This is called, when a CPU is disabled and before rebooting, so the state of | |
863 | * the local APIC has no dangling leftovers. Also used to cleanout any BIOS | |
864 | * leftovers during boot. | |
865 | */ | |
866 | void clear_local_APIC(void) | |
867 | { | |
2584a82d | 868 | int maxlvt; |
0e078e2f TG |
869 | u32 v; |
870 | ||
d3432896 | 871 | /* APIC hasn't been mapped yet */ |
fc1edaf9 | 872 | if (!x2apic_mode && !apic_phys) |
d3432896 AK |
873 | return; |
874 | ||
875 | maxlvt = lapic_get_maxlvt(); | |
0e078e2f TG |
876 | /* |
877 | * Masking an LVT entry can trigger a local APIC error | |
878 | * if the vector is zero. Mask LVTERR first to prevent this. | |
879 | */ | |
880 | if (maxlvt >= 3) { | |
881 | v = ERROR_APIC_VECTOR; /* any non-zero vector will do */ | |
882 | apic_write(APIC_LVTERR, v | APIC_LVT_MASKED); | |
883 | } | |
884 | /* | |
885 | * Careful: we have to set masks only first to deassert | |
886 | * any level-triggered sources. | |
887 | */ | |
888 | v = apic_read(APIC_LVTT); | |
889 | apic_write(APIC_LVTT, v | APIC_LVT_MASKED); | |
890 | v = apic_read(APIC_LVT0); | |
891 | apic_write(APIC_LVT0, v | APIC_LVT_MASKED); | |
892 | v = apic_read(APIC_LVT1); | |
893 | apic_write(APIC_LVT1, v | APIC_LVT_MASKED); | |
894 | if (maxlvt >= 4) { | |
895 | v = apic_read(APIC_LVTPC); | |
896 | apic_write(APIC_LVTPC, v | APIC_LVT_MASKED); | |
897 | } | |
898 | ||
6764014b | 899 | /* lets not touch this if we didn't frob it */ |
07db1c14 | 900 | #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL) |
6764014b CG |
901 | if (maxlvt >= 5) { |
902 | v = apic_read(APIC_LVTTHMR); | |
903 | apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED); | |
904 | } | |
905 | #endif | |
5ca8681c AK |
906 | #ifdef CONFIG_X86_MCE_INTEL |
907 | if (maxlvt >= 6) { | |
908 | v = apic_read(APIC_LVTCMCI); | |
909 | if (!(v & APIC_LVT_MASKED)) | |
910 | apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED); | |
911 | } | |
912 | #endif | |
913 | ||
0e078e2f TG |
914 | /* |
915 | * Clean APIC state for other OSs: | |
916 | */ | |
917 | apic_write(APIC_LVTT, APIC_LVT_MASKED); | |
918 | apic_write(APIC_LVT0, APIC_LVT_MASKED); | |
919 | apic_write(APIC_LVT1, APIC_LVT_MASKED); | |
920 | if (maxlvt >= 3) | |
921 | apic_write(APIC_LVTERR, APIC_LVT_MASKED); | |
922 | if (maxlvt >= 4) | |
923 | apic_write(APIC_LVTPC, APIC_LVT_MASKED); | |
6764014b CG |
924 | |
925 | /* Integrated APIC (!82489DX) ? */ | |
926 | if (lapic_is_integrated()) { | |
927 | if (maxlvt > 3) | |
928 | /* Clear ESR due to Pentium errata 3AP and 11AP */ | |
929 | apic_write(APIC_ESR, 0); | |
930 | apic_read(APIC_ESR); | |
931 | } | |
0e078e2f TG |
932 | } |
933 | ||
934 | /** | |
935 | * disable_local_APIC - clear and disable the local APIC | |
936 | */ | |
937 | void disable_local_APIC(void) | |
938 | { | |
939 | unsigned int value; | |
940 | ||
4a13ad0b JB |
941 | /* APIC hasn't been mapped yet */ |
942 | if (!apic_phys) | |
943 | return; | |
944 | ||
0e078e2f TG |
945 | clear_local_APIC(); |
946 | ||
947 | /* | |
948 | * Disable APIC (implies clearing of registers | |
949 | * for 82489DX!). | |
950 | */ | |
951 | value = apic_read(APIC_SPIV); | |
952 | value &= ~APIC_SPIV_APIC_ENABLED; | |
953 | apic_write(APIC_SPIV, value); | |
990b183e CG |
954 | |
955 | #ifdef CONFIG_X86_32 | |
956 | /* | |
957 | * When LAPIC was disabled by the BIOS and enabled by the kernel, | |
958 | * restore the disabled state. | |
959 | */ | |
960 | if (enabled_via_apicbase) { | |
961 | unsigned int l, h; | |
962 | ||
963 | rdmsr(MSR_IA32_APICBASE, l, h); | |
964 | l &= ~MSR_IA32_APICBASE_ENABLE; | |
965 | wrmsr(MSR_IA32_APICBASE, l, h); | |
966 | } | |
967 | #endif | |
0e078e2f TG |
968 | } |
969 | ||
fe4024dc CG |
970 | /* |
971 | * If Linux enabled the LAPIC against the BIOS default disable it down before | |
972 | * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and | |
973 | * not power-off. Additionally clear all LVT entries before disable_local_APIC | |
974 | * for the case where Linux didn't enable the LAPIC. | |
975 | */ | |
0e078e2f TG |
976 | void lapic_shutdown(void) |
977 | { | |
978 | unsigned long flags; | |
979 | ||
980 | if (!cpu_has_apic) | |
981 | return; | |
982 | ||
983 | local_irq_save(flags); | |
984 | ||
fe4024dc CG |
985 | #ifdef CONFIG_X86_32 |
986 | if (!enabled_via_apicbase) | |
987 | clear_local_APIC(); | |
988 | else | |
989 | #endif | |
990 | disable_local_APIC(); | |
991 | ||
0e078e2f TG |
992 | |
993 | local_irq_restore(flags); | |
994 | } | |
995 | ||
996 | /* | |
997 | * This is to verify that we're looking at a real local APIC. | |
998 | * Check these against your board if the CPUs aren't getting | |
999 | * started for no apparent reason. | |
1000 | */ | |
1001 | int __init verify_local_APIC(void) | |
1002 | { | |
1003 | unsigned int reg0, reg1; | |
1004 | ||
1005 | /* | |
1006 | * The version register is read-only in a real APIC. | |
1007 | */ | |
1008 | reg0 = apic_read(APIC_LVR); | |
1009 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0); | |
1010 | apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK); | |
1011 | reg1 = apic_read(APIC_LVR); | |
1012 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1); | |
1013 | ||
1014 | /* | |
1015 | * The two version reads above should print the same | |
1016 | * numbers. If the second one is different, then we | |
1017 | * poke at a non-APIC. | |
1018 | */ | |
1019 | if (reg1 != reg0) | |
1020 | return 0; | |
1021 | ||
1022 | /* | |
1023 | * Check if the version looks reasonably. | |
1024 | */ | |
1025 | reg1 = GET_APIC_VERSION(reg0); | |
1026 | if (reg1 == 0x00 || reg1 == 0xff) | |
1027 | return 0; | |
1028 | reg1 = lapic_get_maxlvt(); | |
1029 | if (reg1 < 0x02 || reg1 == 0xff) | |
1030 | return 0; | |
1031 | ||
1032 | /* | |
1033 | * The ID register is read/write in a real APIC. | |
1034 | */ | |
2d7a66d0 | 1035 | reg0 = apic_read(APIC_ID); |
0e078e2f | 1036 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0); |
5b812727 | 1037 | apic_write(APIC_ID, reg0 ^ apic->apic_id_mask); |
2d7a66d0 | 1038 | reg1 = apic_read(APIC_ID); |
0e078e2f TG |
1039 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1); |
1040 | apic_write(APIC_ID, reg0); | |
5b812727 | 1041 | if (reg1 != (reg0 ^ apic->apic_id_mask)) |
0e078e2f TG |
1042 | return 0; |
1043 | ||
1044 | /* | |
1da177e4 LT |
1045 | * The next two are just to see if we have sane values. |
1046 | * They're only really relevant if we're in Virtual Wire | |
1047 | * compatibility mode, but most boxes are anymore. | |
1048 | */ | |
1049 | reg0 = apic_read(APIC_LVT0); | |
0e078e2f | 1050 | apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0); |
1da177e4 LT |
1051 | reg1 = apic_read(APIC_LVT1); |
1052 | apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1); | |
1053 | ||
1054 | return 1; | |
1055 | } | |
1056 | ||
0e078e2f TG |
1057 | /** |
1058 | * sync_Arb_IDs - synchronize APIC bus arbitration IDs | |
1059 | */ | |
1da177e4 LT |
1060 | void __init sync_Arb_IDs(void) |
1061 | { | |
296cb951 CG |
1062 | /* |
1063 | * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not | |
1064 | * needed on AMD. | |
1065 | */ | |
1066 | if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD) | |
1da177e4 LT |
1067 | return; |
1068 | ||
1069 | /* | |
1070 | * Wait for idle. | |
1071 | */ | |
1072 | apic_wait_icr_idle(); | |
1073 | ||
1074 | apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n"); | |
6f6da97f CG |
1075 | apic_write(APIC_ICR, APIC_DEST_ALLINC | |
1076 | APIC_INT_LEVELTRIG | APIC_DM_INIT); | |
1da177e4 LT |
1077 | } |
1078 | ||
1da177e4 LT |
1079 | /* |
1080 | * An initial setup of the virtual wire mode. | |
1081 | */ | |
1082 | void __init init_bsp_APIC(void) | |
1083 | { | |
11a8e778 | 1084 | unsigned int value; |
1da177e4 LT |
1085 | |
1086 | /* | |
1087 | * Don't do the setup now if we have a SMP BIOS as the | |
1088 | * through-I/O-APIC virtual wire mode might be active. | |
1089 | */ | |
1090 | if (smp_found_config || !cpu_has_apic) | |
1091 | return; | |
1092 | ||
1da177e4 LT |
1093 | /* |
1094 | * Do not trust the local APIC being empty at bootup. | |
1095 | */ | |
1096 | clear_local_APIC(); | |
1097 | ||
1098 | /* | |
1099 | * Enable APIC. | |
1100 | */ | |
1101 | value = apic_read(APIC_SPIV); | |
1102 | value &= ~APIC_VECTOR_MASK; | |
1103 | value |= APIC_SPIV_APIC_ENABLED; | |
638c0411 CG |
1104 | |
1105 | #ifdef CONFIG_X86_32 | |
1106 | /* This bit is reserved on P4/Xeon and should be cleared */ | |
1107 | if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && | |
1108 | (boot_cpu_data.x86 == 15)) | |
1109 | value &= ~APIC_SPIV_FOCUS_DISABLED; | |
1110 | else | |
1111 | #endif | |
1112 | value |= APIC_SPIV_FOCUS_DISABLED; | |
1da177e4 | 1113 | value |= SPURIOUS_APIC_VECTOR; |
11a8e778 | 1114 | apic_write(APIC_SPIV, value); |
1da177e4 LT |
1115 | |
1116 | /* | |
1117 | * Set up the virtual wire mode. | |
1118 | */ | |
11a8e778 | 1119 | apic_write(APIC_LVT0, APIC_DM_EXTINT); |
1da177e4 | 1120 | value = APIC_DM_NMI; |
638c0411 CG |
1121 | if (!lapic_is_integrated()) /* 82489DX */ |
1122 | value |= APIC_LVT_LEVEL_TRIGGER; | |
11a8e778 | 1123 | apic_write(APIC_LVT1, value); |
1da177e4 LT |
1124 | } |
1125 | ||
c43da2f5 CG |
1126 | static void __cpuinit lapic_setup_esr(void) |
1127 | { | |
9df08f10 CG |
1128 | unsigned int oldvalue, value, maxlvt; |
1129 | ||
1130 | if (!lapic_is_integrated()) { | |
ba21ebb6 | 1131 | pr_info("No ESR for 82489DX.\n"); |
9df08f10 CG |
1132 | return; |
1133 | } | |
c43da2f5 | 1134 | |
08125d3e | 1135 | if (apic->disable_esr) { |
c43da2f5 | 1136 | /* |
9df08f10 CG |
1137 | * Something untraceable is creating bad interrupts on |
1138 | * secondary quads ... for the moment, just leave the | |
1139 | * ESR disabled - we can't do anything useful with the | |
1140 | * errors anyway - mbligh | |
c43da2f5 | 1141 | */ |
ba21ebb6 | 1142 | pr_info("Leaving ESR disabled.\n"); |
9df08f10 | 1143 | return; |
c43da2f5 | 1144 | } |
9df08f10 CG |
1145 | |
1146 | maxlvt = lapic_get_maxlvt(); | |
1147 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ | |
1148 | apic_write(APIC_ESR, 0); | |
1149 | oldvalue = apic_read(APIC_ESR); | |
1150 | ||
1151 | /* enables sending errors */ | |
1152 | value = ERROR_APIC_VECTOR; | |
1153 | apic_write(APIC_LVTERR, value); | |
1154 | ||
1155 | /* | |
1156 | * spec says clear errors after enabling vector. | |
1157 | */ | |
1158 | if (maxlvt > 3) | |
1159 | apic_write(APIC_ESR, 0); | |
1160 | value = apic_read(APIC_ESR); | |
1161 | if (value != oldvalue) | |
1162 | apic_printk(APIC_VERBOSE, "ESR value before enabling " | |
1163 | "vector: 0x%08x after: 0x%08x\n", | |
1164 | oldvalue, value); | |
c43da2f5 CG |
1165 | } |
1166 | ||
1167 | ||
0e078e2f TG |
1168 | /** |
1169 | * setup_local_APIC - setup the local APIC | |
1170 | */ | |
1171 | void __cpuinit setup_local_APIC(void) | |
1da177e4 | 1172 | { |
739f33b3 | 1173 | unsigned int value; |
da7ed9f9 | 1174 | int i, j; |
1da177e4 | 1175 | |
f1182638 | 1176 | if (disable_apic) { |
65a4e574 | 1177 | arch_disable_smp_support(); |
f1182638 JB |
1178 | return; |
1179 | } | |
1180 | ||
89c38c28 CG |
1181 | #ifdef CONFIG_X86_32 |
1182 | /* Pound the ESR really hard over the head with a big hammer - mbligh */ | |
08125d3e | 1183 | if (lapic_is_integrated() && apic->disable_esr) { |
89c38c28 CG |
1184 | apic_write(APIC_ESR, 0); |
1185 | apic_write(APIC_ESR, 0); | |
1186 | apic_write(APIC_ESR, 0); | |
1187 | apic_write(APIC_ESR, 0); | |
1188 | } | |
1189 | #endif | |
1190 | ||
ac23d4ee | 1191 | preempt_disable(); |
1da177e4 | 1192 | |
1da177e4 LT |
1193 | /* |
1194 | * Double-check whether this APIC is really registered. | |
1195 | * This is meaningless in clustered apic mode, so we skip it. | |
1196 | */ | |
7ed248da | 1197 | if (!apic->apic_id_registered()) |
1da177e4 LT |
1198 | BUG(); |
1199 | ||
1200 | /* | |
1201 | * Intel recommends to set DFR, LDR and TPR before enabling | |
1202 | * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel | |
1203 | * document number 292116). So here it goes... | |
1204 | */ | |
a5c43296 | 1205 | apic->init_apic_ldr(); |
1da177e4 LT |
1206 | |
1207 | /* | |
1208 | * Set Task Priority to 'accept all'. We never change this | |
1209 | * later on. | |
1210 | */ | |
1211 | value = apic_read(APIC_TASKPRI); | |
1212 | value &= ~APIC_TPRI_MASK; | |
11a8e778 | 1213 | apic_write(APIC_TASKPRI, value); |
1da177e4 | 1214 | |
da7ed9f9 VG |
1215 | /* |
1216 | * After a crash, we no longer service the interrupts and a pending | |
1217 | * interrupt from previous kernel might still have ISR bit set. | |
1218 | * | |
1219 | * Most probably by now CPU has serviced that pending interrupt and | |
1220 | * it might not have done the ack_APIC_irq() because it thought, | |
1221 | * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it | |
1222 | * does not clear the ISR bit and cpu thinks it has already serivced | |
1223 | * the interrupt. Hence a vector might get locked. It was noticed | |
1224 | * for timer irq (vector 0x31). Issue an extra EOI to clear ISR. | |
1225 | */ | |
1226 | for (i = APIC_ISR_NR - 1; i >= 0; i--) { | |
1227 | value = apic_read(APIC_ISR + i*0x10); | |
1228 | for (j = 31; j >= 0; j--) { | |
1229 | if (value & (1<<j)) | |
1230 | ack_APIC_irq(); | |
1231 | } | |
1232 | } | |
1233 | ||
1da177e4 LT |
1234 | /* |
1235 | * Now that we are all set up, enable the APIC | |
1236 | */ | |
1237 | value = apic_read(APIC_SPIV); | |
1238 | value &= ~APIC_VECTOR_MASK; | |
1239 | /* | |
1240 | * Enable APIC | |
1241 | */ | |
1242 | value |= APIC_SPIV_APIC_ENABLED; | |
1243 | ||
89c38c28 CG |
1244 | #ifdef CONFIG_X86_32 |
1245 | /* | |
1246 | * Some unknown Intel IO/APIC (or APIC) errata is biting us with | |
1247 | * certain networking cards. If high frequency interrupts are | |
1248 | * happening on a particular IOAPIC pin, plus the IOAPIC routing | |
1249 | * entry is masked/unmasked at a high rate as well then sooner or | |
1250 | * later IOAPIC line gets 'stuck', no more interrupts are received | |
1251 | * from the device. If focus CPU is disabled then the hang goes | |
1252 | * away, oh well :-( | |
1253 | * | |
1254 | * [ This bug can be reproduced easily with a level-triggered | |
1255 | * PCI Ne2000 networking cards and PII/PIII processors, dual | |
1256 | * BX chipset. ] | |
1257 | */ | |
1258 | /* | |
1259 | * Actually disabling the focus CPU check just makes the hang less | |
1260 | * frequent as it makes the interrupt distributon model be more | |
1261 | * like LRU than MRU (the short-term load is more even across CPUs). | |
1262 | * See also the comment in end_level_ioapic_irq(). --macro | |
1263 | */ | |
1264 | ||
1265 | /* | |
1266 | * - enable focus processor (bit==0) | |
1267 | * - 64bit mode always use processor focus | |
1268 | * so no need to set it | |
1269 | */ | |
1270 | value &= ~APIC_SPIV_FOCUS_DISABLED; | |
1271 | #endif | |
3f14c746 | 1272 | |
1da177e4 LT |
1273 | /* |
1274 | * Set spurious IRQ vector | |
1275 | */ | |
1276 | value |= SPURIOUS_APIC_VECTOR; | |
11a8e778 | 1277 | apic_write(APIC_SPIV, value); |
1da177e4 LT |
1278 | |
1279 | /* | |
1280 | * Set up LVT0, LVT1: | |
1281 | * | |
1282 | * set up through-local-APIC on the BP's LINT0. This is not | |
1283 | * strictly necessary in pure symmetric-IO mode, but sometimes | |
1284 | * we delegate interrupts to the 8259A. | |
1285 | */ | |
1286 | /* | |
1287 | * TODO: set up through-local-APIC from through-I/O-APIC? --macro | |
1288 | */ | |
1289 | value = apic_read(APIC_LVT0) & APIC_LVT_MASKED; | |
89c38c28 | 1290 | if (!smp_processor_id() && (pic_mode || !value)) { |
1da177e4 | 1291 | value = APIC_DM_EXTINT; |
bc1d99c1 | 1292 | apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", |
89c38c28 | 1293 | smp_processor_id()); |
1da177e4 LT |
1294 | } else { |
1295 | value = APIC_DM_EXTINT | APIC_LVT_MASKED; | |
bc1d99c1 | 1296 | apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", |
89c38c28 | 1297 | smp_processor_id()); |
1da177e4 | 1298 | } |
11a8e778 | 1299 | apic_write(APIC_LVT0, value); |
1da177e4 LT |
1300 | |
1301 | /* | |
1302 | * only the BP should see the LINT1 NMI signal, obviously. | |
1303 | */ | |
1304 | if (!smp_processor_id()) | |
1305 | value = APIC_DM_NMI; | |
1306 | else | |
1307 | value = APIC_DM_NMI | APIC_LVT_MASKED; | |
89c38c28 CG |
1308 | if (!lapic_is_integrated()) /* 82489DX */ |
1309 | value |= APIC_LVT_LEVEL_TRIGGER; | |
11a8e778 | 1310 | apic_write(APIC_LVT1, value); |
89c38c28 | 1311 | |
ac23d4ee | 1312 | preempt_enable(); |
be71b855 AK |
1313 | |
1314 | #ifdef CONFIG_X86_MCE_INTEL | |
1315 | /* Recheck CMCI information after local APIC is up on CPU #0 */ | |
1316 | if (smp_processor_id() == 0) | |
1317 | cmci_recheck(); | |
1318 | #endif | |
739f33b3 | 1319 | } |
1da177e4 | 1320 | |
739f33b3 AK |
1321 | void __cpuinit end_local_APIC_setup(void) |
1322 | { | |
1323 | lapic_setup_esr(); | |
fa6b95fc CG |
1324 | |
1325 | #ifdef CONFIG_X86_32 | |
1b4ee4e4 CG |
1326 | { |
1327 | unsigned int value; | |
1328 | /* Disable the local apic timer */ | |
1329 | value = apic_read(APIC_LVTT); | |
1330 | value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); | |
1331 | apic_write(APIC_LVTT, value); | |
1332 | } | |
fa6b95fc CG |
1333 | #endif |
1334 | ||
f2802e7f | 1335 | setup_apic_nmi_watchdog(NULL); |
0e078e2f | 1336 | apic_pm_activate(); |
1da177e4 | 1337 | } |
1da177e4 | 1338 | |
06cd9a7d | 1339 | #ifdef CONFIG_X86_X2APIC |
6e1cb38a SS |
1340 | void check_x2apic(void) |
1341 | { | |
ef1f87aa | 1342 | if (x2apic_enabled()) { |
ba21ebb6 | 1343 | pr_info("x2apic enabled by BIOS, switching to x2apic ops\n"); |
fc1edaf9 | 1344 | x2apic_preenabled = x2apic_mode = 1; |
6e1cb38a SS |
1345 | } |
1346 | } | |
1347 | ||
1348 | void enable_x2apic(void) | |
1349 | { | |
1350 | int msr, msr2; | |
1351 | ||
fc1edaf9 | 1352 | if (!x2apic_mode) |
06cd9a7d YL |
1353 | return; |
1354 | ||
6e1cb38a SS |
1355 | rdmsr(MSR_IA32_APICBASE, msr, msr2); |
1356 | if (!(msr & X2APIC_ENABLE)) { | |
ba21ebb6 | 1357 | pr_info("Enabling x2apic\n"); |
6e1cb38a SS |
1358 | wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0); |
1359 | } | |
1360 | } | |
93758238 | 1361 | #endif /* CONFIG_X86_X2APIC */ |
6e1cb38a | 1362 | |
2236d252 | 1363 | void __init enable_IR_x2apic(void) |
6e1cb38a SS |
1364 | { |
1365 | #ifdef CONFIG_INTR_REMAP | |
1366 | int ret; | |
1367 | unsigned long flags; | |
b24696bc | 1368 | struct IO_APIC_route_entry **ioapic_entries = NULL; |
6e1cb38a | 1369 | |
93758238 WH |
1370 | ret = dmar_table_init(); |
1371 | if (ret) { | |
1372 | pr_debug("dmar_table_init() failed with %d:\n", ret); | |
1373 | goto ir_failed; | |
6e1cb38a SS |
1374 | } |
1375 | ||
93758238 WH |
1376 | if (!intr_remapping_supported()) { |
1377 | pr_debug("intr-remapping not supported\n"); | |
1378 | goto ir_failed; | |
6e1cb38a SS |
1379 | } |
1380 | ||
6e1cb38a | 1381 | |
93758238 WH |
1382 | if (!x2apic_preenabled && skip_ioapic_setup) { |
1383 | pr_info("Skipped enabling intr-remap because of skipping " | |
1384 | "io-apic setup\n"); | |
6e1cb38a SS |
1385 | return; |
1386 | } | |
1387 | ||
b24696bc FY |
1388 | ioapic_entries = alloc_ioapic_entries(); |
1389 | if (!ioapic_entries) { | |
1390 | pr_info("Allocate ioapic_entries failed: %d\n", ret); | |
1391 | goto end; | |
1392 | } | |
1393 | ||
1394 | ret = save_IO_APIC_setup(ioapic_entries); | |
5ffa4eb2 | 1395 | if (ret) { |
ba21ebb6 | 1396 | pr_info("Saving IO-APIC state failed: %d\n", ret); |
5ffa4eb2 CG |
1397 | goto end; |
1398 | } | |
6e1cb38a | 1399 | |
05c3dc2c | 1400 | local_irq_save(flags); |
b24696bc | 1401 | mask_IO_APIC_setup(ioapic_entries); |
05c3dc2c SS |
1402 | mask_8259A(); |
1403 | ||
fc1edaf9 | 1404 | ret = enable_intr_remapping(x2apic_supported()); |
6e1cb38a | 1405 | if (ret) |
5ffa4eb2 | 1406 | goto end_restore; |
6e1cb38a | 1407 | |
93758238 WH |
1408 | pr_info("Enabled Interrupt-remapping\n"); |
1409 | ||
fc1edaf9 SS |
1410 | if (x2apic_supported() && !x2apic_mode) { |
1411 | x2apic_mode = 1; | |
6e1cb38a | 1412 | enable_x2apic(); |
93758238 | 1413 | pr_info("Enabled x2apic\n"); |
6e1cb38a | 1414 | } |
5ffa4eb2 CG |
1415 | |
1416 | end_restore: | |
6e1cb38a SS |
1417 | if (ret) |
1418 | /* | |
1419 | * IR enabling failed | |
1420 | */ | |
b24696bc | 1421 | restore_IO_APIC_setup(ioapic_entries); |
6e1cb38a SS |
1422 | |
1423 | unmask_8259A(); | |
1424 | local_irq_restore(flags); | |
1425 | ||
05c3dc2c | 1426 | end: |
b24696bc FY |
1427 | if (ioapic_entries) |
1428 | free_ioapic_entries(ioapic_entries); | |
93758238 WH |
1429 | |
1430 | if (!ret) | |
1431 | return; | |
1432 | ||
1433 | ir_failed: | |
1434 | if (x2apic_preenabled) | |
1435 | panic("x2apic enabled by bios. But IR enabling failed"); | |
1436 | else if (cpu_has_x2apic) | |
1437 | pr_info("Not enabling x2apic,Intr-remapping\n"); | |
6e1cb38a SS |
1438 | #else |
1439 | if (!cpu_has_x2apic) | |
1440 | return; | |
1441 | ||
1442 | if (x2apic_preenabled) | |
1443 | panic("x2apic enabled prior OS handover," | |
93758238 | 1444 | " enable CONFIG_X86_X2APIC, CONFIG_INTR_REMAP"); |
6e1cb38a SS |
1445 | #endif |
1446 | ||
1447 | return; | |
1448 | } | |
93758238 | 1449 | |
6e1cb38a | 1450 | |
be7a656f | 1451 | #ifdef CONFIG_X86_64 |
1da177e4 LT |
1452 | /* |
1453 | * Detect and enable local APICs on non-SMP boards. | |
1454 | * Original code written by Keir Fraser. | |
1455 | * On AMD64 we trust the BIOS - if it says no APIC it is likely | |
6935d1f9 | 1456 | * not correctly set up (usually the APIC timer won't work etc.) |
1da177e4 | 1457 | */ |
0e078e2f | 1458 | static int __init detect_init_APIC(void) |
1da177e4 LT |
1459 | { |
1460 | if (!cpu_has_apic) { | |
ba21ebb6 | 1461 | pr_info("No local APIC present\n"); |
1da177e4 LT |
1462 | return -1; |
1463 | } | |
1464 | ||
1465 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; | |
1da177e4 LT |
1466 | return 0; |
1467 | } | |
be7a656f YL |
1468 | #else |
1469 | /* | |
1470 | * Detect and initialize APIC | |
1471 | */ | |
1472 | static int __init detect_init_APIC(void) | |
1473 | { | |
1474 | u32 h, l, features; | |
1475 | ||
1476 | /* Disabled by kernel option? */ | |
1477 | if (disable_apic) | |
1478 | return -1; | |
1479 | ||
1480 | switch (boot_cpu_data.x86_vendor) { | |
1481 | case X86_VENDOR_AMD: | |
1482 | if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) || | |
85877061 | 1483 | (boot_cpu_data.x86 >= 15)) |
be7a656f YL |
1484 | break; |
1485 | goto no_apic; | |
1486 | case X86_VENDOR_INTEL: | |
1487 | if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 || | |
1488 | (boot_cpu_data.x86 == 5 && cpu_has_apic)) | |
1489 | break; | |
1490 | goto no_apic; | |
1491 | default: | |
1492 | goto no_apic; | |
1493 | } | |
1494 | ||
1495 | if (!cpu_has_apic) { | |
1496 | /* | |
1497 | * Over-ride BIOS and try to enable the local APIC only if | |
1498 | * "lapic" specified. | |
1499 | */ | |
1500 | if (!force_enable_local_apic) { | |
ba21ebb6 CG |
1501 | pr_info("Local APIC disabled by BIOS -- " |
1502 | "you can enable it with \"lapic\"\n"); | |
be7a656f YL |
1503 | return -1; |
1504 | } | |
1505 | /* | |
1506 | * Some BIOSes disable the local APIC in the APIC_BASE | |
1507 | * MSR. This can only be done in software for Intel P6 or later | |
1508 | * and AMD K7 (Model > 1) or later. | |
1509 | */ | |
1510 | rdmsr(MSR_IA32_APICBASE, l, h); | |
1511 | if (!(l & MSR_IA32_APICBASE_ENABLE)) { | |
ba21ebb6 | 1512 | pr_info("Local APIC disabled by BIOS -- reenabling.\n"); |
be7a656f YL |
1513 | l &= ~MSR_IA32_APICBASE_BASE; |
1514 | l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE; | |
1515 | wrmsr(MSR_IA32_APICBASE, l, h); | |
1516 | enabled_via_apicbase = 1; | |
1517 | } | |
1518 | } | |
1519 | /* | |
1520 | * The APIC feature bit should now be enabled | |
1521 | * in `cpuid' | |
1522 | */ | |
1523 | features = cpuid_edx(1); | |
1524 | if (!(features & (1 << X86_FEATURE_APIC))) { | |
ba21ebb6 | 1525 | pr_warning("Could not enable APIC!\n"); |
be7a656f YL |
1526 | return -1; |
1527 | } | |
1528 | set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC); | |
1529 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; | |
1530 | ||
1531 | /* The BIOS may have set up the APIC at some other address */ | |
1532 | rdmsr(MSR_IA32_APICBASE, l, h); | |
1533 | if (l & MSR_IA32_APICBASE_ENABLE) | |
1534 | mp_lapic_addr = l & MSR_IA32_APICBASE_BASE; | |
1535 | ||
ba21ebb6 | 1536 | pr_info("Found and enabled local APIC!\n"); |
be7a656f YL |
1537 | |
1538 | apic_pm_activate(); | |
1539 | ||
1540 | return 0; | |
1541 | ||
1542 | no_apic: | |
ba21ebb6 | 1543 | pr_info("No local APIC present or hardware disabled\n"); |
be7a656f YL |
1544 | return -1; |
1545 | } | |
1546 | #endif | |
1da177e4 | 1547 | |
f28c0ae2 | 1548 | #ifdef CONFIG_X86_64 |
8643f9d0 YL |
1549 | void __init early_init_lapic_mapping(void) |
1550 | { | |
431ee79d | 1551 | unsigned long phys_addr; |
8643f9d0 YL |
1552 | |
1553 | /* | |
1554 | * If no local APIC can be found then go out | |
1555 | * : it means there is no mpatable and MADT | |
1556 | */ | |
1557 | if (!smp_found_config) | |
1558 | return; | |
1559 | ||
431ee79d | 1560 | phys_addr = mp_lapic_addr; |
8643f9d0 | 1561 | |
431ee79d | 1562 | set_fixmap_nocache(FIX_APIC_BASE, phys_addr); |
8643f9d0 | 1563 | apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n", |
431ee79d | 1564 | APIC_BASE, phys_addr); |
8643f9d0 YL |
1565 | |
1566 | /* | |
1567 | * Fetch the APIC ID of the BSP in case we have a | |
1568 | * default configuration (or the MP table is broken). | |
1569 | */ | |
4c9961d5 | 1570 | boot_cpu_physical_apicid = read_apic_id(); |
8643f9d0 | 1571 | } |
f28c0ae2 | 1572 | #endif |
8643f9d0 | 1573 | |
0e078e2f TG |
1574 | /** |
1575 | * init_apic_mappings - initialize APIC mappings | |
1576 | */ | |
1da177e4 LT |
1577 | void __init init_apic_mappings(void) |
1578 | { | |
4401da61 YL |
1579 | unsigned int new_apicid; |
1580 | ||
fc1edaf9 | 1581 | if (x2apic_mode) { |
4c9961d5 | 1582 | boot_cpu_physical_apicid = read_apic_id(); |
6e1cb38a SS |
1583 | return; |
1584 | } | |
1585 | ||
4797f6b0 | 1586 | /* If no local APIC can be found return early */ |
1da177e4 | 1587 | if (!smp_found_config && detect_init_APIC()) { |
4797f6b0 YL |
1588 | /* lets NOP'ify apic operations */ |
1589 | pr_info("APIC: disable apic facility\n"); | |
1590 | apic_disable(); | |
1591 | } else { | |
1da177e4 LT |
1592 | apic_phys = mp_lapic_addr; |
1593 | ||
4797f6b0 YL |
1594 | /* |
1595 | * acpi lapic path already maps that address in | |
1596 | * acpi_register_lapic_address() | |
1597 | */ | |
1598 | if (!acpi_lapic) | |
1599 | set_fixmap_nocache(FIX_APIC_BASE, apic_phys); | |
cec6be6d | 1600 | |
4797f6b0 YL |
1601 | apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n", |
1602 | APIC_BASE, apic_phys); | |
cec6be6d CG |
1603 | } |
1604 | ||
1da177e4 LT |
1605 | /* |
1606 | * Fetch the APIC ID of the BSP in case we have a | |
1607 | * default configuration (or the MP table is broken). | |
1608 | */ | |
4401da61 YL |
1609 | new_apicid = read_apic_id(); |
1610 | if (boot_cpu_physical_apicid != new_apicid) { | |
1611 | boot_cpu_physical_apicid = new_apicid; | |
1612 | apic_version[new_apicid] = | |
1613 | GET_APIC_VERSION(apic_read(APIC_LVR)); | |
08306ce6 | 1614 | } |
1da177e4 LT |
1615 | } |
1616 | ||
1617 | /* | |
0e078e2f TG |
1618 | * This initializes the IO-APIC and APIC hardware if this is |
1619 | * a UP kernel. | |
1da177e4 | 1620 | */ |
1b313f4a CG |
1621 | int apic_version[MAX_APICS]; |
1622 | ||
0e078e2f | 1623 | int __init APIC_init_uniprocessor(void) |
1da177e4 | 1624 | { |
0e078e2f | 1625 | if (disable_apic) { |
ba21ebb6 | 1626 | pr_info("Apic disabled\n"); |
0e078e2f TG |
1627 | return -1; |
1628 | } | |
f1182638 | 1629 | #ifdef CONFIG_X86_64 |
0e078e2f TG |
1630 | if (!cpu_has_apic) { |
1631 | disable_apic = 1; | |
ba21ebb6 | 1632 | pr_info("Apic disabled by BIOS\n"); |
0e078e2f TG |
1633 | return -1; |
1634 | } | |
fa2bd35a YL |
1635 | #else |
1636 | if (!smp_found_config && !cpu_has_apic) | |
1637 | return -1; | |
1638 | ||
1639 | /* | |
1640 | * Complain if the BIOS pretends there is one. | |
1641 | */ | |
1642 | if (!cpu_has_apic && | |
1643 | APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { | |
ba21ebb6 CG |
1644 | pr_err("BIOS bug, local APIC 0x%x not detected!...\n", |
1645 | boot_cpu_physical_apicid); | |
fa2bd35a YL |
1646 | clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC); |
1647 | return -1; | |
1648 | } | |
1649 | #endif | |
1650 | ||
6e1cb38a | 1651 | enable_IR_x2apic(); |
fa2bd35a | 1652 | #ifdef CONFIG_X86_64 |
72ce0165 | 1653 | default_setup_apic_routing(); |
fa2bd35a | 1654 | #endif |
6e1cb38a | 1655 | |
0e078e2f | 1656 | verify_local_APIC(); |
b5841765 GC |
1657 | connect_bsp_APIC(); |
1658 | ||
fa2bd35a | 1659 | #ifdef CONFIG_X86_64 |
c70dcb74 | 1660 | apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid)); |
fa2bd35a YL |
1661 | #else |
1662 | /* | |
1663 | * Hack: In case of kdump, after a crash, kernel might be booting | |
1664 | * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid | |
1665 | * might be zero if read from MP tables. Get it from LAPIC. | |
1666 | */ | |
1667 | # ifdef CONFIG_CRASH_DUMP | |
1668 | boot_cpu_physical_apicid = read_apic_id(); | |
1669 | # endif | |
1670 | #endif | |
1671 | physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map); | |
0e078e2f | 1672 | setup_local_APIC(); |
1da177e4 | 1673 | |
88d0f550 | 1674 | #ifdef CONFIG_X86_IO_APIC |
739f33b3 AK |
1675 | /* |
1676 | * Now enable IO-APICs, actually call clear_IO_APIC | |
98c061b6 | 1677 | * We need clear_IO_APIC before enabling error vector |
739f33b3 AK |
1678 | */ |
1679 | if (!skip_ioapic_setup && nr_ioapics) | |
1680 | enable_IO_APIC(); | |
fa2bd35a | 1681 | #endif |
739f33b3 AK |
1682 | |
1683 | end_local_APIC_setup(); | |
1684 | ||
fa2bd35a | 1685 | #ifdef CONFIG_X86_IO_APIC |
0e078e2f TG |
1686 | if (smp_found_config && !skip_ioapic_setup && nr_ioapics) |
1687 | setup_IO_APIC(); | |
98c061b6 | 1688 | else { |
0e078e2f | 1689 | nr_ioapics = 0; |
98c061b6 YL |
1690 | localise_nmi_watchdog(); |
1691 | } | |
1692 | #else | |
1693 | localise_nmi_watchdog(); | |
fa2bd35a YL |
1694 | #endif |
1695 | ||
98c061b6 | 1696 | setup_boot_clock(); |
fa2bd35a | 1697 | #ifdef CONFIG_X86_64 |
0e078e2f | 1698 | check_nmi_watchdog(); |
fa2bd35a YL |
1699 | #endif |
1700 | ||
0e078e2f | 1701 | return 0; |
1da177e4 LT |
1702 | } |
1703 | ||
1704 | /* | |
0e078e2f | 1705 | * Local APIC interrupts |
1da177e4 LT |
1706 | */ |
1707 | ||
0e078e2f TG |
1708 | /* |
1709 | * This interrupt should _never_ happen with our APIC/SMP architecture | |
1710 | */ | |
dc1528dd | 1711 | void smp_spurious_interrupt(struct pt_regs *regs) |
1da177e4 | 1712 | { |
dc1528dd YL |
1713 | u32 v; |
1714 | ||
0e078e2f TG |
1715 | exit_idle(); |
1716 | irq_enter(); | |
1da177e4 | 1717 | /* |
0e078e2f TG |
1718 | * Check if this really is a spurious interrupt and ACK it |
1719 | * if it is a vectored one. Just in case... | |
1720 | * Spurious interrupts should not be ACKed. | |
1da177e4 | 1721 | */ |
0e078e2f TG |
1722 | v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1)); |
1723 | if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f))) | |
1724 | ack_APIC_irq(); | |
c4d58cbd | 1725 | |
915b0d01 HS |
1726 | inc_irq_stat(irq_spurious_count); |
1727 | ||
dc1528dd | 1728 | /* see sw-dev-man vol 3, chapter 7.4.13.5 */ |
ba21ebb6 CG |
1729 | pr_info("spurious APIC interrupt on CPU#%d, " |
1730 | "should never happen.\n", smp_processor_id()); | |
0e078e2f TG |
1731 | irq_exit(); |
1732 | } | |
1da177e4 | 1733 | |
0e078e2f TG |
1734 | /* |
1735 | * This interrupt should never happen with our APIC/SMP architecture | |
1736 | */ | |
dc1528dd | 1737 | void smp_error_interrupt(struct pt_regs *regs) |
0e078e2f | 1738 | { |
dc1528dd | 1739 | u32 v, v1; |
1da177e4 | 1740 | |
0e078e2f TG |
1741 | exit_idle(); |
1742 | irq_enter(); | |
1743 | /* First tickle the hardware, only then report what went on. -- REW */ | |
1744 | v = apic_read(APIC_ESR); | |
1745 | apic_write(APIC_ESR, 0); | |
1746 | v1 = apic_read(APIC_ESR); | |
1747 | ack_APIC_irq(); | |
1748 | atomic_inc(&irq_err_count); | |
ba7eda4c | 1749 | |
ba21ebb6 CG |
1750 | /* |
1751 | * Here is what the APIC error bits mean: | |
1752 | * 0: Send CS error | |
1753 | * 1: Receive CS error | |
1754 | * 2: Send accept error | |
1755 | * 3: Receive accept error | |
1756 | * 4: Reserved | |
1757 | * 5: Send illegal vector | |
1758 | * 6: Received illegal vector | |
1759 | * 7: Illegal register address | |
1760 | */ | |
1761 | pr_debug("APIC error on CPU%d: %02x(%02x)\n", | |
0e078e2f TG |
1762 | smp_processor_id(), v , v1); |
1763 | irq_exit(); | |
1da177e4 LT |
1764 | } |
1765 | ||
b5841765 | 1766 | /** |
36c9d674 CG |
1767 | * connect_bsp_APIC - attach the APIC to the interrupt system |
1768 | */ | |
b5841765 GC |
1769 | void __init connect_bsp_APIC(void) |
1770 | { | |
36c9d674 CG |
1771 | #ifdef CONFIG_X86_32 |
1772 | if (pic_mode) { | |
1773 | /* | |
1774 | * Do not trust the local APIC being empty at bootup. | |
1775 | */ | |
1776 | clear_local_APIC(); | |
1777 | /* | |
1778 | * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's | |
1779 | * local APIC to INT and NMI lines. | |
1780 | */ | |
1781 | apic_printk(APIC_VERBOSE, "leaving PIC mode, " | |
1782 | "enabling APIC mode.\n"); | |
c0eaa453 | 1783 | imcr_pic_to_apic(); |
36c9d674 CG |
1784 | } |
1785 | #endif | |
49040333 IM |
1786 | if (apic->enable_apic_mode) |
1787 | apic->enable_apic_mode(); | |
b5841765 GC |
1788 | } |
1789 | ||
274cfe59 CG |
1790 | /** |
1791 | * disconnect_bsp_APIC - detach the APIC from the interrupt system | |
1792 | * @virt_wire_setup: indicates, whether virtual wire mode is selected | |
1793 | * | |
1794 | * Virtual wire mode is necessary to deliver legacy interrupts even when the | |
1795 | * APIC is disabled. | |
1796 | */ | |
0e078e2f | 1797 | void disconnect_bsp_APIC(int virt_wire_setup) |
1da177e4 | 1798 | { |
1b4ee4e4 CG |
1799 | unsigned int value; |
1800 | ||
c177b0bc CG |
1801 | #ifdef CONFIG_X86_32 |
1802 | if (pic_mode) { | |
1803 | /* | |
1804 | * Put the board back into PIC mode (has an effect only on | |
1805 | * certain older boards). Note that APIC interrupts, including | |
1806 | * IPIs, won't work beyond this point! The only exception are | |
1807 | * INIT IPIs. | |
1808 | */ | |
1809 | apic_printk(APIC_VERBOSE, "disabling APIC mode, " | |
1810 | "entering PIC mode.\n"); | |
c0eaa453 | 1811 | imcr_apic_to_pic(); |
c177b0bc CG |
1812 | return; |
1813 | } | |
1814 | #endif | |
1815 | ||
0e078e2f | 1816 | /* Go back to Virtual Wire compatibility mode */ |
1da177e4 | 1817 | |
0e078e2f TG |
1818 | /* For the spurious interrupt use vector F, and enable it */ |
1819 | value = apic_read(APIC_SPIV); | |
1820 | value &= ~APIC_VECTOR_MASK; | |
1821 | value |= APIC_SPIV_APIC_ENABLED; | |
1822 | value |= 0xf; | |
1823 | apic_write(APIC_SPIV, value); | |
b8ce3359 | 1824 | |
0e078e2f TG |
1825 | if (!virt_wire_setup) { |
1826 | /* | |
1827 | * For LVT0 make it edge triggered, active high, | |
1828 | * external and enabled | |
1829 | */ | |
1830 | value = apic_read(APIC_LVT0); | |
1831 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | | |
1832 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | | |
1833 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); | |
1834 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; | |
1835 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT); | |
1836 | apic_write(APIC_LVT0, value); | |
1837 | } else { | |
1838 | /* Disable LVT0 */ | |
1839 | apic_write(APIC_LVT0, APIC_LVT_MASKED); | |
1840 | } | |
b8ce3359 | 1841 | |
c177b0bc CG |
1842 | /* |
1843 | * For LVT1 make it edge triggered, active high, | |
1844 | * nmi and enabled | |
1845 | */ | |
0e078e2f TG |
1846 | value = apic_read(APIC_LVT1); |
1847 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | | |
1848 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | | |
1849 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); | |
1850 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; | |
1851 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI); | |
1852 | apic_write(APIC_LVT1, value); | |
1da177e4 LT |
1853 | } |
1854 | ||
be8a5685 AS |
1855 | void __cpuinit generic_processor_info(int apicid, int version) |
1856 | { | |
1857 | int cpu; | |
be8a5685 | 1858 | |
1b313f4a CG |
1859 | /* |
1860 | * Validate version | |
1861 | */ | |
1862 | if (version == 0x0) { | |
ba21ebb6 | 1863 | pr_warning("BIOS bug, APIC version is 0 for CPU#%d! " |
3b11ce7f MT |
1864 | "fixing up to 0x10. (tell your hw vendor)\n", |
1865 | version); | |
1b313f4a | 1866 | version = 0x10; |
be8a5685 | 1867 | } |
1b313f4a | 1868 | apic_version[apicid] = version; |
be8a5685 | 1869 | |
3b11ce7f MT |
1870 | if (num_processors >= nr_cpu_ids) { |
1871 | int max = nr_cpu_ids; | |
1872 | int thiscpu = max + disabled_cpus; | |
1873 | ||
1874 | pr_warning( | |
1875 | "ACPI: NR_CPUS/possible_cpus limit of %i reached." | |
1876 | " Processor %d/0x%x ignored.\n", max, thiscpu, apicid); | |
1877 | ||
1878 | disabled_cpus++; | |
be8a5685 AS |
1879 | return; |
1880 | } | |
1881 | ||
1882 | num_processors++; | |
3b11ce7f | 1883 | cpu = cpumask_next_zero(-1, cpu_present_mask); |
be8a5685 | 1884 | |
b2b815d8 MT |
1885 | if (version != apic_version[boot_cpu_physical_apicid]) |
1886 | WARN_ONCE(1, | |
1887 | "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n", | |
1888 | apic_version[boot_cpu_physical_apicid], cpu, version); | |
1889 | ||
be8a5685 AS |
1890 | physid_set(apicid, phys_cpu_present_map); |
1891 | if (apicid == boot_cpu_physical_apicid) { | |
1892 | /* | |
1893 | * x86_bios_cpu_apicid is required to have processors listed | |
1894 | * in same order as logical cpu numbers. Hence the first | |
1895 | * entry is BSP, and so on. | |
1896 | */ | |
1897 | cpu = 0; | |
1898 | } | |
e0da3364 YL |
1899 | if (apicid > max_physical_apicid) |
1900 | max_physical_apicid = apicid; | |
1901 | ||
1b313f4a CG |
1902 | #ifdef CONFIG_X86_32 |
1903 | /* | |
1904 | * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y | |
1905 | * but we need to work other dependencies like SMP_SUSPEND etc | |
1906 | * before this can be done without some confusion. | |
1907 | * if (CPU_HOTPLUG_ENABLED || num_processors > 8) | |
1908 | * - Ashok Raj <ashok.raj@intel.com> | |
1909 | */ | |
1910 | if (max_physical_apicid >= 8) { | |
1911 | switch (boot_cpu_data.x86_vendor) { | |
1912 | case X86_VENDOR_INTEL: | |
1913 | if (!APIC_XAPIC(version)) { | |
1914 | def_to_bigsmp = 0; | |
1915 | break; | |
1916 | } | |
1917 | /* If P4 and above fall through */ | |
1918 | case X86_VENDOR_AMD: | |
1919 | def_to_bigsmp = 1; | |
1920 | } | |
1921 | } | |
1922 | #endif | |
1923 | ||
3e5095d1 | 1924 | #if defined(CONFIG_SMP) || defined(CONFIG_X86_64) |
f10fcd47 TH |
1925 | early_per_cpu(x86_cpu_to_apicid, cpu) = apicid; |
1926 | early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid; | |
1b313f4a | 1927 | #endif |
be8a5685 | 1928 | |
1de88cd4 MT |
1929 | set_cpu_possible(cpu, true); |
1930 | set_cpu_present(cpu, true); | |
be8a5685 AS |
1931 | } |
1932 | ||
0c81c746 SS |
1933 | int hard_smp_processor_id(void) |
1934 | { | |
1935 | return read_apic_id(); | |
1936 | } | |
1dcdd3d1 IM |
1937 | |
1938 | void default_init_apic_ldr(void) | |
1939 | { | |
1940 | unsigned long val; | |
1941 | ||
1942 | apic_write(APIC_DFR, APIC_DFR_VALUE); | |
1943 | val = apic_read(APIC_LDR) & ~APIC_LDR_MASK; | |
1944 | val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id()); | |
1945 | apic_write(APIC_LDR, val); | |
1946 | } | |
1947 | ||
1948 | #ifdef CONFIG_X86_32 | |
1949 | int default_apicid_to_node(int logical_apicid) | |
1950 | { | |
1951 | #ifdef CONFIG_SMP | |
1952 | return apicid_2_node[hard_smp_processor_id()]; | |
1953 | #else | |
1954 | return 0; | |
1955 | #endif | |
1956 | } | |
3491998d | 1957 | #endif |
0c81c746 | 1958 | |
89039b37 | 1959 | /* |
0e078e2f | 1960 | * Power management |
89039b37 | 1961 | */ |
0e078e2f TG |
1962 | #ifdef CONFIG_PM |
1963 | ||
1964 | static struct { | |
274cfe59 CG |
1965 | /* |
1966 | * 'active' is true if the local APIC was enabled by us and | |
1967 | * not the BIOS; this signifies that we are also responsible | |
1968 | * for disabling it before entering apm/acpi suspend | |
1969 | */ | |
0e078e2f TG |
1970 | int active; |
1971 | /* r/w apic fields */ | |
1972 | unsigned int apic_id; | |
1973 | unsigned int apic_taskpri; | |
1974 | unsigned int apic_ldr; | |
1975 | unsigned int apic_dfr; | |
1976 | unsigned int apic_spiv; | |
1977 | unsigned int apic_lvtt; | |
1978 | unsigned int apic_lvtpc; | |
1979 | unsigned int apic_lvt0; | |
1980 | unsigned int apic_lvt1; | |
1981 | unsigned int apic_lvterr; | |
1982 | unsigned int apic_tmict; | |
1983 | unsigned int apic_tdcr; | |
1984 | unsigned int apic_thmr; | |
1985 | } apic_pm_state; | |
1986 | ||
1987 | static int lapic_suspend(struct sys_device *dev, pm_message_t state) | |
1988 | { | |
1989 | unsigned long flags; | |
1990 | int maxlvt; | |
89039b37 | 1991 | |
0e078e2f TG |
1992 | if (!apic_pm_state.active) |
1993 | return 0; | |
89039b37 | 1994 | |
0e078e2f | 1995 | maxlvt = lapic_get_maxlvt(); |
89039b37 | 1996 | |
2d7a66d0 | 1997 | apic_pm_state.apic_id = apic_read(APIC_ID); |
0e078e2f TG |
1998 | apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI); |
1999 | apic_pm_state.apic_ldr = apic_read(APIC_LDR); | |
2000 | apic_pm_state.apic_dfr = apic_read(APIC_DFR); | |
2001 | apic_pm_state.apic_spiv = apic_read(APIC_SPIV); | |
2002 | apic_pm_state.apic_lvtt = apic_read(APIC_LVTT); | |
2003 | if (maxlvt >= 4) | |
2004 | apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC); | |
2005 | apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0); | |
2006 | apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1); | |
2007 | apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR); | |
2008 | apic_pm_state.apic_tmict = apic_read(APIC_TMICT); | |
2009 | apic_pm_state.apic_tdcr = apic_read(APIC_TDCR); | |
24968cfd | 2010 | #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL) |
0e078e2f TG |
2011 | if (maxlvt >= 5) |
2012 | apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR); | |
2013 | #endif | |
24968cfd | 2014 | |
0e078e2f TG |
2015 | local_irq_save(flags); |
2016 | disable_local_APIC(); | |
fc1edaf9 | 2017 | |
b24696bc FY |
2018 | if (intr_remapping_enabled) |
2019 | disable_intr_remapping(); | |
fc1edaf9 | 2020 | |
0e078e2f TG |
2021 | local_irq_restore(flags); |
2022 | return 0; | |
1da177e4 LT |
2023 | } |
2024 | ||
0e078e2f | 2025 | static int lapic_resume(struct sys_device *dev) |
1da177e4 | 2026 | { |
0e078e2f TG |
2027 | unsigned int l, h; |
2028 | unsigned long flags; | |
2029 | int maxlvt; | |
3d58829b | 2030 | int ret = 0; |
b24696bc FY |
2031 | struct IO_APIC_route_entry **ioapic_entries = NULL; |
2032 | ||
0e078e2f TG |
2033 | if (!apic_pm_state.active) |
2034 | return 0; | |
89b831ef | 2035 | |
0e078e2f | 2036 | local_irq_save(flags); |
9a2755c3 | 2037 | if (intr_remapping_enabled) { |
b24696bc FY |
2038 | ioapic_entries = alloc_ioapic_entries(); |
2039 | if (!ioapic_entries) { | |
2040 | WARN(1, "Alloc ioapic_entries in lapic resume failed."); | |
3d58829b JS |
2041 | ret = -ENOMEM; |
2042 | goto restore; | |
b24696bc FY |
2043 | } |
2044 | ||
2045 | ret = save_IO_APIC_setup(ioapic_entries); | |
2046 | if (ret) { | |
2047 | WARN(1, "Saving IO-APIC state failed: %d\n", ret); | |
2048 | free_ioapic_entries(ioapic_entries); | |
3d58829b | 2049 | goto restore; |
b24696bc FY |
2050 | } |
2051 | ||
2052 | mask_IO_APIC_setup(ioapic_entries); | |
2053 | mask_8259A(); | |
b24696bc | 2054 | } |
9a2755c3 | 2055 | |
fc1edaf9 | 2056 | if (x2apic_mode) |
9a2755c3 | 2057 | enable_x2apic(); |
cf6567fe | 2058 | else { |
92206c90 CG |
2059 | /* |
2060 | * Make sure the APICBASE points to the right address | |
2061 | * | |
2062 | * FIXME! This will be wrong if we ever support suspend on | |
2063 | * SMP! We'll need to do this as part of the CPU restore! | |
2064 | */ | |
6e1cb38a SS |
2065 | rdmsr(MSR_IA32_APICBASE, l, h); |
2066 | l &= ~MSR_IA32_APICBASE_BASE; | |
2067 | l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr; | |
2068 | wrmsr(MSR_IA32_APICBASE, l, h); | |
d5e629a6 | 2069 | } |
6e1cb38a | 2070 | |
b24696bc | 2071 | maxlvt = lapic_get_maxlvt(); |
0e078e2f TG |
2072 | apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED); |
2073 | apic_write(APIC_ID, apic_pm_state.apic_id); | |
2074 | apic_write(APIC_DFR, apic_pm_state.apic_dfr); | |
2075 | apic_write(APIC_LDR, apic_pm_state.apic_ldr); | |
2076 | apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri); | |
2077 | apic_write(APIC_SPIV, apic_pm_state.apic_spiv); | |
2078 | apic_write(APIC_LVT0, apic_pm_state.apic_lvt0); | |
2079 | apic_write(APIC_LVT1, apic_pm_state.apic_lvt1); | |
92206c90 | 2080 | #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL) |
0e078e2f TG |
2081 | if (maxlvt >= 5) |
2082 | apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr); | |
2083 | #endif | |
2084 | if (maxlvt >= 4) | |
2085 | apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc); | |
2086 | apic_write(APIC_LVTT, apic_pm_state.apic_lvtt); | |
2087 | apic_write(APIC_TDCR, apic_pm_state.apic_tdcr); | |
2088 | apic_write(APIC_TMICT, apic_pm_state.apic_tmict); | |
2089 | apic_write(APIC_ESR, 0); | |
2090 | apic_read(APIC_ESR); | |
2091 | apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr); | |
2092 | apic_write(APIC_ESR, 0); | |
2093 | apic_read(APIC_ESR); | |
92206c90 | 2094 | |
9a2755c3 | 2095 | if (intr_remapping_enabled) { |
fc1edaf9 | 2096 | reenable_intr_remapping(x2apic_mode); |
b24696bc FY |
2097 | unmask_8259A(); |
2098 | restore_IO_APIC_setup(ioapic_entries); | |
2099 | free_ioapic_entries(ioapic_entries); | |
2100 | } | |
3d58829b | 2101 | restore: |
0e078e2f | 2102 | local_irq_restore(flags); |
92206c90 | 2103 | |
3d58829b | 2104 | return ret; |
0e078e2f | 2105 | } |
b8ce3359 | 2106 | |
274cfe59 CG |
2107 | /* |
2108 | * This device has no shutdown method - fully functioning local APICs | |
2109 | * are needed on every CPU up until machine_halt/restart/poweroff. | |
2110 | */ | |
2111 | ||
0e078e2f TG |
2112 | static struct sysdev_class lapic_sysclass = { |
2113 | .name = "lapic", | |
2114 | .resume = lapic_resume, | |
2115 | .suspend = lapic_suspend, | |
2116 | }; | |
b8ce3359 | 2117 | |
0e078e2f | 2118 | static struct sys_device device_lapic = { |
e83a5fdc HS |
2119 | .id = 0, |
2120 | .cls = &lapic_sysclass, | |
0e078e2f | 2121 | }; |
b8ce3359 | 2122 | |
0e078e2f TG |
2123 | static void __cpuinit apic_pm_activate(void) |
2124 | { | |
2125 | apic_pm_state.active = 1; | |
1da177e4 LT |
2126 | } |
2127 | ||
0e078e2f | 2128 | static int __init init_lapic_sysfs(void) |
1da177e4 | 2129 | { |
0e078e2f | 2130 | int error; |
e83a5fdc | 2131 | |
0e078e2f TG |
2132 | if (!cpu_has_apic) |
2133 | return 0; | |
2134 | /* XXX: remove suspend/resume procs if !apic_pm_state.active? */ | |
e83a5fdc | 2135 | |
0e078e2f TG |
2136 | error = sysdev_class_register(&lapic_sysclass); |
2137 | if (!error) | |
2138 | error = sysdev_register(&device_lapic); | |
2139 | return error; | |
1da177e4 | 2140 | } |
b24696bc FY |
2141 | |
2142 | /* local apic needs to resume before other devices access its registers. */ | |
2143 | core_initcall(init_lapic_sysfs); | |
0e078e2f TG |
2144 | |
2145 | #else /* CONFIG_PM */ | |
2146 | ||
2147 | static void apic_pm_activate(void) { } | |
2148 | ||
2149 | #endif /* CONFIG_PM */ | |
1da177e4 | 2150 | |
f28c0ae2 | 2151 | #ifdef CONFIG_X86_64 |
e0e42142 YL |
2152 | |
2153 | static int __cpuinit apic_cluster_num(void) | |
1da177e4 LT |
2154 | { |
2155 | int i, clusters, zeros; | |
2156 | unsigned id; | |
322850af | 2157 | u16 *bios_cpu_apicid; |
1da177e4 LT |
2158 | DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS); |
2159 | ||
23ca4bba | 2160 | bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid); |
376ec33f | 2161 | bitmap_zero(clustermap, NUM_APIC_CLUSTERS); |
1da177e4 | 2162 | |
168ef543 | 2163 | for (i = 0; i < nr_cpu_ids; i++) { |
e8c10ef9 | 2164 | /* are we being called early in kernel startup? */ |
693e3c56 MT |
2165 | if (bios_cpu_apicid) { |
2166 | id = bios_cpu_apicid[i]; | |
e423e33e | 2167 | } else if (i < nr_cpu_ids) { |
e8c10ef9 | 2168 | if (cpu_present(i)) |
2169 | id = per_cpu(x86_bios_cpu_apicid, i); | |
2170 | else | |
2171 | continue; | |
e423e33e | 2172 | } else |
e8c10ef9 | 2173 | break; |
2174 | ||
1da177e4 LT |
2175 | if (id != BAD_APICID) |
2176 | __set_bit(APIC_CLUSTERID(id), clustermap); | |
2177 | } | |
2178 | ||
2179 | /* Problem: Partially populated chassis may not have CPUs in some of | |
2180 | * the APIC clusters they have been allocated. Only present CPUs have | |
602a54a8 | 2181 | * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap. |
2182 | * Since clusters are allocated sequentially, count zeros only if | |
2183 | * they are bounded by ones. | |
1da177e4 LT |
2184 | */ |
2185 | clusters = 0; | |
2186 | zeros = 0; | |
2187 | for (i = 0; i < NUM_APIC_CLUSTERS; i++) { | |
2188 | if (test_bit(i, clustermap)) { | |
2189 | clusters += 1 + zeros; | |
2190 | zeros = 0; | |
2191 | } else | |
2192 | ++zeros; | |
2193 | } | |
2194 | ||
e0e42142 YL |
2195 | return clusters; |
2196 | } | |
2197 | ||
2198 | static int __cpuinitdata multi_checked; | |
2199 | static int __cpuinitdata multi; | |
2200 | ||
2201 | static int __cpuinit set_multi(const struct dmi_system_id *d) | |
2202 | { | |
2203 | if (multi) | |
2204 | return 0; | |
6f0aced6 | 2205 | pr_info("APIC: %s detected, Multi Chassis\n", d->ident); |
e0e42142 YL |
2206 | multi = 1; |
2207 | return 0; | |
2208 | } | |
2209 | ||
2210 | static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = { | |
2211 | { | |
2212 | .callback = set_multi, | |
2213 | .ident = "IBM System Summit2", | |
2214 | .matches = { | |
2215 | DMI_MATCH(DMI_SYS_VENDOR, "IBM"), | |
2216 | DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"), | |
2217 | }, | |
2218 | }, | |
2219 | {} | |
2220 | }; | |
2221 | ||
2222 | static void __cpuinit dmi_check_multi(void) | |
2223 | { | |
2224 | if (multi_checked) | |
2225 | return; | |
2226 | ||
2227 | dmi_check_system(multi_dmi_table); | |
2228 | multi_checked = 1; | |
2229 | } | |
2230 | ||
2231 | /* | |
2232 | * apic_is_clustered_box() -- Check if we can expect good TSC | |
2233 | * | |
2234 | * Thus far, the major user of this is IBM's Summit2 series: | |
2235 | * Clustered boxes may have unsynced TSC problems if they are | |
2236 | * multi-chassis. | |
2237 | * Use DMI to check them | |
2238 | */ | |
2239 | __cpuinit int apic_is_clustered_box(void) | |
2240 | { | |
2241 | dmi_check_multi(); | |
2242 | if (multi) | |
1cb68487 RT |
2243 | return 1; |
2244 | ||
e0e42142 YL |
2245 | if (!is_vsmp_box()) |
2246 | return 0; | |
2247 | ||
1da177e4 | 2248 | /* |
e0e42142 YL |
2249 | * ScaleMP vSMPowered boxes have one cluster per board and TSCs are |
2250 | * not guaranteed to be synced between boards | |
1da177e4 | 2251 | */ |
e0e42142 YL |
2252 | if (apic_cluster_num() > 1) |
2253 | return 1; | |
2254 | ||
2255 | return 0; | |
1da177e4 | 2256 | } |
f28c0ae2 | 2257 | #endif |
1da177e4 LT |
2258 | |
2259 | /* | |
0e078e2f | 2260 | * APIC command line parameters |
1da177e4 | 2261 | */ |
789fa735 | 2262 | static int __init setup_disableapic(char *arg) |
6935d1f9 | 2263 | { |
1da177e4 | 2264 | disable_apic = 1; |
9175fc06 | 2265 | setup_clear_cpu_cap(X86_FEATURE_APIC); |
2c8c0e6b AK |
2266 | return 0; |
2267 | } | |
2268 | early_param("disableapic", setup_disableapic); | |
1da177e4 | 2269 | |
2c8c0e6b | 2270 | /* same as disableapic, for compatibility */ |
789fa735 | 2271 | static int __init setup_nolapic(char *arg) |
6935d1f9 | 2272 | { |
789fa735 | 2273 | return setup_disableapic(arg); |
6935d1f9 | 2274 | } |
2c8c0e6b | 2275 | early_param("nolapic", setup_nolapic); |
1da177e4 | 2276 | |
2e7c2838 LT |
2277 | static int __init parse_lapic_timer_c2_ok(char *arg) |
2278 | { | |
2279 | local_apic_timer_c2_ok = 1; | |
2280 | return 0; | |
2281 | } | |
2282 | early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok); | |
2283 | ||
36fef094 | 2284 | static int __init parse_disable_apic_timer(char *arg) |
6935d1f9 | 2285 | { |
1da177e4 | 2286 | disable_apic_timer = 1; |
36fef094 | 2287 | return 0; |
6935d1f9 | 2288 | } |
36fef094 CG |
2289 | early_param("noapictimer", parse_disable_apic_timer); |
2290 | ||
2291 | static int __init parse_nolapic_timer(char *arg) | |
2292 | { | |
2293 | disable_apic_timer = 1; | |
2294 | return 0; | |
6935d1f9 | 2295 | } |
36fef094 | 2296 | early_param("nolapic_timer", parse_nolapic_timer); |
73dea47f | 2297 | |
79af9bec CG |
2298 | static int __init apic_set_verbosity(char *arg) |
2299 | { | |
2300 | if (!arg) { | |
2301 | #ifdef CONFIG_X86_64 | |
2302 | skip_ioapic_setup = 0; | |
79af9bec CG |
2303 | return 0; |
2304 | #endif | |
2305 | return -EINVAL; | |
2306 | } | |
2307 | ||
2308 | if (strcmp("debug", arg) == 0) | |
2309 | apic_verbosity = APIC_DEBUG; | |
2310 | else if (strcmp("verbose", arg) == 0) | |
2311 | apic_verbosity = APIC_VERBOSE; | |
2312 | else { | |
ba21ebb6 | 2313 | pr_warning("APIC Verbosity level %s not recognised" |
79af9bec CG |
2314 | " use apic=verbose or apic=debug\n", arg); |
2315 | return -EINVAL; | |
2316 | } | |
2317 | ||
2318 | return 0; | |
2319 | } | |
2320 | early_param("apic", apic_set_verbosity); | |
2321 | ||
1e934dda YL |
2322 | static int __init lapic_insert_resource(void) |
2323 | { | |
2324 | if (!apic_phys) | |
2325 | return -1; | |
2326 | ||
2327 | /* Put local APIC into the resource map. */ | |
2328 | lapic_resource.start = apic_phys; | |
2329 | lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1; | |
2330 | insert_resource(&iomem_resource, &lapic_resource); | |
2331 | ||
2332 | return 0; | |
2333 | } | |
2334 | ||
2335 | /* | |
2336 | * need call insert after e820_reserve_resources() | |
2337 | * that is using request_resource | |
2338 | */ | |
2339 | late_initcall(lapic_insert_resource); |