Merge branches 'pm-cpuidle', 'pm-sleep' and 'pm-powercap'
[linux-block.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
457c8996 1// SPDX-License-Identifier: GPL-2.0-only
1da177e4
LT
2/*
3 * Local APIC handling, local APIC timers
4 *
8f47e163 5 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
6 *
7 * Fixes
8 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
9 * thanks to Eric Gilmore
10 * and Rolf G. Tews
11 * for testing these extensively.
12 * Maciej W. Rozycki : Various updates and fixes.
13 * Mikael Pettersson : Power Management for UP-APIC.
14 * Pavel Machek and
15 * Mikael Pettersson : PM converted to driver model.
16 */
17
cdd6c482 18#include <linux/perf_event.h>
1da177e4 19#include <linux/kernel_stat.h>
d1de36f5 20#include <linux/mc146818rtc.h>
70a20025 21#include <linux/acpi_pmtmr.h>
350b5e27 22#include <linux/bitmap.h>
d1de36f5
IM
23#include <linux/clockchips.h>
24#include <linux/interrupt.h>
57c8a661 25#include <linux/memblock.h>
d1de36f5
IM
26#include <linux/ftrace.h>
27#include <linux/ioport.h>
186f4360 28#include <linux/export.h>
f3c6ea1b 29#include <linux/syscore_ops.h>
d1de36f5
IM
30#include <linux/delay.h>
31#include <linux/timex.h>
334955ef 32#include <linux/i8253.h>
6e1cb38a 33#include <linux/dmar.h>
d1de36f5
IM
34#include <linux/init.h>
35#include <linux/cpu.h>
36#include <linux/dmi.h>
d1de36f5
IM
37#include <linux/smp.h>
38#include <linux/mm.h>
1da177e4 39
965e05ff
TG
40#include <xen/xen.h>
41
83ab8514 42#include <asm/trace/irq_vectors.h>
8a8f422d 43#include <asm/irq_remapping.h>
fb6a0408 44#include <asm/pc-conf-reg.h>
cdd6c482 45#include <asm/perf_event.h>
736decac 46#include <asm/x86_init.h>
60063497 47#include <linux/atomic.h>
25a068b8 48#include <asm/barrier.h>
1da177e4 49#include <asm/mpspec.h>
d1de36f5 50#include <asm/i8259.h>
73dea47f 51#include <asm/proto.h>
ad3bc25a 52#include <asm/traps.h>
2c8c0e6b 53#include <asm/apic.h>
13c01139 54#include <asm/acpi.h>
7167d08e 55#include <asm/io_apic.h>
d1de36f5
IM
56#include <asm/desc.h>
57#include <asm/hpet.h>
d1de36f5 58#include <asm/mtrr.h>
16f871bc 59#include <asm/time.h>
2bc13797 60#include <asm/smp.h>
be71b855 61#include <asm/mce.h>
8c3ba8d0 62#include <asm/tsc.h>
2904ed8d 63#include <asm/hypervisor.h>
bd9240a1
PZ
64#include <asm/cpu_device_id.h>
65#include <asm/intel-family.h>
447ae316 66#include <asm/irq_regs.h>
b8d1d163 67#include <asm/cpu.h>
1da177e4 68
79c9a17c
TG
69#include "local.h"
70
ec70de8b 71/* Processor that is doing the boot up */
4705243d 72u32 boot_cpu_physical_apicid __ro_after_init = BAD_APICID;
cc08e04c 73EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid);
5af5573e 74
6444b40e 75u8 boot_cpu_apic_version __ro_after_init;
cff9ab2b 76
b7c4948e
HK
77/*
78 * This variable controls which CPUs receive external NMIs. By default,
79 * external NMIs are delivered only to the BSP.
80 */
6444b40e 81static int apic_extnmi __ro_after_init = APIC_EXTNMI_BSP;
b7c4948e 82
ab0f59c6
DW
83/*
84 * Hypervisor supports 15 bits of APIC ID in MSI Extended Destination ID
85 */
86static bool virt_ext_dest_id __ro_after_init;
87
bea629d5
TG
88/* For parallel bootup. */
89unsigned long apic_mmio_base __ro_after_init;
90
78c32000
TG
91static inline bool apic_accessible(void)
92{
93 return x2apic_mode || apic_mmio_base;
94}
95
b3c51170 96#ifdef CONFIG_X86_32
f28c0ae2 97/* Local APIC was disabled by the BIOS and enabled by the kernel */
6444b40e 98static int enabled_via_apicbase __ro_after_init;
f28c0ae2 99
c0eaa453
CG
100/*
101 * Handle interrupt mode configuration register (IMCR).
102 * This register controls whether the interrupt signals
103 * that reach the BSP come from the master PIC or from the
104 * local APIC. Before entering Symmetric I/O Mode, either
105 * the BIOS or the operating system must switch out of
106 * PIC Mode by changing the IMCR.
107 */
5cda395f 108static inline void imcr_pic_to_apic(void)
c0eaa453 109{
c0eaa453 110 /* NMI and 8259 INTR go through APIC */
fb6a0408 111 pc_conf_set(PC_CONF_MPS_IMCR, 0x01);
c0eaa453
CG
112}
113
5cda395f 114static inline void imcr_apic_to_pic(void)
c0eaa453 115{
c0eaa453 116 /* NMI and 8259 INTR go directly to BSP */
fb6a0408 117 pc_conf_set(PC_CONF_MPS_IMCR, 0x00);
c0eaa453 118}
b3c51170
YL
119#endif
120
279f1461
SS
121/*
122 * Knob to control our willingness to enable the local APIC.
123 *
124 * +1=force-enable
125 */
126static int force_enable_local_apic __initdata;
dc9788f4 127
279f1461
SS
128/*
129 * APIC command line parameters
130 */
131static int __init parse_lapic(char *arg)
132{
97f2645f 133 if (IS_ENABLED(CONFIG_X86_32) && !arg)
279f1461 134 force_enable_local_apic = 1;
27cf9298 135 else if (arg && !strncmp(arg, "notscdeadline", 13))
279f1461
SS
136 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
137 return 0;
138}
139early_param("lapic", parse_lapic);
140
b3c51170 141#ifdef CONFIG_X86_64
bc1d99c1 142static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
143static __init int setup_apicpmtimer(char *s)
144{
145 apic_calibrate_pmtmr = 1;
146 notsc_setup(NULL);
12441ccd 147 return 1;
b3c51170
YL
148}
149__setup("apicpmtimer", setup_apicpmtimer);
150#endif
151
81287ad6 152static unsigned long mp_lapic_addr __ro_after_init;
49062454 153bool apic_is_disabled __ro_after_init;
b3c51170 154/* Disable local APIC timer from the kernel commandline or via dmi quirk */
25874a29 155static int disable_apic_timer __initdata;
e83a5fdc 156/* Local APIC timer works in C2 */
6444b40e 157int local_apic_timer_c2_ok __ro_after_init;
2e7c2838
LT
158EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
159
e83a5fdc
HS
160/*
161 * Debug level, exported for io_apic.c
162 */
6444b40e 163int apic_verbosity __ro_after_init;
e83a5fdc 164
6444b40e 165int pic_mode __ro_after_init;
89c38c28 166
bab4b27c 167/* Have we found an MP table */
6444b40e 168int smp_found_config __ro_after_init;
bab4b27c 169
39928722
AD
170static struct resource lapic_resource = {
171 .name = "Local APIC",
172 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
173};
174
52ae346b 175unsigned int lapic_timer_period = 0;
d03030e9 176
0e078e2f 177static void apic_pm_activate(void);
ba7eda4c 178
0e078e2f
TG
179/*
180 * Get the LAPIC version
181 */
182static inline int lapic_get_version(void)
ba7eda4c 183{
0e078e2f 184 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
185}
186
0e078e2f 187/*
9c803869 188 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
189 */
190static inline int lapic_is_integrated(void)
ba7eda4c 191{
9c803869 192 return APIC_INTEGRATED(lapic_get_version());
ba7eda4c
TG
193}
194
195/*
0e078e2f 196 * Check, whether this is a modern or a first generation APIC
ba7eda4c 197 */
0e078e2f 198static int modern_apic(void)
ba7eda4c 199{
0e078e2f
TG
200 /* AMD systems use old APIC versions, so check the CPU */
201 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
202 boot_cpu_data.x86 >= 0xf)
203 return 1;
da33dfef
PW
204
205 /* Hygon systems use modern APIC */
206 if (boot_cpu_data.x86_vendor == X86_VENDOR_HYGON)
207 return 1;
208
0e078e2f 209 return lapic_get_version() >= 0x14;
ba7eda4c
TG
210}
211
08306ce6 212/*
a933c618
CG
213 * right after this call apic become NOOP driven
214 * so apic->write/read doesn't do anything
08306ce6 215 */
25874a29 216static void __init apic_disable(void)
08306ce6 217{
3af1e415 218 apic_install_driver(&apic_noop);
08306ce6
CG
219}
220
c1eeb2de 221void native_apic_icr_write(u32 low, u32 id)
1b374e4d 222{
ea7bdc65
JK
223 unsigned long flags;
224
225 local_irq_save(flags);
bf348f66 226 apic_write(APIC_ICR2, SET_XAPIC_DEST_FIELD(id));
1b374e4d 227 apic_write(APIC_ICR, low);
ea7bdc65 228 local_irq_restore(flags);
1b374e4d
SS
229}
230
c1eeb2de 231u64 native_apic_icr_read(void)
1b374e4d
SS
232{
233 u32 icr1, icr2;
234
235 icr2 = apic_read(APIC_ICR2);
236 icr1 = apic_read(APIC_ICR);
237
cf9768d7 238 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
239}
240
0e078e2f
TG
241/**
242 * lapic_get_maxlvt - get the maximum number of local vector table entries
243 */
37e650c7 244int lapic_get_maxlvt(void)
1da177e4 245{
36a028de
CG
246 /*
247 * - we always have APIC integrated on 64bit mode
248 * - 82489DXs do not report # of LVT entries
249 */
ae41a2a4 250 return lapic_is_integrated() ? GET_APIC_MAXLVT(apic_read(APIC_LVR)) : 2;
1da177e4
LT
251}
252
274cfe59
CG
253/*
254 * Local APIC timer
255 */
256
c40aaec6 257/* Clock divisor */
c40aaec6 258#define APIC_DIVISOR 16
1a9e4c56 259#define TSC_DIVISOR 8
f07f4f90 260
daf3af47
TG
261/* i82489DX specific */
262#define I82489DX_BASE_DIVIDER (((0x2) << 18))
263
0e078e2f
TG
264/*
265 * This function sets up the local APIC timer, with a timeout of
266 * 'clocks' APIC bus clock. During calibration we actually call
267 * this function twice on the boot CPU, once with a bogus timeout
268 * value, second time for real. The other (noncalibrating) CPUs
269 * call this function only once, with the real, calibrated value.
270 *
271 * We do reads before writes even if unnecessary, to get around the
272 * P5 APIC double write bug.
273 */
0e078e2f 274static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 275{
0e078e2f 276 unsigned int lvtt_value, tmp_value;
1da177e4 277
0e078e2f
TG
278 lvtt_value = LOCAL_TIMER_VECTOR;
279 if (!oneshot)
280 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
279f1461
SS
281 else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
282 lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;
283
daf3af47
TG
284 /*
285 * The i82489DX APIC uses bit 18 and 19 for the base divider. This
286 * overlaps with bit 18 on integrated APICs, but is not documented
287 * in the SDM. No problem though. i82489DX equipped systems do not
288 * have TSC deadline timer.
289 */
f07f4f90 290 if (!lapic_is_integrated())
daf3af47 291 lvtt_value |= I82489DX_BASE_DIVIDER;
f07f4f90 292
0e078e2f
TG
293 if (!irqen)
294 lvtt_value |= APIC_LVT_MASKED;
1da177e4 295
0e078e2f 296 apic_write(APIC_LVTT, lvtt_value);
1da177e4 297
279f1461 298 if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
5d7c631d
SL
299 /*
300 * See Intel SDM: TSC-Deadline Mode chapter. In xAPIC mode,
301 * writing to the APIC LVTT and TSC_DEADLINE MSR isn't serialized.
302 * According to Intel, MFENCE can do the serialization here.
303 */
304 asm volatile("mfence" : : : "memory");
279f1461
SS
305 return;
306 }
307
1da177e4 308 /*
0e078e2f 309 * Divide PICLK by 16
1da177e4 310 */
0e078e2f 311 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
312 apic_write(APIC_TDCR,
313 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
314 APIC_TDR_DIV_16);
0e078e2f
TG
315
316 if (!oneshot)
f07f4f90 317 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
318}
319
0e078e2f 320/*
a68c439b 321 * Setup extended LVT, AMD specific
7b83dae7 322 *
a68c439b
RR
323 * Software should use the LVT offsets the BIOS provides. The offsets
324 * are determined by the subsystems using it like those for MCE
325 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
326 * are supported. Beginning with family 10h at least 4 offsets are
327 * available.
286f5718 328 *
a68c439b
RR
329 * Since the offsets must be consistent for all cores, we keep track
330 * of the LVT offsets in software and reserve the offset for the same
331 * vector also to be used on other cores. An offset is freed by
332 * setting the entry to APIC_EILVT_MASKED.
333 *
334 * If the BIOS is right, there should be no conflicts. Otherwise a
335 * "[Firmware Bug]: ..." error message is generated. However, if
336 * software does not properly determines the offsets, it is not
337 * necessarily a BIOS bug.
0e078e2f 338 */
7b83dae7 339
a68c439b
RR
340static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
341
342static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
343{
344 return (old & APIC_EILVT_MASKED)
345 || (new == APIC_EILVT_MASKED)
346 || ((new & ~APIC_EILVT_MASKED) == old);
347}
348
349static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
350{
8abc3122 351 unsigned int rsvd, vector;
a68c439b
RR
352
353 if (offset >= APIC_EILVT_NR_MAX)
354 return ~0;
355
8abc3122 356 rsvd = atomic_read(&eilvt_offsets[offset]);
a68c439b 357 do {
8abc3122
RR
358 vector = rsvd & ~APIC_EILVT_MASKED; /* 0: unassigned */
359 if (vector && !eilvt_entry_is_changeable(vector, new))
a68c439b
RR
360 /* may not change if vectors are different */
361 return rsvd;
f96fb2df 362 } while (!atomic_try_cmpxchg(&eilvt_offsets[offset], &rsvd, new));
a68c439b 363
f96fb2df 364 rsvd = new & ~APIC_EILVT_MASKED;
8abc3122
RR
365 if (rsvd && rsvd != vector)
366 pr_info("LVT offset %d assigned for vector 0x%02x\n",
367 offset, rsvd);
368
a68c439b
RR
369 return new;
370}
371
372/*
373 * If mask=1, the LVT entry does not generate interrupts while mask=0
cbf74cea
RR
374 * enables the vector. See also the BKDGs. Must be called with
375 * preemption disabled.
a68c439b
RR
376 */
377
27afdf20 378int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
1da177e4 379{
a68c439b
RR
380 unsigned long reg = APIC_EILVTn(offset);
381 unsigned int new, old, reserved;
382
383 new = (mask << 16) | (msg_type << 8) | vector;
384 old = apic_read(reg);
385 reserved = reserve_eilvt_offset(offset, new);
386
387 if (reserved != new) {
eb48c9cb
RR
388 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
389 "vector 0x%x, but the register is already in use for "
390 "vector 0x%x on another cpu\n",
391 smp_processor_id(), reg, offset, new, reserved);
a68c439b
RR
392 return -EINVAL;
393 }
394
395 if (!eilvt_entry_is_changeable(old, new)) {
eb48c9cb
RR
396 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
397 "vector 0x%x, but the register is already in use for "
398 "vector 0x%x on this cpu\n",
399 smp_processor_id(), reg, offset, new, old);
a68c439b
RR
400 return -EBUSY;
401 }
402
403 apic_write(reg, new);
a8fcf1a2 404
a68c439b 405 return 0;
1da177e4 406}
27afdf20 407EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
7b83dae7 408
0e078e2f
TG
409/*
410 * Program the next event, relative to now
411 */
412static int lapic_next_event(unsigned long delta,
413 struct clock_event_device *evt)
1da177e4 414{
0e078e2f
TG
415 apic_write(APIC_TMICT, delta);
416 return 0;
1da177e4
LT
417}
418
279f1461
SS
419static int lapic_next_deadline(unsigned long delta,
420 struct clock_event_device *evt)
421{
422 u64 tsc;
423
25a068b8
DH
424 /* This MSR is special and need a special fence: */
425 weak_wrmsr_fence();
426
4ea1636b 427 tsc = rdtsc();
279f1461
SS
428 wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
429 return 0;
430}
431
b23d8e52 432static int lapic_timer_shutdown(struct clock_event_device *evt)
9b7711f0 433{
0e078e2f 434 unsigned int v;
9b7711f0 435
0e078e2f
TG
436 /* Lapic used as dummy for broadcast ? */
437 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
b23d8e52 438 return 0;
9b7711f0 439
b23d8e52
VK
440 v = apic_read(APIC_LVTT);
441 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
442 apic_write(APIC_LVTT, v);
443 apic_write(APIC_TMICT, 0);
b23d8e52
VK
444 return 0;
445}
9b7711f0 446
b23d8e52
VK
447static inline int
448lapic_timer_set_periodic_oneshot(struct clock_event_device *evt, bool oneshot)
449{
b23d8e52
VK
450 /* Lapic used as dummy for broadcast ? */
451 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
452 return 0;
9b7711f0 453
52ae346b 454 __setup_APIC_LVTT(lapic_timer_period, oneshot, 1);
b23d8e52
VK
455 return 0;
456}
457
458static int lapic_timer_set_periodic(struct clock_event_device *evt)
459{
460 return lapic_timer_set_periodic_oneshot(evt, false);
461}
462
463static int lapic_timer_set_oneshot(struct clock_event_device *evt)
464{
465 return lapic_timer_set_periodic_oneshot(evt, true);
9b7711f0
HS
466}
467
1da177e4 468/*
0e078e2f 469 * Local APIC timer broadcast function
1da177e4 470 */
9628937d 471static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 472{
0e078e2f 473#ifdef CONFIG_SMP
28b82352 474 __apic_send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
475#endif
476}
1da177e4 477
25874a29
HK
478
479/*
480 * The local apic timer can be used for any function which is CPU local.
481 */
482static struct clock_event_device lapic_clockevent = {
914122c3
FW
483 .name = "lapic",
484 .features = CLOCK_EVT_FEAT_PERIODIC |
485 CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_C3STOP
486 | CLOCK_EVT_FEAT_DUMMY,
487 .shift = 32,
488 .set_state_shutdown = lapic_timer_shutdown,
489 .set_state_periodic = lapic_timer_set_periodic,
490 .set_state_oneshot = lapic_timer_set_oneshot,
491 .set_state_oneshot_stopped = lapic_timer_shutdown,
492 .set_next_event = lapic_next_event,
493 .broadcast = lapic_timer_broadcast,
494 .rating = 100,
495 .irq = -1,
25874a29
HK
496};
497static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
498
66abf238
BP
499static const struct x86_cpu_id deadline_match[] __initconst = {
500 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(HASWELL_X, X86_STEPPINGS(0x2, 0x2), 0x3a), /* EP */
501 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(HASWELL_X, X86_STEPPINGS(0x4, 0x4), 0x0f), /* EX */
616dd587 502
66abf238 503 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL_X, 0x0b000020),
d9e6dbcf 504
66abf238
BP
505 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(BROADWELL_D, X86_STEPPINGS(0x2, 0x2), 0x00000011),
506 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(BROADWELL_D, X86_STEPPINGS(0x3, 0x3), 0x0700000e),
507 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(BROADWELL_D, X86_STEPPINGS(0x4, 0x4), 0x0f00000c),
508 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(BROADWELL_D, X86_STEPPINGS(0x5, 0x5), 0x0e000003),
616dd587 509
66abf238
BP
510 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(SKYLAKE_X, X86_STEPPINGS(0x3, 0x3), 0x01000136),
511 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(SKYLAKE_X, X86_STEPPINGS(0x4, 0x4), 0x02000014),
512 X86_MATCH_INTEL_FAM6_MODEL_STEPPINGS(SKYLAKE_X, X86_STEPPINGS(0x5, 0xf), 0),
bd9240a1 513
adefe55e
TG
514 X86_MATCH_INTEL_FAM6_MODEL( HASWELL, 0x22),
515 X86_MATCH_INTEL_FAM6_MODEL( HASWELL_L, 0x20),
516 X86_MATCH_INTEL_FAM6_MODEL( HASWELL_G, 0x17),
bd9240a1 517
adefe55e
TG
518 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL, 0x25),
519 X86_MATCH_INTEL_FAM6_MODEL( BROADWELL_G, 0x17),
bd9240a1 520
adefe55e
TG
521 X86_MATCH_INTEL_FAM6_MODEL( SKYLAKE_L, 0xb2),
522 X86_MATCH_INTEL_FAM6_MODEL( SKYLAKE, 0xb2),
bd9240a1 523
adefe55e
TG
524 X86_MATCH_INTEL_FAM6_MODEL( KABYLAKE_L, 0x52),
525 X86_MATCH_INTEL_FAM6_MODEL( KABYLAKE, 0x52),
bd9240a1
PZ
526
527 {},
528};
529
c84cb373 530static __init bool apic_validate_deadline_timer(void)
bd9240a1 531{
594a30fb 532 const struct x86_cpu_id *m;
bd9240a1
PZ
533 u32 rev;
534
c84cb373
TG
535 if (!boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
536 return false;
537 if (boot_cpu_has(X86_FEATURE_HYPERVISOR))
538 return true;
594a30fb
HG
539
540 m = x86_match_cpu(deadline_match);
bd9240a1 541 if (!m)
c84cb373 542 return true;
bd9240a1 543
66abf238 544 rev = (u32)m->driver_data;
bd9240a1
PZ
545
546 if (boot_cpu_data.microcode >= rev)
c84cb373 547 return true;
bd9240a1
PZ
548
549 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
550 pr_err(FW_BUG "TSC_DEADLINE disabled due to Errata; "
551 "please update microcode to version: 0x%x (or later)\n", rev);
c84cb373 552 return false;
bd9240a1
PZ
553}
554
0e078e2f 555/*
421f91d2 556 * Setup the local APIC timer for this CPU. Copy the initialized values
0e078e2f
TG
557 * of the boot CPU and register the clock event in the framework.
558 */
148f9bb8 559static void setup_APIC_timer(void)
0e078e2f 560{
89cbc767 561 struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
1da177e4 562
349c004e 563 if (this_cpu_has(X86_FEATURE_ARAT)) {
db954b58 564 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
d9f6e12f 565 /* Make LAPIC timer preferable over percpu HPET */
db954b58
VP
566 lapic_clockevent.rating = 150;
567 }
568
0e078e2f 569 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 570 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 571
279f1461 572 if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
c6e9f42b 573 levt->name = "lapic-deadline";
279f1461
SS
574 levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
575 CLOCK_EVT_FEAT_DUMMY);
576 levt->set_next_event = lapic_next_deadline;
577 clockevents_config_and_register(levt,
1a9e4c56 578 tsc_khz * (1000 / TSC_DIVISOR),
279f1461
SS
579 0xF, ~0UL);
580 } else
581 clockevents_register_device(levt);
0e078e2f 582}
1da177e4 583
6731b0d6
NS
584/*
585 * Install the updated TSC frequency from recalibration at the TSC
586 * deadline clockevent devices.
587 */
588static void __lapic_update_tsc_freq(void *info)
589{
590 struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
591
592 if (!this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
593 return;
594
595 clockevents_update_freq(levt, tsc_khz * (1000 / TSC_DIVISOR));
596}
597
598void lapic_update_tsc_freq(void)
599{
600 /*
601 * The clockevent device's ->mult and ->shift can both be
602 * changed. In order to avoid races, schedule the frequency
603 * update code on each CPU.
604 */
605 on_each_cpu(__lapic_update_tsc_freq, NULL, 0);
606}
607
2f04fa88
YL
608/*
609 * In this functions we calibrate APIC bus clocks to the external timer.
610 *
611 * We want to do the calibration only once since we want to have local timer
d9f6e12f 612 * irqs synchronous. CPUs connected by the same APIC bus have the very same bus
2f04fa88
YL
613 * frequency.
614 *
615 * This was previously done by reading the PIT/HPET and waiting for a wrap
616 * around to find out, that a tick has elapsed. I have a box, where the PIT
617 * readout is broken, so it never gets out of the wait loop again. This was
618 * also reported by others.
619 *
620 * Monitoring the jiffies value is inaccurate and the clockevents
621 * infrastructure allows us to do a simple substitution of the interrupt
622 * handler.
623 *
624 * The calibration routine also uses the pm_timer when possible, as the PIT
625 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
626 * back to normal later in the boot process).
627 */
628
629#define LAPIC_CAL_LOOPS (HZ/10)
630
631static __initdata int lapic_cal_loops = -1;
632static __initdata long lapic_cal_t1, lapic_cal_t2;
633static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
634static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
635static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
636
637/*
f897e60a 638 * Temporary interrupt handler and polled calibration function.
2f04fa88
YL
639 */
640static void __init lapic_cal_handler(struct clock_event_device *dev)
641{
642 unsigned long long tsc = 0;
643 long tapic = apic_read(APIC_TMCCT);
644 unsigned long pm = acpi_pm_read_early();
645
59e21e3d 646 if (boot_cpu_has(X86_FEATURE_TSC))
4ea1636b 647 tsc = rdtsc();
2f04fa88
YL
648
649 switch (lapic_cal_loops++) {
650 case 0:
651 lapic_cal_t1 = tapic;
652 lapic_cal_tsc1 = tsc;
653 lapic_cal_pm1 = pm;
654 lapic_cal_j1 = jiffies;
655 break;
656
657 case LAPIC_CAL_LOOPS:
658 lapic_cal_t2 = tapic;
659 lapic_cal_tsc2 = tsc;
660 if (pm < lapic_cal_pm1)
661 pm += ACPI_PM_OVRRUN;
662 lapic_cal_pm2 = pm;
663 lapic_cal_j2 = jiffies;
664 break;
665 }
666}
667
754ef0cd
YI
668static int __init
669calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
670{
671 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
672 const long pm_thresh = pm_100ms / 100;
673 unsigned long mult;
674 u64 res;
675
676#ifndef CONFIG_X86_PM_TIMER
677 return -1;
678#endif
679
39ba5d43 680 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
681
682 /* Check, if the PM timer is available */
683 if (!deltapm)
684 return -1;
685
686 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
687
688 if (deltapm > (pm_100ms - pm_thresh) &&
689 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 690 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
691 return 0;
692 }
693
694 res = (((u64)deltapm) * mult) >> 22;
695 do_div(res, 1000000);
8d3bcc44
KW
696 pr_warn("APIC calibration not consistent "
697 "with PM-Timer: %ldms instead of 100ms\n", (long)res);
754ef0cd
YI
698
699 /* Correct the lapic counter value */
700 res = (((u64)(*delta)) * pm_100ms);
701 do_div(res, deltapm);
702 pr_info("APIC delta adjusted to PM-Timer: "
703 "%lu (%ld)\n", (unsigned long)res, *delta);
704 *delta = (long)res;
705
706 /* Correct the tsc counter value */
59e21e3d 707 if (boot_cpu_has(X86_FEATURE_TSC)) {
754ef0cd 708 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 709 do_div(res, deltapm);
754ef0cd 710 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
3235dc3f 711 "PM-Timer: %lu (%ld)\n",
754ef0cd
YI
712 (unsigned long)res, *deltatsc);
713 *deltatsc = (long)res;
b189892d
CG
714 }
715
716 return 0;
717}
718
6eb4f082
JP
719static int __init lapic_init_clockevent(void)
720{
52ae346b 721 if (!lapic_timer_period)
6eb4f082
JP
722 return -1;
723
724 /* Calculate the scaled math multiplication factor */
52ae346b 725 lapic_clockevent.mult = div_sc(lapic_timer_period/APIC_DIVISOR,
6eb4f082
JP
726 TICK_NSEC, lapic_clockevent.shift);
727 lapic_clockevent.max_delta_ns =
728 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
729 lapic_clockevent.max_delta_ticks = 0x7FFFFFFF;
730 lapic_clockevent.min_delta_ns =
731 clockevent_delta2ns(0xF, &lapic_clockevent);
732 lapic_clockevent.min_delta_ticks = 0xF;
733
734 return 0;
735}
736
c8c40767
TG
737bool __init apic_needs_pit(void)
738{
739 /*
740 * If the frequencies are not known, PIT is required for both TSC
741 * and apic timer calibration.
742 */
743 if (!tsc_khz || !cpu_khz)
744 return true;
745
97992387 746 /* Is there an APIC at all or is it disabled? */
49062454 747 if (!boot_cpu_has(X86_FEATURE_APIC) || apic_is_disabled)
97992387
TG
748 return true;
749
750 /*
751 * If interrupt delivery mode is legacy PIC or virtual wire without
54aa699e 752 * configuration, the local APIC timer won't be set up. Make sure
97992387
TG
753 * that the PIT is initialized.
754 */
755 if (apic_intr_mode == APIC_PIC ||
756 apic_intr_mode == APIC_VIRTUAL_WIRE_NO_CONFIG)
c8c40767
TG
757 return true;
758
afa8b475
JS
759 /* Virt guests may lack ARAT, but still have DEADLINE */
760 if (!boot_cpu_has(X86_FEATURE_ARAT))
761 return true;
762
c8c40767
TG
763 /* Deadline timer is based on TSC so no further PIT action required */
764 if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
765 return false;
766
767 /* APIC timer disabled? */
768 if (disable_apic_timer)
769 return true;
770 /*
771 * The APIC timer frequency is known already, no PIT calibration
772 * required. If unknown, let the PIT be initialized.
773 */
774 return lapic_timer_period == 0;
775}
776
2f04fa88
YL
777static int __init calibrate_APIC_clock(void)
778{
89cbc767 779 struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
f897e60a
TG
780 u64 tsc_perj = 0, tsc_start = 0;
781 unsigned long jif_start;
2f04fa88 782 unsigned long deltaj;
754ef0cd 783 long delta, deltatsc;
2f04fa88
YL
784 int pm_referenced = 0;
785
6eb4f082
JP
786 if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
787 return 0;
788
789 /*
790 * Check if lapic timer has already been calibrated by platform
791 * specific routine, such as tsc calibration code. If so just fill
1ade93ef
JP
792 * in the clockevent structure and return.
793 */
6eb4f082 794 if (!lapic_init_clockevent()) {
1ade93ef 795 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
52ae346b 796 lapic_timer_period);
6eb4f082
JP
797 /*
798 * Direct calibration methods must have an always running
799 * local APIC timer, no need for broadcast timer.
800 */
1ade93ef
JP
801 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
802 return 0;
803 }
804
279f1461
SS
805 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
806 "calibrating APIC timer ...\n");
807
f897e60a
TG
808 /*
809 * There are platforms w/o global clockevent devices. Instead of
810 * making the calibration conditional on that, use a polling based
811 * approach everywhere.
812 */
2f04fa88
YL
813 local_irq_disable();
814
2f04fa88 815 /*
81608f3c 816 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
817 * can underflow in the 100ms detection time frame
818 */
81608f3c 819 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88 820
f897e60a
TG
821 /*
822 * Methods to terminate the calibration loop:
823 * 1) Global clockevent if available (jiffies)
824 * 2) TSC if available and frequency is known
825 */
826 jif_start = READ_ONCE(jiffies);
827
828 if (tsc_khz) {
829 tsc_start = rdtsc();
830 tsc_perj = div_u64((u64)tsc_khz * 1000, HZ);
831 }
832
833 /*
834 * Enable interrupts so the tick can fire, if a global
835 * clockevent device is available
836 */
2f04fa88
YL
837 local_irq_enable();
838
f897e60a
TG
839 while (lapic_cal_loops <= LAPIC_CAL_LOOPS) {
840 /* Wait for a tick to elapse */
841 while (1) {
842 if (tsc_khz) {
843 u64 tsc_now = rdtsc();
844 if ((tsc_now - tsc_start) >= tsc_perj) {
845 tsc_start += tsc_perj;
846 break;
847 }
848 } else {
849 unsigned long jif_now = READ_ONCE(jiffies);
850
851 if (time_after(jif_now, jif_start)) {
852 jif_start = jif_now;
853 break;
854 }
855 }
856 cpu_relax();
857 }
2f04fa88 858
f897e60a
TG
859 /* Invoke the calibration routine */
860 local_irq_disable();
861 lapic_cal_handler(NULL);
862 local_irq_enable();
863 }
2f04fa88 864
f897e60a 865 local_irq_disable();
2f04fa88
YL
866
867 /* Build delta t1-t2 as apic timer counts down */
868 delta = lapic_cal_t1 - lapic_cal_t2;
869 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
870
754ef0cd
YI
871 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
872
b189892d
CG
873 /* we trust the PM based calibration if possible */
874 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 875 &delta, &deltatsc);
2f04fa88 876
52ae346b 877 lapic_timer_period = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
6eb4f082 878 lapic_init_clockevent();
2f04fa88
YL
879
880 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
411462f6 881 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
2f04fa88 882 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
52ae346b 883 lapic_timer_period);
2f04fa88 884
59e21e3d 885 if (boot_cpu_has(X86_FEATURE_TSC)) {
2f04fa88
YL
886 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
887 "%ld.%04ld MHz.\n",
754ef0cd
YI
888 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
889 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
890 }
891
892 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
893 "%u.%04u MHz.\n",
52ae346b
DD
894 lapic_timer_period / (1000000 / HZ),
895 lapic_timer_period % (1000000 / HZ));
2f04fa88
YL
896
897 /*
898 * Do a sanity check on the APIC calibration result
899 */
52ae346b 900 if (lapic_timer_period < (1000000 / HZ)) {
2f04fa88 901 local_irq_enable();
8d3bcc44 902 pr_warn("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
903 return -1;
904 }
905
906 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
907
b189892d 908 /*
f897e60a
TG
909 * PM timer calibration failed or not turned on so lets try APIC
910 * timer based calibration, if a global clockevent device is
911 * available.
b189892d 912 */
f897e60a 913 if (!pm_referenced && global_clock_event) {
2f04fa88
YL
914 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
915
916 /*
917 * Setup the apic timer manually
918 */
919 levt->event_handler = lapic_cal_handler;
b23d8e52 920 lapic_timer_set_periodic(levt);
2f04fa88
YL
921 lapic_cal_loops = -1;
922
923 /* Let the interrupts run */
924 local_irq_enable();
925
926 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
927 cpu_relax();
928
2f04fa88 929 /* Stop the lapic timer */
c948c260 930 local_irq_disable();
b23d8e52 931 lapic_timer_shutdown(levt);
2f04fa88 932
2f04fa88
YL
933 /* Jiffies delta */
934 deltaj = lapic_cal_j2 - lapic_cal_j1;
935 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
936
937 /* Check, if the jiffies result is consistent */
938 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
939 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
940 else
941 levt->features |= CLOCK_EVT_FEAT_DUMMY;
c948c260
TG
942 }
943 local_irq_enable();
2f04fa88
YL
944
945 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
8d3bcc44 946 pr_warn("APIC timer disabled due to verification failure\n");
843c4089 947 return -1;
2f04fa88
YL
948 }
949
950 return 0;
951}
952
e83a5fdc
HS
953/*
954 * Setup the boot APIC
955 *
956 * Calibrate and verify the result.
957 */
0e078e2f
TG
958void __init setup_boot_APIC_clock(void)
959{
960 /*
274cfe59
CG
961 * The local apic timer can be disabled via the kernel
962 * commandline or from the CPU detection code. Register the lapic
963 * timer as a dummy clock event source on SMP systems, so the
964 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
965 */
966 if (disable_apic_timer) {
ba21ebb6 967 pr_info("Disabling APIC timer\n");
0e078e2f 968 /* No broadcast on UP ! */
9d09951d
TG
969 if (num_possible_cpus() > 1) {
970 lapic_clockevent.mult = 1;
0e078e2f 971 setup_APIC_timer();
9d09951d 972 }
0e078e2f
TG
973 return;
974 }
975
89b3b1f4 976 if (calibrate_APIC_clock()) {
c2b84b30
TG
977 /* No broadcast on UP ! */
978 if (num_possible_cpus() > 1)
979 setup_APIC_timer();
980 return;
981 }
982
0e078e2f
TG
983 /*
984 * If nmi_watchdog is set to IO_APIC, we need the
985 * PIT/HPET going. Otherwise register lapic as a dummy
986 * device.
987 */
072b198a 988 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
0e078e2f 989
274cfe59 990 /* Setup the lapic or request the broadcast */
0e078e2f 991 setup_APIC_timer();
07c94a38 992 amd_e400_c1e_apic_setup();
0e078e2f
TG
993}
994
148f9bb8 995void setup_secondary_APIC_clock(void)
0e078e2f 996{
0e078e2f 997 setup_APIC_timer();
07c94a38 998 amd_e400_c1e_apic_setup();
0e078e2f
TG
999}
1000
1001/*
1002 * The guts of the apic timer interrupt
1003 */
1004static void local_apic_timer_interrupt(void)
1005{
3bec6def 1006 struct clock_event_device *evt = this_cpu_ptr(&lapic_events);
0e078e2f
TG
1007
1008 /*
1009 * Normally we should not be here till LAPIC has been initialized but
1010 * in some cases like kdump, its possible that there is a pending LAPIC
1011 * timer interrupt from previous kernel's context and is delivered in
1012 * new kernel the moment interrupts are enabled.
1013 *
1014 * Interrupts are enabled early and LAPIC is setup much later, hence
1015 * its possible that when we get here evt->event_handler is NULL.
1016 * Check for event_handler being NULL and discard the interrupt as
1017 * spurious.
1018 */
1019 if (!evt->event_handler) {
8d3bcc44
KW
1020 pr_warn("Spurious LAPIC timer interrupt on cpu %d\n",
1021 smp_processor_id());
0e078e2f 1022 /* Switch it off */
b23d8e52 1023 lapic_timer_shutdown(evt);
0e078e2f
TG
1024 return;
1025 }
1026
1027 /*
1028 * the NMI deadlock-detector uses this.
1029 */
915b0d01 1030 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
1031
1032 evt->event_handler(evt);
1033}
1034
1035/*
1036 * Local APIC timer interrupt. This is the most natural way for doing
1037 * local interrupts, but local timer interrupts can be emulated by
1038 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
1039 *
1040 * [ if a single-CPU system runs an SMP kernel then we call the local
1041 * interrupt as well. Thus we cannot inline the local irq ... ]
1042 */
db0338ee 1043DEFINE_IDTENTRY_SYSVEC(sysvec_apic_timer_interrupt)
0e078e2f
TG
1044{
1045 struct pt_regs *old_regs = set_irq_regs(regs);
1046
670c04ad 1047 apic_eoi();
cf910e83 1048 trace_local_timer_entry(LOCAL_TIMER_VECTOR);
0e078e2f 1049 local_apic_timer_interrupt();
cf910e83 1050 trace_local_timer_exit(LOCAL_TIMER_VECTOR);
274cfe59 1051
0e078e2f
TG
1052 set_irq_regs(old_regs);
1053}
1054
0e078e2f
TG
1055/*
1056 * Local APIC start and shutdown
1057 */
1058
1059/**
1060 * clear_local_APIC - shutdown the local APIC
1061 *
1062 * This is called, when a CPU is disabled and before rebooting, so the state of
1063 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
1064 * leftovers during boot.
1065 */
1066void clear_local_APIC(void)
1067{
2584a82d 1068 int maxlvt;
0e078e2f
TG
1069 u32 v;
1070
78c32000 1071 if (!apic_accessible())
d3432896
AK
1072 return;
1073
1074 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
1075 /*
1076 * Masking an LVT entry can trigger a local APIC error
1077 * if the vector is zero. Mask LVTERR first to prevent this.
1078 */
1079 if (maxlvt >= 3) {
1080 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
1081 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
1082 }
1083 /*
1084 * Careful: we have to set masks only first to deassert
1085 * any level-triggered sources.
1086 */
1087 v = apic_read(APIC_LVTT);
1088 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
1089 v = apic_read(APIC_LVT0);
1090 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1091 v = apic_read(APIC_LVT1);
1092 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
1093 if (maxlvt >= 4) {
1094 v = apic_read(APIC_LVTPC);
1095 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
1096 }
1097
6764014b 1098 /* lets not touch this if we didn't frob it */
4efc0670 1099#ifdef CONFIG_X86_THERMAL_VECTOR
6764014b
CG
1100 if (maxlvt >= 5) {
1101 v = apic_read(APIC_LVTTHMR);
1102 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
1103 }
1104#endif
5ca8681c
AK
1105#ifdef CONFIG_X86_MCE_INTEL
1106 if (maxlvt >= 6) {
1107 v = apic_read(APIC_LVTCMCI);
1108 if (!(v & APIC_LVT_MASKED))
1109 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
1110 }
1111#endif
1112
0e078e2f
TG
1113 /*
1114 * Clean APIC state for other OSs:
1115 */
1116 apic_write(APIC_LVTT, APIC_LVT_MASKED);
1117 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1118 apic_write(APIC_LVT1, APIC_LVT_MASKED);
1119 if (maxlvt >= 3)
1120 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
1121 if (maxlvt >= 4)
1122 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
1123
1124 /* Integrated APIC (!82489DX) ? */
1125 if (lapic_is_integrated()) {
1126 if (maxlvt > 3)
1127 /* Clear ESR due to Pentium errata 3AP and 11AP */
1128 apic_write(APIC_ESR, 0);
1129 apic_read(APIC_ESR);
1130 }
0e078e2f
TG
1131}
1132
1133/**
60dcaad5
TG
1134 * apic_soft_disable - Clears and software disables the local APIC on hotplug
1135 *
1136 * Contrary to disable_local_APIC() this does not touch the enable bit in
1137 * MSR_IA32_APICBASE. Clearing that bit on systems based on the 3 wire APIC
1138 * bus would require a hardware reset as the APIC would lose track of bus
1139 * arbitration. On systems with FSB delivery APICBASE could be disabled,
1140 * but it has to be guaranteed that no interrupt is sent to the APIC while
1141 * in that state and it's not clear from the SDM whether it still responds
1142 * to INIT/SIPI messages. Stay on the safe side and use software disable.
0e078e2f 1143 */
60dcaad5 1144void apic_soft_disable(void)
0e078e2f 1145{
60dcaad5 1146 u32 value;
4a13ad0b 1147
0e078e2f
TG
1148 clear_local_APIC();
1149
60dcaad5 1150 /* Soft disable APIC (implies clearing of registers for 82489DX!). */
0e078e2f
TG
1151 value = apic_read(APIC_SPIV);
1152 value &= ~APIC_SPIV_APIC_ENABLED;
1153 apic_write(APIC_SPIV, value);
60dcaad5
TG
1154}
1155
1156/**
1157 * disable_local_APIC - clear and disable the local APIC
1158 */
1159void disable_local_APIC(void)
1160{
78c32000 1161 if (!apic_accessible())
60dcaad5
TG
1162 return;
1163
1164 apic_soft_disable();
990b183e
CG
1165
1166#ifdef CONFIG_X86_32
1167 /*
1168 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1169 * restore the disabled state.
1170 */
1171 if (enabled_via_apicbase) {
1172 unsigned int l, h;
1173
1174 rdmsr(MSR_IA32_APICBASE, l, h);
1175 l &= ~MSR_IA32_APICBASE_ENABLE;
1176 wrmsr(MSR_IA32_APICBASE, l, h);
1177 }
1178#endif
0e078e2f
TG
1179}
1180
fe4024dc
CG
1181/*
1182 * If Linux enabled the LAPIC against the BIOS default disable it down before
1183 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1184 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1185 * for the case where Linux didn't enable the LAPIC.
1186 */
0e078e2f
TG
1187void lapic_shutdown(void)
1188{
1189 unsigned long flags;
1190
93984fbd 1191 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
0e078e2f
TG
1192 return;
1193
1194 local_irq_save(flags);
1195
fe4024dc
CG
1196#ifdef CONFIG_X86_32
1197 if (!enabled_via_apicbase)
1198 clear_local_APIC();
1199 else
1200#endif
1201 disable_local_APIC();
1202
0e078e2f
TG
1203
1204 local_irq_restore(flags);
1205}
1206
0e078e2f
TG
1207/**
1208 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1209 */
1da177e4
LT
1210void __init sync_Arb_IDs(void)
1211{
296cb951
CG
1212 /*
1213 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1214 * needed on AMD.
1215 */
1216 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1217 return;
1218
1219 /*
1220 * Wait for idle.
1221 */
1222 apic_wait_icr_idle();
1223
1224 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1225 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1226 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1227}
1228
6444b40e 1229enum apic_intr_mode_id apic_intr_mode __ro_after_init;
0114a8e8 1230
97992387 1231static int __init __apic_intr_mode_select(void)
1da177e4 1232{
0114a8e8 1233 /* Check kernel option */
49062454 1234 if (apic_is_disabled) {
0114a8e8
DL
1235 pr_info("APIC disabled via kernel command line\n");
1236 return APIC_PIC;
1237 }
1da177e4 1238
0114a8e8
DL
1239 /* Check BIOS */
1240#ifdef CONFIG_X86_64
1241 /* On 64-bit, the APIC must be integrated, Check local APIC only */
1242 if (!boot_cpu_has(X86_FEATURE_APIC)) {
49062454 1243 apic_is_disabled = true;
0114a8e8
DL
1244 pr_info("APIC disabled by BIOS\n");
1245 return APIC_PIC;
1246 }
1247#else
1248 /* On 32-bit, the APIC may be integrated APIC or 82489DX */
1da177e4 1249
0114a8e8
DL
1250 /* Neither 82489DX nor integrated APIC ? */
1251 if (!boot_cpu_has(X86_FEATURE_APIC) && !smp_found_config) {
49062454 1252 apic_is_disabled = true;
0114a8e8
DL
1253 return APIC_PIC;
1254 }
1da177e4 1255
0114a8e8
DL
1256 /* If the BIOS pretends there is an integrated APIC ? */
1257 if (!boot_cpu_has(X86_FEATURE_APIC) &&
1258 APIC_INTEGRATED(boot_cpu_apic_version)) {
49062454 1259 apic_is_disabled = true;
d10a9044 1260 pr_err(FW_BUG "Local APIC not detected, force emulation\n");
0114a8e8
DL
1261 return APIC_PIC;
1262 }
1263#endif
638c0411 1264
0114a8e8
DL
1265 /* Check MP table or ACPI MADT configuration */
1266 if (!smp_found_config) {
1267 disable_ioapic_support();
3e730dad 1268 if (!acpi_lapic) {
0114a8e8 1269 pr_info("APIC: ACPI MADT or MP tables are not detected\n");
3e730dad
DL
1270 return APIC_VIRTUAL_WIRE_NO_CONFIG;
1271 }
0114a8e8
DL
1272 return APIC_VIRTUAL_WIRE;
1273 }
1274
3e730dad
DL
1275#ifdef CONFIG_SMP
1276 /* If SMP should be disabled, then really disable it! */
1277 if (!setup_max_cpus) {
1278 pr_info("APIC: SMP mode deactivated\n");
1279 return APIC_SYMMETRIC_IO_NO_ROUTING;
1280 }
638c0411 1281#endif
1da177e4 1282
0114a8e8
DL
1283 return APIC_SYMMETRIC_IO;
1284}
1285
97992387
TG
1286/* Select the interrupt delivery mode for the BSP */
1287void __init apic_intr_mode_select(void)
1288{
1289 apic_intr_mode = __apic_intr_mode_select();
1290}
1291
fc90ccfd
VS
1292/*
1293 * An initial setup of the virtual wire mode.
1294 */
1295void __init init_bsp_APIC(void)
1296{
1297 unsigned int value;
1298
1299 /*
1300 * Don't do the setup now if we have a SMP BIOS as the
1301 * through-I/O-APIC virtual wire mode might be active.
1302 */
1303 if (smp_found_config || !boot_cpu_has(X86_FEATURE_APIC))
1304 return;
1305
1306 /*
1307 * Do not trust the local APIC being empty at bootup.
1308 */
1309 clear_local_APIC();
1310
1311 /*
1312 * Enable APIC.
1313 */
1314 value = apic_read(APIC_SPIV);
1315 value &= ~APIC_VECTOR_MASK;
1316 value |= APIC_SPIV_APIC_ENABLED;
1317
1318#ifdef CONFIG_X86_32
1319 /* This bit is reserved on P4/Xeon and should be cleared */
1320 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1321 (boot_cpu_data.x86 == 15))
1322 value &= ~APIC_SPIV_FOCUS_DISABLED;
1323 else
1324#endif
1325 value |= APIC_SPIV_FOCUS_DISABLED;
1326 value |= SPURIOUS_APIC_VECTOR;
1327 apic_write(APIC_SPIV, value);
1328
1329 /*
1330 * Set up the virtual wire mode.
1331 */
1332 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1333 value = APIC_DM_NMI;
1334 if (!lapic_is_integrated()) /* 82489DX */
1335 value |= APIC_LVT_LEVEL_TRIGGER;
1336 if (apic_extnmi == APIC_EXTNMI_NONE)
1337 value |= APIC_LVT_MASKED;
1338 apic_write(APIC_LVT1, value);
1339}
1340
748b170c
TG
1341static void __init apic_bsp_setup(bool upmode);
1342
4b1669e8
DL
1343/* Init the interrupt delivery mode for the BSP */
1344void __init apic_intr_mode_init(void)
1345{
0c759131 1346 bool upmode = IS_ENABLED(CONFIG_UP_LATE_INIT);
3e730dad 1347
4f45ed9f 1348 switch (apic_intr_mode) {
4b1669e8
DL
1349 case APIC_PIC:
1350 pr_info("APIC: Keep in PIC mode(8259)\n");
1351 return;
1352 case APIC_VIRTUAL_WIRE:
1353 pr_info("APIC: Switch to virtual wire mode setup\n");
3e730dad
DL
1354 break;
1355 case APIC_VIRTUAL_WIRE_NO_CONFIG:
1356 pr_info("APIC: Switch to virtual wire mode setup with no configuration\n");
1357 upmode = true;
3e730dad 1358 break;
4b1669e8 1359 case APIC_SYMMETRIC_IO:
79761ce8 1360 pr_info("APIC: Switch to symmetric I/O mode setup\n");
3e730dad
DL
1361 break;
1362 case APIC_SYMMETRIC_IO_NO_ROUTING:
79761ce8 1363 pr_info("APIC: Switch to symmetric I/O mode setup in no SMP routine\n");
3e730dad 1364 break;
4b1669e8 1365 }
3e730dad 1366
9d87f5b6
TG
1367 x86_64_probe_apic();
1368
1369 x86_32_install_bigsmp();
7a116a2d 1370
bb733e43
TG
1371 if (x86_platform.apic_post_init)
1372 x86_platform.apic_post_init();
1373
3e730dad 1374 apic_bsp_setup(upmode);
1da177e4
LT
1375}
1376
148f9bb8 1377static void lapic_setup_esr(void)
c43da2f5 1378{
9df08f10
CG
1379 unsigned int oldvalue, value, maxlvt;
1380
1381 if (!lapic_is_integrated()) {
ba21ebb6 1382 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1383 return;
1384 }
c43da2f5 1385
08125d3e 1386 if (apic->disable_esr) {
c43da2f5 1387 /*
9df08f10
CG
1388 * Something untraceable is creating bad interrupts on
1389 * secondary quads ... for the moment, just leave the
1390 * ESR disabled - we can't do anything useful with the
1391 * errors anyway - mbligh
c43da2f5 1392 */
ba21ebb6 1393 pr_info("Leaving ESR disabled.\n");
9df08f10 1394 return;
c43da2f5 1395 }
9df08f10
CG
1396
1397 maxlvt = lapic_get_maxlvt();
1398 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1399 apic_write(APIC_ESR, 0);
1400 oldvalue = apic_read(APIC_ESR);
1401
1402 /* enables sending errors */
1403 value = ERROR_APIC_VECTOR;
1404 apic_write(APIC_LVTERR, value);
1405
1406 /*
1407 * spec says clear errors after enabling vector.
1408 */
1409 if (maxlvt > 3)
1410 apic_write(APIC_ESR, 0);
1411 value = apic_read(APIC_ESR);
1412 if (value != oldvalue)
1413 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1414 "vector: 0x%08x after: 0x%08x\n",
1415 oldvalue, value);
c43da2f5
CG
1416}
1417
cc8bf191
TG
1418#define APIC_IR_REGS APIC_ISR_NR
1419#define APIC_IR_BITS (APIC_IR_REGS * 32)
1420#define APIC_IR_MAPSIZE (APIC_IR_BITS / BITS_PER_LONG)
1421
1422union apic_ir {
1423 unsigned long map[APIC_IR_MAPSIZE];
1424 u32 regs[APIC_IR_REGS];
1425};
1426
1427static bool apic_check_and_ack(union apic_ir *irr, union apic_ir *isr)
9b217f33 1428{
cc8bf191
TG
1429 int i, bit;
1430
1431 /* Read the IRRs */
1432 for (i = 0; i < APIC_IR_REGS; i++)
1433 irr->regs[i] = apic_read(APIC_IRR + i * 0x10);
1434
1435 /* Read the ISRs */
1436 for (i = 0; i < APIC_IR_REGS; i++)
1437 isr->regs[i] = apic_read(APIC_ISR + i * 0x10);
9b217f33 1438
9b217f33 1439 /*
cc8bf191
TG
1440 * If the ISR map is not empty. ACK the APIC and run another round
1441 * to verify whether a pending IRR has been unblocked and turned
1442 * into a ISR.
9b217f33 1443 */
cc8bf191
TG
1444 if (!bitmap_empty(isr->map, APIC_IR_BITS)) {
1445 /*
1446 * There can be multiple ISR bits set when a high priority
1447 * interrupt preempted a lower priority one. Issue an ACK
1448 * per set bit.
1449 */
1450 for_each_set_bit(bit, isr->map, APIC_IR_BITS)
670c04ad 1451 apic_eoi();
cc8bf191
TG
1452 return true;
1453 }
1454
1455 return !bitmap_empty(irr->map, APIC_IR_BITS);
1456}
1457
1458/*
1459 * After a crash, we no longer service the interrupts and a pending
1460 * interrupt from previous kernel might still have ISR bit set.
1461 *
1462 * Most probably by now the CPU has serviced that pending interrupt and it
670c04ad 1463 * might not have done the apic_eoi() because it thought, interrupt
cc8bf191 1464 * came from i8259 as ExtInt. LAPIC did not get EOI so it does not clear
d9f6e12f 1465 * the ISR bit and cpu thinks it has already serviced the interrupt. Hence
cc8bf191
TG
1466 * a vector might get locked. It was noticed for timer irq (vector
1467 * 0x31). Issue an extra EOI to clear ISR.
1468 *
1469 * If there are pending IRR bits they turn into ISR bits after a higher
1470 * priority ISR bit has been acked.
1471 */
1472static void apic_pending_intr_clear(void)
1473{
1474 union apic_ir irr, isr;
1475 unsigned int i;
1476
1477 /* 512 loops are way oversized and give the APIC a chance to obey. */
1478 for (i = 0; i < 512; i++) {
1479 if (!apic_check_and_ack(&irr, &isr))
1480 return;
1481 }
1482 /* Dump the IRR/ISR content if that failed */
1483 pr_warn("APIC: Stale IRR: %256pb ISR: %256pb\n", irr.map, isr.map);
9b217f33
DL
1484}
1485
0e078e2f
TG
1486/**
1487 * setup_local_APIC - setup the local APIC
0aa002fe 1488 *
543113d2 1489 * Used to setup local APIC while initializing BSP or bringing up APs.
0aa002fe 1490 * Always called with preemption disabled.
0e078e2f 1491 */
b753a2b7 1492static void setup_local_APIC(void)
1da177e4 1493{
0aa002fe 1494 int cpu = smp_processor_id();
9b217f33 1495 unsigned int value;
8c3ba8d0 1496
49062454 1497 if (apic_is_disabled) {
7167d08e 1498 disable_ioapic_support();
f1182638
JB
1499 return;
1500 }
1501
2640da4c
TG
1502 /*
1503 * If this comes from kexec/kcrash the APIC might be enabled in
1504 * SPIV. Soft disable it before doing further initialization.
1505 */
1506 value = apic_read(APIC_SPIV);
1507 value &= ~APIC_SPIV_APIC_ENABLED;
1508 apic_write(APIC_SPIV, value);
1509
89c38c28
CG
1510#ifdef CONFIG_X86_32
1511 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1512 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1513 apic_write(APIC_ESR, 0);
1514 apic_write(APIC_ESR, 0);
1515 apic_write(APIC_ESR, 0);
1516 apic_write(APIC_ESR, 0);
1517 }
1518#endif
1da177e4
LT
1519 /*
1520 * Intel recommends to set DFR, LDR and TPR before enabling
1521 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
2f6df03f
TG
1522 * document number 292116).
1523 *
1524 * Except for APICs which operate in physical destination mode.
1da177e4 1525 */
2f6df03f
TG
1526 if (apic->init_apic_ldr)
1527 apic->init_apic_ldr();
1da177e4
LT
1528
1529 /*
229b969b
AL
1530 * Set Task Priority to 'accept all except vectors 0-31'. An APIC
1531 * vector in the 16-31 range could be delivered if TPR == 0, but we
1532 * would think it's an exception and terrible things will happen. We
1533 * never change this later on.
1da177e4
LT
1534 */
1535 value = apic_read(APIC_TASKPRI);
1536 value &= ~APIC_TPRI_MASK;
229b969b 1537 value |= 0x10;
11a8e778 1538 apic_write(APIC_TASKPRI, value);
1da177e4 1539
cc8bf191 1540 /* Clear eventually stale ISR/IRR bits */
9b217f33 1541 apic_pending_intr_clear();
da7ed9f9 1542
1da177e4
LT
1543 /*
1544 * Now that we are all set up, enable the APIC
1545 */
1546 value = apic_read(APIC_SPIV);
1547 value &= ~APIC_VECTOR_MASK;
1548 /*
1549 * Enable APIC
1550 */
1551 value |= APIC_SPIV_APIC_ENABLED;
1552
89c38c28
CG
1553#ifdef CONFIG_X86_32
1554 /*
1555 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1556 * certain networking cards. If high frequency interrupts are
1557 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1558 * entry is masked/unmasked at a high rate as well then sooner or
1559 * later IOAPIC line gets 'stuck', no more interrupts are received
1560 * from the device. If focus CPU is disabled then the hang goes
1561 * away, oh well :-(
1562 *
1563 * [ This bug can be reproduced easily with a level-triggered
1564 * PCI Ne2000 networking cards and PII/PIII processors, dual
1565 * BX chipset. ]
1566 */
1567 /*
1568 * Actually disabling the focus CPU check just makes the hang less
d9f6e12f 1569 * frequent as it makes the interrupt distribution model be more
89c38c28 1570 * like LRU than MRU (the short-term load is more even across CPUs).
89c38c28
CG
1571 */
1572
1573 /*
1574 * - enable focus processor (bit==0)
1575 * - 64bit mode always use processor focus
1576 * so no need to set it
1577 */
1578 value &= ~APIC_SPIV_FOCUS_DISABLED;
1579#endif
3f14c746 1580
1da177e4
LT
1581 /*
1582 * Set spurious IRQ vector
1583 */
1584 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1585 apic_write(APIC_SPIV, value);
1da177e4 1586
39c89dff
TG
1587 perf_events_lapic_init();
1588
1da177e4
LT
1589 /*
1590 * Set up LVT0, LVT1:
1591 *
a1652bb8 1592 * set up through-local-APIC on the boot CPU's LINT0. This is not
1da177e4
LT
1593 * strictly necessary in pure symmetric-IO mode, but sometimes
1594 * we delegate interrupts to the 8259A.
1595 */
1596 /*
1597 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1598 */
1599 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
ecf600f8 1600 if (!cpu && (pic_mode || !value || ioapic_is_disabled)) {
1da177e4 1601 value = APIC_DM_EXTINT;
0aa002fe 1602 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
1da177e4
LT
1603 } else {
1604 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
0aa002fe 1605 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
1da177e4 1606 }
11a8e778 1607 apic_write(APIC_LVT0, value);
1da177e4
LT
1608
1609 /*
b7c4948e
HK
1610 * Only the BSP sees the LINT1 NMI signal by default. This can be
1611 * modified by apic_extnmi= boot option.
1da177e4 1612 */
b7c4948e
HK
1613 if ((!cpu && apic_extnmi != APIC_EXTNMI_NONE) ||
1614 apic_extnmi == APIC_EXTNMI_ALL)
1da177e4
LT
1615 value = APIC_DM_NMI;
1616 else
1617 value = APIC_DM_NMI | APIC_LVT_MASKED;
ae41a2a4
DL
1618
1619 /* Is 82489DX ? */
1620 if (!lapic_is_integrated())
89c38c28 1621 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1622 apic_write(APIC_LVT1, value);
89c38c28 1623
be71b855
AK
1624#ifdef CONFIG_X86_MCE_INTEL
1625 /* Recheck CMCI information after local APIC is up on CPU #0 */
0aa002fe 1626 if (!cpu)
be71b855
AK
1627 cmci_recheck();
1628#endif
739f33b3 1629}
1da177e4 1630
05f7e46d 1631static void end_local_APIC_setup(void)
739f33b3
AK
1632{
1633 lapic_setup_esr();
fa6b95fc
CG
1634
1635#ifdef CONFIG_X86_32
1b4ee4e4
CG
1636 {
1637 unsigned int value;
1638 /* Disable the local apic timer */
1639 value = apic_read(APIC_LVTT);
1640 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1641 apic_write(APIC_LVTT, value);
1642 }
fa6b95fc
CG
1643#endif
1644
0e078e2f 1645 apic_pm_activate();
2fb270f3
JB
1646}
1647
05f7e46d
TG
1648/*
1649 * APIC setup function for application processors. Called from smpboot.c
1650 */
1651void apic_ap_setup(void)
2fb270f3 1652{
05f7e46d 1653 setup_local_APIC();
2fb270f3 1654 end_local_APIC_setup();
1da177e4 1655}
1da177e4 1656
d10a9044
TG
1657static __init void apic_read_boot_cpu_id(bool x2apic)
1658{
1659 /*
1660 * This can be invoked from check_x2apic() before the APIC has been
1661 * selected. But that code knows for sure that the BIOS enabled
1662 * X2APIC.
1663 */
1664 if (x2apic) {
1665 boot_cpu_physical_apicid = native_apic_msr_read(APIC_ID);
1666 boot_cpu_apic_version = GET_APIC_VERSION(native_apic_msr_read(APIC_LVR));
1667 } else {
1668 boot_cpu_physical_apicid = read_apic_id();
1669 boot_cpu_apic_version = GET_APIC_VERSION(apic_read(APIC_LVR));
1670 }
c0a66c28
TG
1671 topology_register_boot_apic(boot_cpu_physical_apicid);
1672 x86_32_probe_bigsmp_early();
d10a9044
TG
1673}
1674
06cd9a7d 1675#ifdef CONFIG_X86_X2APIC
bfb05070 1676int x2apic_mode;
db7d8e47 1677EXPORT_SYMBOL_GPL(x2apic_mode);
12e189d3
TG
1678
1679enum {
1680 X2APIC_OFF,
12e189d3 1681 X2APIC_DISABLED,
b8d1d163
DS
1682 /* All states below here have X2APIC enabled */
1683 X2APIC_ON,
1684 X2APIC_ON_LOCKED
12e189d3
TG
1685};
1686static int x2apic_state;
1687
b8d1d163
DS
1688static bool x2apic_hw_locked(void)
1689{
d0485730 1690 u64 x86_arch_cap_msr;
b8d1d163
DS
1691 u64 msr;
1692
d0485730
IM
1693 x86_arch_cap_msr = x86_read_arch_cap_msr();
1694 if (x86_arch_cap_msr & ARCH_CAP_XAPIC_DISABLE) {
b8d1d163
DS
1695 rdmsrl(MSR_IA32_XAPIC_DISABLE_STATUS, msr);
1696 return (msr & LEGACY_XAPIC_DISABLED);
1697 }
1698 return false;
1699}
1700
d786ad32 1701static void __x2apic_disable(void)
44e25ff9
TG
1702{
1703 u64 msr;
1704
93984fbd 1705 if (!boot_cpu_has(X86_FEATURE_APIC))
659006bf
TG
1706 return;
1707
44e25ff9
TG
1708 rdmsrl(MSR_IA32_APICBASE, msr);
1709 if (!(msr & X2APIC_ENABLE))
1710 return;
1711 /* Disable xapic and x2apic first and then reenable xapic mode */
1712 wrmsrl(MSR_IA32_APICBASE, msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
1713 wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
1714 printk_once(KERN_INFO "x2apic disabled\n");
1715}
1716
d786ad32 1717static void __x2apic_enable(void)
659006bf
TG
1718{
1719 u64 msr;
1720
1721 rdmsrl(MSR_IA32_APICBASE, msr);
1722 if (msr & X2APIC_ENABLE)
1723 return;
1724 wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
1725 printk_once(KERN_INFO "x2apic enabled\n");
1726}
1727
bfb05070
TG
1728static int __init setup_nox2apic(char *str)
1729{
1730 if (x2apic_enabled()) {
4705243d 1731 u32 apicid = native_apic_msr_read(APIC_ID);
bfb05070
TG
1732
1733 if (apicid >= 255) {
8d3bcc44
KW
1734 pr_warn("Apicid: %08x, cannot enforce nox2apic\n",
1735 apicid);
bfb05070
TG
1736 return 0;
1737 }
b8d1d163
DS
1738 if (x2apic_hw_locked()) {
1739 pr_warn("APIC locked in x2apic mode, can't disable\n");
1740 return 0;
1741 }
8d3bcc44 1742 pr_warn("x2apic already enabled.\n");
44e25ff9
TG
1743 __x2apic_disable();
1744 }
1745 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
12e189d3 1746 x2apic_state = X2APIC_DISABLED;
44e25ff9 1747 x2apic_mode = 0;
bfb05070
TG
1748 return 0;
1749}
1750early_param("nox2apic", setup_nox2apic);
1751
659006bf
TG
1752/* Called from cpu_init() to enable x2apic on (secondary) cpus */
1753void x2apic_setup(void)
1754{
1755 /*
b8d1d163
DS
1756 * Try to make the AP's APIC state match that of the BSP, but if the
1757 * BSP is unlocked and the AP is locked then there is a state mismatch.
1758 * Warn about the mismatch in case a GP fault occurs due to a locked AP
1759 * trying to be turned off.
1760 */
1761 if (x2apic_state != X2APIC_ON_LOCKED && x2apic_hw_locked())
1762 pr_warn("x2apic lock mismatch between BSP and AP.\n");
1763 /*
1764 * If x2apic is not in ON or LOCKED state, disable it if already enabled
659006bf
TG
1765 * from BIOS.
1766 */
b8d1d163 1767 if (x2apic_state < X2APIC_ON) {
659006bf
TG
1768 __x2apic_disable();
1769 return;
1770 }
1771 __x2apic_enable();
1772}
1773
720a22fd 1774static __init void apic_set_fixmap(bool read_apic);
5a88f354 1775
44e25ff9 1776static __init void x2apic_disable(void)
fb209bd8 1777{
a57e456a 1778 u32 x2apic_id, state = x2apic_state;
fb209bd8 1779
a57e456a
TG
1780 x2apic_mode = 0;
1781 x2apic_state = X2APIC_DISABLED;
1782
1783 if (state != X2APIC_ON)
1784 return;
fb209bd8 1785
6d2d49d2
TG
1786 x2apic_id = read_apic_id();
1787 if (x2apic_id >= 255)
1788 panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
9aa16365 1789
b8d1d163
DS
1790 if (x2apic_hw_locked()) {
1791 pr_warn("Cannot disable locked x2apic, id: %08x\n", x2apic_id);
1792 return;
1793 }
1794
6d2d49d2 1795 __x2apic_disable();
720a22fd
TG
1796 /*
1797 * Don't reread the APIC ID as it was already done from
1798 * check_x2apic() and the APIC driver still is a x2APIC variant,
1799 * which fails to do the read after x2APIC was disabled.
1800 */
1801 apic_set_fixmap(false);
fb209bd8
YL
1802}
1803
659006bf 1804static __init void x2apic_enable(void)
6e1cb38a 1805{
659006bf 1806 if (x2apic_state != X2APIC_OFF)
06cd9a7d
YL
1807 return;
1808
659006bf 1809 x2apic_mode = 1;
12e189d3 1810 x2apic_state = X2APIC_ON;
659006bf 1811 __x2apic_enable();
6e1cb38a 1812}
d524165c 1813
62e61633 1814static __init void try_to_enable_x2apic(int remap_mode)
07806c50 1815{
659006bf 1816 if (x2apic_state == X2APIC_DISABLED)
07806c50
JL
1817 return;
1818
62e61633 1819 if (remap_mode != IRQ_REMAP_X2APIC_MODE) {
ab0f59c6
DW
1820 u32 apic_limit = 255;
1821
26573a97
DW
1822 /*
1823 * Using X2APIC without IR is not architecturally supported
1824 * on bare metal but may be supported in guests.
07806c50 1825 */
26573a97 1826 if (!x86_init.hyper.x2apic_available()) {
62e61633 1827 pr_info("x2apic: IRQ remapping doesn't support X2APIC mode\n");
44e25ff9 1828 x2apic_disable();
07806c50
JL
1829 return;
1830 }
1831
ab0f59c6
DW
1832 /*
1833 * If the hypervisor supports extended destination ID in
1834 * MSI, that increases the maximum APIC ID that can be
1835 * used for non-remapped IRQ domains.
1836 */
1837 if (x86_init.hyper.msi_ext_dest_id()) {
1838 virt_ext_dest_id = 1;
1839 apic_limit = 32767;
1840 }
1841
07806c50 1842 /*
26573a97 1843 * Without IR, all CPUs can be addressed by IOAPIC/MSI only
d9f6e12f 1844 * in physical mode, and CPUs with an APIC ID that cannot
26573a97 1845 * be addressed must not be brought online.
07806c50 1846 */
ab0f59c6 1847 x2apic_set_max_apicid(apic_limit);
55eae7de 1848 x2apic_phys = 1;
07806c50 1849 }
659006bf 1850 x2apic_enable();
55eae7de
TG
1851}
1852
1853void __init check_x2apic(void)
1854{
1855 if (x2apic_enabled()) {
1856 pr_info("x2apic: enabled by BIOS, switching to x2apic ops\n");
1857 x2apic_mode = 1;
b8d1d163
DS
1858 if (x2apic_hw_locked())
1859 x2apic_state = X2APIC_ON_LOCKED;
1860 else
1861 x2apic_state = X2APIC_ON;
d10a9044 1862 apic_read_boot_cpu_id(true);
62436a4d 1863 } else if (!boot_cpu_has(X86_FEATURE_X2APIC)) {
12e189d3 1864 x2apic_state = X2APIC_DISABLED;
55eae7de
TG
1865 }
1866}
1867#else /* CONFIG_X86_X2APIC */
e3998434 1868void __init check_x2apic(void)
55eae7de
TG
1869{
1870 if (!apic_is_x2apic_enabled())
e3998434 1871 return;
55eae7de 1872 /*
e3998434 1873 * Checkme: Can we simply turn off x2APIC here instead of disabling the APIC?
55eae7de 1874 */
e3998434
MJ
1875 pr_err("Kernel does not support x2APIC, please recompile with CONFIG_X86_X2APIC.\n");
1876 pr_err("Disabling APIC, expect reduced performance and functionality.\n");
1877
49062454 1878 apic_is_disabled = true;
e3998434 1879 setup_clear_cpu_cap(X86_FEATURE_APIC);
55eae7de 1880}
55eae7de 1881
62e61633 1882static inline void try_to_enable_x2apic(int remap_mode) { }
659006bf 1883static inline void __x2apic_enable(void) { }
55eae7de
TG
1884#endif /* !CONFIG_X86_X2APIC */
1885
ce69a784
GN
1886void __init enable_IR_x2apic(void)
1887{
1888 unsigned long flags;
07806c50 1889 int ret, ir_stat;
b7f42ab2 1890
ecf600f8 1891 if (ioapic_is_disabled) {
11277aab 1892 pr_info("Not enabling interrupt remapping due to skipped IO-APIC setup\n");
2e63ad4b 1893 return;
11277aab 1894 }
2e63ad4b 1895
07806c50
JL
1896 ir_stat = irq_remapping_prepare();
1897 if (ir_stat < 0 && !x2apic_supported())
e670761f 1898 return;
ce69a784 1899
31dce14a 1900 ret = save_ioapic_entries();
5ffa4eb2 1901 if (ret) {
ba21ebb6 1902 pr_info("Saving IO-APIC state failed: %d\n", ret);
fb209bd8 1903 return;
5ffa4eb2 1904 }
6e1cb38a 1905
05c3dc2c 1906 local_irq_save(flags);
b81bb373 1907 legacy_pic->mask_all();
31dce14a 1908 mask_ioapic_entries();
05c3dc2c 1909
6a6256f9 1910 /* If irq_remapping_prepare() succeeded, try to enable it */
07806c50 1911 if (ir_stat >= 0)
11277aab 1912 ir_stat = irq_remapping_enable();
07806c50
JL
1913 /* ir_stat contains the remap mode or an error code */
1914 try_to_enable_x2apic(ir_stat);
a31bc327 1915
07806c50 1916 if (ir_stat < 0)
31dce14a 1917 restore_ioapic_entries();
b81bb373 1918 legacy_pic->restore_mask();
6e1cb38a 1919 local_irq_restore(flags);
6e1cb38a 1920}
93758238 1921
be7a656f 1922#ifdef CONFIG_X86_64
1da177e4
LT
1923/*
1924 * Detect and enable local APICs on non-SMP boards.
1925 * Original code written by Keir Fraser.
1926 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1927 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1928 */
1751aded 1929static bool __init detect_init_APIC(void)
1da177e4 1930{
93984fbd 1931 if (!boot_cpu_has(X86_FEATURE_APIC)) {
ba21ebb6 1932 pr_info("No local APIC present\n");
1751aded 1933 return false;
1da177e4
LT
1934 }
1935
81287ad6 1936 register_lapic_address(APIC_DEFAULT_PHYS_BASE);
1751aded 1937 return true;
1da177e4 1938}
be7a656f 1939#else
5a7ae78f 1940
81287ad6 1941static bool __init apic_verify(unsigned long addr)
5a7ae78f
TG
1942{
1943 u32 features, h, l;
1944
1945 /*
1946 * The APIC feature bit should now be enabled
1947 * in `cpuid'
1948 */
1949 features = cpuid_edx(1);
1950 if (!(features & (1 << X86_FEATURE_APIC))) {
8d3bcc44 1951 pr_warn("Could not enable APIC!\n");
1751aded 1952 return false;
5a7ae78f
TG
1953 }
1954 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
5a7ae78f
TG
1955
1956 /* The BIOS may have set up the APIC at some other address */
cbf2829b
BD
1957 if (boot_cpu_data.x86 >= 6) {
1958 rdmsr(MSR_IA32_APICBASE, l, h);
1959 if (l & MSR_IA32_APICBASE_ENABLE)
81287ad6 1960 addr = l & MSR_IA32_APICBASE_BASE;
cbf2829b 1961 }
5a7ae78f 1962
81287ad6 1963 register_lapic_address(addr);
5a7ae78f 1964 pr_info("Found and enabled local APIC!\n");
1751aded 1965 return true;
5a7ae78f
TG
1966}
1967
1751aded 1968bool __init apic_force_enable(unsigned long addr)
5a7ae78f
TG
1969{
1970 u32 h, l;
1971
49062454 1972 if (apic_is_disabled)
1751aded 1973 return false;
5a7ae78f
TG
1974
1975 /*
1976 * Some BIOSes disable the local APIC in the APIC_BASE
1977 * MSR. This can only be done in software for Intel P6 or later
1978 * and AMD K7 (Model > 1) or later.
1979 */
cbf2829b
BD
1980 if (boot_cpu_data.x86 >= 6) {
1981 rdmsr(MSR_IA32_APICBASE, l, h);
1982 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1983 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1984 l &= ~MSR_IA32_APICBASE_BASE;
1985 l |= MSR_IA32_APICBASE_ENABLE | addr;
1986 wrmsr(MSR_IA32_APICBASE, l, h);
1987 enabled_via_apicbase = 1;
1988 }
5a7ae78f 1989 }
81287ad6 1990 return apic_verify(addr);
5a7ae78f
TG
1991}
1992
be7a656f
YL
1993/*
1994 * Detect and initialize APIC
1995 */
1751aded 1996static bool __init detect_init_APIC(void)
be7a656f 1997{
be7a656f 1998 /* Disabled by kernel option? */
49062454 1999 if (apic_is_disabled)
1751aded 2000 return false;
be7a656f
YL
2001
2002 switch (boot_cpu_data.x86_vendor) {
2003 case X86_VENDOR_AMD:
2004 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 2005 (boot_cpu_data.x86 >= 15))
be7a656f
YL
2006 break;
2007 goto no_apic;
da33dfef
PW
2008 case X86_VENDOR_HYGON:
2009 break;
be7a656f
YL
2010 case X86_VENDOR_INTEL:
2011 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
93984fbd 2012 (boot_cpu_data.x86 == 5 && boot_cpu_has(X86_FEATURE_APIC)))
be7a656f
YL
2013 break;
2014 goto no_apic;
2015 default:
2016 goto no_apic;
2017 }
2018
93984fbd 2019 if (!boot_cpu_has(X86_FEATURE_APIC)) {
be7a656f
YL
2020 /*
2021 * Over-ride BIOS and try to enable the local APIC only if
2022 * "lapic" specified.
2023 */
2024 if (!force_enable_local_apic) {
ba21ebb6
CG
2025 pr_info("Local APIC disabled by BIOS -- "
2026 "you can enable it with \"lapic\"\n");
1751aded 2027 return false;
be7a656f 2028 }
1751aded
TG
2029 if (!apic_force_enable(APIC_DEFAULT_PHYS_BASE))
2030 return false;
5a7ae78f 2031 } else {
81287ad6 2032 if (!apic_verify(APIC_DEFAULT_PHYS_BASE))
1751aded 2033 return false;
be7a656f 2034 }
be7a656f
YL
2035
2036 apic_pm_activate();
2037
1751aded 2038 return true;
be7a656f
YL
2039
2040no_apic:
ba21ebb6 2041 pr_info("No local APIC present or hardware disabled\n");
1751aded 2042 return false;
be7a656f
YL
2043}
2044#endif
1da177e4 2045
0e078e2f
TG
2046/**
2047 * init_apic_mappings - initialize APIC mappings
2048 */
1da177e4
LT
2049void __init init_apic_mappings(void)
2050{
c84cb373 2051 if (apic_validate_deadline_timer())
de308d18 2052 pr_info("TSC deadline timer available\n");
bd9240a1 2053
d10a9044 2054 if (x2apic_mode)
6e1cb38a 2055 return;
6e1cb38a 2056
e8122513
TG
2057 if (!smp_found_config) {
2058 if (!detect_init_APIC()) {
2059 pr_info("APIC: disable apic facility\n");
2060 apic_disable();
2061 }
cec6be6d 2062 }
1da177e4
LT
2063}
2064
720a22fd 2065static __init void apic_set_fixmap(bool read_apic)
5a88f354
TG
2066{
2067 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
78c32000 2068 apic_mmio_base = APIC_BASE;
5a88f354
TG
2069 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
2070 apic_mmio_base, mp_lapic_addr);
720a22fd
TG
2071 if (read_apic)
2072 apic_read_boot_cpu_id(false);
5a88f354
TG
2073}
2074
c0104d38
YL
2075void __init register_lapic_address(unsigned long address)
2076{
81287ad6
TG
2077 /* This should only happen once */
2078 WARN_ON_ONCE(mp_lapic_addr);
c0104d38
YL
2079 mp_lapic_addr = address;
2080
5a88f354 2081 if (!x2apic_mode)
720a22fd 2082 apic_set_fixmap(true);
c0104d38
YL
2083}
2084
1da177e4 2085/*
0e078e2f 2086 * Local APIC interrupts
1da177e4
LT
2087 */
2088
3c5e0267
TG
2089/*
2090 * Common handling code for spurious_interrupt and spurious_vector entry
2091 * points below. No point in allowing the compiler to inline it twice.
0e078e2f 2092 */
3c5e0267 2093static noinline void handle_spurious_interrupt(u8 vector)
1da177e4 2094{
dc1528dd
YL
2095 u32 v;
2096
61069de7
TG
2097 trace_spurious_apic_entry(vector);
2098
f8a8fe61
TG
2099 inc_irq_stat(irq_spurious_count);
2100
2101 /*
2102 * If this is a spurious interrupt then do not acknowledge
2103 */
2104 if (vector == SPURIOUS_APIC_VECTOR) {
2105 /* See SDM vol 3 */
2106 pr_info("Spurious APIC interrupt (vector 0xFF) on CPU#%d, should never happen.\n",
2107 smp_processor_id());
2108 goto out;
2109 }
2110
1da177e4 2111 /*
f8a8fe61
TG
2112 * If it is a vectored one, verify it's set in the ISR. If set,
2113 * acknowledge it.
1da177e4 2114 */
2414e021 2115 v = apic_read(APIC_ISR + ((vector & ~0x1f) >> 1));
f8a8fe61
TG
2116 if (v & (1 << (vector & 0x1f))) {
2117 pr_info("Spurious interrupt (vector 0x%02x) on CPU#%d. Acked\n",
2118 vector, smp_processor_id());
670c04ad 2119 apic_eoi();
f8a8fe61
TG
2120 } else {
2121 pr_info("Spurious interrupt (vector 0x%02x) on CPU#%d. Not pending!\n",
2122 vector, smp_processor_id());
2123 }
2124out:
2414e021 2125 trace_spurious_apic_exit(vector);
0e078e2f 2126}
1da177e4 2127
3c5e0267
TG
2128/**
2129 * spurious_interrupt - Catch all for interrupts raised on unused vectors
2130 * @regs: Pointer to pt_regs on stack
2131 * @vector: The vector number
2132 *
2133 * This is invoked from ASM entry code to catch all interrupts which
2134 * trigger on an entry which is routed to the common_spurious idtentry
2135 * point.
2136 */
2137DEFINE_IDTENTRY_IRQ(spurious_interrupt)
2138{
2139 handle_spurious_interrupt(vector);
2140}
2141
db0338ee 2142DEFINE_IDTENTRY_SYSVEC(sysvec_spurious_apic_interrupt)
633260fa 2143{
3c5e0267 2144 handle_spurious_interrupt(SPURIOUS_APIC_VECTOR);
0e078e2f 2145}
1da177e4 2146
0e078e2f
TG
2147/*
2148 * This interrupt should never happen with our APIC/SMP architecture
2149 */
db0338ee 2150DEFINE_IDTENTRY_SYSVEC(sysvec_error_interrupt)
0e078e2f 2151{
2b398bd9
YS
2152 static const char * const error_interrupt_reason[] = {
2153 "Send CS error", /* APIC Error Bit 0 */
2154 "Receive CS error", /* APIC Error Bit 1 */
2155 "Send accept error", /* APIC Error Bit 2 */
2156 "Receive accept error", /* APIC Error Bit 3 */
2157 "Redirectable IPI", /* APIC Error Bit 4 */
2158 "Send illegal vector", /* APIC Error Bit 5 */
2159 "Received illegal vector", /* APIC Error Bit 6 */
2160 "Illegal register address", /* APIC Error Bit 7 */
2161 };
61069de7
TG
2162 u32 v, i = 0;
2163
61069de7 2164 trace_error_apic_entry(ERROR_APIC_VECTOR);
1da177e4 2165
0e078e2f 2166 /* First tickle the hardware, only then report what went on. -- REW */
023de4a0
MR
2167 if (lapic_get_maxlvt() > 3) /* Due to the Pentium erratum 3AP. */
2168 apic_write(APIC_ESR, 0);
60283df7 2169 v = apic_read(APIC_ESR);
670c04ad 2170 apic_eoi();
0e078e2f 2171 atomic_inc(&irq_err_count);
ba7eda4c 2172
60283df7
RW
2173 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x",
2174 smp_processor_id(), v);
2b398bd9 2175
60283df7
RW
2176 v &= 0xff;
2177 while (v) {
2178 if (v & 0x1)
2b398bd9
YS
2179 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
2180 i++;
60283df7 2181 v >>= 1;
4b8073e4 2182 }
2b398bd9
YS
2183
2184 apic_printk(APIC_DEBUG, KERN_CONT "\n");
2185
cf910e83 2186 trace_error_apic_exit(ERROR_APIC_VECTOR);
1da177e4
LT
2187}
2188
b5841765 2189/**
36c9d674
CG
2190 * connect_bsp_APIC - attach the APIC to the interrupt system
2191 */
05f7e46d 2192static void __init connect_bsp_APIC(void)
b5841765 2193{
36c9d674
CG
2194#ifdef CONFIG_X86_32
2195 if (pic_mode) {
2196 /*
2197 * Do not trust the local APIC being empty at bootup.
2198 */
2199 clear_local_APIC();
2200 /*
2201 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
2202 * local APIC to INT and NMI lines.
2203 */
2204 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
2205 "enabling APIC mode.\n");
c0eaa453 2206 imcr_pic_to_apic();
36c9d674
CG
2207 }
2208#endif
b5841765
GC
2209}
2210
274cfe59
CG
2211/**
2212 * disconnect_bsp_APIC - detach the APIC from the interrupt system
2213 * @virt_wire_setup: indicates, whether virtual wire mode is selected
2214 *
2215 * Virtual wire mode is necessary to deliver legacy interrupts even when the
2216 * APIC is disabled.
2217 */
0e078e2f 2218void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 2219{
1b4ee4e4
CG
2220 unsigned int value;
2221
c177b0bc
CG
2222#ifdef CONFIG_X86_32
2223 if (pic_mode) {
2224 /*
2225 * Put the board back into PIC mode (has an effect only on
2226 * certain older boards). Note that APIC interrupts, including
2227 * IPIs, won't work beyond this point! The only exception are
2228 * INIT IPIs.
2229 */
2230 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
2231 "entering PIC mode.\n");
c0eaa453 2232 imcr_apic_to_pic();
c177b0bc
CG
2233 return;
2234 }
2235#endif
2236
0e078e2f 2237 /* Go back to Virtual Wire compatibility mode */
1da177e4 2238
0e078e2f
TG
2239 /* For the spurious interrupt use vector F, and enable it */
2240 value = apic_read(APIC_SPIV);
2241 value &= ~APIC_VECTOR_MASK;
2242 value |= APIC_SPIV_APIC_ENABLED;
2243 value |= 0xf;
2244 apic_write(APIC_SPIV, value);
b8ce3359 2245
0e078e2f
TG
2246 if (!virt_wire_setup) {
2247 /*
2248 * For LVT0 make it edge triggered, active high,
2249 * external and enabled
2250 */
2251 value = apic_read(APIC_LVT0);
2252 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2253 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2254 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2255 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2256 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
2257 apic_write(APIC_LVT0, value);
2258 } else {
2259 /* Disable LVT0 */
2260 apic_write(APIC_LVT0, APIC_LVT_MASKED);
2261 }
b8ce3359 2262
c177b0bc
CG
2263 /*
2264 * For LVT1 make it edge triggered, active high,
2265 * nmi and enabled
2266 */
0e078e2f
TG
2267 value = apic_read(APIC_LVT1);
2268 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2269 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2270 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2271 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2272 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
2273 apic_write(APIC_LVT1, value);
1da177e4
LT
2274}
2275
f598181a
DW
2276void __irq_msi_compose_msg(struct irq_cfg *cfg, struct msi_msg *msg,
2277 bool dmar)
2278{
6285aa50 2279 memset(msg, 0, sizeof(*msg));
f598181a 2280
6285aa50
TG
2281 msg->arch_addr_lo.base_address = X86_MSI_BASE_ADDRESS_LOW;
2282 msg->arch_addr_lo.dest_mode_logical = apic->dest_mode_logical;
2283 msg->arch_addr_lo.destid_0_7 = cfg->dest_apicid & 0xFF;
f598181a 2284
6285aa50
TG
2285 msg->arch_data.delivery_mode = APIC_DELIVERY_MODE_FIXED;
2286 msg->arch_data.vector = cfg->vector;
f598181a 2287
6285aa50 2288 msg->address_hi = X86_MSI_BASE_ADDRESS_HIGH;
f598181a
DW
2289 /*
2290 * Only the IOMMU itself can use the trick of putting destination
2291 * APIC ID into the high bits of the address. Anything else would
2292 * just be writing to memory if it tried that, and needs IR to
ab0f59c6
DW
2293 * address APICs which can't be addressed in the normal 32-bit
2294 * address range at 0xFFExxxxx. That is typically just 8 bits, but
2295 * some hypervisors allow the extended destination ID field in bits
2296 * 5-11 to be used, giving support for 15 bits of APIC IDs in total.
f598181a
DW
2297 */
2298 if (dmar)
6285aa50 2299 msg->arch_addr_hi.destid_8_31 = cfg->dest_apicid >> 8;
ab0f59c6
DW
2300 else if (virt_ext_dest_id && cfg->dest_apicid < 0x8000)
2301 msg->arch_addr_lo.virt_destid_8_14 = cfg->dest_apicid >> 8;
f598181a 2302 else
6285aa50 2303 WARN_ON_ONCE(cfg->dest_apicid > 0xFF);
f598181a
DW
2304}
2305
6285aa50
TG
2306u32 x86_msi_msg_get_destid(struct msi_msg *msg, bool extid)
2307{
2308 u32 dest = msg->arch_addr_lo.destid_0_7;
2309
2310 if (extid)
2311 dest |= msg->arch_addr_hi.destid_8_31 << 8;
2312 return dest;
2313}
2314EXPORT_SYMBOL_GPL(x86_msi_msg_get_destid);
2315
374aab33 2316static void __init apic_bsp_up_setup(void)
05f7e46d 2317{
350b5e27 2318 reset_phys_cpu_present_map(boot_cpu_physical_apicid);
05f7e46d
TG
2319}
2320
2321/**
2322 * apic_bsp_setup - Setup function for local apic and io-apic
374aab33 2323 * @upmode: Force UP mode (for APIC_init_uniprocessor)
05f7e46d 2324 */
748b170c 2325static void __init apic_bsp_setup(bool upmode)
05f7e46d 2326{
05f7e46d 2327 connect_bsp_APIC();
374aab33
TG
2328 if (upmode)
2329 apic_bsp_up_setup();
05f7e46d
TG
2330 setup_local_APIC();
2331
05f7e46d 2332 enable_IO_APIC();
374aab33
TG
2333 end_local_APIC_setup();
2334 irq_remap_enable_fault_handling();
05f7e46d 2335 setup_IO_APIC();
7d65f9e8 2336 lapic_update_legacy_vectors();
e714a91f
TG
2337}
2338
30b8b006
TG
2339#ifdef CONFIG_UP_LATE_INIT
2340void __init up_late_init(void)
2341{
0c759131
DL
2342 if (apic_intr_mode == APIC_PIC)
2343 return;
e714a91f 2344
a2510d15
DL
2345 /* Setup local timer */
2346 x86_init.timers.setup_percpu_clockev();
30b8b006
TG
2347}
2348#endif
2349
89039b37 2350/*
0e078e2f 2351 * Power management
89039b37 2352 */
0e078e2f
TG
2353#ifdef CONFIG_PM
2354
2355static struct {
274cfe59
CG
2356 /*
2357 * 'active' is true if the local APIC was enabled by us and
2358 * not the BIOS; this signifies that we are also responsible
2359 * for disabling it before entering apm/acpi suspend
2360 */
0e078e2f
TG
2361 int active;
2362 /* r/w apic fields */
4705243d 2363 u32 apic_id;
0e078e2f
TG
2364 unsigned int apic_taskpri;
2365 unsigned int apic_ldr;
2366 unsigned int apic_dfr;
2367 unsigned int apic_spiv;
2368 unsigned int apic_lvtt;
2369 unsigned int apic_lvtpc;
2370 unsigned int apic_lvt0;
2371 unsigned int apic_lvt1;
2372 unsigned int apic_lvterr;
2373 unsigned int apic_tmict;
2374 unsigned int apic_tdcr;
2375 unsigned int apic_thmr;
42baa258 2376 unsigned int apic_cmci;
0e078e2f
TG
2377} apic_pm_state;
2378
f3c6ea1b 2379static int lapic_suspend(void)
0e078e2f
TG
2380{
2381 unsigned long flags;
2382 int maxlvt;
89039b37 2383
0e078e2f
TG
2384 if (!apic_pm_state.active)
2385 return 0;
89039b37 2386
0e078e2f 2387 maxlvt = lapic_get_maxlvt();
89039b37 2388
2d7a66d0 2389 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
2390 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2391 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2392 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2393 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2394 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2395 if (maxlvt >= 4)
2396 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2397 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2398 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2399 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2400 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2401 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
4efc0670 2402#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2403 if (maxlvt >= 5)
2404 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2405#endif
42baa258
JG
2406#ifdef CONFIG_X86_MCE_INTEL
2407 if (maxlvt >= 6)
2408 apic_pm_state.apic_cmci = apic_read(APIC_LVTCMCI);
2409#endif
24968cfd 2410
0e078e2f 2411 local_irq_save(flags);
0f378d73
TW
2412
2413 /*
2414 * Mask IOAPIC before disabling the local APIC to prevent stale IRR
2415 * entries on some implementations.
2416 */
2417 mask_ioapic_entries();
2418
0e078e2f 2419 disable_local_APIC();
fc1edaf9 2420
70733e0c 2421 irq_remapping_disable();
fc1edaf9 2422
0e078e2f
TG
2423 local_irq_restore(flags);
2424 return 0;
1da177e4
LT
2425}
2426
f3c6ea1b 2427static void lapic_resume(void)
1da177e4 2428{
0e078e2f
TG
2429 unsigned int l, h;
2430 unsigned long flags;
31dce14a 2431 int maxlvt;
b24696bc 2432
0e078e2f 2433 if (!apic_pm_state.active)
f3c6ea1b 2434 return;
89b831ef 2435
0e078e2f 2436 local_irq_save(flags);
336224ba
JR
2437
2438 /*
2439 * IO-APIC and PIC have their own resume routines.
2440 * We just mask them here to make sure the interrupt
2441 * subsystem is completely quiet while we enable x2apic
2442 * and interrupt-remapping.
2443 */
2444 mask_ioapic_entries();
2445 legacy_pic->mask_all();
92206c90 2446
659006bf
TG
2447 if (x2apic_mode) {
2448 __x2apic_enable();
2449 } else {
92206c90
CG
2450 /*
2451 * Make sure the APICBASE points to the right address
2452 *
2453 * FIXME! This will be wrong if we ever support suspend on
2454 * SMP! We'll need to do this as part of the CPU restore!
2455 */
cbf2829b
BD
2456 if (boot_cpu_data.x86 >= 6) {
2457 rdmsr(MSR_IA32_APICBASE, l, h);
2458 l &= ~MSR_IA32_APICBASE_BASE;
2459 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2460 wrmsr(MSR_IA32_APICBASE, l, h);
2461 }
d5e629a6 2462 }
6e1cb38a 2463
b24696bc 2464 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2465 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2466 apic_write(APIC_ID, apic_pm_state.apic_id);
2467 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2468 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2469 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2470 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2471 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2472 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
42baa258 2473#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2474 if (maxlvt >= 5)
2475 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
42baa258
JG
2476#endif
2477#ifdef CONFIG_X86_MCE_INTEL
2478 if (maxlvt >= 6)
2479 apic_write(APIC_LVTCMCI, apic_pm_state.apic_cmci);
0e078e2f
TG
2480#endif
2481 if (maxlvt >= 4)
2482 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2483 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2484 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2485 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2486 apic_write(APIC_ESR, 0);
2487 apic_read(APIC_ESR);
2488 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2489 apic_write(APIC_ESR, 0);
2490 apic_read(APIC_ESR);
92206c90 2491
70733e0c 2492 irq_remapping_reenable(x2apic_mode);
31dce14a 2493
0e078e2f 2494 local_irq_restore(flags);
0e078e2f 2495}
b8ce3359 2496
274cfe59
CG
2497/*
2498 * This device has no shutdown method - fully functioning local APICs
2499 * are needed on every CPU up until machine_halt/restart/poweroff.
2500 */
2501
f3c6ea1b 2502static struct syscore_ops lapic_syscore_ops = {
0e078e2f
TG
2503 .resume = lapic_resume,
2504 .suspend = lapic_suspend,
2505};
b8ce3359 2506
148f9bb8 2507static void apic_pm_activate(void)
0e078e2f
TG
2508{
2509 apic_pm_state.active = 1;
1da177e4
LT
2510}
2511
0e078e2f 2512static int __init init_lapic_sysfs(void)
1da177e4 2513{
0e078e2f 2514 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
93984fbd 2515 if (boot_cpu_has(X86_FEATURE_APIC))
f3c6ea1b 2516 register_syscore_ops(&lapic_syscore_ops);
e83a5fdc 2517
f3c6ea1b 2518 return 0;
1da177e4 2519}
b24696bc
FY
2520
2521/* local apic needs to resume before other devices access its registers. */
2522core_initcall(init_lapic_sysfs);
0e078e2f
TG
2523
2524#else /* CONFIG_PM */
2525
2526static void apic_pm_activate(void) { }
2527
2528#endif /* CONFIG_PM */
1da177e4 2529
f28c0ae2 2530#ifdef CONFIG_X86_64
e0e42142 2531
148f9bb8
PG
2532static int multi_checked;
2533static int multi;
e0e42142 2534
148f9bb8 2535static int set_multi(const struct dmi_system_id *d)
e0e42142
YL
2536{
2537 if (multi)
2538 return 0;
6f0aced6 2539 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
e0e42142
YL
2540 multi = 1;
2541 return 0;
2542}
2543
148f9bb8 2544static const struct dmi_system_id multi_dmi_table[] = {
e0e42142
YL
2545 {
2546 .callback = set_multi,
2547 .ident = "IBM System Summit2",
2548 .matches = {
2549 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2550 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2551 },
2552 },
2553 {}
2554};
2555
148f9bb8 2556static void dmi_check_multi(void)
e0e42142
YL
2557{
2558 if (multi_checked)
2559 return;
2560
2561 dmi_check_system(multi_dmi_table);
2562 multi_checked = 1;
2563}
2564
2565/*
2566 * apic_is_clustered_box() -- Check if we can expect good TSC
2567 *
2568 * Thus far, the major user of this is IBM's Summit2 series:
2569 * Clustered boxes may have unsynced TSC problems if they are
2570 * multi-chassis.
2571 * Use DMI to check them
2572 */
148f9bb8 2573int apic_is_clustered_box(void)
e0e42142
YL
2574{
2575 dmi_check_multi();
411cf9ee 2576 return multi;
1da177e4 2577}
f28c0ae2 2578#endif
1da177e4
LT
2579
2580/*
0e078e2f 2581 * APIC command line parameters
1da177e4 2582 */
789fa735 2583static int __init setup_disableapic(char *arg)
6935d1f9 2584{
49062454 2585 apic_is_disabled = true;
9175fc06 2586 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2587 return 0;
2588}
2589early_param("disableapic", setup_disableapic);
1da177e4 2590
2c8c0e6b 2591/* same as disableapic, for compatibility */
789fa735 2592static int __init setup_nolapic(char *arg)
6935d1f9 2593{
789fa735 2594 return setup_disableapic(arg);
6935d1f9 2595}
2c8c0e6b 2596early_param("nolapic", setup_nolapic);
1da177e4 2597
2e7c2838
LT
2598static int __init parse_lapic_timer_c2_ok(char *arg)
2599{
2600 local_apic_timer_c2_ok = 1;
2601 return 0;
2602}
2603early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2604
36fef094 2605static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2606{
1da177e4 2607 disable_apic_timer = 1;
36fef094 2608 return 0;
6935d1f9 2609}
36fef094
CG
2610early_param("noapictimer", parse_disable_apic_timer);
2611
2612static int __init parse_nolapic_timer(char *arg)
2613{
2614 disable_apic_timer = 1;
2615 return 0;
6935d1f9 2616}
36fef094 2617early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2618
79af9bec
CG
2619static int __init apic_set_verbosity(char *arg)
2620{
2621 if (!arg) {
ecf600f8
TG
2622 if (IS_ENABLED(CONFIG_X86_32))
2623 return -EINVAL;
2624
2625 ioapic_is_disabled = false;
79af9bec 2626 return 0;
79af9bec
CG
2627 }
2628
2629 if (strcmp("debug", arg) == 0)
2630 apic_verbosity = APIC_DEBUG;
2631 else if (strcmp("verbose", arg) == 0)
2632 apic_verbosity = APIC_VERBOSE;
4fcab669 2633#ifdef CONFIG_X86_64
79af9bec 2634 else {
8d3bcc44 2635 pr_warn("APIC Verbosity level %s not recognised"
79af9bec
CG
2636 " use apic=verbose or apic=debug\n", arg);
2637 return -EINVAL;
2638 }
4fcab669 2639#endif
79af9bec
CG
2640
2641 return 0;
2642}
2643early_param("apic", apic_set_verbosity);
2644
1e934dda
YL
2645static int __init lapic_insert_resource(void)
2646{
78c32000 2647 if (!apic_mmio_base)
1e934dda
YL
2648 return -1;
2649
2650 /* Put local APIC into the resource map. */
78c32000 2651 lapic_resource.start = apic_mmio_base;
1e934dda
YL
2652 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2653 insert_resource(&iomem_resource, &lapic_resource);
2654
2655 return 0;
2656}
2657
2658/*
1506c8dc 2659 * need call insert after e820__reserve_resources()
1e934dda
YL
2660 * that is using request_resource
2661 */
2662late_initcall(lapic_insert_resource);
151e0c7d 2663
b7c4948e
HK
2664static int __init apic_set_extnmi(char *arg)
2665{
2666 if (!arg)
2667 return -EINVAL;
2668
2669 if (!strncmp("all", arg, 3))
2670 apic_extnmi = APIC_EXTNMI_ALL;
2671 else if (!strncmp("none", arg, 4))
2672 apic_extnmi = APIC_EXTNMI_NONE;
2673 else if (!strncmp("bsp", arg, 3))
2674 apic_extnmi = APIC_EXTNMI_BSP;
2675 else {
2676 pr_warn("Unknown external NMI delivery mode `%s' ignored\n", arg);
2677 return -EINVAL;
2678 }
2679
2680 return 0;
2681}
2682early_param("apic_extnmi", apic_set_extnmi);