irqchips: Replace __this_cpu_ptr uses
[linux-block.git] / arch / x86 / kernel / apb_timer.c
CommitLineData
bb24c471
JP
1/*
2 * apb_timer.c: Driver for Langwell APB timers
3 *
4 * (C) Copyright 2009 Intel Corporation
5 * Author: Jacob Pan (jacob.jun.pan@intel.com)
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 *
12 * Note:
13 * Langwell is the south complex of Intel Moorestown MID platform. There are
14 * eight external timers in total that can be used by the operating system.
15 * The timer information, such as frequency and addresses, is provided to the
16 * OS via SFI tables.
17 * Timer interrupts are routed via FW/HW emulated IOAPIC independently via
18 * individual redirection table entries (RTE).
19 * Unlike HPET, there is no master counter, therefore one of the timers are
20 * used as clocksource. The overall allocation looks like:
21 * - timer 0 - NR_CPUs for per cpu timer
22 * - one timer for clocksource
23 * - one timer for watchdog driver.
24 * It is also worth notice that APB timer does not support true one-shot mode,
25 * free-running mode will be used here to emulate one-shot mode.
26 * APB timer can also be used as broadcast timer along with per cpu local APIC
27 * timer, but by default APB timer has higher rating than local APIC timers.
28 */
29
bb24c471 30#include <linux/delay.h>
06c3df49 31#include <linux/dw_apb_timer.h>
bb24c471
JP
32#include <linux/errno.h>
33#include <linux/init.h>
5a0e3ad6 34#include <linux/slab.h>
bb24c471 35#include <linux/pm.h>
bb24c471
JP
36#include <linux/sfi.h>
37#include <linux/interrupt.h>
38#include <linux/cpu.h>
39#include <linux/irq.h>
40
41#include <asm/fixmap.h>
42#include <asm/apb_timer.h>
05454c26 43#include <asm/intel-mid.h>
16f871bc 44#include <asm/time.h>
bb24c471 45
a875c019 46#define APBT_CLOCKEVENT_RATING 110
c7bbf52a 47#define APBT_CLOCKSOURCE_RATING 250
bb24c471 48
bb24c471 49#define APBT_CLOCKEVENT0_NUM (0)
bb24c471
JP
50#define APBT_CLOCKSOURCE_NUM (2)
51
06c3df49 52static phys_addr_t apbt_address;
bb24c471
JP
53static int apb_timer_block_enabled;
54static void __iomem *apbt_virt_address;
bb24c471
JP
55
56/*
57 * Common DW APB timer info
58 */
06c3df49 59static unsigned long apbt_freq;
bb24c471
JP
60
61struct apbt_dev {
06c3df49
JI
62 struct dw_apb_clock_event_device *timer;
63 unsigned int num;
64 int cpu;
65 unsigned int irq;
66 char name[10];
bb24c471
JP
67};
68
06c3df49 69static struct dw_apb_clocksource *clocksource_apbt;
3010673e 70
06c3df49 71static inline void __iomem *adev_virt_addr(struct apbt_dev *adev)
bb24c471 72{
06c3df49 73 return apbt_virt_address + adev->num * APBTMRS_REG_SIZE;
bb24c471
JP
74}
75
06c3df49 76static DEFINE_PER_CPU(struct apbt_dev, cpu_apbt_dev);
bb24c471 77
06c3df49
JI
78#ifdef CONFIG_SMP
79static unsigned int apbt_num_timers_used;
80#endif
bb24c471
JP
81
82static inline void apbt_set_mapping(void)
83{
c7bbf52a 84 struct sfi_timer_table_entry *mtmr;
06c3df49 85 int phy_cs_timer_id = 0;
c7bbf52a
PA
86
87 if (apbt_virt_address) {
88 pr_debug("APBT base already mapped\n");
89 return;
90 }
91 mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
92 if (mtmr == NULL) {
93 printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
94 APBT_CLOCKEVENT0_NUM);
95 return;
96 }
06c3df49 97 apbt_address = (phys_addr_t)mtmr->phys_addr;
c7bbf52a
PA
98 if (!apbt_address) {
99 printk(KERN_WARNING "No timer base from SFI, use default\n");
100 apbt_address = APBT_DEFAULT_BASE;
101 }
102 apbt_virt_address = ioremap_nocache(apbt_address, APBT_MMAP_SIZE);
06c3df49
JI
103 if (!apbt_virt_address) {
104 pr_debug("Failed mapping APBT phy address at %lu\n",\
105 (unsigned long)apbt_address);
c7bbf52a
PA
106 goto panic_noapbt;
107 }
06c3df49 108 apbt_freq = mtmr->freq_hz;
c7bbf52a
PA
109 sfi_free_mtmr(mtmr);
110
111 /* Now figure out the physical timer id for clocksource device */
112 mtmr = sfi_get_mtmr(APBT_CLOCKSOURCE_NUM);
113 if (mtmr == NULL)
114 goto panic_noapbt;
115
116 /* Now figure out the physical timer id */
06c3df49
JI
117 pr_debug("Use timer %d for clocksource\n",
118 (int)(mtmr->phys_addr & 0xff) / APBTMRS_REG_SIZE);
119 phy_cs_timer_id = (unsigned int)(mtmr->phys_addr & 0xff) /
120 APBTMRS_REG_SIZE;
121
122 clocksource_apbt = dw_apb_clocksource_init(APBT_CLOCKSOURCE_RATING,
123 "apbt0", apbt_virt_address + phy_cs_timer_id *
124 APBTMRS_REG_SIZE, apbt_freq);
c7bbf52a 125 return;
bb24c471
JP
126
127panic_noapbt:
c7bbf52a 128 panic("Failed to setup APB system timer\n");
bb24c471
JP
129
130}
131
132static inline void apbt_clear_mapping(void)
133{
c7bbf52a
PA
134 iounmap(apbt_virt_address);
135 apbt_virt_address = NULL;
bb24c471
JP
136}
137
138/*
139 * APBT timer interrupt enable / disable
140 */
141static inline int is_apbt_capable(void)
142{
c7bbf52a 143 return apbt_virt_address ? 1 : 0;
bb24c471
JP
144}
145
bb24c471
JP
146static int __init apbt_clockevent_register(void)
147{
c7bbf52a
PA
148 struct sfi_timer_table_entry *mtmr;
149 struct apbt_dev *adev = &__get_cpu_var(cpu_apbt_dev);
150
151 mtmr = sfi_get_mtmr(APBT_CLOCKEVENT0_NUM);
152 if (mtmr == NULL) {
153 printk(KERN_ERR "Failed to get MTMR %d from SFI\n",
154 APBT_CLOCKEVENT0_NUM);
155 return -ENODEV;
156 }
157
c7bbf52a 158 adev->num = smp_processor_id();
06c3df49 159 adev->timer = dw_apb_clockevent_init(smp_processor_id(), "apbt0",
712b6aa8 160 intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT ?
06c3df49
JI
161 APBT_CLOCKEVENT_RATING - 100 : APBT_CLOCKEVENT_RATING,
162 adev_virt_addr(adev), 0, apbt_freq);
163 /* Firmware does EOI handling for us. */
164 adev->timer->eoi = NULL;
c7bbf52a 165
712b6aa8 166 if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT) {
06c3df49 167 global_clock_event = &adev->timer->ced;
c7bbf52a
PA
168 printk(KERN_DEBUG "%s clockevent registered as global\n",
169 global_clock_event->name);
170 }
171
06c3df49 172 dw_apb_clockevent_register(adev->timer);
c7bbf52a
PA
173
174 sfi_free_mtmr(mtmr);
175 return 0;
bb24c471
JP
176}
177
178#ifdef CONFIG_SMP
a5ef2e70
TG
179
180static void apbt_setup_irq(struct apbt_dev *adev)
181{
182 /* timer0 irq has been setup early */
183 if (adev->irq == 0)
184 return;
185
6550904d
JP
186 irq_modify_status(adev->irq, 0, IRQ_MOVE_PCNTXT);
187 irq_set_affinity(adev->irq, cpumask_of(adev->cpu));
188 /* APB timer irqs are set up as mp_irqs, timer is edge type */
86cc8dfc 189 __irq_set_handler(adev->irq, handle_edge_irq, 0, "edge");
a5ef2e70
TG
190}
191
bb24c471
JP
192/* Should be called with per cpu */
193void apbt_setup_secondary_clock(void)
194{
c7bbf52a 195 struct apbt_dev *adev;
c7bbf52a
PA
196 int cpu;
197
198 /* Don't register boot CPU clockevent */
199 cpu = smp_processor_id();
f6e9456c 200 if (!cpu)
c7bbf52a 201 return;
c7bbf52a 202
06c3df49
JI
203 adev = &__get_cpu_var(cpu_apbt_dev);
204 if (!adev->timer) {
205 adev->timer = dw_apb_clockevent_init(cpu, adev->name,
206 APBT_CLOCKEVENT_RATING, adev_virt_addr(adev),
207 adev->irq, apbt_freq);
208 adev->timer->eoi = NULL;
209 } else {
210 dw_apb_clockevent_resume(adev->timer);
211 }
c7bbf52a 212
06c3df49
JI
213 printk(KERN_INFO "Registering CPU %d clockevent device %s, cpu %08x\n",
214 cpu, adev->name, adev->cpu);
c7bbf52a
PA
215
216 apbt_setup_irq(adev);
06c3df49 217 dw_apb_clockevent_register(adev->timer);
c7bbf52a
PA
218
219 return;
bb24c471
JP
220}
221
222/*
223 * this notify handler process CPU hotplug events. in case of S0i3, nonboot
224 * cpus are disabled/enabled frequently, for performance reasons, we keep the
225 * per cpu timer irq registered so that we do need to do free_irq/request_irq.
226 *
227 * TODO: it might be more reliable to directly disable percpu clockevent device
228 * without the notifier chain. currently, cpu 0 may get interrupts from other
229 * cpu timers during the offline process due to the ordering of notification.
230 * the extra interrupt is harmless.
231 */
232static int apbt_cpuhp_notify(struct notifier_block *n,
c7bbf52a 233 unsigned long action, void *hcpu)
bb24c471 234{
c7bbf52a
PA
235 unsigned long cpu = (unsigned long)hcpu;
236 struct apbt_dev *adev = &per_cpu(cpu_apbt_dev, cpu);
237
238 switch (action & 0xf) {
239 case CPU_DEAD:
06c3df49 240 dw_apb_clockevent_pause(adev->timer);
a5ef2e70 241 if (system_state == SYSTEM_RUNNING) {
c7bbf52a 242 pr_debug("skipping APBT CPU %lu offline\n", cpu);
b9975dab 243 } else {
c7bbf52a 244 pr_debug("APBT clockevent for cpu %lu offline\n", cpu);
06c3df49 245 dw_apb_clockevent_stop(adev->timer);
c7bbf52a
PA
246 }
247 break;
248 default:
d0ed0c32 249 pr_debug("APBT notified %lu, no action\n", action);
c7bbf52a
PA
250 }
251 return NOTIFY_OK;
bb24c471
JP
252}
253
254static __init int apbt_late_init(void)
255{
712b6aa8 256 if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT ||
a875c019 257 !apb_timer_block_enabled)
c7bbf52a
PA
258 return 0;
259 /* This notifier should be called after workqueue is ready */
260 hotcpu_notifier(apbt_cpuhp_notify, -20);
261 return 0;
bb24c471
JP
262}
263fs_initcall(apbt_late_init);
264#else
265
266void apbt_setup_secondary_clock(void) {}
267
268#endif /* CONFIG_SMP */
269
bb24c471
JP
270static int apbt_clocksource_register(void)
271{
c7bbf52a
PA
272 u64 start, now;
273 cycle_t t1;
274
275 /* Start the counter, use timer 2 as source, timer 0/1 for event */
06c3df49 276 dw_apb_clocksource_start(clocksource_apbt);
c7bbf52a
PA
277
278 /* Verify whether apbt counter works */
06c3df49 279 t1 = dw_apb_clocksource_read(clocksource_apbt);
c7bbf52a
PA
280 rdtscll(start);
281
282 /*
283 * We don't know the TSC frequency yet, but waiting for
284 * 200000 TSC cycles is safe:
285 * 4 GHz == 50us
286 * 1 GHz == 200us
287 */
288 do {
289 rep_nop();
290 rdtscll(now);
291 } while ((now - start) < 200000UL);
292
293 /* APBT is the only always on clocksource, it has to work! */
06c3df49 294 if (t1 == dw_apb_clocksource_read(clocksource_apbt))
c7bbf52a
PA
295 panic("APBT counter not counting. APBT disabled\n");
296
06c3df49 297 dw_apb_clocksource_register(clocksource_apbt);
c7bbf52a
PA
298
299 return 0;
bb24c471
JP
300}
301
302/*
303 * Early setup the APBT timer, only use timer 0 for booting then switch to
304 * per CPU timer if possible.
305 * returns 1 if per cpu apbt is setup
306 * returns 0 if no per cpu apbt is chosen
307 * panic if set up failed, this is the only platform timer on Moorestown.
308 */
309void __init apbt_time_init(void)
310{
311#ifdef CONFIG_SMP
c7bbf52a
PA
312 int i;
313 struct sfi_timer_table_entry *p_mtmr;
c7bbf52a 314 struct apbt_dev *adev;
bb24c471
JP
315#endif
316
c7bbf52a
PA
317 if (apb_timer_block_enabled)
318 return;
319 apbt_set_mapping();
06c3df49 320 if (!apbt_virt_address)
c7bbf52a
PA
321 goto out_noapbt;
322 /*
323 * Read the frequency and check for a sane value, for ESL model
324 * we extend the possible clock range to allow time scaling.
325 */
326
327 if (apbt_freq < APBT_MIN_FREQ || apbt_freq > APBT_MAX_FREQ) {
06c3df49 328 pr_debug("APBT has invalid freq 0x%lx\n", apbt_freq);
c7bbf52a
PA
329 goto out_noapbt;
330 }
331 if (apbt_clocksource_register()) {
332 pr_debug("APBT has failed to register clocksource\n");
333 goto out_noapbt;
334 }
335 if (!apbt_clockevent_register())
336 apb_timer_block_enabled = 1;
337 else {
338 pr_debug("APBT has failed to register clockevent\n");
339 goto out_noapbt;
340 }
bb24c471 341#ifdef CONFIG_SMP
c7bbf52a 342 /* kernel cmdline disable apb timer, so we will use lapic timers */
712b6aa8 343 if (intel_mid_timer_options == INTEL_MID_TIMER_LAPIC_APBT) {
c7bbf52a
PA
344 printk(KERN_INFO "apbt: disabled per cpu timer\n");
345 return;
346 }
347 pr_debug("%s: %d CPUs online\n", __func__, num_online_cpus());
8f170fae 348 if (num_possible_cpus() <= sfi_mtimer_num)
c7bbf52a 349 apbt_num_timers_used = num_possible_cpus();
8f170fae 350 else
c7bbf52a 351 apbt_num_timers_used = 1;
c7bbf52a
PA
352 pr_debug("%s: %d APB timers used\n", __func__, apbt_num_timers_used);
353
354 /* here we set up per CPU timer data structure */
c7bbf52a
PA
355 for (i = 0; i < apbt_num_timers_used; i++) {
356 adev = &per_cpu(cpu_apbt_dev, i);
357 adev->num = i;
358 adev->cpu = i;
359 p_mtmr = sfi_get_mtmr(i);
06c3df49 360 if (p_mtmr)
c7bbf52a 361 adev->irq = p_mtmr->irq;
06c3df49 362 else
c7bbf52a 363 printk(KERN_ERR "Failed to get timer for cpu %d\n", i);
06c3df49 364 snprintf(adev->name, sizeof(adev->name) - 1, "apbt%d", i);
c7bbf52a 365 }
bb24c471
JP
366#endif
367
c7bbf52a 368 return;
bb24c471
JP
369
370out_noapbt:
c7bbf52a
PA
371 apbt_clear_mapping();
372 apb_timer_block_enabled = 0;
373 panic("failed to enable APB timer\n");
bb24c471
JP
374}
375
bb24c471 376/* called before apb_timer_enable, use early map */
06c3df49 377unsigned long apbt_quick_calibrate(void)
bb24c471 378{
c7bbf52a
PA
379 int i, scale;
380 u64 old, new;
381 cycle_t t1, t2;
382 unsigned long khz = 0;
383 u32 loop, shift;
384
385 apbt_set_mapping();
06c3df49 386 dw_apb_clocksource_start(clocksource_apbt);
c7bbf52a
PA
387
388 /* check if the timer can count down, otherwise return */
06c3df49 389 old = dw_apb_clocksource_read(clocksource_apbt);
c7bbf52a
PA
390 i = 10000;
391 while (--i) {
06c3df49 392 if (old != dw_apb_clocksource_read(clocksource_apbt))
c7bbf52a
PA
393 break;
394 }
395 if (!i)
396 goto failed;
397
398 /* count 16 ms */
06c3df49 399 loop = (apbt_freq / 1000) << 4;
c7bbf52a
PA
400
401 /* restart the timer to ensure it won't get to 0 in the calibration */
06c3df49 402 dw_apb_clocksource_start(clocksource_apbt);
c7bbf52a 403
06c3df49 404 old = dw_apb_clocksource_read(clocksource_apbt);
c7bbf52a
PA
405 old += loop;
406
407 t1 = __native_read_tsc();
408
409 do {
06c3df49 410 new = dw_apb_clocksource_read(clocksource_apbt);
c7bbf52a
PA
411 } while (new < old);
412
413 t2 = __native_read_tsc();
414
415 shift = 5;
416 if (unlikely(loop >> shift == 0)) {
417 printk(KERN_INFO
418 "APBT TSC calibration failed, not enough resolution\n");
419 return 0;
420 }
421 scale = (int)div_u64((t2 - t1), loop >> shift);
06c3df49 422 khz = (scale * (apbt_freq / 1000)) >> shift;
c7bbf52a
PA
423 printk(KERN_INFO "TSC freq calculated by APB timer is %lu khz\n", khz);
424 return khz;
bb24c471 425failed:
c7bbf52a 426 return 0;
bb24c471 427}