Commit | Line | Data |
---|---|---|
6aa8b732 AK |
1 | /* |
2 | * vmx.h: VMX Architecture related definitions | |
3 | * Copyright (c) 2004, Intel Corporation. | |
4 | * | |
5 | * This program is free software; you can redistribute it and/or modify it | |
6 | * under the terms and conditions of the GNU General Public License, | |
7 | * version 2, as published by the Free Software Foundation. | |
8 | * | |
9 | * This program is distributed in the hope it will be useful, but WITHOUT | |
10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
12 | * more details. | |
13 | * | |
14 | * You should have received a copy of the GNU General Public License along with | |
15 | * this program; if not, write to the Free Software Foundation, Inc., 59 Temple | |
16 | * Place - Suite 330, Boston, MA 02111-1307 USA. | |
17 | * | |
18 | * A few random additions are: | |
19 | * Copyright (C) 2006 Qumranet | |
20 | * Avi Kivity <avi@qumranet.com> | |
21 | * Yaniv Kamay <yaniv@qumranet.com> | |
22 | * | |
23 | */ | |
af170c50 DH |
24 | #ifndef VMX_H |
25 | #define VMX_H | |
6aa8b732 | 26 | |
26bf264e | 27 | |
62cc6b9d | 28 | #include <linux/bitops.h> |
19b95dba | 29 | #include <linux/types.h> |
af170c50 | 30 | #include <uapi/asm/vmx.h> |
19b95dba | 31 | |
8a70cc3d ED |
32 | /* |
33 | * Definitions of Primary Processor-Based VM-Execution Controls. | |
34 | */ | |
62b3ffb8 YS |
35 | #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 |
36 | #define CPU_BASED_USE_TSC_OFFSETING 0x00000008 | |
37 | #define CPU_BASED_HLT_EXITING 0x00000080 | |
38 | #define CPU_BASED_INVLPG_EXITING 0x00000200 | |
39 | #define CPU_BASED_MWAIT_EXITING 0x00000400 | |
40 | #define CPU_BASED_RDPMC_EXITING 0x00000800 | |
41 | #define CPU_BASED_RDTSC_EXITING 0x00001000 | |
d56f546d SY |
42 | #define CPU_BASED_CR3_LOAD_EXITING 0x00008000 |
43 | #define CPU_BASED_CR3_STORE_EXITING 0x00010000 | |
62b3ffb8 YS |
44 | #define CPU_BASED_CR8_LOAD_EXITING 0x00080000 |
45 | #define CPU_BASED_CR8_STORE_EXITING 0x00100000 | |
46 | #define CPU_BASED_TPR_SHADOW 0x00200000 | |
f08864b4 | 47 | #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 |
62b3ffb8 YS |
48 | #define CPU_BASED_MOV_DR_EXITING 0x00800000 |
49 | #define CPU_BASED_UNCOND_IO_EXITING 0x01000000 | |
50 | #define CPU_BASED_USE_IO_BITMAPS 0x02000000 | |
5f3d45e7 | 51 | #define CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 |
62b3ffb8 YS |
52 | #define CPU_BASED_USE_MSR_BITMAPS 0x10000000 |
53 | #define CPU_BASED_MONITOR_EXITING 0x20000000 | |
54 | #define CPU_BASED_PAUSE_EXITING 0x40000000 | |
55 | #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 | |
560b7ee1 JK |
56 | |
57 | #define CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x0401e172 | |
58 | ||
8a70cc3d ED |
59 | /* |
60 | * Definitions of Secondary Processor-Based VM-Execution Controls. | |
61 | */ | |
62 | #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 | |
d56f546d | 63 | #define SECONDARY_EXEC_ENABLE_EPT 0x00000002 |
1b07304c | 64 | #define SECONDARY_EXEC_DESC 0x00000004 |
4e47c7a6 | 65 | #define SECONDARY_EXEC_RDTSCP 0x00000008 |
8d14695f | 66 | #define SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 |
2384d2b3 | 67 | #define SECONDARY_EXEC_ENABLE_VPID 0x00000020 |
e5edaa01 | 68 | #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040 |
3a624e29 | 69 | #define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 |
83d4c286 | 70 | #define SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 |
c7c9c56c | 71 | #define SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 |
4b8d54f9 | 72 | #define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 |
736fdf72 | 73 | #define SECONDARY_EXEC_RDRAND_EXITING 0x00000800 |
ad756a16 | 74 | #define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 |
2a499e49 | 75 | #define SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 |
89662e56 | 76 | #define SECONDARY_EXEC_SHADOW_VMCS 0x00004000 |
736fdf72 | 77 | #define SECONDARY_EXEC_RDSEED_EXITING 0x00010000 |
843e4330 | 78 | #define SECONDARY_EXEC_ENABLE_PML 0x00020000 |
55412b2e | 79 | #define SECONDARY_EXEC_XSAVES 0x00100000 |
64903d61 | 80 | #define SECONDARY_EXEC_TSC_SCALING 0x02000000 |
6aa8b732 | 81 | |
62b3ffb8 YS |
82 | #define PIN_BASED_EXT_INTR_MASK 0x00000001 |
83 | #define PIN_BASED_NMI_EXITING 0x00000008 | |
84 | #define PIN_BASED_VIRTUAL_NMIS 0x00000020 | |
0238ea91 | 85 | #define PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 |
01e439be | 86 | #define PIN_BASED_POSTED_INTR 0x00000080 |
6aa8b732 | 87 | |
eabeaacc JK |
88 | #define PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x00000016 |
89 | ||
e4aa5288 | 90 | #define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 |
62b3ffb8 | 91 | #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 |
07c116d2 | 92 | #define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 |
62b3ffb8 | 93 | #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 |
468d472f SY |
94 | #define VM_EXIT_SAVE_IA32_PAT 0x00040000 |
95 | #define VM_EXIT_LOAD_IA32_PAT 0x00080000 | |
07c116d2 AK |
96 | #define VM_EXIT_SAVE_IA32_EFER 0x00100000 |
97 | #define VM_EXIT_LOAD_IA32_EFER 0x00200000 | |
98 | #define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 | |
da8999d3 | 99 | #define VM_EXIT_CLEAR_BNDCFGS 0x00800000 |
6aa8b732 | 100 | |
33fb20c3 JK |
101 | #define VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR 0x00036dff |
102 | ||
e4aa5288 | 103 | #define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 |
62b3ffb8 YS |
104 | #define VM_ENTRY_IA32E_MODE 0x00000200 |
105 | #define VM_ENTRY_SMM 0x00000400 | |
106 | #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 | |
07c116d2 | 107 | #define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 |
468d472f | 108 | #define VM_ENTRY_LOAD_IA32_PAT 0x00004000 |
07c116d2 | 109 | #define VM_ENTRY_LOAD_IA32_EFER 0x00008000 |
da8999d3 | 110 | #define VM_ENTRY_LOAD_BNDCFGS 0x00010000 |
62b3ffb8 | 111 | |
33fb20c3 JK |
112 | #define VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR 0x000011ff |
113 | ||
0238ea91 | 114 | #define VMX_MISC_PREEMPTION_TIMER_RATE_MASK 0x0000001f |
c18911a2 | 115 | #define VMX_MISC_SAVE_EFER_LMA 0x00000020 |
6dfacadd | 116 | #define VMX_MISC_ACTIVITY_HLT 0x00000040 |
0447378a | 117 | #define VMX_MISC_ZERO_LEN_INS 0x40000000 |
c18911a2 | 118 | |
41ab9372 BD |
119 | /* VMFUNC functions */ |
120 | #define VMX_VMFUNC_EPTP_SWITCHING 0x00000001 | |
121 | #define VMFUNC_EPTP_ENTRIES 512 | |
122 | ||
62cc6b9d DM |
123 | static inline u32 vmx_basic_vmcs_revision_id(u64 vmx_basic) |
124 | { | |
125 | return vmx_basic & GENMASK_ULL(30, 0); | |
126 | } | |
127 | ||
128 | static inline u32 vmx_basic_vmcs_size(u64 vmx_basic) | |
129 | { | |
130 | return (vmx_basic & GENMASK_ULL(44, 32)) >> 32; | |
131 | } | |
132 | ||
133 | static inline int vmx_misc_preemption_timer_rate(u64 vmx_misc) | |
134 | { | |
135 | return vmx_misc & VMX_MISC_PREEMPTION_TIMER_RATE_MASK; | |
136 | } | |
137 | ||
138 | static inline int vmx_misc_cr3_count(u64 vmx_misc) | |
139 | { | |
140 | return (vmx_misc & GENMASK_ULL(24, 16)) >> 16; | |
141 | } | |
142 | ||
143 | static inline int vmx_misc_max_msr(u64 vmx_misc) | |
144 | { | |
145 | return (vmx_misc & GENMASK_ULL(27, 25)) >> 25; | |
146 | } | |
147 | ||
148 | static inline int vmx_misc_mseg_revid(u64 vmx_misc) | |
149 | { | |
150 | return (vmx_misc & GENMASK_ULL(63, 32)) >> 32; | |
151 | } | |
152 | ||
6aa8b732 AK |
153 | /* VMCS Encodings */ |
154 | enum vmcs_field { | |
2384d2b3 | 155 | VIRTUAL_PROCESSOR_ID = 0x00000000, |
01e439be | 156 | POSTED_INTR_NV = 0x00000002, |
6aa8b732 AK |
157 | GUEST_ES_SELECTOR = 0x00000800, |
158 | GUEST_CS_SELECTOR = 0x00000802, | |
159 | GUEST_SS_SELECTOR = 0x00000804, | |
160 | GUEST_DS_SELECTOR = 0x00000806, | |
161 | GUEST_FS_SELECTOR = 0x00000808, | |
162 | GUEST_GS_SELECTOR = 0x0000080a, | |
163 | GUEST_LDTR_SELECTOR = 0x0000080c, | |
164 | GUEST_TR_SELECTOR = 0x0000080e, | |
c7c9c56c | 165 | GUEST_INTR_STATUS = 0x00000810, |
843e4330 | 166 | GUEST_PML_INDEX = 0x00000812, |
6aa8b732 AK |
167 | HOST_ES_SELECTOR = 0x00000c00, |
168 | HOST_CS_SELECTOR = 0x00000c02, | |
169 | HOST_SS_SELECTOR = 0x00000c04, | |
170 | HOST_DS_SELECTOR = 0x00000c06, | |
171 | HOST_FS_SELECTOR = 0x00000c08, | |
172 | HOST_GS_SELECTOR = 0x00000c0a, | |
173 | HOST_TR_SELECTOR = 0x00000c0c, | |
174 | IO_BITMAP_A = 0x00002000, | |
175 | IO_BITMAP_A_HIGH = 0x00002001, | |
176 | IO_BITMAP_B = 0x00002002, | |
177 | IO_BITMAP_B_HIGH = 0x00002003, | |
178 | MSR_BITMAP = 0x00002004, | |
179 | MSR_BITMAP_HIGH = 0x00002005, | |
180 | VM_EXIT_MSR_STORE_ADDR = 0x00002006, | |
181 | VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007, | |
182 | VM_EXIT_MSR_LOAD_ADDR = 0x00002008, | |
183 | VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009, | |
184 | VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a, | |
185 | VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b, | |
843e4330 KH |
186 | PML_ADDRESS = 0x0000200e, |
187 | PML_ADDRESS_HIGH = 0x0000200f, | |
6aa8b732 AK |
188 | TSC_OFFSET = 0x00002010, |
189 | TSC_OFFSET_HIGH = 0x00002011, | |
190 | VIRTUAL_APIC_PAGE_ADDR = 0x00002012, | |
191 | VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013, | |
f78e0e2e SY |
192 | APIC_ACCESS_ADDR = 0x00002014, |
193 | APIC_ACCESS_ADDR_HIGH = 0x00002015, | |
01e439be YZ |
194 | POSTED_INTR_DESC_ADDR = 0x00002016, |
195 | POSTED_INTR_DESC_ADDR_HIGH = 0x00002017, | |
2a499e49 BD |
196 | VM_FUNCTION_CONTROL = 0x00002018, |
197 | VM_FUNCTION_CONTROL_HIGH = 0x00002019, | |
d56f546d SY |
198 | EPT_POINTER = 0x0000201a, |
199 | EPT_POINTER_HIGH = 0x0000201b, | |
c7c9c56c YZ |
200 | EOI_EXIT_BITMAP0 = 0x0000201c, |
201 | EOI_EXIT_BITMAP0_HIGH = 0x0000201d, | |
202 | EOI_EXIT_BITMAP1 = 0x0000201e, | |
203 | EOI_EXIT_BITMAP1_HIGH = 0x0000201f, | |
204 | EOI_EXIT_BITMAP2 = 0x00002020, | |
205 | EOI_EXIT_BITMAP2_HIGH = 0x00002021, | |
206 | EOI_EXIT_BITMAP3 = 0x00002022, | |
207 | EOI_EXIT_BITMAP3_HIGH = 0x00002023, | |
41ab9372 BD |
208 | EPTP_LIST_ADDRESS = 0x00002024, |
209 | EPTP_LIST_ADDRESS_HIGH = 0x00002025, | |
89662e56 | 210 | VMREAD_BITMAP = 0x00002026, |
b348e793 | 211 | VMREAD_BITMAP_HIGH = 0x00002027, |
89662e56 | 212 | VMWRITE_BITMAP = 0x00002028, |
b348e793 | 213 | VMWRITE_BITMAP_HIGH = 0x00002029, |
f53cd63c WL |
214 | XSS_EXIT_BITMAP = 0x0000202C, |
215 | XSS_EXIT_BITMAP_HIGH = 0x0000202D, | |
64903d61 HZ |
216 | TSC_MULTIPLIER = 0x00002032, |
217 | TSC_MULTIPLIER_HIGH = 0x00002033, | |
d56f546d SY |
218 | GUEST_PHYSICAL_ADDRESS = 0x00002400, |
219 | GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401, | |
6aa8b732 AK |
220 | VMCS_LINK_POINTER = 0x00002800, |
221 | VMCS_LINK_POINTER_HIGH = 0x00002801, | |
222 | GUEST_IA32_DEBUGCTL = 0x00002802, | |
223 | GUEST_IA32_DEBUGCTL_HIGH = 0x00002803, | |
468d472f SY |
224 | GUEST_IA32_PAT = 0x00002804, |
225 | GUEST_IA32_PAT_HIGH = 0x00002805, | |
5dfa3d17 AK |
226 | GUEST_IA32_EFER = 0x00002806, |
227 | GUEST_IA32_EFER_HIGH = 0x00002807, | |
4704d0be NHE |
228 | GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808, |
229 | GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809, | |
d56f546d SY |
230 | GUEST_PDPTR0 = 0x0000280a, |
231 | GUEST_PDPTR0_HIGH = 0x0000280b, | |
232 | GUEST_PDPTR1 = 0x0000280c, | |
233 | GUEST_PDPTR1_HIGH = 0x0000280d, | |
234 | GUEST_PDPTR2 = 0x0000280e, | |
235 | GUEST_PDPTR2_HIGH = 0x0000280f, | |
236 | GUEST_PDPTR3 = 0x00002810, | |
237 | GUEST_PDPTR3_HIGH = 0x00002811, | |
da8999d3 LJ |
238 | GUEST_BNDCFGS = 0x00002812, |
239 | GUEST_BNDCFGS_HIGH = 0x00002813, | |
468d472f SY |
240 | HOST_IA32_PAT = 0x00002c00, |
241 | HOST_IA32_PAT_HIGH = 0x00002c01, | |
5dfa3d17 AK |
242 | HOST_IA32_EFER = 0x00002c02, |
243 | HOST_IA32_EFER_HIGH = 0x00002c03, | |
4704d0be NHE |
244 | HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04, |
245 | HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05, | |
6aa8b732 AK |
246 | PIN_BASED_VM_EXEC_CONTROL = 0x00004000, |
247 | CPU_BASED_VM_EXEC_CONTROL = 0x00004002, | |
248 | EXCEPTION_BITMAP = 0x00004004, | |
249 | PAGE_FAULT_ERROR_CODE_MASK = 0x00004006, | |
250 | PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008, | |
251 | CR3_TARGET_COUNT = 0x0000400a, | |
252 | VM_EXIT_CONTROLS = 0x0000400c, | |
253 | VM_EXIT_MSR_STORE_COUNT = 0x0000400e, | |
254 | VM_EXIT_MSR_LOAD_COUNT = 0x00004010, | |
255 | VM_ENTRY_CONTROLS = 0x00004012, | |
256 | VM_ENTRY_MSR_LOAD_COUNT = 0x00004014, | |
257 | VM_ENTRY_INTR_INFO_FIELD = 0x00004016, | |
258 | VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018, | |
259 | VM_ENTRY_INSTRUCTION_LEN = 0x0000401a, | |
260 | TPR_THRESHOLD = 0x0000401c, | |
261 | SECONDARY_VM_EXEC_CONTROL = 0x0000401e, | |
4b8d54f9 ZE |
262 | PLE_GAP = 0x00004020, |
263 | PLE_WINDOW = 0x00004022, | |
6aa8b732 AK |
264 | VM_INSTRUCTION_ERROR = 0x00004400, |
265 | VM_EXIT_REASON = 0x00004402, | |
266 | VM_EXIT_INTR_INFO = 0x00004404, | |
267 | VM_EXIT_INTR_ERROR_CODE = 0x00004406, | |
268 | IDT_VECTORING_INFO_FIELD = 0x00004408, | |
269 | IDT_VECTORING_ERROR_CODE = 0x0000440a, | |
270 | VM_EXIT_INSTRUCTION_LEN = 0x0000440c, | |
271 | VMX_INSTRUCTION_INFO = 0x0000440e, | |
272 | GUEST_ES_LIMIT = 0x00004800, | |
273 | GUEST_CS_LIMIT = 0x00004802, | |
274 | GUEST_SS_LIMIT = 0x00004804, | |
275 | GUEST_DS_LIMIT = 0x00004806, | |
276 | GUEST_FS_LIMIT = 0x00004808, | |
277 | GUEST_GS_LIMIT = 0x0000480a, | |
278 | GUEST_LDTR_LIMIT = 0x0000480c, | |
279 | GUEST_TR_LIMIT = 0x0000480e, | |
280 | GUEST_GDTR_LIMIT = 0x00004810, | |
281 | GUEST_IDTR_LIMIT = 0x00004812, | |
282 | GUEST_ES_AR_BYTES = 0x00004814, | |
283 | GUEST_CS_AR_BYTES = 0x00004816, | |
284 | GUEST_SS_AR_BYTES = 0x00004818, | |
285 | GUEST_DS_AR_BYTES = 0x0000481a, | |
286 | GUEST_FS_AR_BYTES = 0x0000481c, | |
287 | GUEST_GS_AR_BYTES = 0x0000481e, | |
288 | GUEST_LDTR_AR_BYTES = 0x00004820, | |
289 | GUEST_TR_AR_BYTES = 0x00004822, | |
290 | GUEST_INTERRUPTIBILITY_INFO = 0x00004824, | |
291 | GUEST_ACTIVITY_STATE = 0X00004826, | |
292 | GUEST_SYSENTER_CS = 0x0000482A, | |
0238ea91 | 293 | VMX_PREEMPTION_TIMER_VALUE = 0x0000482E, |
6aa8b732 AK |
294 | HOST_IA32_SYSENTER_CS = 0x00004c00, |
295 | CR0_GUEST_HOST_MASK = 0x00006000, | |
296 | CR4_GUEST_HOST_MASK = 0x00006002, | |
297 | CR0_READ_SHADOW = 0x00006004, | |
298 | CR4_READ_SHADOW = 0x00006006, | |
299 | CR3_TARGET_VALUE0 = 0x00006008, | |
300 | CR3_TARGET_VALUE1 = 0x0000600a, | |
301 | CR3_TARGET_VALUE2 = 0x0000600c, | |
302 | CR3_TARGET_VALUE3 = 0x0000600e, | |
303 | EXIT_QUALIFICATION = 0x00006400, | |
304 | GUEST_LINEAR_ADDRESS = 0x0000640a, | |
305 | GUEST_CR0 = 0x00006800, | |
306 | GUEST_CR3 = 0x00006802, | |
307 | GUEST_CR4 = 0x00006804, | |
308 | GUEST_ES_BASE = 0x00006806, | |
309 | GUEST_CS_BASE = 0x00006808, | |
310 | GUEST_SS_BASE = 0x0000680a, | |
311 | GUEST_DS_BASE = 0x0000680c, | |
312 | GUEST_FS_BASE = 0x0000680e, | |
313 | GUEST_GS_BASE = 0x00006810, | |
314 | GUEST_LDTR_BASE = 0x00006812, | |
315 | GUEST_TR_BASE = 0x00006814, | |
316 | GUEST_GDTR_BASE = 0x00006816, | |
317 | GUEST_IDTR_BASE = 0x00006818, | |
318 | GUEST_DR7 = 0x0000681a, | |
319 | GUEST_RSP = 0x0000681c, | |
320 | GUEST_RIP = 0x0000681e, | |
321 | GUEST_RFLAGS = 0x00006820, | |
322 | GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822, | |
323 | GUEST_SYSENTER_ESP = 0x00006824, | |
324 | GUEST_SYSENTER_EIP = 0x00006826, | |
325 | HOST_CR0 = 0x00006c00, | |
326 | HOST_CR3 = 0x00006c02, | |
327 | HOST_CR4 = 0x00006c04, | |
328 | HOST_FS_BASE = 0x00006c06, | |
329 | HOST_GS_BASE = 0x00006c08, | |
330 | HOST_TR_BASE = 0x00006c0a, | |
331 | HOST_GDTR_BASE = 0x00006c0c, | |
332 | HOST_IDTR_BASE = 0x00006c0e, | |
333 | HOST_IA32_SYSENTER_ESP = 0x00006c10, | |
334 | HOST_IA32_SYSENTER_EIP = 0x00006c12, | |
335 | HOST_RSP = 0x00006c14, | |
336 | HOST_RIP = 0x00006c16, | |
337 | }; | |
338 | ||
6aa8b732 AK |
339 | /* |
340 | * Interruption-information format | |
341 | */ | |
342 | #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ | |
343 | #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ | |
2e11384c | 344 | #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ |
f08864b4 | 345 | #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */ |
6aa8b732 | 346 | #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ |
f08864b4 | 347 | #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000 |
6aa8b732 AK |
348 | |
349 | #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK | |
350 | #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK | |
2e11384c | 351 | #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK |
6aa8b732 AK |
352 | #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK |
353 | ||
354 | #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */ | |
0447378a | 355 | #define INTR_TYPE_RESERVED (1 << 8) /* reserved */ |
f08864b4 | 356 | #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */ |
8ab2d2e2 | 357 | #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */ |
9c5623e3 | 358 | #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */ |
32d43cd3 | 359 | #define INTR_TYPE_PRIV_SW_EXCEPTION (5 << 8) /* ICE breakpoint - undocumented */ |
8ab2d2e2 | 360 | #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */ |
0447378a | 361 | #define INTR_TYPE_OTHER_EVENT (7 << 8) /* other event */ |
6aa8b732 | 362 | |
f08864b4 SY |
363 | /* GUEST_INTERRUPTIBILITY_INFO flags. */ |
364 | #define GUEST_INTR_STATE_STI 0x00000001 | |
365 | #define GUEST_INTR_STATE_MOV_SS 0x00000002 | |
366 | #define GUEST_INTR_STATE_SMI 0x00000004 | |
367 | #define GUEST_INTR_STATE_NMI 0x00000008 | |
368 | ||
443381a8 AL |
369 | /* GUEST_ACTIVITY_STATE flags */ |
370 | #define GUEST_ACTIVITY_ACTIVE 0 | |
371 | #define GUEST_ACTIVITY_HLT 1 | |
372 | #define GUEST_ACTIVITY_SHUTDOWN 2 | |
373 | #define GUEST_ACTIVITY_WAIT_SIPI 3 | |
374 | ||
6aa8b732 AK |
375 | /* |
376 | * Exit Qualifications for MOV for Control Register Access | |
377 | */ | |
d77c26fc | 378 | #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/ |
6aa8b732 | 379 | #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */ |
d77c26fc | 380 | #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */ |
6aa8b732 AK |
381 | #define LMSW_SOURCE_DATA_SHIFT 16 |
382 | #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */ | |
383 | #define REG_EAX (0 << 8) | |
384 | #define REG_ECX (1 << 8) | |
385 | #define REG_EDX (2 << 8) | |
386 | #define REG_EBX (3 << 8) | |
387 | #define REG_ESP (4 << 8) | |
388 | #define REG_EBP (5 << 8) | |
389 | #define REG_ESI (6 << 8) | |
390 | #define REG_EDI (7 << 8) | |
391 | #define REG_R8 (8 << 8) | |
392 | #define REG_R9 (9 << 8) | |
393 | #define REG_R10 (10 << 8) | |
394 | #define REG_R11 (11 << 8) | |
395 | #define REG_R12 (12 << 8) | |
396 | #define REG_R13 (13 << 8) | |
397 | #define REG_R14 (14 << 8) | |
398 | #define REG_R15 (15 << 8) | |
399 | ||
400 | /* | |
401 | * Exit Qualifications for MOV for Debug Register Access | |
402 | */ | |
d77c26fc | 403 | #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */ |
6aa8b732 AK |
404 | #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */ |
405 | #define TYPE_MOV_TO_DR (0 << 4) | |
406 | #define TYPE_MOV_FROM_DR (1 << 4) | |
42dbaa5a | 407 | #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */ |
6aa8b732 AK |
408 | |
409 | ||
58fbbf26 KT |
410 | /* |
411 | * Exit Qualifications for APIC-Access | |
412 | */ | |
413 | #define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */ | |
414 | #define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */ | |
415 | #define TYPE_LINEAR_APIC_INST_READ (0 << 12) | |
416 | #define TYPE_LINEAR_APIC_INST_WRITE (1 << 12) | |
417 | #define TYPE_LINEAR_APIC_INST_FETCH (2 << 12) | |
418 | #define TYPE_LINEAR_APIC_EVENT (3 << 12) | |
419 | #define TYPE_PHYSICAL_APIC_EVENT (10 << 12) | |
420 | #define TYPE_PHYSICAL_APIC_INST (15 << 12) | |
421 | ||
4d283ec9 AL |
422 | /* segment AR in VMCS -- these are different from what LAR reports */ |
423 | #define VMX_SEGMENT_AR_L_MASK (1 << 13) | |
6aa8b732 | 424 | |
4d283ec9 AL |
425 | #define VMX_AR_TYPE_ACCESSES_MASK 1 |
426 | #define VMX_AR_TYPE_READABLE_MASK (1 << 1) | |
427 | #define VMX_AR_TYPE_WRITEABLE_MASK (1 << 2) | |
428 | #define VMX_AR_TYPE_CODE_MASK (1 << 3) | |
429 | #define VMX_AR_TYPE_MASK 0x0f | |
430 | #define VMX_AR_TYPE_BUSY_64_TSS 11 | |
431 | #define VMX_AR_TYPE_BUSY_32_TSS 11 | |
432 | #define VMX_AR_TYPE_BUSY_16_TSS 3 | |
433 | #define VMX_AR_TYPE_LDT 2 | |
6aa8b732 | 434 | |
4d283ec9 AL |
435 | #define VMX_AR_UNUSABLE_MASK (1 << 16) |
436 | #define VMX_AR_S_MASK (1 << 4) | |
437 | #define VMX_AR_P_MASK (1 << 7) | |
438 | #define VMX_AR_L_MASK (1 << 13) | |
439 | #define VMX_AR_DB_MASK (1 << 14) | |
440 | #define VMX_AR_G_MASK (1 << 15) | |
441 | #define VMX_AR_DPL_SHIFT 5 | |
442 | #define VMX_AR_DPL(ar) (((ar) >> VMX_AR_DPL_SHIFT) & 3) | |
6aa8b732 | 443 | |
4d283ec9 | 444 | #define VMX_AR_RESERVD_MASK 0xfffe0f00 |
6aa8b732 | 445 | |
bbacc0c1 AW |
446 | #define TSS_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 0) |
447 | #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 1) | |
448 | #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 2) | |
f78e0e2e | 449 | |
2384d2b3 | 450 | #define VMX_NR_VPIDS (1 << 16) |
63f3ac48 | 451 | #define VMX_VPID_EXTENT_INDIVIDUAL_ADDR 0 |
2384d2b3 SY |
452 | #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1 |
453 | #define VMX_VPID_EXTENT_ALL_CONTEXT 2 | |
63f3ac48 | 454 | #define VMX_VPID_EXTENT_SINGLE_NON_GLOBAL 3 |
2384d2b3 | 455 | |
d56f546d SY |
456 | #define VMX_EPT_EXTENT_CONTEXT 1 |
457 | #define VMX_EPT_EXTENT_GLOBAL 2 | |
bfd0a56b | 458 | #define VMX_EPT_EXTENT_SHIFT 24 |
e799794e MT |
459 | |
460 | #define VMX_EPT_EXECUTE_ONLY_BIT (1ull) | |
461 | #define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6) | |
855feb67 | 462 | #define VMX_EPT_PAGE_WALK_5_BIT (1ull << 7) |
e799794e MT |
463 | #define VMX_EPTP_UC_BIT (1ull << 8) |
464 | #define VMX_EPTP_WB_BIT (1ull << 14) | |
465 | #define VMX_EPT_2MB_PAGE_BIT (1ull << 16) | |
878403b7 | 466 | #define VMX_EPT_1GB_PAGE_BIT (1ull << 17) |
bfd0a56b | 467 | #define VMX_EPT_INVEPT_BIT (1ull << 20) |
2b3c5cbc | 468 | #define VMX_EPT_AD_BIT (1ull << 21) |
d56f546d SY |
469 | #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25) |
470 | #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26) | |
e799794e | 471 | |
99b83ac8 | 472 | #define VMX_VPID_INVVPID_BIT (1ull << 0) /* (32 - 32) */ |
63f3ac48 | 473 | #define VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT (1ull << 8) /* (40 - 32) */ |
518c8aee | 474 | #define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */ |
b9d762fa | 475 | #define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */ |
63f3ac48 | 476 | #define VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT (1ull << 11) /* (43 - 32) */ |
518c8aee | 477 | |
1439442c | 478 | #define VMX_EPT_MT_EPTE_SHIFT 3 |
bb97a016 DH |
479 | #define VMX_EPTP_PWL_MASK 0x38ull |
480 | #define VMX_EPTP_PWL_4 0x18ull | |
855feb67 | 481 | #define VMX_EPTP_PWL_5 0x20ull |
bb97a016 DH |
482 | #define VMX_EPTP_AD_ENABLE_BIT (1ull << 6) |
483 | #define VMX_EPTP_MT_MASK 0x7ull | |
484 | #define VMX_EPTP_MT_WB 0x6ull | |
485 | #define VMX_EPTP_MT_UC 0x0ull | |
1439442c SY |
486 | #define VMX_EPT_READABLE_MASK 0x1ull |
487 | #define VMX_EPT_WRITABLE_MASK 0x2ull | |
488 | #define VMX_EPT_EXECUTABLE_MASK 0x4ull | |
a19a6d11 | 489 | #define VMX_EPT_IPAT_BIT (1ull << 6) |
37f0e8fe JS |
490 | #define VMX_EPT_ACCESS_BIT (1ull << 8) |
491 | #define VMX_EPT_DIRTY_BIT (1ull << 9) | |
f160c7b7 JS |
492 | #define VMX_EPT_RWX_MASK (VMX_EPT_READABLE_MASK | \ |
493 | VMX_EPT_WRITABLE_MASK | \ | |
494 | VMX_EPT_EXECUTABLE_MASK) | |
495 | #define VMX_EPT_MT_MASK (7ull << VMX_EPT_MT_EPTE_SHIFT) | |
37f0e8fe JS |
496 | |
497 | /* The mask to use to trigger an EPT Misconfiguration in order to track MMIO */ | |
f160c7b7 JS |
498 | #define VMX_EPT_MISCONFIG_WX_VALUE (VMX_EPT_WRITABLE_MASK | \ |
499 | VMX_EPT_EXECUTABLE_MASK) | |
d56f546d | 500 | |
b7ebfb05 SY |
501 | #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul |
502 | ||
eca70fc5 EH |
503 | |
504 | #define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30" | |
505 | #define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2" | |
506 | #define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3" | |
507 | #define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30" | |
508 | #define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0" | |
509 | #define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0" | |
510 | #define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4" | |
511 | #define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4" | |
512 | #define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30" | |
513 | #define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08" | |
514 | #define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08" | |
515 | ||
19b95dba AK |
516 | struct vmx_msr_entry { |
517 | u32 index; | |
518 | u32 reserved; | |
519 | u64 value; | |
520 | } __aligned(16); | |
eca70fc5 | 521 | |
7c177938 NHE |
522 | /* |
523 | * Exit Qualifications for entry failure during or after loading guest state | |
524 | */ | |
525 | #define ENTRY_FAIL_DEFAULT 0 | |
526 | #define ENTRY_FAIL_PDPTE 2 | |
527 | #define ENTRY_FAIL_NMI 3 | |
528 | #define ENTRY_FAIL_VMCS_LINK_PTR 4 | |
529 | ||
27959a44 JS |
530 | /* |
531 | * Exit Qualifications for EPT Violations | |
532 | */ | |
ab22a473 JS |
533 | #define EPT_VIOLATION_ACC_READ_BIT 0 |
534 | #define EPT_VIOLATION_ACC_WRITE_BIT 1 | |
535 | #define EPT_VIOLATION_ACC_INSTR_BIT 2 | |
27959a44 JS |
536 | #define EPT_VIOLATION_READABLE_BIT 3 |
537 | #define EPT_VIOLATION_WRITABLE_BIT 4 | |
538 | #define EPT_VIOLATION_EXECUTABLE_BIT 5 | |
ae1e2d10 | 539 | #define EPT_VIOLATION_GVA_TRANSLATED_BIT 8 |
ab22a473 JS |
540 | #define EPT_VIOLATION_ACC_READ (1 << EPT_VIOLATION_ACC_READ_BIT) |
541 | #define EPT_VIOLATION_ACC_WRITE (1 << EPT_VIOLATION_ACC_WRITE_BIT) | |
542 | #define EPT_VIOLATION_ACC_INSTR (1 << EPT_VIOLATION_ACC_INSTR_BIT) | |
27959a44 JS |
543 | #define EPT_VIOLATION_READABLE (1 << EPT_VIOLATION_READABLE_BIT) |
544 | #define EPT_VIOLATION_WRITABLE (1 << EPT_VIOLATION_WRITABLE_BIT) | |
545 | #define EPT_VIOLATION_EXECUTABLE (1 << EPT_VIOLATION_EXECUTABLE_BIT) | |
ae1e2d10 | 546 | #define EPT_VIOLATION_GVA_TRANSLATED (1 << EPT_VIOLATION_GVA_TRANSLATED_BIT) |
27959a44 | 547 | |
0140caea NHE |
548 | /* |
549 | * VM-instruction error numbers | |
550 | */ | |
551 | enum vm_instruction_error_number { | |
552 | VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1, | |
553 | VMXERR_VMCLEAR_INVALID_ADDRESS = 2, | |
554 | VMXERR_VMCLEAR_VMXON_POINTER = 3, | |
555 | VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4, | |
556 | VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5, | |
557 | VMXERR_VMRESUME_AFTER_VMXOFF = 6, | |
558 | VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7, | |
559 | VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8, | |
560 | VMXERR_VMPTRLD_INVALID_ADDRESS = 9, | |
561 | VMXERR_VMPTRLD_VMXON_POINTER = 10, | |
562 | VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11, | |
563 | VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12, | |
564 | VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13, | |
565 | VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15, | |
566 | VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16, | |
567 | VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17, | |
568 | VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18, | |
569 | VMXERR_VMCALL_NONCLEAR_VMCS = 19, | |
570 | VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20, | |
571 | VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22, | |
572 | VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23, | |
573 | VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24, | |
574 | VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25, | |
575 | VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26, | |
576 | VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28, | |
577 | }; | |
578 | ||
72c6d2db TG |
579 | enum vmx_l1d_flush_state { |
580 | VMENTER_L1D_FLUSH_AUTO, | |
581 | VMENTER_L1D_FLUSH_NEVER, | |
582 | VMENTER_L1D_FLUSH_COND, | |
583 | VMENTER_L1D_FLUSH_ALWAYS, | |
a7b9020b | 584 | VMENTER_L1D_FLUSH_EPT_DISABLED, |
72c6d2db TG |
585 | }; |
586 | ||
587 | extern enum vmx_l1d_flush_state l1tf_vmx_mitigation; | |
588 | ||
6aa8b732 | 589 | #endif |