KVM: cpuid: mask more bits in leaf 0xd and subleaves
[linux-2.6-block.git] / arch / x86 / include / asm / vmx.h
CommitLineData
6aa8b732
AK
1/*
2 * vmx.h: VMX Architecture related definitions
3 * Copyright (c) 2004, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
16 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 *
18 * A few random additions are:
19 * Copyright (C) 2006 Qumranet
20 * Avi Kivity <avi@qumranet.com>
21 * Yaniv Kamay <yaniv@qumranet.com>
22 *
23 */
af170c50
DH
24#ifndef VMX_H
25#define VMX_H
6aa8b732 26
26bf264e 27
19b95dba 28#include <linux/types.h>
af170c50 29#include <uapi/asm/vmx.h>
19b95dba 30
8a70cc3d
ED
31/*
32 * Definitions of Primary Processor-Based VM-Execution Controls.
33 */
62b3ffb8
YS
34#define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
35#define CPU_BASED_USE_TSC_OFFSETING 0x00000008
36#define CPU_BASED_HLT_EXITING 0x00000080
37#define CPU_BASED_INVLPG_EXITING 0x00000200
38#define CPU_BASED_MWAIT_EXITING 0x00000400
39#define CPU_BASED_RDPMC_EXITING 0x00000800
40#define CPU_BASED_RDTSC_EXITING 0x00001000
d56f546d
SY
41#define CPU_BASED_CR3_LOAD_EXITING 0x00008000
42#define CPU_BASED_CR3_STORE_EXITING 0x00010000
62b3ffb8
YS
43#define CPU_BASED_CR8_LOAD_EXITING 0x00080000
44#define CPU_BASED_CR8_STORE_EXITING 0x00100000
45#define CPU_BASED_TPR_SHADOW 0x00200000
f08864b4 46#define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
62b3ffb8
YS
47#define CPU_BASED_MOV_DR_EXITING 0x00800000
48#define CPU_BASED_UNCOND_IO_EXITING 0x01000000
49#define CPU_BASED_USE_IO_BITMAPS 0x02000000
50#define CPU_BASED_USE_MSR_BITMAPS 0x10000000
51#define CPU_BASED_MONITOR_EXITING 0x20000000
52#define CPU_BASED_PAUSE_EXITING 0x40000000
53#define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
560b7ee1
JK
54
55#define CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x0401e172
56
8a70cc3d
ED
57/*
58 * Definitions of Secondary Processor-Based VM-Execution Controls.
59 */
60#define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
d56f546d 61#define SECONDARY_EXEC_ENABLE_EPT 0x00000002
4e47c7a6 62#define SECONDARY_EXEC_RDTSCP 0x00000008
8d14695f 63#define SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
2384d2b3 64#define SECONDARY_EXEC_ENABLE_VPID 0x00000020
e5edaa01 65#define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
3a624e29 66#define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
83d4c286 67#define SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
c7c9c56c 68#define SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
4b8d54f9 69#define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
ad756a16 70#define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
89662e56 71#define SECONDARY_EXEC_SHADOW_VMCS 0x00004000
55412b2e 72#define SECONDARY_EXEC_XSAVES 0x00100000
8a70cc3d 73
6aa8b732 74
62b3ffb8
YS
75#define PIN_BASED_EXT_INTR_MASK 0x00000001
76#define PIN_BASED_NMI_EXITING 0x00000008
77#define PIN_BASED_VIRTUAL_NMIS 0x00000020
0238ea91 78#define PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
01e439be 79#define PIN_BASED_POSTED_INTR 0x00000080
6aa8b732 80
eabeaacc
JK
81#define PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x00000016
82
e4aa5288 83#define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
62b3ffb8 84#define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
07c116d2 85#define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
62b3ffb8 86#define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
468d472f
SY
87#define VM_EXIT_SAVE_IA32_PAT 0x00040000
88#define VM_EXIT_LOAD_IA32_PAT 0x00080000
07c116d2
AK
89#define VM_EXIT_SAVE_IA32_EFER 0x00100000
90#define VM_EXIT_LOAD_IA32_EFER 0x00200000
91#define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
da8999d3 92#define VM_EXIT_CLEAR_BNDCFGS 0x00800000
6aa8b732 93
33fb20c3
JK
94#define VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR 0x00036dff
95
e4aa5288 96#define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
62b3ffb8
YS
97#define VM_ENTRY_IA32E_MODE 0x00000200
98#define VM_ENTRY_SMM 0x00000400
99#define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
07c116d2 100#define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
468d472f 101#define VM_ENTRY_LOAD_IA32_PAT 0x00004000
07c116d2 102#define VM_ENTRY_LOAD_IA32_EFER 0x00008000
da8999d3 103#define VM_ENTRY_LOAD_BNDCFGS 0x00010000
62b3ffb8 104
33fb20c3
JK
105#define VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR 0x000011ff
106
0238ea91 107#define VMX_MISC_PREEMPTION_TIMER_RATE_MASK 0x0000001f
c18911a2 108#define VMX_MISC_SAVE_EFER_LMA 0x00000020
6dfacadd 109#define VMX_MISC_ACTIVITY_HLT 0x00000040
c18911a2 110
6aa8b732
AK
111/* VMCS Encodings */
112enum vmcs_field {
2384d2b3 113 VIRTUAL_PROCESSOR_ID = 0x00000000,
01e439be 114 POSTED_INTR_NV = 0x00000002,
6aa8b732
AK
115 GUEST_ES_SELECTOR = 0x00000800,
116 GUEST_CS_SELECTOR = 0x00000802,
117 GUEST_SS_SELECTOR = 0x00000804,
118 GUEST_DS_SELECTOR = 0x00000806,
119 GUEST_FS_SELECTOR = 0x00000808,
120 GUEST_GS_SELECTOR = 0x0000080a,
121 GUEST_LDTR_SELECTOR = 0x0000080c,
122 GUEST_TR_SELECTOR = 0x0000080e,
c7c9c56c 123 GUEST_INTR_STATUS = 0x00000810,
6aa8b732
AK
124 HOST_ES_SELECTOR = 0x00000c00,
125 HOST_CS_SELECTOR = 0x00000c02,
126 HOST_SS_SELECTOR = 0x00000c04,
127 HOST_DS_SELECTOR = 0x00000c06,
128 HOST_FS_SELECTOR = 0x00000c08,
129 HOST_GS_SELECTOR = 0x00000c0a,
130 HOST_TR_SELECTOR = 0x00000c0c,
131 IO_BITMAP_A = 0x00002000,
132 IO_BITMAP_A_HIGH = 0x00002001,
133 IO_BITMAP_B = 0x00002002,
134 IO_BITMAP_B_HIGH = 0x00002003,
135 MSR_BITMAP = 0x00002004,
136 MSR_BITMAP_HIGH = 0x00002005,
137 VM_EXIT_MSR_STORE_ADDR = 0x00002006,
138 VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
139 VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
140 VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
141 VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
142 VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
143 TSC_OFFSET = 0x00002010,
144 TSC_OFFSET_HIGH = 0x00002011,
145 VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
146 VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
f78e0e2e
SY
147 APIC_ACCESS_ADDR = 0x00002014,
148 APIC_ACCESS_ADDR_HIGH = 0x00002015,
01e439be
YZ
149 POSTED_INTR_DESC_ADDR = 0x00002016,
150 POSTED_INTR_DESC_ADDR_HIGH = 0x00002017,
d56f546d
SY
151 EPT_POINTER = 0x0000201a,
152 EPT_POINTER_HIGH = 0x0000201b,
c7c9c56c
YZ
153 EOI_EXIT_BITMAP0 = 0x0000201c,
154 EOI_EXIT_BITMAP0_HIGH = 0x0000201d,
155 EOI_EXIT_BITMAP1 = 0x0000201e,
156 EOI_EXIT_BITMAP1_HIGH = 0x0000201f,
157 EOI_EXIT_BITMAP2 = 0x00002020,
158 EOI_EXIT_BITMAP2_HIGH = 0x00002021,
159 EOI_EXIT_BITMAP3 = 0x00002022,
160 EOI_EXIT_BITMAP3_HIGH = 0x00002023,
89662e56
AG
161 VMREAD_BITMAP = 0x00002026,
162 VMWRITE_BITMAP = 0x00002028,
d56f546d
SY
163 GUEST_PHYSICAL_ADDRESS = 0x00002400,
164 GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
6aa8b732
AK
165 VMCS_LINK_POINTER = 0x00002800,
166 VMCS_LINK_POINTER_HIGH = 0x00002801,
167 GUEST_IA32_DEBUGCTL = 0x00002802,
168 GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
468d472f
SY
169 GUEST_IA32_PAT = 0x00002804,
170 GUEST_IA32_PAT_HIGH = 0x00002805,
5dfa3d17
AK
171 GUEST_IA32_EFER = 0x00002806,
172 GUEST_IA32_EFER_HIGH = 0x00002807,
4704d0be
NHE
173 GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
174 GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
d56f546d
SY
175 GUEST_PDPTR0 = 0x0000280a,
176 GUEST_PDPTR0_HIGH = 0x0000280b,
177 GUEST_PDPTR1 = 0x0000280c,
178 GUEST_PDPTR1_HIGH = 0x0000280d,
179 GUEST_PDPTR2 = 0x0000280e,
180 GUEST_PDPTR2_HIGH = 0x0000280f,
181 GUEST_PDPTR3 = 0x00002810,
182 GUEST_PDPTR3_HIGH = 0x00002811,
da8999d3
LJ
183 GUEST_BNDCFGS = 0x00002812,
184 GUEST_BNDCFGS_HIGH = 0x00002813,
468d472f
SY
185 HOST_IA32_PAT = 0x00002c00,
186 HOST_IA32_PAT_HIGH = 0x00002c01,
5dfa3d17
AK
187 HOST_IA32_EFER = 0x00002c02,
188 HOST_IA32_EFER_HIGH = 0x00002c03,
4704d0be
NHE
189 HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
190 HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
6aa8b732
AK
191 PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
192 CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
193 EXCEPTION_BITMAP = 0x00004004,
194 PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
195 PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
196 CR3_TARGET_COUNT = 0x0000400a,
197 VM_EXIT_CONTROLS = 0x0000400c,
198 VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
199 VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
200 VM_ENTRY_CONTROLS = 0x00004012,
201 VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
202 VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
203 VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
204 VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
205 TPR_THRESHOLD = 0x0000401c,
206 SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
4b8d54f9
ZE
207 PLE_GAP = 0x00004020,
208 PLE_WINDOW = 0x00004022,
6aa8b732
AK
209 VM_INSTRUCTION_ERROR = 0x00004400,
210 VM_EXIT_REASON = 0x00004402,
211 VM_EXIT_INTR_INFO = 0x00004404,
212 VM_EXIT_INTR_ERROR_CODE = 0x00004406,
213 IDT_VECTORING_INFO_FIELD = 0x00004408,
214 IDT_VECTORING_ERROR_CODE = 0x0000440a,
215 VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
216 VMX_INSTRUCTION_INFO = 0x0000440e,
217 GUEST_ES_LIMIT = 0x00004800,
218 GUEST_CS_LIMIT = 0x00004802,
219 GUEST_SS_LIMIT = 0x00004804,
220 GUEST_DS_LIMIT = 0x00004806,
221 GUEST_FS_LIMIT = 0x00004808,
222 GUEST_GS_LIMIT = 0x0000480a,
223 GUEST_LDTR_LIMIT = 0x0000480c,
224 GUEST_TR_LIMIT = 0x0000480e,
225 GUEST_GDTR_LIMIT = 0x00004810,
226 GUEST_IDTR_LIMIT = 0x00004812,
227 GUEST_ES_AR_BYTES = 0x00004814,
228 GUEST_CS_AR_BYTES = 0x00004816,
229 GUEST_SS_AR_BYTES = 0x00004818,
230 GUEST_DS_AR_BYTES = 0x0000481a,
231 GUEST_FS_AR_BYTES = 0x0000481c,
232 GUEST_GS_AR_BYTES = 0x0000481e,
233 GUEST_LDTR_AR_BYTES = 0x00004820,
234 GUEST_TR_AR_BYTES = 0x00004822,
235 GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
236 GUEST_ACTIVITY_STATE = 0X00004826,
237 GUEST_SYSENTER_CS = 0x0000482A,
0238ea91 238 VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
6aa8b732
AK
239 HOST_IA32_SYSENTER_CS = 0x00004c00,
240 CR0_GUEST_HOST_MASK = 0x00006000,
241 CR4_GUEST_HOST_MASK = 0x00006002,
242 CR0_READ_SHADOW = 0x00006004,
243 CR4_READ_SHADOW = 0x00006006,
244 CR3_TARGET_VALUE0 = 0x00006008,
245 CR3_TARGET_VALUE1 = 0x0000600a,
246 CR3_TARGET_VALUE2 = 0x0000600c,
247 CR3_TARGET_VALUE3 = 0x0000600e,
248 EXIT_QUALIFICATION = 0x00006400,
249 GUEST_LINEAR_ADDRESS = 0x0000640a,
250 GUEST_CR0 = 0x00006800,
251 GUEST_CR3 = 0x00006802,
252 GUEST_CR4 = 0x00006804,
253 GUEST_ES_BASE = 0x00006806,
254 GUEST_CS_BASE = 0x00006808,
255 GUEST_SS_BASE = 0x0000680a,
256 GUEST_DS_BASE = 0x0000680c,
257 GUEST_FS_BASE = 0x0000680e,
258 GUEST_GS_BASE = 0x00006810,
259 GUEST_LDTR_BASE = 0x00006812,
260 GUEST_TR_BASE = 0x00006814,
261 GUEST_GDTR_BASE = 0x00006816,
262 GUEST_IDTR_BASE = 0x00006818,
263 GUEST_DR7 = 0x0000681a,
264 GUEST_RSP = 0x0000681c,
265 GUEST_RIP = 0x0000681e,
266 GUEST_RFLAGS = 0x00006820,
267 GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
268 GUEST_SYSENTER_ESP = 0x00006824,
269 GUEST_SYSENTER_EIP = 0x00006826,
270 HOST_CR0 = 0x00006c00,
271 HOST_CR3 = 0x00006c02,
272 HOST_CR4 = 0x00006c04,
273 HOST_FS_BASE = 0x00006c06,
274 HOST_GS_BASE = 0x00006c08,
275 HOST_TR_BASE = 0x00006c0a,
276 HOST_GDTR_BASE = 0x00006c0c,
277 HOST_IDTR_BASE = 0x00006c0e,
278 HOST_IA32_SYSENTER_ESP = 0x00006c10,
279 HOST_IA32_SYSENTER_EIP = 0x00006c12,
280 HOST_RSP = 0x00006c14,
281 HOST_RIP = 0x00006c16,
282};
283
6aa8b732
AK
284/*
285 * Interruption-information format
286 */
287#define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
288#define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
2e11384c 289#define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
f08864b4 290#define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
6aa8b732 291#define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
f08864b4 292#define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
6aa8b732
AK
293
294#define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
295#define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
2e11384c 296#define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
6aa8b732
AK
297#define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
298
299#define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
f08864b4 300#define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
8ab2d2e2 301#define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
9c5623e3 302#define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
8ab2d2e2 303#define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
6aa8b732 304
f08864b4
SY
305/* GUEST_INTERRUPTIBILITY_INFO flags. */
306#define GUEST_INTR_STATE_STI 0x00000001
307#define GUEST_INTR_STATE_MOV_SS 0x00000002
308#define GUEST_INTR_STATE_SMI 0x00000004
309#define GUEST_INTR_STATE_NMI 0x00000008
310
443381a8
AL
311/* GUEST_ACTIVITY_STATE flags */
312#define GUEST_ACTIVITY_ACTIVE 0
313#define GUEST_ACTIVITY_HLT 1
314#define GUEST_ACTIVITY_SHUTDOWN 2
315#define GUEST_ACTIVITY_WAIT_SIPI 3
316
6aa8b732
AK
317/*
318 * Exit Qualifications for MOV for Control Register Access
319 */
d77c26fc 320#define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
6aa8b732 321#define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
d77c26fc 322#define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
6aa8b732
AK
323#define LMSW_SOURCE_DATA_SHIFT 16
324#define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
325#define REG_EAX (0 << 8)
326#define REG_ECX (1 << 8)
327#define REG_EDX (2 << 8)
328#define REG_EBX (3 << 8)
329#define REG_ESP (4 << 8)
330#define REG_EBP (5 << 8)
331#define REG_ESI (6 << 8)
332#define REG_EDI (7 << 8)
333#define REG_R8 (8 << 8)
334#define REG_R9 (9 << 8)
335#define REG_R10 (10 << 8)
336#define REG_R11 (11 << 8)
337#define REG_R12 (12 << 8)
338#define REG_R13 (13 << 8)
339#define REG_R14 (14 << 8)
340#define REG_R15 (15 << 8)
341
342/*
343 * Exit Qualifications for MOV for Debug Register Access
344 */
d77c26fc 345#define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
6aa8b732
AK
346#define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
347#define TYPE_MOV_TO_DR (0 << 4)
348#define TYPE_MOV_FROM_DR (1 << 4)
42dbaa5a 349#define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
6aa8b732
AK
350
351
58fbbf26
KT
352/*
353 * Exit Qualifications for APIC-Access
354 */
355#define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */
356#define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */
357#define TYPE_LINEAR_APIC_INST_READ (0 << 12)
358#define TYPE_LINEAR_APIC_INST_WRITE (1 << 12)
359#define TYPE_LINEAR_APIC_INST_FETCH (2 << 12)
360#define TYPE_LINEAR_APIC_EVENT (3 << 12)
361#define TYPE_PHYSICAL_APIC_EVENT (10 << 12)
362#define TYPE_PHYSICAL_APIC_INST (15 << 12)
363
6aa8b732
AK
364/* segment AR */
365#define SEGMENT_AR_L_MASK (1 << 13)
366
6aa8b732
AK
367#define AR_TYPE_ACCESSES_MASK 1
368#define AR_TYPE_READABLE_MASK (1 << 1)
369#define AR_TYPE_WRITEABLE_MASK (1 << 2)
370#define AR_TYPE_CODE_MASK (1 << 3)
371#define AR_TYPE_MASK 0x0f
372#define AR_TYPE_BUSY_64_TSS 11
373#define AR_TYPE_BUSY_32_TSS 11
374#define AR_TYPE_BUSY_16_TSS 3
375#define AR_TYPE_LDT 2
376
377#define AR_UNUSABLE_MASK (1 << 16)
378#define AR_S_MASK (1 << 4)
379#define AR_P_MASK (1 << 7)
380#define AR_L_MASK (1 << 13)
381#define AR_DB_MASK (1 << 14)
382#define AR_G_MASK (1 << 15)
383#define AR_DPL_SHIFT 5
384#define AR_DPL(ar) (((ar) >> AR_DPL_SHIFT) & 3)
385
386#define AR_RESERVD_MASK 0xfffe0f00
387
bbacc0c1
AW
388#define TSS_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 0)
389#define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 1)
390#define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 2)
f78e0e2e 391
2384d2b3
SY
392#define VMX_NR_VPIDS (1 << 16)
393#define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
394#define VMX_VPID_EXTENT_ALL_CONTEXT 2
395
d56f546d
SY
396#define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0
397#define VMX_EPT_EXTENT_CONTEXT 1
398#define VMX_EPT_EXTENT_GLOBAL 2
bfd0a56b 399#define VMX_EPT_EXTENT_SHIFT 24
e799794e
MT
400
401#define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
402#define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
403#define VMX_EPTP_UC_BIT (1ull << 8)
404#define VMX_EPTP_WB_BIT (1ull << 14)
405#define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
878403b7 406#define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
bfd0a56b 407#define VMX_EPT_INVEPT_BIT (1ull << 20)
2b3c5cbc 408#define VMX_EPT_AD_BIT (1ull << 21)
d56f546d
SY
409#define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
410#define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
e799794e 411
518c8aee 412#define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
b9d762fa 413#define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
518c8aee 414
67253af5 415#define VMX_EPT_DEFAULT_GAW 3
1439442c
SY
416#define VMX_EPT_MAX_GAW 0x4
417#define VMX_EPT_MT_EPTE_SHIFT 3
418#define VMX_EPT_GAW_EPTP_SHIFT 3
aaf07bc2 419#define VMX_EPT_AD_ENABLE_BIT (1ull << 6)
1439442c
SY
420#define VMX_EPT_DEFAULT_MT 0x6ull
421#define VMX_EPT_READABLE_MASK 0x1ull
422#define VMX_EPT_WRITABLE_MASK 0x2ull
423#define VMX_EPT_EXECUTABLE_MASK 0x4ull
a19a6d11 424#define VMX_EPT_IPAT_BIT (1ull << 6)
aaf07bc2
XH
425#define VMX_EPT_ACCESS_BIT (1ull << 8)
426#define VMX_EPT_DIRTY_BIT (1ull << 9)
d56f546d 427
b7ebfb05
SY
428#define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
429
eca70fc5
EH
430
431#define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
432#define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
433#define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
434#define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
435#define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
436#define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
437#define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
438#define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
439#define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
440#define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08"
441#define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
442
19b95dba
AK
443struct vmx_msr_entry {
444 u32 index;
445 u32 reserved;
446 u64 value;
447} __aligned(16);
eca70fc5 448
7c177938
NHE
449/*
450 * Exit Qualifications for entry failure during or after loading guest state
451 */
452#define ENTRY_FAIL_DEFAULT 0
453#define ENTRY_FAIL_PDPTE 2
454#define ENTRY_FAIL_NMI 3
455#define ENTRY_FAIL_VMCS_LINK_PTR 4
456
0140caea
NHE
457/*
458 * VM-instruction error numbers
459 */
460enum vm_instruction_error_number {
461 VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
462 VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
463 VMXERR_VMCLEAR_VMXON_POINTER = 3,
464 VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
465 VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
466 VMXERR_VMRESUME_AFTER_VMXOFF = 6,
467 VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
468 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
469 VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
470 VMXERR_VMPTRLD_VMXON_POINTER = 10,
471 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
472 VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
473 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
474 VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
475 VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
476 VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
477 VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
478 VMXERR_VMCALL_NONCLEAR_VMCS = 19,
479 VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
480 VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
481 VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
482 VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
483 VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
484 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
485 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
486};
487
6aa8b732 488#endif