Merge remote-tracking branch 'asoc/topic/core' into asoc-next
[linux-2.6-block.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
2f66dcc9
GOC
10#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9
GOC
13#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
2f66dcc9 17#include <asm/page.h>
54321d94 18#include <asm/pgtable_types.h>
5300db88 19#include <asm/percpu.h>
2f66dcc9
GOC
20#include <asm/msr.h>
21#include <asm/desc_defs.h>
bd61643e 22#include <asm/nops.h>
f05e798a 23#include <asm/special_insns.h>
14b9675a 24#include <asm/fpu/types.h>
4d46a89e 25
2f66dcc9 26#include <linux/personality.h>
5300db88
GOC
27#include <linux/cpumask.h>
28#include <linux/cache.h>
2f66dcc9 29#include <linux/threads.h>
5cbc19a9 30#include <linux/math64.h>
faa4602e 31#include <linux/err.h>
f05e798a
DH
32#include <linux/irqflags.h>
33
34/*
35 * We handle most unaligned accesses in hardware. On the other hand
36 * unaligned DMA can be quite expensive on some Nehalem processors.
37 *
38 * Based on this we disable the IP header alignment in network drivers.
39 */
40#define NET_IP_ALIGN 0
c72dcf83 41
b332828c 42#define HBP_NUM 4
0ccb8acc
GOC
43/*
44 * Default implementation of macro that returns current
45 * instruction pointer ("program counter").
46 */
47static inline void *current_text_addr(void)
48{
49 void *pc;
4d46a89e
IM
50
51 asm volatile("mov $1f, %0; 1:":"=r" (pc));
52
0ccb8acc
GOC
53 return pc;
54}
55
b8c1b8ea
IM
56/*
57 * These alignment constraints are for performance in the vSMP case,
58 * but in the task_struct case we must also meet hardware imposed
59 * alignment requirements of the FPU state:
60 */
dbcb4660 61#ifdef CONFIG_X86_VSMP
4d46a89e
IM
62# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
63# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 64#else
b8c1b8ea 65# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
4d46a89e 66# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
67#endif
68
e0ba94f1
AS
69enum tlb_infos {
70 ENTRIES,
71 NR_INFO
72};
73
74extern u16 __read_mostly tlb_lli_4k[NR_INFO];
75extern u16 __read_mostly tlb_lli_2m[NR_INFO];
76extern u16 __read_mostly tlb_lli_4m[NR_INFO];
77extern u16 __read_mostly tlb_lld_4k[NR_INFO];
78extern u16 __read_mostly tlb_lld_2m[NR_INFO];
79extern u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 80extern u16 __read_mostly tlb_lld_1g[NR_INFO];
c4211f42 81
5300db88
GOC
82/*
83 * CPU type and hardware bug flags. Kept separately for each CPU.
84 * Members of this structure are referenced in head.S, so think twice
85 * before touching them. [mj]
86 */
87
88struct cpuinfo_x86 {
4d46a89e
IM
89 __u8 x86; /* CPU family */
90 __u8 x86_vendor; /* CPU vendor */
91 __u8 x86_model;
92 __u8 x86_mask;
5300db88 93#ifdef CONFIG_X86_32
4d46a89e
IM
94 char wp_works_ok; /* It doesn't on 386's */
95
96 /* Problems on some 486Dx4's and old 386's: */
4d46a89e 97 char rfu;
4d46a89e 98 char pad0;
60e019eb 99 char pad1;
5300db88 100#else
4d46a89e 101 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 102 int x86_tlbsize;
13c6c532 103#endif
4d46a89e
IM
104 __u8 x86_virt_bits;
105 __u8 x86_phys_bits;
106 /* CPUID returned core id bits: */
107 __u8 x86_coreid_bits;
108 /* Max extended CPUID function supported: */
109 __u32 extended_cpuid_level;
4d46a89e
IM
110 /* Maximum supported CPUID level, -1=no CPUID: */
111 int cpuid_level;
65fc985b 112 __u32 x86_capability[NCAPINTS + NBUGINTS];
4d46a89e
IM
113 char x86_vendor_id[16];
114 char x86_model_id[64];
115 /* in KB - valid for CPUS which support this call: */
116 int x86_cache_size;
117 int x86_cache_alignment; /* In bytes */
cbc82b17
PWJ
118 /* Cache QoS architectural values: */
119 int x86_cache_max_rmid; /* max index */
120 int x86_cache_occ_scale; /* scale to bytes */
4d46a89e
IM
121 int x86_power;
122 unsigned long loops_per_jiffy;
4d46a89e
IM
123 /* cpuid returned max cores value: */
124 u16 x86_max_cores;
125 u16 apicid;
01aaea1a 126 u16 initial_apicid;
4d46a89e 127 u16 x86_clflush_size;
4d46a89e
IM
128 /* number of cores as seen by the OS: */
129 u16 booted_cores;
130 /* Physical processor id: */
131 u16 phys_proc_id;
132 /* Core id: */
133 u16 cpu_core_id;
6057b4d3
AH
134 /* Compute unit id */
135 u8 compute_unit_id;
4d46a89e
IM
136 /* Index into per_cpu list: */
137 u16 cpu_index;
506ed6b5 138 u32 microcode;
2c773dd3 139};
5300db88 140
4d46a89e
IM
141#define X86_VENDOR_INTEL 0
142#define X86_VENDOR_CYRIX 1
143#define X86_VENDOR_AMD 2
144#define X86_VENDOR_UMC 3
4d46a89e
IM
145#define X86_VENDOR_CENTAUR 5
146#define X86_VENDOR_TRANSMETA 7
147#define X86_VENDOR_NSC 8
148#define X86_VENDOR_NUM 9
149
150#define X86_VENDOR_UNKNOWN 0xff
5300db88 151
1a53905a
GOC
152/*
153 * capabilities of CPUs
154 */
4d46a89e
IM
155extern struct cpuinfo_x86 boot_cpu_data;
156extern struct cpuinfo_x86 new_cpu_data;
157
158extern struct tss_struct doublefault_tss;
3e0c3737
YL
159extern __u32 cpu_caps_cleared[NCAPINTS];
160extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
161
162#ifdef CONFIG_SMP
2c773dd3 163DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
5300db88 164#define cpu_data(cpu) per_cpu(cpu_info, cpu)
5300db88 165#else
7b543a53 166#define cpu_info boot_cpu_data
5300db88 167#define cpu_data(cpu) boot_cpu_data
5300db88
GOC
168#endif
169
1c6c727d
JS
170extern const struct seq_operations cpuinfo_op;
171
4d46a89e
IM
172#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
173
174extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 175
f580366f 176extern void early_cpu_init(void);
1a53905a
GOC
177extern void identify_boot_cpu(void);
178extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88 179extern void print_cpu_info(struct cpuinfo_x86 *);
21c3fcf3 180void print_cpu_msr(struct cpuinfo_x86 *);
5300db88
GOC
181extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
182extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
04a15418 183extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
5300db88 184
bbb65d2d 185extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 186extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 187
d288e1cf
FY
188#ifdef CONFIG_X86_32
189extern int have_cpuid_p(void);
190#else
191static inline int have_cpuid_p(void)
192{
193 return 1;
194}
195#endif
c758ecf6 196static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 197 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
198{
199 /* ecx is often an input as well as an output. */
45a94d7c 200 asm volatile("cpuid"
cca2e6f8
JP
201 : "=a" (*eax),
202 "=b" (*ebx),
203 "=c" (*ecx),
204 "=d" (*edx)
506ed6b5
AK
205 : "0" (*eax), "2" (*ecx)
206 : "memory");
c758ecf6
GOC
207}
208
c72dcf83
GOC
209static inline void load_cr3(pgd_t *pgdir)
210{
211 write_cr3(__pa(pgdir));
212}
c758ecf6 213
ca241c75
GOC
214#ifdef CONFIG_X86_32
215/* This is the TSS defined by the hardware. */
216struct x86_hw_tss {
4d46a89e
IM
217 unsigned short back_link, __blh;
218 unsigned long sp0;
219 unsigned short ss0, __ss0h;
cf9328cc 220 unsigned long sp1;
76e4c490
AL
221
222 /*
cf9328cc
AL
223 * We don't use ring 1, so ss1 is a convenient scratch space in
224 * the same cacheline as sp0. We use ss1 to cache the value in
225 * MSR_IA32_SYSENTER_CS. When we context switch
226 * MSR_IA32_SYSENTER_CS, we first check if the new value being
227 * written matches ss1, and, if it's not, then we wrmsr the new
228 * value and update ss1.
76e4c490 229 *
cf9328cc
AL
230 * The only reason we context switch MSR_IA32_SYSENTER_CS is
231 * that we set it to zero in vm86 tasks to avoid corrupting the
232 * stack if we were to go through the sysenter path from vm86
233 * mode.
76e4c490 234 */
76e4c490
AL
235 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
236
237 unsigned short __ss1h;
4d46a89e
IM
238 unsigned long sp2;
239 unsigned short ss2, __ss2h;
240 unsigned long __cr3;
241 unsigned long ip;
242 unsigned long flags;
243 unsigned long ax;
244 unsigned long cx;
245 unsigned long dx;
246 unsigned long bx;
247 unsigned long sp;
248 unsigned long bp;
249 unsigned long si;
250 unsigned long di;
251 unsigned short es, __esh;
252 unsigned short cs, __csh;
253 unsigned short ss, __ssh;
254 unsigned short ds, __dsh;
255 unsigned short fs, __fsh;
256 unsigned short gs, __gsh;
257 unsigned short ldt, __ldth;
258 unsigned short trace;
259 unsigned short io_bitmap_base;
260
ca241c75
GOC
261} __attribute__((packed));
262#else
263struct x86_hw_tss {
4d46a89e
IM
264 u32 reserved1;
265 u64 sp0;
266 u64 sp1;
267 u64 sp2;
268 u64 reserved2;
269 u64 ist[7];
270 u32 reserved3;
271 u32 reserved4;
272 u16 reserved5;
273 u16 io_bitmap_base;
274
ca241c75
GOC
275} __attribute__((packed)) ____cacheline_aligned;
276#endif
277
278/*
4d46a89e 279 * IO-bitmap sizes:
ca241c75 280 */
4d46a89e
IM
281#define IO_BITMAP_BITS 65536
282#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
283#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
284#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
285#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
286
287struct tss_struct {
4d46a89e
IM
288 /*
289 * The hardware state:
290 */
291 struct x86_hw_tss x86_tss;
ca241c75
GOC
292
293 /*
294 * The extra 1 is there because the CPU will access an
295 * additional byte beyond the end of the IO permission
296 * bitmap. The extra byte must be all 1 bits, and must
297 * be within the limit.
298 */
4d46a89e 299 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 300
ca241c75 301 /*
d828c71f 302 * Space for the temporary SYSENTER stack:
ca241c75 303 */
d828c71f 304 unsigned long SYSENTER_stack[64];
4d46a89e 305
84e65b0a 306} ____cacheline_aligned;
ca241c75 307
24933b82 308DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
ca241c75 309
a7fcf28d
AL
310#ifdef CONFIG_X86_32
311DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
312#endif
313
4d46a89e
IM
314/*
315 * Save the original ist values for checking stack pointers during debugging
316 */
1a53905a 317struct orig_ist {
4d46a89e 318 unsigned long ist[7];
1a53905a
GOC
319};
320
fe676203 321#ifdef CONFIG_X86_64
2f66dcc9 322DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 323
947e76cd
BG
324union irq_stack_union {
325 char irq_stack[IRQ_STACK_SIZE];
326 /*
327 * GCC hardcodes the stack canary as %gs:40. Since the
328 * irq_stack is the object at %gs:0, we reserve the bottom
329 * 48 bytes of the irq stack for the canary.
330 */
331 struct {
332 char gs_base[40];
333 unsigned long stack_canary;
334 };
335};
336
277d5b40 337DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
2add8e23
BG
338DECLARE_INIT_PER_CPU(irq_stack_union);
339
26f80bd6 340DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc 341DECLARE_PER_CPU(unsigned int, irq_count);
9766cdbc 342extern asmlinkage void ignore_sysret(void);
60a5317f
TH
343#else /* X86_64 */
344#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
345/*
346 * Make sure stack canary segment base is cached-aligned:
347 * "For Intel Atom processors, avoid non zero segment base address
348 * that is not aligned to cache line boundary at all cost."
349 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
350 */
351struct stack_canary {
352 char __pad[20]; /* canary at %gs:20 */
353 unsigned long canary;
354};
53f82452 355DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 356#endif
198d208d
SR
357/*
358 * per-CPU IRQ handling stacks
359 */
360struct irq_stack {
361 u32 stack[THREAD_SIZE/sizeof(u32)];
362} __aligned(THREAD_SIZE);
363
364DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
365DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
60a5317f 366#endif /* X86_64 */
c758ecf6 367
61c4628b 368extern unsigned int xstate_size;
683e0253 369
24f1e32c
FW
370struct perf_event;
371
cb38d377 372struct thread_struct {
4d46a89e
IM
373 /* Cached TLS descriptors: */
374 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
375 unsigned long sp0;
376 unsigned long sp;
cb38d377 377#ifdef CONFIG_X86_32
4d46a89e 378 unsigned long sysenter_cs;
cb38d377 379#else
4d46a89e
IM
380 unsigned short es;
381 unsigned short ds;
382 unsigned short fsindex;
383 unsigned short gsindex;
cb38d377 384#endif
0c23590f 385#ifdef CONFIG_X86_32
4d46a89e 386 unsigned long ip;
0c23590f 387#endif
d756f4ad 388#ifdef CONFIG_X86_64
4d46a89e 389 unsigned long fs;
d756f4ad 390#endif
4d46a89e 391 unsigned long gs;
c5bedc68 392
24f1e32c
FW
393 /* Save middle states of ptrace breakpoints */
394 struct perf_event *ptrace_bps[HBP_NUM];
395 /* Debug status used for traps, single steps, etc... */
396 unsigned long debugreg6;
326264a0
FW
397 /* Keep track of the exact dr7 value set by the user */
398 unsigned long ptrace_dr7;
4d46a89e
IM
399 /* Fault info: */
400 unsigned long cr2;
51e7dc70 401 unsigned long trap_nr;
4d46a89e 402 unsigned long error_code;
cb38d377 403#ifdef CONFIG_X86_32
4d46a89e 404 /* Virtual 86 mode info */
cb38d377
GOC
405 struct vm86_struct __user *vm86_info;
406 unsigned long screen_bitmap;
4d46a89e
IM
407 unsigned long v86flags;
408 unsigned long v86mask;
409 unsigned long saved_sp0;
410 unsigned int saved_fs;
411 unsigned int saved_gs;
cb38d377 412#endif
4d46a89e
IM
413 /* IO permissions: */
414 unsigned long *io_bitmap_ptr;
415 unsigned long iopl;
416 /* Max allowed port in the bitmap, in bytes: */
417 unsigned io_bitmap_max;
0c8c0f03
DH
418
419 /* Floating point and extended processor state */
420 struct fpu fpu;
421 /*
422 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
423 * the end.
424 */
cb38d377
GOC
425};
426
62d7d7ed
GOC
427/*
428 * Set IOPL bits in EFLAGS from given mask
429 */
430static inline void native_set_iopl_mask(unsigned mask)
431{
432#ifdef CONFIG_X86_32
433 unsigned int reg;
4d46a89e 434
cca2e6f8
JP
435 asm volatile ("pushfl;"
436 "popl %0;"
437 "andl %1, %0;"
438 "orl %2, %0;"
439 "pushl %0;"
440 "popfl"
441 : "=&r" (reg)
442 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
443#endif
444}
445
4d46a89e
IM
446static inline void
447native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
448{
449 tss->x86_tss.sp0 = thread->sp0;
450#ifdef CONFIG_X86_32
4d46a89e 451 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
452 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
453 tss->x86_tss.ss1 = thread->sysenter_cs;
454 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
455 }
456#endif
457}
1b46cbe0 458
e801f864
GOC
459static inline void native_swapgs(void)
460{
461#ifdef CONFIG_X86_64
462 asm volatile("swapgs" ::: "memory");
463#endif
464}
465
a7fcf28d 466static inline unsigned long current_top_of_stack(void)
8ef46a67 467{
a7fcf28d 468#ifdef CONFIG_X86_64
24933b82 469 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
a7fcf28d
AL
470#else
471 /* sp0 on x86_32 is special in and around vm86 mode. */
472 return this_cpu_read_stable(cpu_current_top_of_stack);
473#endif
8ef46a67
AL
474}
475
7818a1e0
GOC
476#ifdef CONFIG_PARAVIRT
477#include <asm/paravirt.h>
478#else
4d46a89e
IM
479#define __cpuid native_cpuid
480#define paravirt_enabled() 0
1b46cbe0 481
cca2e6f8
JP
482static inline void load_sp0(struct tss_struct *tss,
483 struct thread_struct *thread)
7818a1e0
GOC
484{
485 native_load_sp0(tss, thread);
486}
487
62d7d7ed 488#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
489#endif /* CONFIG_PARAVIRT */
490
fc87e906 491typedef struct {
4d46a89e 492 unsigned long seg;
fc87e906
GOC
493} mm_segment_t;
494
495
683e0253
GOC
496/* Free all resources held by a thread. */
497extern void release_thread(struct task_struct *);
498
683e0253 499unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
500
501/*
502 * Generic CPUID function
503 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
504 * resulting in stale register contents being returned.
505 */
506static inline void cpuid(unsigned int op,
507 unsigned int *eax, unsigned int *ebx,
508 unsigned int *ecx, unsigned int *edx)
509{
510 *eax = op;
511 *ecx = 0;
512 __cpuid(eax, ebx, ecx, edx);
513}
514
515/* Some CPUID calls want 'count' to be placed in ecx */
516static inline void cpuid_count(unsigned int op, int count,
517 unsigned int *eax, unsigned int *ebx,
518 unsigned int *ecx, unsigned int *edx)
519{
520 *eax = op;
521 *ecx = count;
522 __cpuid(eax, ebx, ecx, edx);
523}
524
525/*
526 * CPUID functions returning a single datum
527 */
528static inline unsigned int cpuid_eax(unsigned int op)
529{
530 unsigned int eax, ebx, ecx, edx;
531
532 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 533
c758ecf6
GOC
534 return eax;
535}
4d46a89e 536
c758ecf6
GOC
537static inline unsigned int cpuid_ebx(unsigned int op)
538{
539 unsigned int eax, ebx, ecx, edx;
540
541 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 542
c758ecf6
GOC
543 return ebx;
544}
4d46a89e 545
c758ecf6
GOC
546static inline unsigned int cpuid_ecx(unsigned int op)
547{
548 unsigned int eax, ebx, ecx, edx;
549
550 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 551
c758ecf6
GOC
552 return ecx;
553}
4d46a89e 554
c758ecf6
GOC
555static inline unsigned int cpuid_edx(unsigned int op)
556{
557 unsigned int eax, ebx, ecx, edx;
558
559 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 560
c758ecf6
GOC
561 return edx;
562}
563
683e0253
GOC
564/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
565static inline void rep_nop(void)
566{
cca2e6f8 567 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
568}
569
4d46a89e
IM
570static inline void cpu_relax(void)
571{
572 rep_nop();
573}
574
3a6bfbc9
DB
575#define cpu_relax_lowlatency() cpu_relax()
576
5367b688 577/* Stop speculative execution and prefetching of modified code. */
683e0253
GOC
578static inline void sync_core(void)
579{
580 int tmp;
4d46a89e 581
eb068e78 582#ifdef CONFIG_M486
45c39fb0
PA
583 /*
584 * Do a CPUID if available, otherwise do a jump. The jump
585 * can conveniently enough be the jump around CPUID.
586 */
587 asm volatile("cmpl %2,%1\n\t"
588 "jl 1f\n\t"
589 "cpuid\n"
590 "1:"
591 : "=a" (tmp)
592 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
593 : "ebx", "ecx", "edx", "memory");
594#else
595 /*
596 * CPUID is a barrier to speculative execution.
597 * Prefetched instructions are automatically
598 * invalidated when modified.
599 */
600 asm volatile("cpuid"
601 : "=a" (tmp)
602 : "0" (1)
603 : "ebx", "ecx", "edx", "memory");
5367b688 604#endif
683e0253
GOC
605}
606
683e0253 607extern void select_idle_routine(const struct cpuinfo_x86 *c);
02c68a02 608extern void init_amd_e400_c1e_mask(void);
683e0253 609
4d46a89e 610extern unsigned long boot_option_idle_override;
02c68a02 611extern bool amd_e400_c1e_detected;
683e0253 612
d1896049 613enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
69fb3676 614 IDLE_POLL};
d1896049 615
1a53905a
GOC
616extern void enable_sep_cpu(void);
617extern int sysenter_setup(void);
618
29c84391 619extern void early_trap_init(void);
8170e6be 620void early_trap_pf_init(void);
29c84391 621
1a53905a 622/* Defined in head.S */
4d46a89e 623extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
624
625extern void cpu_set_gdt(int);
552be871 626extern void switch_to_new_gdt(int);
11e3a840 627extern void load_percpu_segment(int);
1a53905a 628extern void cpu_init(void);
1a53905a 629
c2724775
MM
630static inline unsigned long get_debugctlmsr(void)
631{
ea8e61b7 632 unsigned long debugctlmsr = 0;
c2724775
MM
633
634#ifndef CONFIG_X86_DEBUGCTLMSR
635 if (boot_cpu_data.x86 < 6)
636 return 0;
637#endif
638 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
639
ea8e61b7 640 return debugctlmsr;
c2724775
MM
641}
642
5b0e5084
JB
643static inline void update_debugctlmsr(unsigned long debugctlmsr)
644{
645#ifndef CONFIG_X86_DEBUGCTLMSR
646 if (boot_cpu_data.x86 < 6)
647 return;
648#endif
649 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
650}
651
9bd1190a
ON
652extern void set_task_blockstep(struct task_struct *task, bool on);
653
4d46a89e
IM
654/*
655 * from system description table in BIOS. Mostly for MCA use, but
656 * others may find it useful:
657 */
658extern unsigned int machine_id;
659extern unsigned int machine_submodel_id;
660extern unsigned int BIOS_revision;
1a53905a 661
4d46a89e
IM
662/* Boot loader type from the setup header: */
663extern int bootloader_type;
5031296c 664extern int bootloader_version;
1a53905a 665
4d46a89e 666extern char ignore_fpu_irq;
683e0253
GOC
667
668#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
669#define ARCH_HAS_PREFETCHW
670#define ARCH_HAS_SPINLOCK_PREFETCH
671
ae2e15eb 672#ifdef CONFIG_X86_32
a930dc45 673# define BASE_PREFETCH ""
4d46a89e 674# define ARCH_HAS_PREFETCH
ae2e15eb 675#else
a930dc45 676# define BASE_PREFETCH "prefetcht0 %P1"
ae2e15eb
GOC
677#endif
678
4d46a89e
IM
679/*
680 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
681 *
682 * It's not worth to care about 3dnow prefetches for the K6
683 * because they are microcoded there and very slow.
684 */
ae2e15eb
GOC
685static inline void prefetch(const void *x)
686{
a930dc45 687 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
ae2e15eb 688 X86_FEATURE_XMM,
a930dc45 689 "m" (*(const char *)x));
ae2e15eb
GOC
690}
691
4d46a89e
IM
692/*
693 * 3dnow prefetch to get an exclusive cache line.
694 * Useful for spinlocks to avoid one state transition in the
695 * cache coherency protocol:
696 */
ae2e15eb
GOC
697static inline void prefetchw(const void *x)
698{
a930dc45
BP
699 alternative_input(BASE_PREFETCH, "prefetchw %P1",
700 X86_FEATURE_3DNOWPREFETCH,
701 "m" (*(const char *)x));
ae2e15eb
GOC
702}
703
4d46a89e
IM
704static inline void spin_lock_prefetch(const void *x)
705{
706 prefetchw(x);
707}
708
d9e05cc5
AL
709#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
710 TOP_OF_KERNEL_STACK_PADDING)
711
2f66dcc9
GOC
712#ifdef CONFIG_X86_32
713/*
714 * User space process size: 3GB (default).
715 */
4d46a89e 716#define TASK_SIZE PAGE_OFFSET
d9517346 717#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
718#define STACK_TOP TASK_SIZE
719#define STACK_TOP_MAX STACK_TOP
720
721#define INIT_THREAD { \
d9e05cc5 722 .sp0 = TOP_OF_INIT_STACK, \
4d46a89e
IM
723 .vm86_info = NULL, \
724 .sysenter_cs = __KERNEL_CS, \
725 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
726}
727
2f66dcc9
GOC
728extern unsigned long thread_saved_pc(struct task_struct *tsk);
729
2f66dcc9 730/*
5c39403e 731 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
2f66dcc9 732 * This is necessary to guarantee that the entire "struct pt_regs"
b595076a 733 * is accessible even if the CPU haven't stored the SS/ESP registers
2f66dcc9
GOC
734 * on the stack (interrupt gate does not save these registers
735 * when switching to the same priv ring).
736 * Therefore beware: accessing the ss/esp fields of the
737 * "struct pt_regs" is possible, but they may contain the
738 * completely wrong values.
739 */
5c39403e
DV
740#define task_pt_regs(task) \
741({ \
742 unsigned long __ptr = (unsigned long)task_stack_page(task); \
743 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
744 ((struct pt_regs *)__ptr) - 1; \
2f66dcc9
GOC
745})
746
4d46a89e 747#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
748
749#else
750/*
07114f0f
AL
751 * User space process size. 47bits minus one guard page. The guard
752 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
753 * the highest possible canonical userspace address, then that
754 * syscall will enter the kernel with a non-canonical return
755 * address, and SYSRET will explode dangerously. We avoid this
756 * particular problem by preventing anything from being mapped
757 * at the maximum canonical address.
2f66dcc9 758 */
d9517346 759#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
760
761/* This decides where the kernel will search for a free chunk of vm
762 * space during mmap's.
763 */
4d46a89e
IM
764#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
765 0xc0000000 : 0xFFFFe000)
2f66dcc9 766
6bd33008 767#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
d9517346 768 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
6bd33008 769#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
d9517346 770 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 771
922a70d3 772#define STACK_TOP TASK_SIZE
d9517346 773#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 774
2f66dcc9 775#define INIT_THREAD { \
d9e05cc5 776 .sp0 = TOP_OF_INIT_STACK \
2f66dcc9
GOC
777}
778
2f66dcc9
GOC
779/*
780 * Return saved PC of a blocked thread.
781 * What is this good for? it will be always the scheduler or ret_from_fork.
782 */
4d46a89e 783#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 784
4d46a89e 785#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
89240ba0 786extern unsigned long KSTK_ESP(struct task_struct *task);
d046ff8b 787
2f66dcc9
GOC
788#endif /* CONFIG_X86_64 */
789
513ad84b
IM
790extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
791 unsigned long new_sp);
792
4d46a89e
IM
793/*
794 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
795 * space during mmap's.
796 */
797#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
798
4d46a89e 799#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 800
529e25f6
EB
801/* Get/set a process' ability to use the timestamp counter instruction */
802#define GET_TSC_CTL(adr) get_tsc_mode((adr))
803#define SET_TSC_CTL(val) set_tsc_mode((val))
804
805extern int get_tsc_mode(unsigned long adr);
806extern int set_tsc_mode(unsigned int val);
807
fe3d197f 808/* Register/unregister a process' MPX related resource */
46a6e0cf
DH
809#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
810#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
fe3d197f
DH
811
812#ifdef CONFIG_X86_INTEL_MPX
46a6e0cf
DH
813extern int mpx_enable_management(void);
814extern int mpx_disable_management(void);
fe3d197f 815#else
46a6e0cf 816static inline int mpx_enable_management(void)
fe3d197f
DH
817{
818 return -EINVAL;
819}
46a6e0cf 820static inline int mpx_disable_management(void)
fe3d197f
DH
821{
822 return -EINVAL;
823}
824#endif /* CONFIG_X86_INTEL_MPX */
825
8b84c8df 826extern u16 amd_get_nb_id(int cpu);
cc2749e4 827extern u32 amd_get_nodes_per_socket(void);
6a812691 828
96e39ac0
JW
829static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
830{
831 uint32_t base, eax, signature[3];
832
833 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
834 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
835
836 if (!memcmp(sig, signature, 12) &&
837 (leaves == 0 || ((eax - base) >= leaves)))
838 return base;
839 }
840
841 return 0;
842}
843
f05e798a
DH
844extern unsigned long arch_align_stack(unsigned long sp);
845extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
846
847void default_idle(void);
6a377ddc
LB
848#ifdef CONFIG_XEN
849bool xen_set_default_idle(void);
850#else
851#define xen_set_default_idle 0
852#endif
f05e798a
DH
853
854void stop_this_cpu(void *dummy);
4d067d8e 855void df_debug(struct pt_regs *regs, long error_code);
1965aae3 856#endif /* _ASM_X86_PROCESSOR_H */