x86/cpufeatures: Enumerate user wait instructions
[linux-block.git] / arch / x86 / include / asm / msr-index.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1965aae3
PA
2#ifndef _ASM_X86_MSR_INDEX_H
3#define _ASM_X86_MSR_INDEX_H
4bc5aa91 4
d8eabc37
TG
5#include <linux/bits.h>
6
053080a9
BP
7/*
8 * CPU model specific register (MSR) numbers.
9 *
10 * Do not add new entries to this file unless the definitions are shared
11 * between multiple compilation units.
12 */
4bc5aa91
PA
13
14/* x86-64 specific MSRs */
15#define MSR_EFER 0xc0000080 /* extended feature register */
16#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
17#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
18#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
19#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
20#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
21#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
22#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
5df97400 23#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
4bc5aa91
PA
24
25/* EFER bits: */
26#define _EFER_SCE 0 /* SYSCALL/SYSRET */
27#define _EFER_LME 8 /* Long mode enable */
28#define _EFER_LMA 10 /* Long mode active (read-only) */
29#define _EFER_NX 11 /* No execute enable */
9962d032 30#define _EFER_SVME 12 /* Enable virtualization */
eec4b140 31#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
d2062693 32#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
4bc5aa91
PA
33
34#define EFER_SCE (1<<_EFER_SCE)
35#define EFER_LME (1<<_EFER_LME)
36#define EFER_LMA (1<<_EFER_LMA)
37#define EFER_NX (1<<_EFER_NX)
9962d032 38#define EFER_SVME (1<<_EFER_SVME)
eec4b140 39#define EFER_LMSLE (1<<_EFER_LMSLE)
d2062693 40#define EFER_FFXSR (1<<_EFER_FFXSR)
4bc5aa91
PA
41
42/* Intel MSRs. Some also available on other CPUs */
3f5a7896 43
1e340c60 44#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
d8eabc37 45#define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */
5bfbe3ad 46#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */
d8eabc37 47#define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */
9f65fb29 48#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
d8eabc37 49#define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
1e340c60
DW
50
51#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
d8eabc37 52#define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */
1e340c60 53
3f5a7896
TL
54#define MSR_PPIN_CTL 0x0000004e
55#define MSR_PPIN 0x0000004f
56
4bc5aa91
PA
57#define MSR_IA32_PERFCTR0 0x000000c1
58#define MSR_IA32_PERFCTR1 0x000000c2
59#define MSR_FSB_FREQ 0x000000cd
5369a21e 60#define MSR_PLATFORM_INFO 0x000000ce
90218ac7
KH
61#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
62#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
4bc5aa91 63
40496c8e 64#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
14796fca
LB
65#define NHM_C3_AUTO_DEMOTE (1UL << 25)
66#define NHM_C1_AUTO_DEMOTE (1UL << 26)
bfb53ccf 67#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
a00072a2
MT
68#define SNB_C3_AUTO_UNDEMOTE (1UL << 27)
69#define SNB_C1_AUTO_UNDEMOTE (1UL << 28)
14796fca 70
4bc5aa91 71#define MSR_MTRRcap 0x000000fe
1e340c60
DW
72
73#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
d8eabc37
TG
74#define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */
75#define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */
76#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */
77#define ARCH_CAP_SSB_NO BIT(4) /*
78 * Not susceptible to Speculative Store Bypass
79 * attack, so no Speculative Store Bypass
80 * control required.
81 */
ed5194c2
AK
82#define ARCH_CAP_MDS_NO BIT(5) /*
83 * Not susceptible to
84 * Microarchitectural Data
85 * Sampling (MDS) vulnerabilities.
86 */
1e340c60 87
3fa045be 88#define MSR_IA32_FLUSH_CMD 0x0000010b
d8eabc37
TG
89#define L1D_FLUSH BIT(0) /*
90 * Writeback and invalidate the
91 * L1 data cache.
92 */
3fa045be 93
4bc5aa91 94#define MSR_IA32_BBL_CR_CTL 0x00000119
91c9c3ed 95#define MSR_IA32_BBL_CR_CTL3 0x0000011e
4bc5aa91
PA
96
97#define MSR_IA32_SYSENTER_CS 0x00000174
98#define MSR_IA32_SYSENTER_ESP 0x00000175
99#define MSR_IA32_SYSENTER_EIP 0x00000176
100
101#define MSR_IA32_MCG_CAP 0x00000179
102#define MSR_IA32_MCG_STATUS 0x0000017a
103#define MSR_IA32_MCG_CTL 0x0000017b
bc12edb8 104#define MSR_IA32_MCG_EXT_CTL 0x000004d0
4bc5aa91 105
a7e3ed1e
AK
106#define MSR_OFFCORE_RSP_0 0x000001a6
107#define MSR_OFFCORE_RSP_1 0x000001a7
c4d30668
LB
108#define MSR_TURBO_RATIO_LIMIT 0x000001ad
109#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
110#define MSR_TURBO_RATIO_LIMIT2 0x000001af
a7e3ed1e 111
225ce539
SE
112#define MSR_LBR_SELECT 0x000001c8
113#define MSR_LBR_TOS 0x000001c9
114#define MSR_LBR_NHM_FROM 0x00000680
115#define MSR_LBR_NHM_TO 0x000006c0
116#define MSR_LBR_CORE_FROM 0x00000040
117#define MSR_LBR_CORE_TO 0x00000060
118
b83ff1c8
AK
119#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
120#define LBR_INFO_MISPRED BIT_ULL(63)
121#define LBR_INFO_IN_TX BIT_ULL(62)
122#define LBR_INFO_ABORT BIT_ULL(61)
123#define LBR_INFO_CYCLES 0xffff
124
4bc5aa91 125#define MSR_IA32_PEBS_ENABLE 0x000003f1
c22497f5 126#define MSR_PEBS_DATA_CFG 0x000003f2
4bc5aa91
PA
127#define MSR_IA32_DS_AREA 0x00000600
128#define MSR_IA32_PERF_CAPABILITIES 0x00000345
f20093ee 129#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
4bc5aa91 130
52ca9ced 131#define MSR_IA32_RTIT_CTL 0x00000570
887eda13
CP
132#define RTIT_CTL_TRACEEN BIT(0)
133#define RTIT_CTL_CYCLEACC BIT(1)
134#define RTIT_CTL_OS BIT(2)
135#define RTIT_CTL_USR BIT(3)
136#define RTIT_CTL_PWR_EVT_EN BIT(4)
137#define RTIT_CTL_FUP_ON_PTW BIT(5)
69843a91 138#define RTIT_CTL_FABRIC_EN BIT(6)
887eda13
CP
139#define RTIT_CTL_CR3EN BIT(7)
140#define RTIT_CTL_TOPA BIT(8)
141#define RTIT_CTL_MTC_EN BIT(9)
142#define RTIT_CTL_TSC_EN BIT(10)
143#define RTIT_CTL_DISRETC BIT(11)
144#define RTIT_CTL_PTW_EN BIT(12)
145#define RTIT_CTL_BRANCH_EN BIT(13)
146#define RTIT_CTL_MTC_RANGE_OFFSET 14
147#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
148#define RTIT_CTL_CYC_THRESH_OFFSET 19
149#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
150#define RTIT_CTL_PSB_FREQ_OFFSET 24
151#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
152#define RTIT_CTL_ADDR0_OFFSET 32
153#define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET)
154#define RTIT_CTL_ADDR1_OFFSET 36
155#define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET)
156#define RTIT_CTL_ADDR2_OFFSET 40
157#define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET)
158#define RTIT_CTL_ADDR3_OFFSET 44
159#define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET)
52ca9ced 160#define MSR_IA32_RTIT_STATUS 0x00000571
887eda13
CP
161#define RTIT_STATUS_FILTEREN BIT(0)
162#define RTIT_STATUS_CONTEXTEN BIT(1)
163#define RTIT_STATUS_TRIGGEREN BIT(2)
164#define RTIT_STATUS_BUFFOVF BIT(3)
165#define RTIT_STATUS_ERROR BIT(4)
166#define RTIT_STATUS_STOPPED BIT(5)
69843a91
LK
167#define RTIT_STATUS_BYTECNT_OFFSET 32
168#define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
f127fa09
AS
169#define MSR_IA32_RTIT_ADDR0_A 0x00000580
170#define MSR_IA32_RTIT_ADDR0_B 0x00000581
171#define MSR_IA32_RTIT_ADDR1_A 0x00000582
172#define MSR_IA32_RTIT_ADDR1_B 0x00000583
173#define MSR_IA32_RTIT_ADDR2_A 0x00000584
174#define MSR_IA32_RTIT_ADDR2_B 0x00000585
175#define MSR_IA32_RTIT_ADDR3_A 0x00000586
176#define MSR_IA32_RTIT_ADDR3_B 0x00000587
52ca9ced
AS
177#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
178#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
179#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
180
4bc5aa91
PA
181#define MSR_MTRRfix64K_00000 0x00000250
182#define MSR_MTRRfix16K_80000 0x00000258
183#define MSR_MTRRfix16K_A0000 0x00000259
184#define MSR_MTRRfix4K_C0000 0x00000268
185#define MSR_MTRRfix4K_C8000 0x00000269
186#define MSR_MTRRfix4K_D0000 0x0000026a
187#define MSR_MTRRfix4K_D8000 0x0000026b
188#define MSR_MTRRfix4K_E0000 0x0000026c
189#define MSR_MTRRfix4K_E8000 0x0000026d
190#define MSR_MTRRfix4K_F0000 0x0000026e
191#define MSR_MTRRfix4K_F8000 0x0000026f
192#define MSR_MTRRdefType 0x000002ff
193
2e5d9c85 194#define MSR_IA32_CR_PAT 0x00000277
195
4bc5aa91
PA
196#define MSR_IA32_DEBUGCTLMSR 0x000001d9
197#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
198#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
199#define MSR_IA32_LASTINTFROMIP 0x000001dd
200#define MSR_IA32_LASTINTTOIP 0x000001de
201
d2499d8b 202/* DEBUGCTLMSR bits (others vary by model): */
7c5ecaf7 203#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
b9894a2f 204#define DEBUGCTLMSR_BTF_SHIFT 1
7c5ecaf7
PZ
205#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
206#define DEBUGCTLMSR_TR (1UL << 6)
207#define DEBUGCTLMSR_BTS (1UL << 7)
208#define DEBUGCTLMSR_BTINT (1UL << 8)
209#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
210#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
211#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
af3bdb99 212#define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12)
6089327f
KL
213#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
214#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
d2499d8b 215
d0dc8494
AK
216#define MSR_PEBS_FRONTEND 0x000003f7
217
67920418
LB
218#define MSR_IA32_POWER_CTL 0x000001fc
219
4bc5aa91
PA
220#define MSR_IA32_MC0_CTL 0x00000400
221#define MSR_IA32_MC0_STATUS 0x00000401
222#define MSR_IA32_MC0_ADDR 0x00000402
223#define MSR_IA32_MC0_MISC 0x00000403
224
9c63a650
LB
225/* C-state Residency Counters */
226#define MSR_PKG_C3_RESIDENCY 0x000003f8
227#define MSR_PKG_C6_RESIDENCY 0x000003f9
0539ba11 228#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
9c63a650
LB
229#define MSR_PKG_C7_RESIDENCY 0x000003fa
230#define MSR_CORE_C3_RESIDENCY 0x000003fc
231#define MSR_CORE_C6_RESIDENCY 0x000003fd
232#define MSR_CORE_C7_RESIDENCY 0x000003fe
fb5d4327 233#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
9c63a650 234#define MSR_PKG_C2_RESIDENCY 0x0000060d
ca58710f
KCA
235#define MSR_PKG_C8_RESIDENCY 0x00000630
236#define MSR_PKG_C9_RESIDENCY 0x00000631
237#define MSR_PKG_C10_RESIDENCY 0x00000632
9c63a650 238
5a63426e
LB
239/* Interrupt Response Limit */
240#define MSR_PKGC3_IRTL 0x0000060a
241#define MSR_PKGC6_IRTL 0x0000060b
242#define MSR_PKGC7_IRTL 0x0000060c
243#define MSR_PKGC8_IRTL 0x00000633
244#define MSR_PKGC9_IRTL 0x00000634
245#define MSR_PKGC10_IRTL 0x00000635
246
3fc808aa
LB
247/* Run Time Average Power Limiting (RAPL) Interface */
248
249#define MSR_RAPL_POWER_UNIT 0x00000606
250
251#define MSR_PKG_POWER_LIMIT 0x00000610
252#define MSR_PKG_ENERGY_STATUS 0x00000611
253#define MSR_PKG_PERF_STATUS 0x00000613
254#define MSR_PKG_POWER_INFO 0x00000614
255
256#define MSR_DRAM_POWER_LIMIT 0x00000618
257#define MSR_DRAM_ENERGY_STATUS 0x00000619
258#define MSR_DRAM_PERF_STATUS 0x0000061b
259#define MSR_DRAM_POWER_INFO 0x0000061c
260
261#define MSR_PP0_POWER_LIMIT 0x00000638
262#define MSR_PP0_ENERGY_STATUS 0x00000639
263#define MSR_PP0_POLICY 0x0000063a
264#define MSR_PP0_PERF_STATUS 0x0000063b
265
266#define MSR_PP1_POWER_LIMIT 0x00000640
267#define MSR_PP1_ENERGY_STATUS 0x00000641
268#define MSR_PP1_POLICY 0x00000642
269
4a6772f5 270/* Config TDP MSRs */
6fb3143b
LB
271#define MSR_CONFIG_TDP_NOMINAL 0x00000648
272#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
273#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
274#define MSR_CONFIG_TDP_CONTROL 0x0000064B
275#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
276
dcee75b3
SP
277#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
278
0b2bb692
LB
279#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
280#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
281#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
282#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
283
144b44b1 284#define MSR_CORE_C1_RES 0x00000660
0539ba11 285#define MSR_MODULE_C6_RES_MS 0x00000664
144b44b1 286
8c058d53
LB
287#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
288#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
289
8a34fd02
LB
290#define MSR_ATOM_CORE_RATIOS 0x0000066a
291#define MSR_ATOM_CORE_VIDS 0x0000066b
292#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
293#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
294
295
3a9a941d
LB
296#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
297#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
298#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
299
2f86dc4c
DB
300/* Hardware P state interface */
301#define MSR_PPERF 0x0000064e
302#define MSR_PERF_LIMIT_REASONS 0x0000064f
303#define MSR_PM_ENABLE 0x00000770
304#define MSR_HWP_CAPABILITIES 0x00000771
305#define MSR_HWP_REQUEST_PKG 0x00000772
306#define MSR_HWP_INTERRUPT 0x00000773
307#define MSR_HWP_REQUEST 0x00000774
308#define MSR_HWP_STATUS 0x00000777
309
310/* CPUID.6.EAX */
311#define HWP_BASE_BIT (1<<7)
312#define HWP_NOTIFICATIONS_BIT (1<<8)
313#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
314#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
315#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
316
317/* IA32_HWP_CAPABILITIES */
670e27d8
LB
318#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
319#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
320#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
321#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
2f86dc4c
DB
322
323/* IA32_HWP_REQUEST */
324#define HWP_MIN_PERF(x) (x & 0xff)
325#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
326#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
2fc49cb0 327#define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
8d84e906
LB
328#define HWP_EPP_PERFORMANCE 0x00
329#define HWP_EPP_BALANCE_PERFORMANCE 0x80
330#define HWP_EPP_BALANCE_POWERSAVE 0xC0
331#define HWP_EPP_POWERSAVE 0xFF
2fc49cb0
LB
332#define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
333#define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
2f86dc4c
DB
334
335/* IA32_HWP_STATUS */
336#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
337#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
338
339/* IA32_HWP_INTERRUPT */
340#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
341#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
342
5bbc097d
JR
343#define MSR_AMD64_MC0_MASK 0xc0010044
344
a2d32bcb
AK
345#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
346#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
347#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
348#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
349
5bbc097d
JR
350#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
351
03195c6b
AK
352/* These are consecutive and not in the normal 4er MCE bank block */
353#define MSR_IA32_MC0_CTL2 0x00000280
a2d32bcb
AK
354#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
355
4bc5aa91
PA
356#define MSR_P6_PERFCTR0 0x000000c1
357#define MSR_P6_PERFCTR1 0x000000c2
358#define MSR_P6_EVNTSEL0 0x00000186
359#define MSR_P6_EVNTSEL1 0x00000187
360
e717bf4e
VW
361#define MSR_KNC_PERFCTR0 0x00000020
362#define MSR_KNC_PERFCTR1 0x00000021
363#define MSR_KNC_EVNTSEL0 0x00000028
364#define MSR_KNC_EVNTSEL1 0x00000029
365
069e0c3c
AK
366/* Alternative perfctr range with full access. */
367#define MSR_IA32_PMC0 0x000004c1
368
4f8a6b1a 369/* AMD64 MSRs. Not complete. See the architecture manual for a more
4bc5aa91 370 complete list. */
4f8a6b1a 371
29d0887f 372#define MSR_AMD64_PATCH_LEVEL 0x0000008b
fbc0db76 373#define MSR_AMD64_TSC_RATIO 0xc0000104
12db648c 374#define MSR_AMD64_NB_CFG 0xc001001f
29d0887f 375#define MSR_AMD64_PATCH_LOADER 0xc0010020
035a02c1
AH
376#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
377#define MSR_AMD64_OSVW_STATUS 0xc0010141
3b564968 378#define MSR_AMD64_LS_CFG 0xc0011020
67ec6607 379#define MSR_AMD64_DC_CFG 0xc0011022
f0322bd3 380#define MSR_AMD64_BU_CFG2 0xc001102a
4f8a6b1a
SE
381#define MSR_AMD64_IBSFETCHCTL 0xc0011030
382#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
383#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
b7074f1f
RR
384#define MSR_AMD64_IBSFETCH_REG_COUNT 3
385#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
4f8a6b1a
SE
386#define MSR_AMD64_IBSOPCTL 0xc0011033
387#define MSR_AMD64_IBSOPRIP 0xc0011034
388#define MSR_AMD64_IBSOPDATA 0xc0011035
389#define MSR_AMD64_IBSOPDATA2 0xc0011036
390#define MSR_AMD64_IBSOPDATA3 0xc0011037
391#define MSR_AMD64_IBSDCLINAD 0xc0011038
392#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
b7074f1f
RR
393#define MSR_AMD64_IBSOP_REG_COUNT 7
394#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
4f8a6b1a 395#define MSR_AMD64_IBSCTL 0xc001103a
25da6950 396#define MSR_AMD64_IBSBRTARGET 0xc001103b
904cb367 397#define MSR_AMD64_IBSOPDATA4 0xc001103d
b7074f1f 398#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
1958b5fc
TL
399#define MSR_AMD64_SEV 0xc0010131
400#define MSR_AMD64_SEV_ENABLED_BIT 0
401#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
4f8a6b1a 402
11fb0683
TL
403#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
404
aaf24884
HR
405/* Fam 17h MSRs */
406#define MSR_F17H_IRPERF 0xc00000e9
407
c43ca509
JS
408/* Fam 16h MSRs */
409#define MSR_F16H_L2I_PERF_CTL 0xc0010230
410#define MSR_F16H_L2I_PERF_CTR 0xc0010231
d6d55f0b
JS
411#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
412#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
413#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
414#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
c43ca509 415
da169f5d
RR
416/* Fam 15h MSRs */
417#define MSR_F15H_PERF_CTL 0xc0010200
e84b7119
JN
418#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL
419#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)
420#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)
421#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)
422#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)
423#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)
424
da169f5d 425#define MSR_F15H_PERF_CTR 0xc0010201
e84b7119
JN
426#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR
427#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)
428#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)
429#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)
430#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)
431#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)
432
e259514e
JS
433#define MSR_F15H_NB_PERF_CTL 0xc0010240
434#define MSR_F15H_NB_PERF_CTR 0xc0010241
8a224261 435#define MSR_F15H_PTSC 0xc0010280
ae8b7875 436#define MSR_F15H_IC_CFG 0xc0011021
0e1b869f 437#define MSR_F15H_EX_CFG 0xc001102c
da169f5d 438
2274c33e
YL
439/* Fam 10h MSRs */
440#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
441#define FAM10H_MMIO_CONF_ENABLE (1<<0)
442#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
443#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
37db6c8f 444#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
2274c33e 445#define FAM10H_MMIO_CONF_BASE_SHIFT 20
9d260ebc 446#define MSR_FAM10H_NODE_ID 0xc001100c
e4d0e84e
TL
447#define MSR_F10H_DECFG 0xc0011029
448#define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
9c6a73c7 449#define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
2274c33e 450
4f8a6b1a
SE
451/* K8 MSRs */
452#define MSR_K8_TOP_MEM1 0xc001001a
453#define MSR_K8_TOP_MEM2 0xc001001d
454#define MSR_K8_SYSCFG 0xc0010010
872cbefd
TL
455#define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23
456#define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
aa83f3f2
TG
457#define MSR_K8_INT_PENDING_MSG 0xc0010055
458/* C1E active bits in int pending message */
459#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
8346ea17 460#define MSR_K8_TSEG_ADDR 0xc0010112
3afb1121 461#define MSR_K8_TSEG_MASK 0xc0010113
4f8a6b1a
SE
462#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
463#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
464#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
465
466/* K7 MSRs */
4bc5aa91
PA
467#define MSR_K7_EVNTSEL0 0xc0010000
468#define MSR_K7_PERFCTR0 0xc0010004
469#define MSR_K7_EVNTSEL1 0xc0010001
470#define MSR_K7_PERFCTR1 0xc0010005
471#define MSR_K7_EVNTSEL2 0xc0010002
472#define MSR_K7_PERFCTR2 0xc0010006
473#define MSR_K7_EVNTSEL3 0xc0010003
474#define MSR_K7_PERFCTR3 0xc0010007
4bc5aa91 475#define MSR_K7_CLK_CTL 0xc001001b
4bc5aa91 476#define MSR_K7_HWCR 0xc0010015
18c71ce9
TL
477#define MSR_K7_HWCR_SMMLOCK_BIT 0
478#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
4bc5aa91
PA
479#define MSR_K7_FID_VID_CTL 0xc0010041
480#define MSR_K7_FID_VID_STATUS 0xc0010042
4bc5aa91
PA
481
482/* K6 MSRs */
4bc5aa91
PA
483#define MSR_K6_WHCR 0xc0000082
484#define MSR_K6_UWCCR 0xc0000085
485#define MSR_K6_EPMR 0xc0000086
486#define MSR_K6_PSOR 0xc0000087
487#define MSR_K6_PFIR 0xc0000088
488
489/* Centaur-Hauls/IDT defined MSRs. */
490#define MSR_IDT_FCR1 0x00000107
491#define MSR_IDT_FCR2 0x00000108
492#define MSR_IDT_FCR3 0x00000109
493#define MSR_IDT_FCR4 0x0000010a
494
495#define MSR_IDT_MCR0 0x00000110
496#define MSR_IDT_MCR1 0x00000111
497#define MSR_IDT_MCR2 0x00000112
498#define MSR_IDT_MCR3 0x00000113
499#define MSR_IDT_MCR4 0x00000114
500#define MSR_IDT_MCR5 0x00000115
501#define MSR_IDT_MCR6 0x00000116
502#define MSR_IDT_MCR7 0x00000117
503#define MSR_IDT_MCR_CTRL 0x00000120
504
505/* VIA Cyrix defined MSRs*/
506#define MSR_VIA_FCR 0x00001107
507#define MSR_VIA_LONGHAUL 0x0000110a
508#define MSR_VIA_RNG 0x0000110b
509#define MSR_VIA_BCR2 0x00001147
510
511/* Transmeta defined MSRs */
512#define MSR_TMTA_LONGRUN_CTRL 0x80868010
513#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
514#define MSR_TMTA_LRTI_READOUT 0x80868018
515#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
516
517/* Intel defined MSRs. */
518#define MSR_IA32_P5_MC_ADDR 0x00000000
519#define MSR_IA32_P5_MC_TYPE 0x00000001
520#define MSR_IA32_TSC 0x00000010
521#define MSR_IA32_PLATFORM_ID 0x00000017
522#define MSR_IA32_EBL_CR_POWERON 0x0000002a
b9a52c4b 523#define MSR_EBC_FREQUENCY_ID 0x0000002c
1ed51011 524#define MSR_SMI_COUNT 0x00000034
315a6558 525#define MSR_IA32_FEATURE_CONTROL 0x0000003a
ba904635 526#define MSR_IA32_TSC_ADJUST 0x0000003b
da8999d3 527#define MSR_IA32_BNDCFGS 0x00000d90
4bc5aa91 528
4531662d
JM
529#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
530
6229ad27
FY
531#define MSR_IA32_XSS 0x00000da0
532
cafd6659
SW
533#define FEATURE_CONTROL_LOCKED (1<<0)
534#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
535#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
bc12edb8 536#define FEATURE_CONTROL_LMCE (1<<20)
defed7ed 537
4bc5aa91
PA
538#define MSR_IA32_APICBASE 0x0000001b
539#define MSR_IA32_APICBASE_BSP (1<<8)
540#define MSR_IA32_APICBASE_ENABLE (1<<11)
541#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
542
b90dfb04
LJ
543#define MSR_IA32_TSCDEADLINE 0x000006e0
544
4bc5aa91
PA
545#define MSR_IA32_UCODE_WRITE 0x00000079
546#define MSR_IA32_UCODE_REV 0x0000008b
547
e9ac033e
EK
548#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
549#define MSR_IA32_SMBASE 0x0000009e
550
4bc5aa91
PA
551#define MSR_IA32_PERF_STATUS 0x00000198
552#define MSR_IA32_PERF_CTL 0x00000199
e7ddf4b7 553#define INTEL_PERF_CTL_MASK 0xffff
f594065f 554#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
3dc9a633
MG
555#define MSR_AMD_PERF_STATUS 0xc0010063
556#define MSR_AMD_PERF_CTL 0xc0010062
4bc5aa91
PA
557
558#define MSR_IA32_MPERF 0x000000e7
559#define MSR_IA32_APERF 0x000000e8
560
561#define MSR_IA32_THERM_CONTROL 0x0000019a
562#define MSR_IA32_THERM_INTERRUPT 0x0000019b
ba2d0f2b 563
9792db61
FY
564#define THERM_INT_HIGH_ENABLE (1 << 0)
565#define THERM_INT_LOW_ENABLE (1 << 1)
566#define THERM_INT_PLN_ENABLE (1 << 24)
ba2d0f2b 567
4bc5aa91 568#define MSR_IA32_THERM_STATUS 0x0000019c
ba2d0f2b
TG
569
570#define THERM_STATUS_PROCHOT (1 << 0)
9792db61 571#define THERM_STATUS_POWER_LIMIT (1 << 10)
ba2d0f2b 572
f3a0867b
BZ
573#define MSR_THERM2_CTL 0x0000019d
574
575#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
576
4bc5aa91
PA
577#define MSR_IA32_MISC_ENABLE 0x000001a0
578
a321cedb
CE
579#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
580
98af7459 581#define MSR_MISC_FEATURE_CONTROL 0x000001a4
2f86dc4c
DB
582#define MSR_MISC_PWR_MGMT 0x000001aa
583
23016bf0 584#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
d0117a0e
LB
585#define ENERGY_PERF_BIAS_PERFORMANCE 0
586#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
587#define ENERGY_PERF_BIAS_NORMAL 6
588#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
589#define ENERGY_PERF_BIAS_POWERSAVE 15
23016bf0 590
9792db61
FY
591#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
592
593#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
594#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
595
596#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
597
598#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
599#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
600#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
601
9e76a97e
D
602/* Thermal Thresholds Support */
603#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
604#define THERM_SHIFT_THRESHOLD0 8
605#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
606#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
607#define THERM_SHIFT_THRESHOLD1 16
608#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
609#define THERM_STATUS_THRESHOLD0 (1 << 6)
610#define THERM_LOG_THRESHOLD0 (1 << 7)
611#define THERM_STATUS_THRESHOLD1 (1 << 8)
612#define THERM_LOG_THRESHOLD1 (1 << 9)
613
bdf21a49 614/* MISC_ENABLE bits: architectural */
0b131be8
PA
615#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
616#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
617#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
618#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
619#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
620#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
621#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
622#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
623#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
624#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
625#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
626#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
627#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
628#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
629#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
c45f7736 630#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
0b131be8
PA
631#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
632#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
633#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
634#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
bdf21a49
PA
635
636/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
0b131be8
PA
637#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
638#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
639#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
640#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
641#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
642#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
643#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
644#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
645#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
646#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
647#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
648#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
649#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
650#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
651#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
652#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
653#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
654#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
655#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
656#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
657#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
658#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
659#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
660#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
661#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
662#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
663#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
664#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
665#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
666#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
bdf21a49 667
ab6d9468
KH
668/* MISC_FEATURES_ENABLES non-architectural features */
669#define MSR_MISC_FEATURES_ENABLES 0x00000140
ae47eda9 670
e9ea1e7f
KH
671#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
672#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
ab6d9468 673#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
ae47eda9 674
279f1461
SS
675#define MSR_IA32_TSC_DEADLINE 0x000006E0
676
52f64909
PZI
677
678#define MSR_TSX_FORCE_ABORT 0x0000010F
679
680#define MSR_TFA_RTM_FORCE_ABORT_BIT 0
681#define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
682
4bc5aa91
PA
683/* P4/Xeon+ specific */
684#define MSR_IA32_MCG_EAX 0x00000180
685#define MSR_IA32_MCG_EBX 0x00000181
686#define MSR_IA32_MCG_ECX 0x00000182
687#define MSR_IA32_MCG_EDX 0x00000183
688#define MSR_IA32_MCG_ESI 0x00000184
689#define MSR_IA32_MCG_EDI 0x00000185
690#define MSR_IA32_MCG_EBP 0x00000186
691#define MSR_IA32_MCG_ESP 0x00000187
692#define MSR_IA32_MCG_EFLAGS 0x00000188
693#define MSR_IA32_MCG_EIP 0x00000189
694#define MSR_IA32_MCG_RESERVED 0x0000018a
695
696/* Pentium IV performance counter MSRs */
697#define MSR_P4_BPU_PERFCTR0 0x00000300
698#define MSR_P4_BPU_PERFCTR1 0x00000301
699#define MSR_P4_BPU_PERFCTR2 0x00000302
700#define MSR_P4_BPU_PERFCTR3 0x00000303
701#define MSR_P4_MS_PERFCTR0 0x00000304
702#define MSR_P4_MS_PERFCTR1 0x00000305
703#define MSR_P4_MS_PERFCTR2 0x00000306
704#define MSR_P4_MS_PERFCTR3 0x00000307
705#define MSR_P4_FLAME_PERFCTR0 0x00000308
706#define MSR_P4_FLAME_PERFCTR1 0x00000309
707#define MSR_P4_FLAME_PERFCTR2 0x0000030a
708#define MSR_P4_FLAME_PERFCTR3 0x0000030b
709#define MSR_P4_IQ_PERFCTR0 0x0000030c
710#define MSR_P4_IQ_PERFCTR1 0x0000030d
711#define MSR_P4_IQ_PERFCTR2 0x0000030e
712#define MSR_P4_IQ_PERFCTR3 0x0000030f
713#define MSR_P4_IQ_PERFCTR4 0x00000310
714#define MSR_P4_IQ_PERFCTR5 0x00000311
715#define MSR_P4_BPU_CCCR0 0x00000360
716#define MSR_P4_BPU_CCCR1 0x00000361
717#define MSR_P4_BPU_CCCR2 0x00000362
718#define MSR_P4_BPU_CCCR3 0x00000363
719#define MSR_P4_MS_CCCR0 0x00000364
720#define MSR_P4_MS_CCCR1 0x00000365
721#define MSR_P4_MS_CCCR2 0x00000366
722#define MSR_P4_MS_CCCR3 0x00000367
723#define MSR_P4_FLAME_CCCR0 0x00000368
724#define MSR_P4_FLAME_CCCR1 0x00000369
725#define MSR_P4_FLAME_CCCR2 0x0000036a
726#define MSR_P4_FLAME_CCCR3 0x0000036b
727#define MSR_P4_IQ_CCCR0 0x0000036c
728#define MSR_P4_IQ_CCCR1 0x0000036d
729#define MSR_P4_IQ_CCCR2 0x0000036e
730#define MSR_P4_IQ_CCCR3 0x0000036f
731#define MSR_P4_IQ_CCCR4 0x00000370
732#define MSR_P4_IQ_CCCR5 0x00000371
733#define MSR_P4_ALF_ESCR0 0x000003ca
734#define MSR_P4_ALF_ESCR1 0x000003cb
735#define MSR_P4_BPU_ESCR0 0x000003b2
736#define MSR_P4_BPU_ESCR1 0x000003b3
737#define MSR_P4_BSU_ESCR0 0x000003a0
738#define MSR_P4_BSU_ESCR1 0x000003a1
739#define MSR_P4_CRU_ESCR0 0x000003b8
740#define MSR_P4_CRU_ESCR1 0x000003b9
741#define MSR_P4_CRU_ESCR2 0x000003cc
742#define MSR_P4_CRU_ESCR3 0x000003cd
743#define MSR_P4_CRU_ESCR4 0x000003e0
744#define MSR_P4_CRU_ESCR5 0x000003e1
745#define MSR_P4_DAC_ESCR0 0x000003a8
746#define MSR_P4_DAC_ESCR1 0x000003a9
747#define MSR_P4_FIRM_ESCR0 0x000003a4
748#define MSR_P4_FIRM_ESCR1 0x000003a5
749#define MSR_P4_FLAME_ESCR0 0x000003a6
750#define MSR_P4_FLAME_ESCR1 0x000003a7
751#define MSR_P4_FSB_ESCR0 0x000003a2
752#define MSR_P4_FSB_ESCR1 0x000003a3
753#define MSR_P4_IQ_ESCR0 0x000003ba
754#define MSR_P4_IQ_ESCR1 0x000003bb
755#define MSR_P4_IS_ESCR0 0x000003b4
756#define MSR_P4_IS_ESCR1 0x000003b5
757#define MSR_P4_ITLB_ESCR0 0x000003b6
758#define MSR_P4_ITLB_ESCR1 0x000003b7
759#define MSR_P4_IX_ESCR0 0x000003c8
760#define MSR_P4_IX_ESCR1 0x000003c9
761#define MSR_P4_MOB_ESCR0 0x000003aa
762#define MSR_P4_MOB_ESCR1 0x000003ab
763#define MSR_P4_MS_ESCR0 0x000003c0
764#define MSR_P4_MS_ESCR1 0x000003c1
765#define MSR_P4_PMH_ESCR0 0x000003ac
766#define MSR_P4_PMH_ESCR1 0x000003ad
767#define MSR_P4_RAT_ESCR0 0x000003bc
768#define MSR_P4_RAT_ESCR1 0x000003bd
769#define MSR_P4_SAAT_ESCR0 0x000003ae
770#define MSR_P4_SAAT_ESCR1 0x000003af
771#define MSR_P4_SSU_ESCR0 0x000003be
772#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
773
774#define MSR_P4_TBPU_ESCR0 0x000003c2
775#define MSR_P4_TBPU_ESCR1 0x000003c3
776#define MSR_P4_TC_ESCR0 0x000003c4
777#define MSR_P4_TC_ESCR1 0x000003c5
778#define MSR_P4_U2L_ESCR0 0x000003b0
779#define MSR_P4_U2L_ESCR1 0x000003b1
780
cb7d6b50
LM
781#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
782
4bc5aa91
PA
783/* Intel Core-based CPU performance counters */
784#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
785#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
786#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
787#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
788#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
789#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
790#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
791
8479e04e
LK
792/* PERF_GLOBAL_OVF_CTL bits */
793#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55
794#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
c715eb9f
LK
795#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62
796#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
797#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63
798#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
8479e04e 799
4bc5aa91
PA
800/* Geode defined MSRs */
801#define MSR_GEODE_BUSCONT_CONF0 0x00001900
802
315a6558
SY
803/* Intel VT MSRs */
804#define MSR_IA32_VMX_BASIC 0x00000480
805#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
806#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
807#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
808#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
809#define MSR_IA32_VMX_MISC 0x00000485
810#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
811#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
812#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
813#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
814#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
815#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
816#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
b87a51ae
NHE
817#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
818#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
819#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
820#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
cae50139 821#define MSR_IA32_VMX_VMFUNC 0x00000491
b87a51ae
NHE
822
823/* VMX_BASIC bits and bitmasks */
824#define VMX_BASIC_VMCS_SIZE_SHIFT 32
3dbcd8da 825#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
b87a51ae
NHE
826#define VMX_BASIC_64 0x0001000000000000LLU
827#define VMX_BASIC_MEM_TYPE_SHIFT 50
828#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
829#define VMX_BASIC_MEM_TYPE_WB 6LLU
830#define VMX_BASIC_INOUT 0x0040000000000000LLU
315a6558 831
89662e56 832/* MSR_IA32_VMX_MISC bits */
f99e3daf 833#define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14)
89662e56 834#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
7854cbca 835#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
9962d032
AG
836/* AMD-V MSRs */
837
838#define MSR_VM_CR 0xc0010114
0367b433 839#define MSR_VM_IGNNE 0xc0010115
9962d032
AG
840#define MSR_VM_HSAVE_PA 0xc0010117
841
1965aae3 842#endif /* _ASM_X86_MSR_INDEX_H */