remove: genapic prepare
[linux-2.6-block.git] / arch / x86 / include / asm / apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
67c5fc5c
TG
3
4#include <linux/pm.h>
5#include <linux/delay.h>
593f4a78
MR
6
7#include <asm/alternative.h>
67c5fc5c
TG
8#include <asm/fixmap.h>
9#include <asm/apicdef.h>
10#include <asm/processor.h>
11#include <asm/system.h>
13c88fb5
SS
12#include <asm/cpufeature.h>
13#include <asm/msr.h>
67c5fc5c
TG
14
15#define ARCH_APICTIMER_STOPS_ON_C3 1
16
67c5fc5c
TG
17/*
18 * Debugging macros
19 */
20#define APIC_QUIET 0
21#define APIC_VERBOSE 1
22#define APIC_DEBUG 2
23
24/*
25 * Define the default level of output to be very little
26 * This can be turned up by using apic=verbose for more
27 * information and apic=debug for _lots_ of information.
28 * apic_verbosity is defined in apic.c
29 */
30#define apic_printk(v, s, a...) do { \
31 if ((v) <= apic_verbosity) \
32 printk(s, ##a); \
33 } while (0)
34
35
160d8dac 36#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
67c5fc5c 37extern void generic_apic_probe(void);
160d8dac
IM
38#else
39static inline void generic_apic_probe(void)
40{
41}
42#endif
67c5fc5c
TG
43
44#ifdef CONFIG_X86_LOCAL_APIC
45
baa13188 46extern unsigned int apic_verbosity;
67c5fc5c 47extern int local_apic_timer_c2_ok;
67c5fc5c 48
3c999f14 49extern int disable_apic;
0939e4fd
IM
50
51#ifdef CONFIG_SMP
52extern void __inquire_remote_apic(int apicid);
53#else /* CONFIG_SMP */
54static inline void __inquire_remote_apic(int apicid)
55{
56}
57#endif /* CONFIG_SMP */
58
59static inline void default_inquire_remote_apic(int apicid)
60{
61 if (apic_verbosity >= APIC_DEBUG)
62 __inquire_remote_apic(apicid);
63}
64
67c5fc5c
TG
65/*
66 * Basic functions accessing APICs.
67 */
68#ifdef CONFIG_PARAVIRT
69#include <asm/paravirt.h>
96a388de 70#else
67c5fc5c
TG
71#define setup_boot_clock setup_boot_APIC_clock
72#define setup_secondary_clock setup_secondary_APIC_clock
96a388de 73#endif
67c5fc5c 74
aa7d8e25 75extern int is_vsmp_box(void);
2b97df06
JS
76extern void xapic_wait_icr_idle(void);
77extern u32 safe_xapic_wait_icr_idle(void);
2b97df06
JS
78extern void xapic_icr_write(u32, u32);
79extern int setup_profiling_timer(unsigned int);
aa7d8e25 80
1b374e4d 81static inline void native_apic_mem_write(u32 reg, u32 v)
67c5fc5c 82{
593f4a78 83 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
67c5fc5c 84
593f4a78
MR
85 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
86 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
87 ASM_OUTPUT2("0" (v), "m" (*addr)));
67c5fc5c
TG
88}
89
1b374e4d 90static inline u32 native_apic_mem_read(u32 reg)
67c5fc5c
TG
91{
92 return *((volatile u32 *)(APIC_BASE + reg));
93}
94
c1eeb2de
YL
95extern void native_apic_wait_icr_idle(void);
96extern u32 native_safe_apic_wait_icr_idle(void);
97extern void native_apic_icr_write(u32 low, u32 id);
98extern u64 native_apic_icr_read(void);
99
100#ifdef CONFIG_X86_X2APIC
13c88fb5
SS
101static inline void native_apic_msr_write(u32 reg, u32 v)
102{
103 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
104 reg == APIC_LVR)
105 return;
106
107 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
108}
109
110static inline u32 native_apic_msr_read(u32 reg)
111{
112 u32 low, high;
113
114 if (reg == APIC_DFR)
115 return -1;
116
117 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
118 return low;
119}
120
c1eeb2de
YL
121static inline void native_x2apic_wait_icr_idle(void)
122{
123 /* no need to wait for icr idle in x2apic */
124 return;
125}
126
127static inline u32 native_safe_x2apic_wait_icr_idle(void)
128{
129 /* no need to wait for icr idle in x2apic */
130 return 0;
131}
132
133static inline void native_x2apic_icr_write(u32 low, u32 id)
134{
135 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
136}
137
138static inline u64 native_x2apic_icr_read(void)
139{
140 unsigned long val;
141
142 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
143 return val;
144}
145
b6b301aa 146extern int x2apic;
6e1cb38a
SS
147extern void check_x2apic(void);
148extern void enable_x2apic(void);
149extern void enable_IR_x2apic(void);
150extern void x2apic_icr_write(u32 low, u32 id);
a11b5abe
YL
151static inline int x2apic_enabled(void)
152{
153 int msr, msr2;
154
155 if (!cpu_has_x2apic)
156 return 0;
157
158 rdmsr(MSR_IA32_APICBASE, msr, msr2);
159 if (msr & X2APIC_ENABLE)
160 return 1;
161 return 0;
162}
163#else
06cd9a7d
YL
164static inline void check_x2apic(void)
165{
166}
167static inline void enable_x2apic(void)
168{
169}
170static inline void enable_IR_x2apic(void)
171{
172}
173static inline int x2apic_enabled(void)
174{
175 return 0;
176}
c535b6a1 177#endif
1b374e4d 178
67c5fc5c
TG
179extern int get_physical_broadcast(void);
180
06cd9a7d 181#ifdef CONFIG_X86_X2APIC
89027d35
SS
182static inline void ack_x2APIC_irq(void)
183{
184 /* Docs say use 0 for future compatibility */
185 native_apic_msr_write(APIC_EOI, 0);
186}
187#endif
188
67c5fc5c
TG
189extern int lapic_get_maxlvt(void);
190extern void clear_local_APIC(void);
191extern void connect_bsp_APIC(void);
192extern void disconnect_bsp_APIC(int virt_wire_setup);
193extern void disable_local_APIC(void);
194extern void lapic_shutdown(void);
195extern int verify_local_APIC(void);
196extern void cache_APIC_registers(void);
197extern void sync_Arb_IDs(void);
198extern void init_bsp_APIC(void);
199extern void setup_local_APIC(void);
739f33b3 200extern void end_local_APIC_setup(void);
67c5fc5c 201extern void init_apic_mappings(void);
67c5fc5c
TG
202extern void setup_boot_APIC_clock(void);
203extern void setup_secondary_APIC_clock(void);
204extern int APIC_init_uniprocessor(void);
e9427101 205extern void enable_NMI_through_LVT0(void);
67c5fc5c
TG
206
207/*
208 * On 32bit this is mach-xxx local
209 */
210#ifdef CONFIG_X86_64
8643f9d0 211extern void early_init_lapic_mapping(void);
8fbbc4b4
AK
212extern int apic_is_clustered_box(void);
213#else
214static inline int apic_is_clustered_box(void)
215{
216 return 0;
217}
67c5fc5c
TG
218#endif
219
7b83dae7
RR
220extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
221extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
67c5fc5c 222
67c5fc5c
TG
223
224#else /* !CONFIG_X86_LOCAL_APIC */
225static inline void lapic_shutdown(void) { }
226#define local_apic_timer_c2_ok 1
f3294a33 227static inline void init_apic_mappings(void) { }
d3ec5cae 228static inline void disable_local_APIC(void) { }
67c5fc5c
TG
229
230#endif /* !CONFIG_X86_LOCAL_APIC */
231
1f75ed0c
IM
232#ifdef CONFIG_X86_64
233#define SET_APIC_ID(x) (apic->set_apic_id(x))
234#else
235
1f75ed0c
IM
236#endif
237
1965aae3 238#endif /* _ASM_X86_APIC_H */