Linux 4.14-rc6
[linux-block.git] / arch / s390 / kernel / irq.c
CommitLineData
1da177e4 1/*
a53c8fab 2 * Copyright IBM Corp. 2004, 2011
d7b250e2
HC
3 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
4 * Holger Smolinski <Holger.Smolinski@de.ibm.com>,
5 * Thomas Spatzier <tspat@de.ibm.com>,
1da177e4
LT
6 *
7 * This file contains interrupt related functions.
8 */
9
1da177e4
LT
10#include <linux/kernel_stat.h>
11#include <linux/interrupt.h>
12#include <linux/seq_file.h>
55dff522
HC
13#include <linux/proc_fs.h>
14#include <linux/profile.h>
3994a52b 15#include <linux/export.h>
d7b250e2
HC
16#include <linux/kernel.h>
17#include <linux/ftrace.h>
18#include <linux/errno.h>
19#include <linux/slab.h>
3994a52b 20#include <linux/init.h>
d7b250e2 21#include <linux/cpu.h>
257ceab7 22#include <linux/irq.h>
d7b250e2
HC
23#include <asm/irq_regs.h>
24#include <asm/cputime.h>
25#include <asm/lowcore.h>
26#include <asm/irq.h>
1f44a225 27#include <asm/hw_irq.h>
d7b250e2 28#include "entry.h"
1da177e4 29
420f42ec
HC
30DEFINE_PER_CPU_SHARED_ALIGNED(struct irq_stat, irq_stat);
31EXPORT_PER_CPU_SYMBOL_GPL(irq_stat);
32
052ff461 33struct irq_class {
e2213e04 34 int irq;
052ff461
HC
35 char *name;
36 char *desc;
37};
38
420f42ec 39/*
cf2fbdd2 40 * The list of "main" irq classes on s390. This is the list of interrupts
420f42ec
HC
41 * that appear both in /proc/stat ("intr" line) and /proc/interrupts.
42 * Historically only external and I/O interrupts have been part of /proc/stat.
43 * We can't add the split external and I/O sub classes since the first field
44 * in the "intr" line in /proc/stat is supposed to be the sum of all other
45 * fields.
46 * Since the external and I/O interrupt fields are already sums we would end
47 * up with having a sum which accounts each interrupt twice.
48 */
1f44a225 49static const struct irq_class irqclass_main_desc[NR_IRQS_BASE] = {
e2213e04
HB
50 {.irq = EXT_INTERRUPT, .name = "EXT"},
51 {.irq = IO_INTERRUPT, .name = "I/O"},
52 {.irq = THIN_INTERRUPT, .name = "AIO"},
420f42ec
HC
53};
54
55/*
56 * The list of split external and I/O interrupts that appear only in
57 * /proc/interrupts.
58 * In addition this list contains non external / I/O events like NMIs.
59 */
57fe1b26 60static const struct irq_class irqclass_sub_desc[] = {
e2213e04
HB
61 {.irq = IRQEXT_CLK, .name = "CLK", .desc = "[EXT] Clock Comparator"},
62 {.irq = IRQEXT_EXC, .name = "EXC", .desc = "[EXT] External Call"},
63 {.irq = IRQEXT_EMS, .name = "EMS", .desc = "[EXT] Emergency Signal"},
64 {.irq = IRQEXT_TMR, .name = "TMR", .desc = "[EXT] CPU Timer"},
65 {.irq = IRQEXT_TLA, .name = "TAL", .desc = "[EXT] Timing Alert"},
66 {.irq = IRQEXT_PFL, .name = "PFL", .desc = "[EXT] Pseudo Page Fault"},
67 {.irq = IRQEXT_DSD, .name = "DSD", .desc = "[EXT] DASD Diag"},
68 {.irq = IRQEXT_VRT, .name = "VRT", .desc = "[EXT] Virtio"},
69 {.irq = IRQEXT_SCP, .name = "SCP", .desc = "[EXT] Service Call"},
70 {.irq = IRQEXT_IUC, .name = "IUC", .desc = "[EXT] IUCV"},
71 {.irq = IRQEXT_CMS, .name = "CMS", .desc = "[EXT] CPU-Measurement: Sampling"},
72 {.irq = IRQEXT_CMC, .name = "CMC", .desc = "[EXT] CPU-Measurement: Counter"},
8f933b10 73 {.irq = IRQEXT_FTP, .name = "FTP", .desc = "[EXT] HMC FTP Service"},
e2213e04
HB
74 {.irq = IRQIO_CIO, .name = "CIO", .desc = "[I/O] Common I/O Layer Interrupt"},
75 {.irq = IRQIO_QAI, .name = "QAI", .desc = "[I/O] QDIO Adapter Interrupt"},
76 {.irq = IRQIO_DAS, .name = "DAS", .desc = "[I/O] DASD"},
77 {.irq = IRQIO_C15, .name = "C15", .desc = "[I/O] 3215"},
78 {.irq = IRQIO_C70, .name = "C70", .desc = "[I/O] 3270"},
79 {.irq = IRQIO_TAP, .name = "TAP", .desc = "[I/O] Tape"},
80 {.irq = IRQIO_VMR, .name = "VMR", .desc = "[I/O] Unit Record Devices"},
81 {.irq = IRQIO_LCS, .name = "LCS", .desc = "[I/O] LCS"},
e2213e04
HB
82 {.irq = IRQIO_CTC, .name = "CTC", .desc = "[I/O] CTC"},
83 {.irq = IRQIO_APB, .name = "APB", .desc = "[I/O] AP Bus"},
84 {.irq = IRQIO_ADM, .name = "ADM", .desc = "[I/O] EADM Subchannel"},
85 {.irq = IRQIO_CSC, .name = "CSC", .desc = "[I/O] CHSC Subchannel"},
86 {.irq = IRQIO_PCI, .name = "PCI", .desc = "[I/O] PCI Interrupt" },
87 {.irq = IRQIO_MSI, .name = "MSI", .desc = "[I/O] MSI Interrupt" },
88 {.irq = IRQIO_VIR, .name = "VIR", .desc = "[I/O] Virtual I/O Devices"},
89 {.irq = IRQIO_VAI, .name = "VAI", .desc = "[I/O] Virtual I/O Devices AI"},
90 {.irq = NMI_NMI, .name = "NMI", .desc = "[NMI] Machine Check"},
91 {.irq = CPU_RST, .name = "RST", .desc = "[CPU] CPU Restart"},
052ff461
HC
92};
93
1f44a225
MS
94void __init init_IRQ(void)
95{
57fe1b26 96 BUILD_BUG_ON(ARRAY_SIZE(irqclass_sub_desc) != NR_ARCH_IRQS);
1f44a225
MS
97 init_cio_interrupts();
98 init_airq_interrupts();
99 init_ext_interrupts();
100}
101
102void do_IRQ(struct pt_regs *regs, int irq)
103{
104 struct pt_regs *old_regs;
105
106 old_regs = set_irq_regs(regs);
107 irq_enter();
6e2ef5e4
MS
108 if (tod_after_eq(S390_lowcore.int_clock,
109 S390_lowcore.clock_comparator))
1f44a225
MS
110 /* Serve timer interrupts first. */
111 clock_comparator_work();
112 generic_handle_irq(irq);
113 irq_exit();
114 set_irq_regs(old_regs);
115}
116
1da177e4
LT
117/*
118 * show_interrupts is needed by /proc/interrupts.
119 */
120int show_interrupts(struct seq_file *p, void *v)
121{
e2213e04
HB
122 int index = *(loff_t *) v;
123 int cpu, irq;
1da177e4 124
8dd79cb1 125 get_online_cpus();
e2213e04 126 if (index == 0) {
1da177e4 127 seq_puts(p, " ");
420f42ec
HC
128 for_each_online_cpu(cpu)
129 seq_printf(p, "CPU%d ", cpu);
1da177e4
LT
130 seq_putc(p, '\n');
131 }
bb98f396 132 if (index < NR_IRQS_BASE) {
e2213e04
HB
133 seq_printf(p, "%s: ", irqclass_main_desc[index].name);
134 irq = irqclass_main_desc[index].irq;
420f42ec 135 for_each_online_cpu(cpu)
1f44a225 136 seq_printf(p, "%10u ", kstat_irqs_cpu(irq, cpu));
420f42ec 137 seq_putc(p, '\n');
1f44a225 138 goto out;
420f42ec 139 }
bb98f396
SO
140 if (index > NR_IRQS_BASE)
141 goto out;
142
e2213e04
HB
143 for (index = 0; index < NR_ARCH_IRQS; index++) {
144 seq_printf(p, "%s: ", irqclass_sub_desc[index].name);
145 irq = irqclass_sub_desc[index].irq;
420f42ec 146 for_each_online_cpu(cpu)
1f44a225
MS
147 seq_printf(p, "%10u ",
148 per_cpu(irq_stat, cpu).irqs[irq]);
e2213e04
HB
149 if (irqclass_sub_desc[index].desc)
150 seq_printf(p, " %s", irqclass_sub_desc[index].desc);
420f42ec
HC
151 seq_putc(p, '\n');
152 }
1f44a225 153out:
8dd79cb1 154 put_online_cpus();
420f42ec 155 return 0;
1da177e4
LT
156}
157
be403401
TG
158unsigned int arch_dynirq_lower_bound(unsigned int from)
159{
afaa7d29 160 return from < NR_IRQS_BASE ? NR_IRQS_BASE : from;
be403401
TG
161}
162
1da177e4
LT
163/*
164 * Switch to the asynchronous interrupt stack for softirq execution.
165 */
7d65f4a6 166void do_softirq_own_stack(void)
1da177e4 167{
7d65f4a6
FW
168 unsigned long old, new;
169
76737ce1 170 old = current_stack_pointer();
7d65f4a6
FW
171 /* Check against async. stack address range. */
172 new = S390_lowcore.async_stack;
3a890380 173 if (((new - old) >> (PAGE_SHIFT + THREAD_SIZE_ORDER)) != 0) {
7d65f4a6
FW
174 /* Need to switch to the async. stack. */
175 new -= STACK_FRAME_OVERHEAD;
176 ((struct stack_frame *) new)->back_chain = old;
177 asm volatile(" la 15,0(%0)\n"
178 " basr 14,%2\n"
179 " la 15,0(%1)\n"
180 : : "a" (new), "a" (old),
181 "a" (__do_softirq)
182 : "0", "1", "2", "3", "4", "5", "14",
183 "cc", "memory" );
184 } else {
185 /* We are already on the async stack. */
186 __do_softirq();
1da177e4 187 }
1da177e4 188}
55dff522 189
d7b250e2 190/*
89c9b66b
JG
191 * ext_int_hash[index] is the list head for all external interrupts that hash
192 * to this index.
d7b250e2 193 */
9e75c627 194static struct hlist_head ext_int_hash[32] ____cacheline_aligned;
d7b250e2
HC
195
196struct ext_int_info {
d7b250e2 197 ext_int_handler_t handler;
50ce749d 198 struct hlist_node entry;
89c9b66b 199 struct rcu_head rcu;
50ce749d 200 u16 code;
d7b250e2
HC
201};
202
89c9b66b 203/* ext_int_hash_lock protects the handler lists for external interrupts */
63df41d6 204static DEFINE_SPINLOCK(ext_int_hash_lock);
89c9b66b 205
d7b250e2
HC
206static inline int ext_hash(u16 code)
207{
9e75c627
HC
208 BUILD_BUG_ON(!is_power_of_2(ARRAY_SIZE(ext_int_hash)));
209
210 return (code + (code >> 9)) & (ARRAY_SIZE(ext_int_hash) - 1);
d7b250e2
HC
211}
212
1dad093b 213int register_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2
HC
214{
215 struct ext_int_info *p;
89c9b66b 216 unsigned long flags;
d7b250e2
HC
217 int index;
218
219 p = kmalloc(sizeof(*p), GFP_ATOMIC);
220 if (!p)
221 return -ENOMEM;
222 p->code = code;
223 p->handler = handler;
224 index = ext_hash(code);
89c9b66b
JG
225
226 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 227 hlist_add_head_rcu(&p->entry, &ext_int_hash[index]);
89c9b66b 228 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
229 return 0;
230}
1dad093b 231EXPORT_SYMBOL(register_external_irq);
d7b250e2 232
1dad093b 233int unregister_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2 234{
89c9b66b
JG
235 struct ext_int_info *p;
236 unsigned long flags;
237 int index = ext_hash(code);
d7b250e2 238
89c9b66b 239 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 240 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
89c9b66b 241 if (p->code == code && p->handler == handler) {
50ce749d 242 hlist_del_rcu(&p->entry);
bc399d6e 243 kfree_rcu(p, rcu);
89c9b66b 244 }
7968ca81 245 }
89c9b66b 246 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
247 return 0;
248}
1dad093b 249EXPORT_SYMBOL(unregister_external_irq);
d7b250e2 250
1f44a225 251static irqreturn_t do_ext_interrupt(int irq, void *dummy)
d7b250e2 252{
1f44a225 253 struct pt_regs *regs = get_irq_regs();
48f6b00c 254 struct ext_code ext_code;
d7b250e2
HC
255 struct ext_int_info *p;
256 int index;
257
48f6b00c 258 ext_code = *(struct ext_code *) &regs->int_code;
1dad093b 259 if (ext_code.code != EXT_IRQ_CLK_COMP)
fe0f4976 260 set_cpu_flag(CIF_NOHZ_DELAY);
89c9b66b 261
fde15c3a 262 index = ext_hash(ext_code.code);
89c9b66b 263 rcu_read_lock();
50ce749d
HC
264 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
265 if (unlikely(p->code != ext_code.code))
266 continue;
267 p->handler(ext_code, regs->int_parm, regs->int_parm_long);
268 }
89c9b66b 269 rcu_read_unlock();
1f44a225 270 return IRQ_HANDLED;
d7b250e2
HC
271}
272
1f44a225
MS
273static struct irqaction external_interrupt = {
274 .name = "EXT",
275 .handler = do_ext_interrupt,
276};
277
278void __init init_ext_interrupts(void)
89c9b66b 279{
1f44a225
MS
280 int idx;
281
282 for (idx = 0; idx < ARRAY_SIZE(ext_int_hash); idx++)
50ce749d 283 INIT_HLIST_HEAD(&ext_int_hash[idx]);
1f44a225
MS
284
285 irq_set_chip_and_handler(EXT_INTERRUPT,
286 &dummy_irq_chip, handle_percpu_irq);
287 setup_irq(EXT_INTERRUPT, &external_interrupt);
89c9b66b
JG
288}
289
82003c3e
HC
290static DEFINE_SPINLOCK(irq_subclass_lock);
291static unsigned char irq_subclass_refcount[64];
d7b250e2 292
82003c3e 293void irq_subclass_register(enum irq_subclass subclass)
d7b250e2 294{
82003c3e
HC
295 spin_lock(&irq_subclass_lock);
296 if (!irq_subclass_refcount[subclass])
297 ctl_set_bit(0, subclass);
298 irq_subclass_refcount[subclass]++;
299 spin_unlock(&irq_subclass_lock);
d7b250e2 300}
82003c3e 301EXPORT_SYMBOL(irq_subclass_register);
d7b250e2 302
82003c3e 303void irq_subclass_unregister(enum irq_subclass subclass)
d7b250e2 304{
82003c3e
HC
305 spin_lock(&irq_subclass_lock);
306 irq_subclass_refcount[subclass]--;
307 if (!irq_subclass_refcount[subclass])
308 ctl_clear_bit(0, subclass);
309 spin_unlock(&irq_subclass_lock);
d7b250e2 310}
82003c3e 311EXPORT_SYMBOL(irq_subclass_unregister);