[S390] ftrace: add system call tracer support
[linux-block.git] / arch / s390 / kernel / entry64.S
CommitLineData
1da177e4 1/*
54dfe5dd 2 * arch/s390/kernel/entry64.S
1da177e4
LT
3 * S390 low-level entry points.
4 *
54dfe5dd 5 * Copyright (C) IBM Corp. 1999,2006
1da177e4 6 * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
25d83cbf
HC
7 * Hartmut Penner (hp@de.ibm.com),
8 * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
77fa2245 9 * Heiko Carstens <heiko.carstens@de.ibm.com>
1da177e4
LT
10 */
11
12#include <linux/sys.h>
13#include <linux/linkage.h>
2bc89b5e 14#include <linux/init.h>
1da177e4
LT
15#include <asm/cache.h>
16#include <asm/lowcore.h>
17#include <asm/errno.h>
18#include <asm/ptrace.h>
19#include <asm/thread_info.h>
0013a854 20#include <asm/asm-offsets.h>
1da177e4
LT
21#include <asm/unistd.h>
22#include <asm/page.h>
23
24/*
25 * Stack layout for the system_call stack entry.
26 * The first few entries are identical to the user_regs_struct.
27 */
25d83cbf
HC
28SP_PTREGS = STACK_FRAME_OVERHEAD
29SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
30SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
31SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
32SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
33SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
34SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
35SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
36SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
37SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
38SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
39SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
40SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
41SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
42SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
43SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
44SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
45SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
46SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
47SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
48SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
59da2139 49SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
25d83cbf 50SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
1da177e4
LT
51
52STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
53STACK_SIZE = 1 << STACK_SHIFT
54
753c4dd6 55_TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
54dfe5dd 56 _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
753c4dd6 57_TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
54dfe5dd 58 _TIF_MCCK_PENDING)
9bf1226b
HC
59_TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | \
60 _TIF_SECCOMP>>8 | _TIF_SYSCALL_FTRACE>>8)
1da177e4
LT
61
62#define BASED(name) name-system_call(%r13)
63
1f194a4c
HC
64#ifdef CONFIG_TRACE_IRQFLAGS
65 .macro TRACE_IRQS_ON
50bec4ce
HC
66 basr %r2,%r0
67 brasl %r14,trace_hardirqs_on_caller
1f194a4c
HC
68 .endm
69
70 .macro TRACE_IRQS_OFF
50bec4ce
HC
71 basr %r2,%r0
72 brasl %r14,trace_hardirqs_off_caller
1f194a4c 73 .endm
523b44cf 74
411788ea 75 .macro TRACE_IRQS_CHECK
50bec4ce 76 basr %r2,%r0
411788ea
HC
77 tm SP_PSW(%r15),0x03 # irqs enabled?
78 jz 0f
50bec4ce 79 brasl %r14,trace_hardirqs_on_caller
411788ea 80 j 1f
50bec4ce 810: brasl %r14,trace_hardirqs_off_caller
411788ea 821:
523b44cf 83 .endm
1f194a4c
HC
84#else
85#define TRACE_IRQS_ON
86#define TRACE_IRQS_OFF
411788ea
HC
87#define TRACE_IRQS_CHECK
88#endif
89
90#ifdef CONFIG_LOCKDEP
91 .macro LOCKDEP_SYS_EXIT
92 tm SP_PSW+1(%r15),0x01 # returning to user ?
93 jz 0f
94 brasl %r14,lockdep_sys_exit
950:
96 .endm
97#else
523b44cf 98#define LOCKDEP_SYS_EXIT
1f194a4c
HC
99#endif
100
25d83cbf 101 .macro UPDATE_VTIME lc_from,lc_to,lc_sum
1da177e4
LT
102 lg %r10,\lc_from
103 slg %r10,\lc_to
104 alg %r10,\lc_sum
105 stg %r10,\lc_sum
106 .endm
1da177e4
LT
107
108/*
109 * Register usage in interrupt handlers:
110 * R9 - pointer to current task structure
111 * R13 - pointer to literal pool
112 * R14 - return register for function calls
113 * R15 - kernel stack pointer
114 */
115
25d83cbf 116 .macro SAVE_ALL_BASE savearea
1da177e4
LT
117 stmg %r12,%r15,\savearea
118 larl %r13,system_call
119 .endm
120
987ad70a
MS
121 .macro SAVE_ALL_SVC psworg,savearea
122 la %r12,\psworg
123 lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
124 .endm
125
63b12246 126 .macro SAVE_ALL_SYNC psworg,savearea
1da177e4 127 la %r12,\psworg
1da177e4
LT
128 tm \psworg+1,0x01 # test problem state bit
129 jz 2f # skip stack setup save
130 lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
63b12246
MS
131#ifdef CONFIG_CHECK_STACK
132 j 3f
1332: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
134 jz stack_overflow
1353:
136#endif
1372:
138 .endm
139
140 .macro SAVE_ALL_ASYNC psworg,savearea
141 la %r12,\psworg
1da177e4
LT
142 tm \psworg+1,0x01 # test problem state bit
143 jnz 1f # from user -> load kernel stack
144 clc \psworg+8(8),BASED(.Lcritical_end)
145 jhe 0f
146 clc \psworg+8(8),BASED(.Lcritical_start)
147 jl 0f
148 brasl %r14,cleanup_critical
6add9f7f 149 tm 1(%r12),0x01 # retest problem state after cleanup
1da177e4
LT
150 jnz 1f
1510: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
152 slgr %r14,%r15
153 srag %r14,%r14,STACK_SHIFT
154 jz 2f
1551: lg %r15,__LC_ASYNC_STACK # load async stack
1da177e4
LT
156#ifdef CONFIG_CHECK_STACK
157 j 3f
1582: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
159 jz stack_overflow
1603:
161#endif
77fa2245
HC
1622:
163 .endm
164
165 .macro CREATE_STACK_FRAME psworg,savearea
25d83cbf
HC
166 aghi %r15,-SP_SIZE # make room for registers & psw
167 mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
1da177e4 168 stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
59da2139 169 icm %r12,3,__LC_SVC_ILC
1da177e4 170 stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
59da2139 171 st %r12,SP_SVCNR(%r15)
1da177e4
LT
172 mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
173 la %r12,0
174 stg %r12,__SF_BACKCHAIN(%r15)
25d83cbf 175 .endm
1da177e4 176
ae6aa2ea
MS
177 .macro RESTORE_ALL psworg,sync
178 mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
1da177e4 179 .if !\sync
ae6aa2ea 180 ni \psworg+1,0xfd # clear wait state bit
1da177e4 181 .endif
c742b31c
MS
182 lg %r14,__LC_VDSO_PER_CPU
183 lmg %r0,%r13,SP_R0(%r15) # load gprs 0-13 of user
c185b783 184 stpt __LC_EXIT_TIMER
c742b31c
MS
185 mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
186 lmg %r14,%r15,SP_R14(%r15) # load grps 14-15 of user
ae6aa2ea 187 lpswe \psworg # back to caller
1da177e4
LT
188 .endm
189
190/*
191 * Scheduler resume function, called by switch_to
192 * gpr2 = (task_struct *) prev
193 * gpr3 = (task_struct *) next
194 * Returns:
195 * gpr2 = prev
196 */
25d83cbf 197 .globl __switch_to
1da177e4
LT
198__switch_to:
199 tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
200 jz __switch_to_noper # if not we're fine
25d83cbf
HC
201 stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
202 clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
203 je __switch_to_noper # we got away without bashing TLB's
204 lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
1da177e4 205__switch_to_noper:
25d83cbf 206 lg %r4,__THREAD_info(%r2) # get thread_info of prev
77fa2245
HC
207 tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
208 jz __switch_to_no_mcck
209 ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
210 lg %r4,__THREAD_info(%r3) # get thread_info of next
211 oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
212__switch_to_no_mcck:
25d83cbf 213 stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
1da177e4
LT
214 stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
215 lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
25d83cbf 216 lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
1da177e4
LT
217 stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
218 lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
25d83cbf 219 lg %r3,__THREAD_info(%r3) # load thread_info from task struct
1da177e4
LT
220 stg %r3,__LC_THREAD_INFO
221 aghi %r3,STACK_SIZE
222 stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
223 br %r14
224
225__critical_start:
226/*
227 * SVC interrupt handler routine. System calls are synchronous events and
228 * are executed with interrupts enabled.
229 */
230
25d83cbf 231 .globl system_call
1da177e4 232system_call:
c185b783 233 stpt __LC_SYNC_ENTER_TIMER
1da177e4
LT
234sysc_saveall:
235 SAVE_ALL_BASE __LC_SAVE_AREA
987ad70a 236 SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
25d83cbf
HC
237 CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
238 llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
1da177e4 239sysc_vtime:
1da177e4
LT
240 UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
241sysc_stime:
242 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
243sysc_update:
244 mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
1da177e4
LT
245sysc_do_svc:
246 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
59da2139 247 ltgr %r7,%r7 # test for svc 0
1da177e4
LT
248 jnz sysc_nr_ok
249 # svc 0: system call number in %r1
250 cl %r1,BASED(.Lnr_syscalls)
251 jnl sysc_nr_ok
25d83cbf 252 lgfr %r7,%r1 # clear high word in r1
1da177e4
LT
253sysc_nr_ok:
254 mvc SP_ARGS(8,%r15),SP_R7(%r15)
255sysc_do_restart:
59da2139
MS
256 sth %r7,SP_SVCNR(%r15)
257 sllg %r7,%r7,2 # svc number * 4
25d83cbf 258 larl %r10,sys_call_table
347a8dc3 259#ifdef CONFIG_COMPAT
c563077e
HC
260 tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
261 jno sysc_noemu
25d83cbf 262 larl %r10,sys_call_table_emu # use 31 bit emulation system calls
1da177e4
LT
263sysc_noemu:
264#endif
bcf5cef7 265 tm __TI_flags+6(%r9),_TIF_SYSCALL
25d83cbf
HC
266 lgf %r8,0(%r7,%r10) # load address of system call routine
267 jnz sysc_tracesys
268 basr %r14,%r8 # call sys_xxxx
269 stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
1da177e4
LT
270
271sysc_return:
1da177e4 272 tm __TI_flags+7(%r9),_TIF_WORK_SVC
25d83cbf 273 jnz sysc_work # there is work to do (signals etc.)
411788ea
HC
274sysc_restore:
275#ifdef CONFIG_TRACE_IRQFLAGS
276 larl %r1,sysc_restore_trace_psw
277 lpswe 0(%r1)
278sysc_restore_trace:
279 TRACE_IRQS_CHECK
523b44cf 280 LOCKDEP_SYS_EXIT
411788ea 281#endif
1da177e4 282sysc_leave:
25d83cbf 283 RESTORE_ALL __LC_RETURN_PSW,1
411788ea
HC
284sysc_done:
285
286#ifdef CONFIG_TRACE_IRQFLAGS
287 .align 8
288 .globl sysc_restore_trace_psw
289sysc_restore_trace_psw:
290 .quad 0, sysc_restore_trace
291#endif
1da177e4
LT
292
293#
294# recheck if there is more work to do
295#
296sysc_work_loop:
297 tm __TI_flags+7(%r9),_TIF_WORK_SVC
411788ea 298 jz sysc_restore # there is no work to do
1da177e4
LT
299#
300# One of the work bits is on. Find out which one.
301#
302sysc_work:
2688905e
MS
303 tm SP_PSW+1(%r15),0x01 # returning to user ?
304 jno sysc_restore
77fa2245
HC
305 tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
306 jo sysc_mcck_pending
1da177e4
LT
307 tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
308 jo sysc_reschedule
02a029b3 309 tm __TI_flags+7(%r9),_TIF_SIGPENDING
54dfe5dd 310 jnz sysc_sigpending
753c4dd6
MS
311 tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
312 jnz sysc_notify_resume
1da177e4
LT
313 tm __TI_flags+7(%r9),_TIF_RESTART_SVC
314 jo sysc_restart
315 tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
316 jo sysc_singlestep
411788ea
HC
317 j sysc_restore
318sysc_work_done:
1da177e4
LT
319
320#
321# _TIF_NEED_RESCHED is set, call schedule
25d83cbf
HC
322#
323sysc_reschedule:
324 larl %r14,sysc_work_loop
325 jg schedule # return point is sysc_return
1da177e4 326
77fa2245
HC
327#
328# _TIF_MCCK_PENDING is set, call handler
329#
330sysc_mcck_pending:
331 larl %r14,sysc_work_loop
25d83cbf 332 jg s390_handle_mcck # TIF bit will be cleared by handler
77fa2245 333
1da177e4 334#
02a029b3 335# _TIF_SIGPENDING is set, call do_signal
1da177e4 336#
25d83cbf 337sysc_sigpending:
1da177e4 338 ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
25d83cbf
HC
339 la %r2,SP_PTREGS(%r15) # load pt_regs
340 brasl %r14,do_signal # call do_signal
1da177e4
LT
341 tm __TI_flags+7(%r9),_TIF_RESTART_SVC
342 jo sysc_restart
343 tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
344 jo sysc_singlestep
e1c3ad96 345 j sysc_work_loop
1da177e4 346
753c4dd6
MS
347#
348# _TIF_NOTIFY_RESUME is set, call do_notify_resume
349#
350sysc_notify_resume:
351 la %r2,SP_PTREGS(%r15) # load pt_regs
352 larl %r14,sysc_work_loop
353 jg do_notify_resume # call do_notify_resume
354
1da177e4
LT
355#
356# _TIF_RESTART_SVC is set, set up registers and restart svc
357#
358sysc_restart:
359 ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
25d83cbf 360 lg %r7,SP_R2(%r15) # load new svc number
1da177e4 361 mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
25d83cbf
HC
362 lmg %r2,%r6,SP_R2(%r15) # load svc arguments
363 j sysc_do_restart # restart svc
1da177e4
LT
364
365#
366# _TIF_SINGLE_STEP is set, call do_single_step
367#
368sysc_singlestep:
59da2139
MS
369 ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
370 xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
1da177e4
LT
371 la %r2,SP_PTREGS(%r15) # address of register-save area
372 larl %r14,sysc_return # load adr. of system return
373 jg do_single_step # branch to do_sigtrap
374
1da177e4 375#
753c4dd6
MS
376# call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
377# and after the system call
1da177e4
LT
378#
379sysc_tracesys:
25d83cbf 380 la %r2,SP_PTREGS(%r15) # load pt_regs
1da177e4
LT
381 la %r3,0
382 srl %r7,2
25d83cbf 383 stg %r7,SP_R2(%r15)
753c4dd6 384 brasl %r14,do_syscall_trace_enter
1da177e4 385 lghi %r0,NR_syscalls
753c4dd6 386 clgr %r0,%r2
1da177e4 387 jnh sysc_tracenogo
59da2139 388 sllg %r7,%r2,2 # svc number *4
1da177e4
LT
389 lgf %r8,0(%r7,%r10)
390sysc_tracego:
25d83cbf
HC
391 lmg %r3,%r6,SP_R3(%r15)
392 lg %r2,SP_ORIG_R2(%r15)
393 basr %r14,%r8 # call sys_xxx
394 stg %r2,SP_R2(%r15) # store return value
1da177e4 395sysc_tracenogo:
bcf5cef7 396 tm __TI_flags+6(%r9),_TIF_SYSCALL
25d83cbf
HC
397 jz sysc_return
398 la %r2,SP_PTREGS(%r15) # load pt_regs
25d83cbf 399 larl %r14,sysc_return # return point is sysc_return
753c4dd6 400 jg do_syscall_trace_exit
1da177e4
LT
401
402#
403# a new process exits the kernel with ret_from_fork
404#
25d83cbf 405 .globl ret_from_fork
1da177e4
LT
406ret_from_fork:
407 lg %r13,__LC_SVC_NEW_PSW+8
408 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
409 tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
410 jo 0f
411 stg %r15,SP_R15(%r15) # store stack pointer for new kthread
25d83cbf 4120: brasl %r14,schedule_tail
1f194a4c 413 TRACE_IRQS_ON
25d83cbf 414 stosm 24(%r15),0x03 # reenable interrupts
8f2961c3 415 j sysc_tracenogo
1da177e4
LT
416
417#
03ff9a23
MS
418# kernel_execve function needs to deal with pt_regs that is not
419# at the usual place
1da177e4 420#
03ff9a23
MS
421 .globl kernel_execve
422kernel_execve:
423 stmg %r12,%r15,96(%r15)
424 lgr %r14,%r15
425 aghi %r15,-SP_SIZE
426 stg %r14,__SF_BACKCHAIN(%r15)
427 la %r12,SP_PTREGS(%r15)
428 xc 0(__PT_SIZE,%r12),0(%r12)
429 lgr %r5,%r12
430 brasl %r14,do_execve
431 ltgfr %r2,%r2
432 je 0f
433 aghi %r15,SP_SIZE
434 lmg %r12,%r15,96(%r15)
435 br %r14
436 # execve succeeded.
4370: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
438 lg %r15,__LC_KERNEL_STACK # load ksp
439 aghi %r15,-SP_SIZE # make room for registers & psw
440 lg %r13,__LC_SVC_NEW_PSW+8
441 lg %r9,__LC_THREAD_INFO
442 mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
443 xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
444 stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
445 brasl %r14,execve_tail
446 j sysc_return
1da177e4
LT
447
448/*
449 * Program check handler routine
450 */
451
25d83cbf 452 .globl pgm_check_handler
1da177e4
LT
453pgm_check_handler:
454/*
455 * First we need to check for a special case:
456 * Single stepping an instruction that disables the PER event mask will
457 * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
458 * For a single stepped SVC the program check handler gets control after
459 * the SVC new PSW has been loaded. But we want to execute the SVC first and
460 * then handle the PER event. Therefore we update the SVC old PSW to point
461 * to the pgm_check_handler and branch to the SVC handler after we checked
462 * if we have to load the kernel stack register.
463 * For every other possible cause for PER event without the PER mask set
464 * we just ignore the PER event (FIXME: is there anything we have to do
465 * for LPSW?).
466 */
c185b783 467 stpt __LC_SYNC_ENTER_TIMER
1da177e4 468 SAVE_ALL_BASE __LC_SAVE_AREA
25d83cbf
HC
469 tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
470 jnz pgm_per # got per exception -> special case
63b12246 471 SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
77fa2245 472 CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
1da177e4
LT
473 tm SP_PSW+1(%r15),0x01 # interrupting from user ?
474 jz pgm_no_vtime
475 UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
476 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
477 mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
478pgm_no_vtime:
1da177e4 479 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
9e74a6b8 480 mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
411788ea 481 TRACE_IRQS_OFF
25d83cbf 482 lgf %r3,__LC_PGM_ILC # load program interruption code
1da177e4
LT
483 lghi %r8,0x7f
484 ngr %r8,%r3
485pgm_do_call:
25d83cbf
HC
486 sll %r8,3
487 larl %r1,pgm_check_table
488 lg %r1,0(%r8,%r1) # load address of handler routine
489 la %r2,SP_PTREGS(%r15) # address of register-save area
1da177e4 490 larl %r14,sysc_return
25d83cbf 491 br %r1 # branch to interrupt-handler
1da177e4
LT
492
493#
494# handle per exception
495#
496pgm_per:
25d83cbf
HC
497 tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
498 jnz pgm_per_std # ok, normal per event from user space
1da177e4 499# ok its one of the special cases, now we need to find out which one
25d83cbf
HC
500 clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
501 je pgm_svcper
1da177e4
LT
502# no interesting special case, ignore PER event
503 lmg %r12,%r15,__LC_SAVE_AREA
25d83cbf 504 lpswe __LC_PGM_OLD_PSW
1da177e4
LT
505
506#
507# Normal per exception
508#
509pgm_per_std:
63b12246 510 SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
77fa2245 511 CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
1da177e4
LT
512 tm SP_PSW+1(%r15),0x01 # interrupting from user ?
513 jz pgm_no_vtime2
514 UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
515 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
516 mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
517pgm_no_vtime2:
1da177e4 518 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
411788ea 519 TRACE_IRQS_OFF
1da177e4 520 lg %r1,__TI_task(%r9)
4ba069b8
MG
521 tm SP_PSW+1(%r15),0x01 # kernel per event ?
522 jz kernel_per
1da177e4
LT
523 mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
524 mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
525 mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
526 oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
25d83cbf 527 lgf %r3,__LC_PGM_ILC # load program interruption code
1da177e4 528 lghi %r8,0x7f
25d83cbf 529 ngr %r8,%r3 # clear per-event-bit and ilc
1da177e4
LT
530 je sysc_return
531 j pgm_do_call
532
533#
534# it was a single stepped SVC that is causing all the trouble
535#
536pgm_svcper:
63b12246 537 SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
77fa2245 538 CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
1da177e4
LT
539 UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
540 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
541 mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
25d83cbf 542 llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
1da177e4
LT
543 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
544 lg %r1,__TI_task(%r9)
545 mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
546 mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
547 mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
548 oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
1f194a4c 549 TRACE_IRQS_ON
1da177e4
LT
550 stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
551 j sysc_do_svc
552
4ba069b8
MG
553#
554# per was called from kernel, must be kprobes
555#
556kernel_per:
59da2139 557 xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
4ba069b8 558 la %r2,SP_PTREGS(%r15) # address of register-save area
411788ea 559 larl %r14,sysc_restore # load adr. of system ret, no work
4ba069b8
MG
560 jg do_single_step # branch to do_single_step
561
1da177e4
LT
562/*
563 * IO interrupt handler routine
564 */
25d83cbf 565 .globl io_int_handler
1da177e4 566io_int_handler:
1da177e4 567 stck __LC_INT_CLOCK
9cfb9b3c 568 stpt __LC_ASYNC_ENTER_TIMER
1da177e4 569 SAVE_ALL_BASE __LC_SAVE_AREA+32
63b12246 570 SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
77fa2245 571 CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
1da177e4
LT
572 tm SP_PSW+1(%r15),0x01 # interrupting from user ?
573 jz io_no_vtime
574 UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
575 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
576 mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
577io_no_vtime:
1da177e4 578 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
1f194a4c 579 TRACE_IRQS_OFF
25d83cbf
HC
580 la %r2,SP_PTREGS(%r15) # address of register-save area
581 brasl %r14,do_IRQ # call standard irq handler
1da177e4 582io_return:
1da177e4 583 tm __TI_flags+7(%r9),_TIF_WORK_INT
25d83cbf 584 jnz io_work # there is work to do (signals etc.)
411788ea
HC
585io_restore:
586#ifdef CONFIG_TRACE_IRQFLAGS
587 larl %r1,io_restore_trace_psw
588 lpswe 0(%r1)
589io_restore_trace:
590 TRACE_IRQS_CHECK
523b44cf 591 LOCKDEP_SYS_EXIT
411788ea 592#endif
1da177e4 593io_leave:
25d83cbf 594 RESTORE_ALL __LC_RETURN_PSW,0
ae6aa2ea 595io_done:
1da177e4 596
411788ea
HC
597#ifdef CONFIG_TRACE_IRQFLAGS
598 .align 8
599 .globl io_restore_trace_psw
600io_restore_trace_psw:
601 .quad 0, io_restore_trace
602#endif
603
2688905e 604#
0eaeafa1
CB
605# There is work todo, we need to check if we return to userspace, then
606# check, if we are in SIE, if yes leave it
2688905e
MS
607#
608io_work:
609 tm SP_PSW+1(%r15),0x01 # returning to user ?
610#ifndef CONFIG_PREEMPT
0eaeafa1
CB
611#if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
612 jnz io_work_user # yes -> no need to check for SIE
613 la %r1, BASED(sie_opcode) # we return to kernel here
614 lg %r2, SP_PSW+8(%r15)
615 clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
616 jne io_restore # no-> return to kernel
617 lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
618 aghi %r1, 4
619 stg %r1, SP_PSW+8(%r15)
620 j io_restore # return to kernel
621#else
2688905e 622 jno io_restore # no-> skip resched & signal
0eaeafa1 623#endif
2688905e
MS
624#else
625 jnz io_work_user # yes -> do resched & signal
0eaeafa1
CB
626#if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
627 la %r1, BASED(sie_opcode)
628 lg %r2, SP_PSW+8(%r15)
629 clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
630 jne 0f # no -> leave PSW alone
631 lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
632 aghi %r1, 4
633 stg %r1, SP_PSW+8(%r15)
6340:
635#endif
2688905e 636 # check for preemptive scheduling
25d83cbf 637 icm %r0,15,__TI_precount(%r9)
2688905e 638 jnz io_restore # preemption is disabled
1da177e4
LT
639 # switch to kernel stack
640 lg %r1,SP_R15(%r15)
641 aghi %r1,-SP_SIZE
642 mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
25d83cbf 643 xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
1da177e4
LT
644 lgr %r15,%r1
645io_resume_loop:
646 tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
411788ea 647 jno io_restore
b8e7a54c
HC
648 larl %r14,io_resume_loop
649 jg preempt_schedule_irq
1da177e4
LT
650#endif
651
2688905e 652io_work_user:
1da177e4
LT
653 lg %r1,__LC_KERNEL_STACK
654 aghi %r1,-SP_SIZE
655 mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
25d83cbf 656 xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
1da177e4
LT
657 lgr %r15,%r1
658#
659# One of the work bits is on. Find out which one.
54dfe5dd
HC
660# Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
661# and _TIF_MCCK_PENDING
1da177e4
LT
662#
663io_work_loop:
77fa2245
HC
664 tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
665 jo io_mcck_pending
1da177e4
LT
666 tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
667 jo io_reschedule
02a029b3 668 tm __TI_flags+7(%r9),_TIF_SIGPENDING
54dfe5dd 669 jnz io_sigpending
753c4dd6
MS
670 tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
671 jnz io_notify_resume
411788ea
HC
672 j io_restore
673io_work_done:
1da177e4 674
0eaeafa1
CB
675#if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
676sie_opcode:
677 .long 0xb2140000
678#endif
679
77fa2245
HC
680#
681# _TIF_MCCK_PENDING is set, call handler
682#
683io_mcck_pending:
b771aeac 684 brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
b771aeac 685 j io_work_loop
77fa2245 686
1da177e4
LT
687#
688# _TIF_NEED_RESCHED is set, call schedule
25d83cbf
HC
689#
690io_reschedule:
411788ea 691 TRACE_IRQS_ON
25d83cbf
HC
692 stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
693 brasl %r14,schedule # call scheduler
694 stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
411788ea 695 TRACE_IRQS_OFF
1da177e4 696 tm __TI_flags+7(%r9),_TIF_WORK_INT
411788ea 697 jz io_restore # there is no work to do
1da177e4
LT
698 j io_work_loop
699
700#
02a029b3 701# _TIF_SIGPENDING or is set, call do_signal
1da177e4 702#
25d83cbf 703io_sigpending:
411788ea 704 TRACE_IRQS_ON
25d83cbf
HC
705 stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
706 la %r2,SP_PTREGS(%r15) # load pt_regs
1da177e4 707 brasl %r14,do_signal # call do_signal
25d83cbf 708 stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
411788ea 709 TRACE_IRQS_OFF
e1c3ad96 710 j io_work_loop
1da177e4 711
753c4dd6
MS
712#
713# _TIF_NOTIFY_RESUME or is set, call do_notify_resume
714#
715io_notify_resume:
716 TRACE_IRQS_ON
717 stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
718 la %r2,SP_PTREGS(%r15) # load pt_regs
719 brasl %r14,do_notify_resume # call do_notify_resume
720 stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
721 TRACE_IRQS_OFF
722 j io_work_loop
723
1da177e4
LT
724/*
725 * External interrupt handler routine
726 */
25d83cbf 727 .globl ext_int_handler
1da177e4 728ext_int_handler:
1da177e4 729 stck __LC_INT_CLOCK
9cfb9b3c 730 stpt __LC_ASYNC_ENTER_TIMER
1da177e4 731 SAVE_ALL_BASE __LC_SAVE_AREA+32
63b12246 732 SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
77fa2245 733 CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
1da177e4
LT
734 tm SP_PSW+1(%r15),0x01 # interrupting from user ?
735 jz ext_no_vtime
736 UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
737 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
738 mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
739ext_no_vtime:
1da177e4 740 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
1f194a4c 741 TRACE_IRQS_OFF
25d83cbf
HC
742 la %r2,SP_PTREGS(%r15) # address of register-save area
743 llgh %r3,__LC_EXT_INT_CODE # get interruption code
744 brasl %r14,do_extint
1da177e4
LT
745 j io_return
746
ae6aa2ea
MS
747__critical_end:
748
1da177e4
LT
749/*
750 * Machine check handler routines
751 */
25d83cbf 752 .globl mcck_int_handler
1da177e4 753mcck_int_handler:
9cfb9b3c 754 stck __LC_INT_CLOCK
77fa2245
HC
755 la %r1,4095 # revalidate r1
756 spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
25d83cbf 757 lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
1da177e4 758 SAVE_ALL_BASE __LC_SAVE_AREA+64
77fa2245 759 la %r12,__LC_MCK_OLD_PSW
25d83cbf 760 tm __LC_MCCK_CODE,0x80 # system damage?
77fa2245 761 jo mcck_int_main # yes -> rest of mcck code invalid
63b12246
MS
762 la %r14,4095
763 mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
764 mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
765 tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
766 jo 1f
767 la %r14,__LC_SYNC_ENTER_TIMER
768 clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
769 jl 0f
770 la %r14,__LC_ASYNC_ENTER_TIMER
7710: clc 0(8,%r14),__LC_EXIT_TIMER
772 jl 0f
773 la %r14,__LC_EXIT_TIMER
7740: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
775 jl 0f
776 la %r14,__LC_LAST_UPDATE_TIMER
7770: spt 0(%r14)
778 mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
c185b783 7791: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
77fa2245 780 jno mcck_int_main # no -> skip cleanup critical
25d83cbf 781 tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
77fa2245
HC
782 jnz mcck_int_main # from user -> load kernel stack
783 clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
784 jhe mcck_int_main
25d83cbf 785 clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
77fa2245 786 jl mcck_int_main
25d83cbf 787 brasl %r14,cleanup_critical
77fa2245 788mcck_int_main:
25d83cbf 789 lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
77fa2245
HC
790 slgr %r14,%r15
791 srag %r14,%r14,PAGE_SHIFT
792 jz 0f
25d83cbf 793 lg %r15,__LC_PANIC_STACK # load panic stack
77fa2245 7940: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
ae6aa2ea
MS
795 tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
796 jno mcck_no_vtime # no -> no timer update
63b12246 797 tm SP_PSW+1(%r15),0x01 # interrupting from user ?
ae6aa2ea
MS
798 jz mcck_no_vtime
799 UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
800 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
801 mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
802mcck_no_vtime:
77fa2245
HC
803 lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
804 la %r2,SP_PTREGS(%r15) # load pt_regs
805 brasl %r14,s390_do_machine_check
25d83cbf 806 tm SP_PSW+1(%r15),0x01 # returning to user ?
77fa2245
HC
807 jno mcck_return
808 lg %r1,__LC_KERNEL_STACK # switch to kernel stack
809 aghi %r1,-SP_SIZE
810 mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
811 xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
812 lgr %r15,%r1
813 stosm __SF_EMPTY(%r15),0x04 # turn dat on
814 tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
815 jno mcck_return
1f194a4c 816 TRACE_IRQS_OFF
77fa2245 817 brasl %r14,s390_handle_mcck
1f194a4c 818 TRACE_IRQS_ON
1da177e4 819mcck_return:
63b12246
MS
820 mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
821 ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
822 lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
63b12246
MS
823 mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
824 tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
825 jno 0f
826 stpt __LC_EXIT_TIMER
c185b783 8270: lpswe __LC_RETURN_MCCK_PSW # back to caller
1da177e4 828
1da177e4
LT
829/*
830 * Restart interruption handler, kick starter for additional CPUs
831 */
84b36a8e 832#ifdef CONFIG_SMP
2bc89b5e 833 __CPUINIT
25d83cbf 834 .globl restart_int_handler
1da177e4 835restart_int_handler:
5b409ed1
MS
836 basr %r1,0
837restart_base:
838 spt restart_vtime-restart_base(%r1)
839 stck __LC_LAST_UPDATE_CLOCK
840 mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
841 mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
25d83cbf
HC
842 lg %r15,__LC_SAVE_AREA+120 # load ksp
843 lghi %r10,__LC_CREGS_SAVE_AREA
844 lctlg %c0,%c15,0(%r10) # get new ctl regs
845 lghi %r10,__LC_AREGS_SAVE_AREA
846 lam %a0,%a15,0(%r10)
847 lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
5b409ed1
MS
848 lg %r1,__LC_THREAD_INFO
849 mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
850 mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
851 xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
25d83cbf
HC
852 stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
853 jg start_secondary
5b409ed1
MS
854 .align 8
855restart_vtime:
856 .long 0x7fffffff,0xffffffff
84b36a8e 857 .previous
1da177e4
LT
858#else
859/*
860 * If we do not run with SMP enabled, let the new CPU crash ...
861 */
25d83cbf 862 .globl restart_int_handler
1da177e4 863restart_int_handler:
25d83cbf 864 basr %r1,0
1da177e4 865restart_base:
25d83cbf
HC
866 lpswe restart_crash-restart_base(%r1)
867 .align 8
1da177e4 868restart_crash:
25d83cbf 869 .long 0x000a0000,0x00000000,0x00000000,0x00000000
1da177e4
LT
870restart_go:
871#endif
872
873#ifdef CONFIG_CHECK_STACK
874/*
875 * The synchronous or the asynchronous stack overflowed. We are dead.
876 * No need to properly save the registers, we are going to panic anyway.
877 * Setup a pt_regs so that show_trace can provide a good call trace.
878 */
879stack_overflow:
880 lg %r15,__LC_PANIC_STACK # change to panic stack
9514e231 881 aghi %r15,-SP_SIZE
1da177e4
LT
882 mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
883 stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
884 la %r1,__LC_SAVE_AREA
885 chi %r12,__LC_SVC_OLD_PSW
886 je 0f
887 chi %r12,__LC_PGM_OLD_PSW
888 je 0f
9514e231 889 la %r1,__LC_SAVE_AREA+32
25d83cbf 8900: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
9e74a6b8 891 mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
25d83cbf
HC
892 xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
893 la %r2,SP_PTREGS(%r15) # load pt_regs
1da177e4
LT
894 jg kernel_stack_overflow
895#endif
896
897cleanup_table_system_call:
898 .quad system_call, sysc_do_svc
899cleanup_table_sysc_return:
900 .quad sysc_return, sysc_leave
901cleanup_table_sysc_leave:
411788ea 902 .quad sysc_leave, sysc_done
1da177e4 903cleanup_table_sysc_work_loop:
411788ea 904 .quad sysc_work_loop, sysc_work_done
63b12246
MS
905cleanup_table_io_return:
906 .quad io_return, io_leave
ae6aa2ea
MS
907cleanup_table_io_leave:
908 .quad io_leave, io_done
909cleanup_table_io_work_loop:
411788ea 910 .quad io_work_loop, io_work_done
1da177e4
LT
911
912cleanup_critical:
913 clc 8(8,%r12),BASED(cleanup_table_system_call)
914 jl 0f
915 clc 8(8,%r12),BASED(cleanup_table_system_call+8)
916 jl cleanup_system_call
9170:
918 clc 8(8,%r12),BASED(cleanup_table_sysc_return)
919 jl 0f
920 clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
921 jl cleanup_sysc_return
9220:
923 clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
924 jl 0f
925 clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
926 jl cleanup_sysc_leave
9270:
928 clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
929 jl 0f
930 clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
77fa2245 931 jl cleanup_sysc_return
63b12246
MS
9320:
933 clc 8(8,%r12),BASED(cleanup_table_io_return)
934 jl 0f
935 clc 8(8,%r12),BASED(cleanup_table_io_return+8)
936 jl cleanup_io_return
ae6aa2ea
MS
9370:
938 clc 8(8,%r12),BASED(cleanup_table_io_leave)
939 jl 0f
940 clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
941 jl cleanup_io_leave
9420:
943 clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
944 jl 0f
945 clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
946 jl cleanup_io_return
1da177e4
LT
9470:
948 br %r14
949
950cleanup_system_call:
951 mvc __LC_RETURN_PSW(16),0(%r12)
ae6aa2ea
MS
952 cghi %r12,__LC_MCK_OLD_PSW
953 je 0f
954 la %r12,__LC_SAVE_AREA+32
955 j 1f
9560: la %r12,__LC_SAVE_AREA+64
9571:
1da177e4
LT
958 clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
959 jh 0f
960 mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
9610: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
962 jhe cleanup_vtime
1da177e4
LT
963 clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
964 jh 0f
ae6aa2ea
MS
965 mvc __LC_SAVE_AREA(32),0(%r12)
9660: stg %r13,8(%r12)
967 stg %r12,__LC_SAVE_AREA+96 # argh
63b12246 968 SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
77fa2245 969 CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
ae6aa2ea
MS
970 lg %r12,__LC_SAVE_AREA+96 # argh
971 stg %r15,24(%r12)
1da177e4 972 llgh %r7,__LC_SVC_INT_CODE
1da177e4
LT
973cleanup_vtime:
974 clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
975 jhe cleanup_stime
1da177e4
LT
976 UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
977cleanup_stime:
978 clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
979 jh cleanup_update
980 UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
981cleanup_update:
982 mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
1da177e4
LT
983 mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
984 la %r12,__LC_RETURN_PSW
985 br %r14
986cleanup_system_call_insn:
987 .quad sysc_saveall
25d83cbf
HC
988 .quad system_call
989 .quad sysc_vtime
990 .quad sysc_stime
991 .quad sysc_update
1da177e4
LT
992
993cleanup_sysc_return:
994 mvc __LC_RETURN_PSW(8),0(%r12)
995 mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
996 la %r12,__LC_RETURN_PSW
997 br %r14
998
999cleanup_sysc_leave:
1000 clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
c742b31c 1001 je 3f
1da177e4 1002 clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
c742b31c
MS
1003 jhe 0f
1004 mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
10050: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
ae6aa2ea 1006 cghi %r12,__LC_MCK_OLD_PSW
c742b31c 1007 jne 1f
ae6aa2ea 1008 mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
c742b31c
MS
1009 j 2f
10101: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
10112: lmg %r0,%r11,SP_R0(%r15)
1da177e4 1012 lg %r15,SP_R15(%r15)
c742b31c 10133: la %r12,__LC_RETURN_PSW
1da177e4
LT
1014 br %r14
1015cleanup_sysc_leave_insn:
411788ea 1016 .quad sysc_done - 4
c742b31c 1017 .quad sysc_done - 16
1da177e4 1018
ae6aa2ea
MS
1019cleanup_io_return:
1020 mvc __LC_RETURN_PSW(8),0(%r12)
1021 mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
1022 la %r12,__LC_RETURN_PSW
1023 br %r14
1024
1025cleanup_io_leave:
1026 clc 8(8,%r12),BASED(cleanup_io_leave_insn)
c742b31c 1027 je 3f
ae6aa2ea 1028 clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
c742b31c
MS
1029 jhe 0f
1030 mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
10310: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
ae6aa2ea 1032 cghi %r12,__LC_MCK_OLD_PSW
c742b31c 1033 jne 1f
ae6aa2ea 1034 mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
c742b31c
MS
1035 j 2f
10361: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
10372: lmg %r0,%r11,SP_R0(%r15)
ae6aa2ea 1038 lg %r15,SP_R15(%r15)
c742b31c 10393: la %r12,__LC_RETURN_PSW
ae6aa2ea
MS
1040 br %r14
1041cleanup_io_leave_insn:
411788ea 1042 .quad io_done - 4
c742b31c 1043 .quad io_done - 16
ae6aa2ea 1044
1da177e4
LT
1045/*
1046 * Integer constants
1047 */
25d83cbf 1048 .align 4
1da177e4 1049.Lconst:
25d83cbf
HC
1050.Lnr_syscalls: .long NR_syscalls
1051.L0x0130: .short 0x130
1052.L0x0140: .short 0x140
1053.L0x0150: .short 0x150
1054.L0x0160: .short 0x160
1055.L0x0170: .short 0x170
1da177e4 1056.Lcritical_start:
25d83cbf 1057 .quad __critical_start
1da177e4 1058.Lcritical_end:
25d83cbf 1059 .quad __critical_end
1da177e4 1060
25d83cbf 1061 .section .rodata, "a"
1da177e4 1062#define SYSCALL(esa,esame,emu) .long esame
9bf1226b 1063 .globl sys_call_table
1da177e4
LT
1064sys_call_table:
1065#include "syscalls.S"
1066#undef SYSCALL
1067
347a8dc3 1068#ifdef CONFIG_COMPAT
1da177e4
LT
1069
1070#define SYSCALL(esa,esame,emu) .long emu
1da177e4
LT
1071sys_call_table_emu:
1072#include "syscalls.S"
1073#undef SYSCALL
1074#endif