License cleanup: add SPDX GPL-2.0 license identifier to files with no license
[linux-block.git] / arch / s390 / include / asm / tlb.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4
LT
2#ifndef _S390_TLB_H
3#define _S390_TLB_H
4
5/*
ba8a9229
MS
6 * TLB flushing on s390 is complicated. The following requirement
7 * from the principles of operation is the most arduous:
8 *
9 * "A valid table entry must not be changed while it is attached
10 * to any CPU and may be used for translation by that CPU except to
11 * (1) invalidate the entry by using INVALIDATE PAGE TABLE ENTRY,
12 * or INVALIDATE DAT TABLE ENTRY, (2) alter bits 56-63 of a page
13 * table entry, or (3) make a change by means of a COMPARE AND SWAP
14 * AND PURGE instruction that purges the TLB."
15 *
16 * The modification of a pte of an active mm struct therefore is
17 * a two step process: i) invalidate the pte, ii) store the new pte.
18 * This is true for the page protection bit as well.
19 * The only possible optimization is to flush at the beginning of
20 * a tlb_gather_mmu cycle if the mm_struct is currently not in use.
21 *
22 * Pages used for the page tables is a different story. FIXME: more
1da177e4 23 */
ba8a9229
MS
24
25#include <linux/mm.h>
c84ca008 26#include <linux/pagemap.h>
ba8a9229
MS
27#include <linux/swap.h>
28#include <asm/processor.h>
29#include <asm/pgalloc.h>
ba8a9229
MS
30#include <asm/tlbflush.h>
31
ba8a9229
MS
32struct mmu_gather {
33 struct mm_struct *mm;
36409f63 34 struct mmu_table_batch *batch;
ba8a9229 35 unsigned int fullmm;
215b28a5 36 unsigned long start, end;
ba8a9229
MS
37};
38
36409f63
MS
39struct mmu_table_batch {
40 struct rcu_head rcu;
41 unsigned int nr;
42 void *tables[0];
43};
ba8a9229 44
36409f63
MS
45#define MAX_TABLE_BATCH \
46 ((PAGE_SIZE - sizeof(struct mmu_table_batch)) / sizeof(void *))
47
48extern void tlb_table_flush(struct mmu_gather *tlb);
49extern void tlb_remove_table(struct mmu_gather *tlb, void *table);
68f03921 50
56236a59
MK
51static inline void
52arch_tlb_gather_mmu(struct mmu_gather *tlb, struct mm_struct *mm,
53 unsigned long start, unsigned long end)
68f03921 54{
ba8a9229 55 tlb->mm = mm;
2b047252
LT
56 tlb->start = start;
57 tlb->end = end;
58 tlb->fullmm = !(start | (end+1));
36409f63 59 tlb->batch = NULL;
ba8a9229
MS
60}
61
1cf35d47 62static inline void tlb_flush_mmu_tlbonly(struct mmu_gather *tlb)
ba8a9229 63{
5c474a1e 64 __tlb_flush_mm_lazy(tlb->mm);
1cf35d47
LT
65}
66
67static inline void tlb_flush_mmu_free(struct mmu_gather *tlb)
68{
36409f63 69 tlb_table_flush(tlb);
ba8a9229
MS
70}
71
1cf35d47
LT
72
73static inline void tlb_flush_mmu(struct mmu_gather *tlb)
74{
75 tlb_flush_mmu_tlbonly(tlb);
76 tlb_flush_mmu_free(tlb);
77}
78
56236a59
MK
79static inline void
80arch_tlb_finish_mmu(struct mmu_gather *tlb,
99baac21 81 unsigned long start, unsigned long end, bool force)
ba8a9229 82{
99baac21
MK
83 if (force) {
84 tlb->start = start;
85 tlb->end = end;
86 }
87
5c474a1e 88 tlb_flush_mmu(tlb);
ba8a9229 89}
1da177e4
LT
90
91/*
ba8a9229 92 * Release the page cache reference for a pte removed by
68f03921 93 * tlb_ptep_clear_flush. In both flush modes the tlb for a page cache page
ba8a9229 94 * has already been freed, so just do free_page_and_swap_cache.
1da177e4 95 */
e9d55e15 96static inline bool __tlb_remove_page(struct mmu_gather *tlb, struct page *page)
68f03921
PZ
97{
98 free_page_and_swap_cache(page);
e9d55e15 99 return false; /* avoid calling tlb_flush_mmu */
68f03921
PZ
100}
101
ba8a9229
MS
102static inline void tlb_remove_page(struct mmu_gather *tlb, struct page *page)
103{
104 free_page_and_swap_cache(page);
105}
1da177e4 106
e77b0852
AK
107static inline bool __tlb_remove_page_size(struct mmu_gather *tlb,
108 struct page *page, int page_size)
e9d55e15
AK
109{
110 return __tlb_remove_page(tlb, page);
111}
e77b0852
AK
112
113static inline void tlb_remove_page_size(struct mmu_gather *tlb,
114 struct page *page, int page_size)
115{
116 return tlb_remove_page(tlb, page);
117}
118
ba8a9229
MS
119/*
120 * pte_free_tlb frees a pte table and clears the CRSTE for the
121 * page table from the tlb.
122 */
9e1b32ca
BH
123static inline void pte_free_tlb(struct mmu_gather *tlb, pgtable_t pte,
124 unsigned long address)
ba8a9229 125{
527e30b4 126 page_table_free_rcu(tlb, (unsigned long *) pte, address);
ba8a9229 127}
1da177e4 128
ba8a9229
MS
129/*
130 * pmd_free_tlb frees a pmd table and clears the CRSTE for the
131 * segment table entry from the tlb.
6252d702
MS
132 * If the mm uses a two level page table the single pmd is freed
133 * as the pgd. pmd_free_tlb checks the asce_limit against 2GB
134 * to avoid the double free of the pmd in this case.
ba8a9229 135 */
9e1b32ca
BH
136static inline void pmd_free_tlb(struct mmu_gather *tlb, pmd_t *pmd,
137 unsigned long address)
ba8a9229 138{
f1c1174f 139 if (tlb->mm->context.asce_limit <= _REGION3_SIZE)
6252d702 140 return;
9de45f73 141 pgtable_pmd_page_dtor(virt_to_page(pmd));
02a8f3ab 142 tlb_remove_table(tlb, pmd);
ba8a9229
MS
143}
144
1aea9b3f
MS
145/*
146 * p4d_free_tlb frees a pud table and clears the CRSTE for the
147 * region second table entry from the tlb.
148 * If the mm uses a four level page table the single p4d is freed
149 * as the pgd. p4d_free_tlb checks the asce_limit against 8PB
150 * to avoid the double free of the p4d in this case.
151 */
152static inline void p4d_free_tlb(struct mmu_gather *tlb, p4d_t *p4d,
153 unsigned long address)
154{
f1c1174f 155 if (tlb->mm->context.asce_limit <= _REGION1_SIZE)
1aea9b3f
MS
156 return;
157 tlb_remove_table(tlb, p4d);
158}
159
5a216a20
MS
160/*
161 * pud_free_tlb frees a pud table and clears the CRSTE for the
162 * region third table entry from the tlb.
6252d702
MS
163 * If the mm uses a three level page table the single pud is freed
164 * as the pgd. pud_free_tlb checks the asce_limit against 4TB
165 * to avoid the double free of the pud in this case.
5a216a20 166 */
9e1b32ca
BH
167static inline void pud_free_tlb(struct mmu_gather *tlb, pud_t *pud,
168 unsigned long address)
5a216a20 169{
f1c1174f 170 if (tlb->mm->context.asce_limit <= _REGION2_SIZE)
6252d702 171 return;
02a8f3ab 172 tlb_remove_table(tlb, pud);
5a216a20 173}
190a1d72 174
ba8a9229
MS
175#define tlb_start_vma(tlb, vma) do { } while (0)
176#define tlb_end_vma(tlb, vma) do { } while (0)
177#define tlb_remove_tlb_entry(tlb, ptep, addr) do { } while (0)
1ae1c1d0 178#define tlb_remove_pmd_tlb_entry(tlb, pmdp, addr) do { } while (0)
ba8a9229 179#define tlb_migrate_finish(mm) do { } while (0)
b528e4b6
AK
180#define tlb_remove_huge_tlb_entry(h, tlb, ptep, address) \
181 tlb_remove_tlb_entry(tlb, ptep, address)
ba8a9229 182
07e32661
AK
183#define tlb_remove_check_page_size_change tlb_remove_check_page_size_change
184static inline void tlb_remove_check_page_size_change(struct mmu_gather *tlb,
185 unsigned int page_size)
186{
187}
188
ba8a9229 189#endif /* _S390_TLB_H */