Merge tag 'gvt-fixes-2020-03-10' of https://github.com/intel/gvt-linux into drm-intel...
[linux-block.git] / arch / s390 / include / asm / bitops.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4 2/*
746479cd 3 * Copyright IBM Corp. 1999,2013
1da177e4 4 *
746479cd
HC
5 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
6 *
7 * The description below was taken in large parts from the powerpc
8 * bitops header file:
9 * Within a word, bits are numbered LSB first. Lot's of places make
10 * this assumption by directly testing bits with (val & (1<<nr)).
11 * This can cause confusion for large (> 1 word) bitmaps on a
12 * big-endian system because, unlike little endian, the number of each
13 * bit depends on the word size.
14 *
48002bd5
HC
15 * The bitop functions are defined to work on unsigned longs, so the bits
16 * end up numbered:
db85eaeb 17 * |63..............0|127............64|191...........128|255...........192|
746479cd 18 *
48002bd5
HC
19 * We also have special functions which work with an MSB0 encoding.
20 * The bits are numbered:
746479cd 21 * |0..............63|64............127|128...........191|192...........255|
746479cd 22 *
48002bd5
HC
23 * The main difference is that bit 0-63 in the bit number field needs to be
24 * reversed compared to the LSB0 encoded bit fields. This can be achieved by
25 * XOR with 0x3f.
1da177e4
LT
26 *
27 */
c406abd3 28
a53c8fab
HC
29#ifndef _S390_BITOPS_H
30#define _S390_BITOPS_H
31
0624517d
JS
32#ifndef _LINUX_BITOPS_H
33#error only <linux/bitops.h> can be included directly
34#endif
35
370b0b5f 36#include <linux/typecheck.h>
1da177e4 37#include <linux/compiler.h>
0a5c3c2f 38#include <linux/types.h>
1993dbc7 39#include <asm/atomic_ops.h>
0ccc8b7a
HC
40#include <asm/barrier.h>
41
01c2475f 42#define __BITOPS_WORDS(bits) (((bits) + BITS_PER_LONG - 1) / BITS_PER_LONG)
1da177e4 43
370b0b5f
HC
44static inline unsigned long *
45__bitops_word(unsigned long nr, volatile unsigned long *ptr)
46{
47 unsigned long addr;
48
49 addr = (unsigned long)ptr + ((nr ^ (nr & (BITS_PER_LONG - 1))) >> 3);
50 return (unsigned long *)addr;
51}
52
53static inline unsigned char *
54__bitops_byte(unsigned long nr, volatile unsigned long *ptr)
55{
56 return ((unsigned char *)ptr) + ((nr ^ (BITS_PER_LONG - 8)) >> 3);
57}
58
b4fd5a0a 59static __always_inline void arch_set_bit(unsigned long nr, volatile unsigned long *ptr)
1da177e4 60{
370b0b5f
HC
61 unsigned long *addr = __bitops_word(nr, ptr);
62 unsigned long mask;
1da177e4 63
4ae80325
HC
64#ifdef CONFIG_HAVE_MARCH_ZEC12_FEATURES
65 if (__builtin_constant_p(nr)) {
66 unsigned char *caddr = __bitops_byte(nr, ptr);
67
68 asm volatile(
69 "oi %0,%b1\n"
70 : "+Q" (*caddr)
71 : "i" (1 << (nr & 7))
0ccc8b7a 72 : "cc", "memory");
4ae80325
HC
73 return;
74 }
75#endif
01c2475f 76 mask = 1UL << (nr & (BITS_PER_LONG - 1));
4ae98789 77 __atomic64_or(mask, (long *)addr);
1da177e4
LT
78}
79
b4fd5a0a 80static __always_inline void arch_clear_bit(unsigned long nr, volatile unsigned long *ptr)
1da177e4 81{
370b0b5f
HC
82 unsigned long *addr = __bitops_word(nr, ptr);
83 unsigned long mask;
1da177e4 84
4ae80325
HC
85#ifdef CONFIG_HAVE_MARCH_ZEC12_FEATURES
86 if (__builtin_constant_p(nr)) {
87 unsigned char *caddr = __bitops_byte(nr, ptr);
88
89 asm volatile(
90 "ni %0,%b1\n"
91 : "+Q" (*caddr)
92 : "i" (~(1 << (nr & 7)))
0ccc8b7a 93 : "cc", "memory");
4ae80325
HC
94 return;
95 }
96#endif
01c2475f 97 mask = ~(1UL << (nr & (BITS_PER_LONG - 1)));
4ae98789 98 __atomic64_and(mask, (long *)addr);
1da177e4
LT
99}
100
b4fd5a0a
HC
101static __always_inline void arch_change_bit(unsigned long nr,
102 volatile unsigned long *ptr)
1da177e4 103{
370b0b5f
HC
104 unsigned long *addr = __bitops_word(nr, ptr);
105 unsigned long mask;
1da177e4 106
4ae80325
HC
107#ifdef CONFIG_HAVE_MARCH_ZEC12_FEATURES
108 if (__builtin_constant_p(nr)) {
109 unsigned char *caddr = __bitops_byte(nr, ptr);
110
111 asm volatile(
112 "xi %0,%b1\n"
113 : "+Q" (*caddr)
114 : "i" (1 << (nr & 7))
0ccc8b7a 115 : "cc", "memory");
4ae80325
HC
116 return;
117 }
118#endif
01c2475f 119 mask = 1UL << (nr & (BITS_PER_LONG - 1));
4ae98789 120 __atomic64_xor(mask, (long *)addr);
1da177e4
LT
121}
122
9779048d
VG
123static inline bool arch_test_and_set_bit(unsigned long nr,
124 volatile unsigned long *ptr)
1da177e4 125{
370b0b5f
HC
126 unsigned long *addr = __bitops_word(nr, ptr);
127 unsigned long old, mask;
1da177e4 128
01c2475f 129 mask = 1UL << (nr & (BITS_PER_LONG - 1));
4ae98789 130 old = __atomic64_or_barrier(mask, (long *)addr);
1da177e4
LT
131 return (old & mask) != 0;
132}
133
9779048d
VG
134static inline bool arch_test_and_clear_bit(unsigned long nr,
135 volatile unsigned long *ptr)
1da177e4 136{
370b0b5f
HC
137 unsigned long *addr = __bitops_word(nr, ptr);
138 unsigned long old, mask;
1da177e4 139
01c2475f 140 mask = ~(1UL << (nr & (BITS_PER_LONG - 1)));
4ae98789 141 old = __atomic64_and_barrier(mask, (long *)addr);
e344e52c 142 return (old & ~mask) != 0;
1da177e4
LT
143}
144
9779048d
VG
145static inline bool arch_test_and_change_bit(unsigned long nr,
146 volatile unsigned long *ptr)
1da177e4 147{
370b0b5f
HC
148 unsigned long *addr = __bitops_word(nr, ptr);
149 unsigned long old, mask;
1da177e4 150
01c2475f 151 mask = 1UL << (nr & (BITS_PER_LONG - 1));
4ae98789 152 old = __atomic64_xor_barrier(mask, (long *)addr);
1da177e4
LT
153 return (old & mask) != 0;
154}
1da177e4 155
9779048d 156static inline void arch___set_bit(unsigned long nr, volatile unsigned long *ptr)
1da177e4 157{
370b0b5f 158 unsigned char *addr = __bitops_byte(nr, ptr);
1da177e4 159
370b0b5f 160 *addr |= 1 << (nr & 7);
1da177e4
LT
161}
162
9779048d
VG
163static inline void arch___clear_bit(unsigned long nr,
164 volatile unsigned long *ptr)
1da177e4 165{
370b0b5f 166 unsigned char *addr = __bitops_byte(nr, ptr);
1da177e4 167
370b0b5f 168 *addr &= ~(1 << (nr & 7));
1da177e4
LT
169}
170
9779048d
VG
171static inline void arch___change_bit(unsigned long nr,
172 volatile unsigned long *ptr)
1da177e4 173{
370b0b5f 174 unsigned char *addr = __bitops_byte(nr, ptr);
1da177e4 175
370b0b5f 176 *addr ^= 1 << (nr & 7);
1da177e4
LT
177}
178
9779048d
VG
179static inline bool arch___test_and_set_bit(unsigned long nr,
180 volatile unsigned long *ptr)
1da177e4 181{
370b0b5f 182 unsigned char *addr = __bitops_byte(nr, ptr);
1da177e4
LT
183 unsigned char ch;
184
370b0b5f
HC
185 ch = *addr;
186 *addr |= 1 << (nr & 7);
1da177e4
LT
187 return (ch >> (nr & 7)) & 1;
188}
1da177e4 189
9779048d
VG
190static inline bool arch___test_and_clear_bit(unsigned long nr,
191 volatile unsigned long *ptr)
1da177e4 192{
370b0b5f 193 unsigned char *addr = __bitops_byte(nr, ptr);
1da177e4
LT
194 unsigned char ch;
195
370b0b5f
HC
196 ch = *addr;
197 *addr &= ~(1 << (nr & 7));
1da177e4
LT
198 return (ch >> (nr & 7)) & 1;
199}
1da177e4 200
9779048d
VG
201static inline bool arch___test_and_change_bit(unsigned long nr,
202 volatile unsigned long *ptr)
1da177e4 203{
370b0b5f 204 unsigned char *addr = __bitops_byte(nr, ptr);
1da177e4
LT
205 unsigned char ch;
206
370b0b5f
HC
207 ch = *addr;
208 *addr ^= 1 << (nr & 7);
1da177e4
LT
209 return (ch >> (nr & 7)) & 1;
210}
1da177e4 211
9779048d
VG
212static inline bool arch_test_bit(unsigned long nr,
213 const volatile unsigned long *ptr)
1da177e4 214{
370b0b5f 215 const volatile unsigned char *addr;
1da177e4 216
370b0b5f
HC
217 addr = ((const volatile unsigned char *)ptr);
218 addr += (nr ^ (BITS_PER_LONG - 8)) >> 3;
219 return (*addr >> (nr & 7)) & 1;
1da177e4
LT
220}
221
9779048d
VG
222static inline bool arch_test_and_set_bit_lock(unsigned long nr,
223 volatile unsigned long *ptr)
acdc9fc9 224{
9779048d 225 if (arch_test_bit(nr, ptr))
acdc9fc9 226 return 1;
9779048d 227 return arch_test_and_set_bit(nr, ptr);
acdc9fc9
MS
228}
229
9779048d
VG
230static inline void arch_clear_bit_unlock(unsigned long nr,
231 volatile unsigned long *ptr)
acdc9fc9
MS
232{
233 smp_mb__before_atomic();
9779048d 234 arch_clear_bit(nr, ptr);
acdc9fc9
MS
235}
236
9779048d
VG
237static inline void arch___clear_bit_unlock(unsigned long nr,
238 volatile unsigned long *ptr)
acdc9fc9
MS
239{
240 smp_mb();
9779048d 241 arch___clear_bit(nr, ptr);
acdc9fc9
MS
242}
243
81d2c6f8
DA
244#include <asm-generic/bitops/instrumented-atomic.h>
245#include <asm-generic/bitops/instrumented-non-atomic.h>
246#include <asm-generic/bitops/instrumented-lock.h>
9779048d 247
afff7e2b 248/*
7d7c7b24 249 * Functions which use MSB0 bit numbering.
48002bd5 250 * The bits are numbered:
7d7c7b24 251 * |0..............63|64............127|128...........191|192...........255|
e56e4e87 252 */
7d7c7b24
HC
253unsigned long find_first_bit_inv(const unsigned long *addr, unsigned long size);
254unsigned long find_next_bit_inv(const unsigned long *addr, unsigned long size,
255 unsigned long offset);
256
09214545
HC
257#define for_each_set_bit_inv(bit, addr, size) \
258 for ((bit) = find_first_bit_inv((addr), (size)); \
259 (bit) < (size); \
260 (bit) = find_next_bit_inv((addr), (size), (bit) + 1))
261
7d7c7b24
HC
262static inline void set_bit_inv(unsigned long nr, volatile unsigned long *ptr)
263{
264 return set_bit(nr ^ (BITS_PER_LONG - 1), ptr);
265}
266
267static inline void clear_bit_inv(unsigned long nr, volatile unsigned long *ptr)
268{
269 return clear_bit(nr ^ (BITS_PER_LONG - 1), ptr);
270}
271
0a5c3c2f
VG
272static inline bool test_and_clear_bit_inv(unsigned long nr,
273 volatile unsigned long *ptr)
f3ec471a
JF
274{
275 return test_and_clear_bit(nr ^ (BITS_PER_LONG - 1), ptr);
276}
277
7d7c7b24
HC
278static inline void __set_bit_inv(unsigned long nr, volatile unsigned long *ptr)
279{
280 return __set_bit(nr ^ (BITS_PER_LONG - 1), ptr);
281}
282
283static inline void __clear_bit_inv(unsigned long nr, volatile unsigned long *ptr)
284{
285 return __clear_bit(nr ^ (BITS_PER_LONG - 1), ptr);
286}
287
0a5c3c2f
VG
288static inline bool test_bit_inv(unsigned long nr,
289 const volatile unsigned long *ptr)
7d7c7b24
HC
290{
291 return test_bit(nr ^ (BITS_PER_LONG - 1), ptr);
292}
e56e4e87 293
b1cb7e2b
HC
294#ifdef CONFIG_HAVE_MARCH_Z9_109_FEATURES
295
296/**
297 * __flogr - find leftmost one
298 * @word - The word to search
299 *
300 * Returns the bit number of the most significant bit set,
301 * where the most significant bit has bit number 0.
302 * If no bit is set this function returns 64.
303 */
304static inline unsigned char __flogr(unsigned long word)
305{
306 if (__builtin_constant_p(word)) {
307 unsigned long bit = 0;
308
309 if (!word)
310 return 64;
311 if (!(word & 0xffffffff00000000UL)) {
312 word <<= 32;
313 bit += 32;
314 }
315 if (!(word & 0xffff000000000000UL)) {
316 word <<= 16;
317 bit += 16;
318 }
319 if (!(word & 0xff00000000000000UL)) {
320 word <<= 8;
321 bit += 8;
322 }
323 if (!(word & 0xf000000000000000UL)) {
324 word <<= 4;
325 bit += 4;
326 }
327 if (!(word & 0xc000000000000000UL)) {
328 word <<= 2;
329 bit += 2;
330 }
331 if (!(word & 0x8000000000000000UL)) {
332 word <<= 1;
333 bit += 1;
334 }
335 return bit;
336 } else {
337 register unsigned long bit asm("4") = word;
338 register unsigned long out asm("5");
339
340 asm volatile(
341 " flogr %[bit],%[bit]\n"
342 : [bit] "+d" (bit), [out] "=d" (out) : : "cc");
343 return bit;
344 }
345}
346
347/**
348 * __ffs - find first bit in word.
349 * @word: The word to search
350 *
351 * Undefined if no bit exists, so code should check against 0 first.
352 */
353static inline unsigned long __ffs(unsigned long word)
354{
355 return __flogr(-word & word) ^ (BITS_PER_LONG - 1);
356}
357
358/**
359 * ffs - find first bit set
360 * @word: the word to search
361 *
362 * This is defined the same way as the libc and
363 * compiler builtin ffs routines (man ffs).
364 */
365static inline int ffs(int word)
366{
367 unsigned long mask = 2 * BITS_PER_LONG - 1;
368 unsigned int val = (unsigned int)word;
369
370 return (1 + (__flogr(-val & val) ^ (BITS_PER_LONG - 1))) & mask;
371}
372
373/**
374 * __fls - find last (most-significant) set bit in a long word
375 * @word: the word to search
376 *
377 * Undefined if no set bit exists, so code should check against 0 first.
378 */
379static inline unsigned long __fls(unsigned long word)
380{
381 return __flogr(word) ^ (BITS_PER_LONG - 1);
382}
383
384/**
385 * fls64 - find last set bit in a 64-bit word
386 * @word: the word to search
387 *
388 * This is defined in a similar way as the libc and compiler builtin
389 * ffsll, but returns the position of the most significant set bit.
390 *
391 * fls64(value) returns 0 if value is 0 or the position of the last
392 * set bit if value is nonzero. The last (most significant) bit is
393 * at position 64.
394 */
395static inline int fls64(unsigned long word)
396{
397 unsigned long mask = 2 * BITS_PER_LONG - 1;
398
399 return (1 + (__flogr(word) ^ (BITS_PER_LONG - 1))) & mask;
400}
401
402/**
403 * fls - find last (most-significant) bit set
404 * @word: the word to search
405 *
406 * This is defined the same way as ffs.
407 * Note fls(0) = 0, fls(1) = 1, fls(0x80000000) = 32.
408 */
3fc2579e 409static inline int fls(unsigned int word)
b1cb7e2b 410{
3fc2579e 411 return fls64(word);
b1cb7e2b
HC
412}
413
414#else /* CONFIG_HAVE_MARCH_Z9_109_FEATURES */
415
746479cd
HC
416#include <asm-generic/bitops/__ffs.h>
417#include <asm-generic/bitops/ffs.h>
56a6b1eb 418#include <asm-generic/bitops/__fls.h>
746479cd 419#include <asm-generic/bitops/fls.h>
7e33db4e 420#include <asm-generic/bitops/fls64.h>
b1cb7e2b
HC
421
422#endif /* CONFIG_HAVE_MARCH_Z9_109_FEATURES */
423
746479cd
HC
424#include <asm-generic/bitops/ffz.h>
425#include <asm-generic/bitops/find.h>
7e33db4e 426#include <asm-generic/bitops/hweight.h>
746479cd 427#include <asm-generic/bitops/sched.h>
802caabb 428#include <asm-generic/bitops/le.h>
148817ba 429#include <asm-generic/bitops/ext2-atomic-setbit.h>
67fe9251 430
1da177e4 431#endif /* _S390_BITOPS_H */