powerpc/mpic: Disable preemption when calling mpic_processor_id()
[linux-2.6-block.git] / arch / powerpc / sysdev / mpic.c
CommitLineData
14cf11af
PM
1/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
03bcb7e3 9 * Copyright 2010-2012 Freescale Semiconductor, Inc.
14cf11af
PM
10 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
1beb6a7d
BH
17#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
14cf11af 20
14cf11af
PM
21#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
5a0e3ad6 30#include <linux/slab.h>
f5a592f7 31#include <linux/syscore_ops.h>
76462232 32#include <linux/ratelimit.h>
14cf11af
PM
33
34#include <asm/ptrace.h>
35#include <asm/signal.h>
36#include <asm/io.h>
37#include <asm/pgtable.h>
38#include <asm/irq.h>
39#include <asm/machdep.h>
40#include <asm/mpic.h>
41#include <asm/smp.h>
42
a7de7c74
ME
43#include "mpic.h"
44
14cf11af
PM
45#ifdef DEBUG
46#define DBG(fmt...) printk(fmt)
47#else
48#define DBG(fmt...)
49#endif
50
9e6f31a9
D
51struct bus_type mpic_subsys = {
52 .name = "mpic",
53 .dev_name = "mpic",
54};
55EXPORT_SYMBOL_GPL(mpic_subsys);
56
14cf11af
PM
57static struct mpic *mpics;
58static struct mpic *mpic_primary;
203041ad 59static DEFINE_RAW_SPINLOCK(mpic_lock);
14cf11af 60
c0c0d996 61#ifdef CONFIG_PPC32 /* XXX for now */
e40c7f02 62#ifdef CONFIG_IRQ_ALL_CPUS
e242114a 63#define distribute_irqs (1)
e40c7f02
AW
64#else
65#define distribute_irqs (0)
66#endif
c0c0d996 67#endif
14cf11af 68
7233593b
ZR
69#ifdef CONFIG_MPIC_WEIRD
70static u32 mpic_infos[][MPIC_IDX_END] = {
71 [0] = { /* Original OpenPIC compatible MPIC */
72 MPIC_GREG_BASE,
73 MPIC_GREG_FEATURE_0,
74 MPIC_GREG_GLOBAL_CONF_0,
75 MPIC_GREG_VENDOR_ID,
76 MPIC_GREG_IPI_VECTOR_PRI_0,
77 MPIC_GREG_IPI_STRIDE,
78 MPIC_GREG_SPURIOUS,
79 MPIC_GREG_TIMER_FREQ,
80
81 MPIC_TIMER_BASE,
82 MPIC_TIMER_STRIDE,
83 MPIC_TIMER_CURRENT_CNT,
84 MPIC_TIMER_BASE_CNT,
85 MPIC_TIMER_VECTOR_PRI,
86 MPIC_TIMER_DESTINATION,
87
88 MPIC_CPU_BASE,
89 MPIC_CPU_STRIDE,
90 MPIC_CPU_IPI_DISPATCH_0,
91 MPIC_CPU_IPI_DISPATCH_STRIDE,
92 MPIC_CPU_CURRENT_TASK_PRI,
93 MPIC_CPU_WHOAMI,
94 MPIC_CPU_INTACK,
95 MPIC_CPU_EOI,
f365355e 96 MPIC_CPU_MCACK,
7233593b
ZR
97
98 MPIC_IRQ_BASE,
99 MPIC_IRQ_STRIDE,
100 MPIC_IRQ_VECTOR_PRI,
101 MPIC_VECPRI_VECTOR_MASK,
102 MPIC_VECPRI_POLARITY_POSITIVE,
103 MPIC_VECPRI_POLARITY_NEGATIVE,
104 MPIC_VECPRI_SENSE_LEVEL,
105 MPIC_VECPRI_SENSE_EDGE,
106 MPIC_VECPRI_POLARITY_MASK,
107 MPIC_VECPRI_SENSE_MASK,
108 MPIC_IRQ_DESTINATION
109 },
110 [1] = { /* Tsi108/109 PIC */
111 TSI108_GREG_BASE,
112 TSI108_GREG_FEATURE_0,
113 TSI108_GREG_GLOBAL_CONF_0,
114 TSI108_GREG_VENDOR_ID,
115 TSI108_GREG_IPI_VECTOR_PRI_0,
116 TSI108_GREG_IPI_STRIDE,
117 TSI108_GREG_SPURIOUS,
118 TSI108_GREG_TIMER_FREQ,
119
120 TSI108_TIMER_BASE,
121 TSI108_TIMER_STRIDE,
122 TSI108_TIMER_CURRENT_CNT,
123 TSI108_TIMER_BASE_CNT,
124 TSI108_TIMER_VECTOR_PRI,
125 TSI108_TIMER_DESTINATION,
126
127 TSI108_CPU_BASE,
128 TSI108_CPU_STRIDE,
129 TSI108_CPU_IPI_DISPATCH_0,
130 TSI108_CPU_IPI_DISPATCH_STRIDE,
131 TSI108_CPU_CURRENT_TASK_PRI,
132 TSI108_CPU_WHOAMI,
133 TSI108_CPU_INTACK,
134 TSI108_CPU_EOI,
f365355e 135 TSI108_CPU_MCACK,
7233593b
ZR
136
137 TSI108_IRQ_BASE,
138 TSI108_IRQ_STRIDE,
139 TSI108_IRQ_VECTOR_PRI,
140 TSI108_VECPRI_VECTOR_MASK,
141 TSI108_VECPRI_POLARITY_POSITIVE,
142 TSI108_VECPRI_POLARITY_NEGATIVE,
143 TSI108_VECPRI_SENSE_LEVEL,
144 TSI108_VECPRI_SENSE_EDGE,
145 TSI108_VECPRI_POLARITY_MASK,
146 TSI108_VECPRI_SENSE_MASK,
147 TSI108_IRQ_DESTINATION
148 },
149};
150
151#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
152
153#else /* CONFIG_MPIC_WEIRD */
154
155#define MPIC_INFO(name) MPIC_##name
156
157#endif /* CONFIG_MPIC_WEIRD */
158
d6a2639b
MI
159static inline unsigned int mpic_processor_id(struct mpic *mpic)
160{
161 unsigned int cpu = 0;
162
be8bec56 163 if (!(mpic->flags & MPIC_SECONDARY))
d6a2639b
MI
164 cpu = hard_smp_processor_id();
165
166 return cpu;
167}
168
14cf11af
PM
169/*
170 * Register accessor functions
171 */
172
173
fbf0274e
BH
174static inline u32 _mpic_read(enum mpic_reg_type type,
175 struct mpic_reg_bank *rb,
176 unsigned int reg)
14cf11af 177{
fbf0274e
BH
178 switch(type) {
179#ifdef CONFIG_PPC_DCR
180 case mpic_access_dcr:
83f34df4 181 return dcr_read(rb->dhost, reg);
fbf0274e
BH
182#endif
183 case mpic_access_mmio_be:
184 return in_be32(rb->base + (reg >> 2));
185 case mpic_access_mmio_le:
186 default:
187 return in_le32(rb->base + (reg >> 2));
188 }
14cf11af
PM
189}
190
fbf0274e
BH
191static inline void _mpic_write(enum mpic_reg_type type,
192 struct mpic_reg_bank *rb,
193 unsigned int reg, u32 value)
14cf11af 194{
fbf0274e
BH
195 switch(type) {
196#ifdef CONFIG_PPC_DCR
197 case mpic_access_dcr:
d9d1063d
JB
198 dcr_write(rb->dhost, reg, value);
199 break;
fbf0274e
BH
200#endif
201 case mpic_access_mmio_be:
d9d1063d
JB
202 out_be32(rb->base + (reg >> 2), value);
203 break;
fbf0274e
BH
204 case mpic_access_mmio_le:
205 default:
d9d1063d
JB
206 out_le32(rb->base + (reg >> 2), value);
207 break;
fbf0274e 208 }
14cf11af
PM
209}
210
211static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
212{
fbf0274e 213 enum mpic_reg_type type = mpic->reg_type;
7233593b
ZR
214 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
215 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
14cf11af 216
fbf0274e
BH
217 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
218 type = mpic_access_mmio_be;
219 return _mpic_read(type, &mpic->gregs, offset);
14cf11af
PM
220}
221
222static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
223{
7233593b
ZR
224 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
225 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
14cf11af 226
fbf0274e 227 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
14cf11af
PM
228}
229
03bcb7e3 230static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
ea94187f 231{
03bcb7e3
VS
232 return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
233 (tm & 3) * MPIC_INFO(TIMER_STRIDE);
234}
ea94187f 235
03bcb7e3
VS
236static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
237{
238 unsigned int offset = mpic_tm_offset(mpic, tm) +
239 MPIC_INFO(TIMER_VECTOR_PRI);
ea94187f
SW
240
241 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
242}
243
244static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
245{
03bcb7e3
VS
246 unsigned int offset = mpic_tm_offset(mpic, tm) +
247 MPIC_INFO(TIMER_VECTOR_PRI);
ea94187f
SW
248
249 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
250}
251
14cf11af
PM
252static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
253{
d6a2639b 254 unsigned int cpu = mpic_processor_id(mpic);
14cf11af 255
fbf0274e 256 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
14cf11af
PM
257}
258
259static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
260{
d6a2639b 261 unsigned int cpu = mpic_processor_id(mpic);
14cf11af 262
fbf0274e 263 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
14cf11af
PM
264}
265
266static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
267{
268 unsigned int isu = src_no >> mpic->isu_shift;
269 unsigned int idx = src_no & mpic->isu_mask;
11a6b292 270 unsigned int val;
14cf11af 271
11a6b292
ME
272 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
273 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
0d72ba93
OJ
274#ifdef CONFIG_MPIC_BROKEN_REGREAD
275 if (reg == 0)
11a6b292
ME
276 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
277 mpic->isu_reg0_shadow[src_no];
0d72ba93 278#endif
11a6b292 279 return val;
14cf11af
PM
280}
281
282static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
283 unsigned int reg, u32 value)
284{
285 unsigned int isu = src_no >> mpic->isu_shift;
286 unsigned int idx = src_no & mpic->isu_mask;
287
fbf0274e 288 _mpic_write(mpic->reg_type, &mpic->isus[isu],
7233593b 289 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
0d72ba93
OJ
290
291#ifdef CONFIG_MPIC_BROKEN_REGREAD
292 if (reg == 0)
11a6b292
ME
293 mpic->isu_reg0_shadow[src_no] =
294 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
0d72ba93 295#endif
14cf11af
PM
296}
297
fbf0274e
BH
298#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
299#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
14cf11af
PM
300#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
301#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
ea94187f
SW
302#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
303#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
14cf11af
PM
304#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
305#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
306#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
307#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
308
309
310/*
311 * Low level utility functions
312 */
313
314
c51a3fdc 315static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
fbf0274e
BH
316 struct mpic_reg_bank *rb, unsigned int offset,
317 unsigned int size)
318{
319 rb->base = ioremap(phys_addr + offset, size);
320 BUG_ON(rb->base == NULL);
321}
322
323#ifdef CONFIG_PPC_DCR
c51242e7 324static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
fbf0274e
BH
325 unsigned int offset, unsigned int size)
326{
c51242e7 327 phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
e62b7601 328 rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
fbf0274e
BH
329 BUG_ON(!DCR_MAP_OK(rb->dhost));
330}
331
c51242e7 332static inline void mpic_map(struct mpic *mpic,
5a2642f6
BH
333 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
334 unsigned int offset, unsigned int size)
fbf0274e
BH
335{
336 if (mpic->flags & MPIC_USES_DCR)
c51242e7 337 _mpic_map_dcr(mpic, rb, offset, size);
fbf0274e
BH
338 else
339 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
340}
341#else /* CONFIG_PPC_DCR */
c51242e7 342#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
fbf0274e
BH
343#endif /* !CONFIG_PPC_DCR */
344
345
14cf11af
PM
346
347/* Check if we have one of those nice broken MPICs with a flipped endian on
348 * reads from IPI registers
349 */
350static void __init mpic_test_broken_ipi(struct mpic *mpic)
351{
352 u32 r;
353
7233593b
ZR
354 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
355 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
14cf11af
PM
356
357 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
358 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
359 mpic->flags |= MPIC_BROKEN_IPI;
360 }
361}
362
6cfef5b2 363#ifdef CONFIG_MPIC_U3_HT_IRQS
14cf11af
PM
364
365/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
366 * to force the edge setting on the MPIC and do the ack workaround.
367 */
1beb6a7d 368static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
14cf11af 369{
1beb6a7d 370 if (source >= 128 || !mpic->fixups)
14cf11af 371 return 0;
1beb6a7d 372 return mpic->fixups[source].base != NULL;
14cf11af
PM
373}
374
c4b22f26 375
1beb6a7d 376static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
14cf11af 377{
1beb6a7d 378 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
14cf11af 379
1beb6a7d
BH
380 if (fixup->applebase) {
381 unsigned int soff = (fixup->index >> 3) & ~3;
382 unsigned int mask = 1U << (fixup->index & 0x1f);
383 writel(mask, fixup->applebase + soff);
384 } else {
203041ad 385 raw_spin_lock(&mpic->fixup_lock);
1beb6a7d
BH
386 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
387 writel(fixup->data, fixup->base + 4);
203041ad 388 raw_spin_unlock(&mpic->fixup_lock);
1beb6a7d 389 }
14cf11af
PM
390}
391
1beb6a7d 392static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
24a3f2e8 393 bool level)
1beb6a7d
BH
394{
395 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
396 unsigned long flags;
397 u32 tmp;
398
399 if (fixup->base == NULL)
400 return;
401
24a3f2e8
TG
402 DBG("startup_ht_interrupt(0x%x) index: %d\n",
403 source, fixup->index);
203041ad 404 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
1beb6a7d
BH
405 /* Enable and configure */
406 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
407 tmp = readl(fixup->base + 4);
408 tmp &= ~(0x23U);
24a3f2e8 409 if (level)
1beb6a7d
BH
410 tmp |= 0x22;
411 writel(tmp, fixup->base + 4);
203041ad 412 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
3669e930
JB
413
414#ifdef CONFIG_PM
415 /* use the lowest bit inverted to the actual HW,
416 * set if this fixup was enabled, clear otherwise */
417 mpic->save_data[source].fixup_data = tmp | 1;
418#endif
1beb6a7d
BH
419}
420
24a3f2e8 421static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
1beb6a7d
BH
422{
423 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
424 unsigned long flags;
425 u32 tmp;
426
427 if (fixup->base == NULL)
428 return;
429
24a3f2e8 430 DBG("shutdown_ht_interrupt(0x%x)\n", source);
1beb6a7d
BH
431
432 /* Disable */
203041ad 433 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
1beb6a7d
BH
434 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
435 tmp = readl(fixup->base + 4);
72b13819 436 tmp |= 1;
1beb6a7d 437 writel(tmp, fixup->base + 4);
203041ad 438 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
3669e930
JB
439
440#ifdef CONFIG_PM
441 /* use the lowest bit inverted to the actual HW,
442 * set if this fixup was enabled, clear otherwise */
443 mpic->save_data[source].fixup_data = tmp & ~1;
444#endif
1beb6a7d 445}
14cf11af 446
812fd1fd
ME
447#ifdef CONFIG_PCI_MSI
448static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
449 unsigned int devfn)
450{
451 u8 __iomem *base;
452 u8 pos, flags;
453 u64 addr = 0;
454
455 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
456 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
457 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
458 if (id == PCI_CAP_ID_HT) {
459 id = readb(devbase + pos + 3);
460 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
461 break;
462 }
463 }
464
465 if (pos == 0)
466 return;
467
468 base = devbase + pos;
469
470 flags = readb(base + HT_MSI_FLAGS);
471 if (!(flags & HT_MSI_FLAGS_FIXED)) {
472 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
473 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
474 }
475
fe333321 476 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
812fd1fd
ME
477 PCI_SLOT(devfn), PCI_FUNC(devfn),
478 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
479
480 if (!(flags & HT_MSI_FLAGS_ENABLE))
481 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
482}
483#else
484static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
485 unsigned int devfn)
486{
487 return;
488}
489#endif
490
1beb6a7d
BH
491static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
492 unsigned int devfn, u32 vdid)
14cf11af 493{
c4b22f26 494 int i, irq, n;
1beb6a7d 495 u8 __iomem *base;
14cf11af 496 u32 tmp;
c4b22f26 497 u8 pos;
14cf11af 498
1beb6a7d
BH
499 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
500 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
501 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
46ff3463 502 if (id == PCI_CAP_ID_HT) {
c4b22f26 503 id = readb(devbase + pos + 3);
beb7cc82 504 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
c4b22f26
SB
505 break;
506 }
14cf11af 507 }
c4b22f26
SB
508 if (pos == 0)
509 return;
510
1beb6a7d
BH
511 base = devbase + pos;
512 writeb(0x01, base + 2);
513 n = (readl(base + 4) >> 16) & 0xff;
14cf11af 514
1beb6a7d
BH
515 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
516 " has %d irqs\n",
517 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
c4b22f26
SB
518
519 for (i = 0; i <= n; i++) {
1beb6a7d
BH
520 writeb(0x10 + 2 * i, base + 2);
521 tmp = readl(base + 4);
14cf11af 522 irq = (tmp >> 16) & 0xff;
1beb6a7d
BH
523 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
524 /* mask it , will be unmasked later */
525 tmp |= 0x1;
526 writel(tmp, base + 4);
527 mpic->fixups[irq].index = i;
528 mpic->fixups[irq].base = base;
529 /* Apple HT PIC has a non-standard way of doing EOIs */
530 if ((vdid & 0xffff) == 0x106b)
531 mpic->fixups[irq].applebase = devbase + 0x60;
532 else
533 mpic->fixups[irq].applebase = NULL;
534 writeb(0x11 + 2 * i, base + 2);
535 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
14cf11af
PM
536 }
537}
538
c4b22f26 539
1beb6a7d 540static void __init mpic_scan_ht_pics(struct mpic *mpic)
14cf11af
PM
541{
542 unsigned int devfn;
543 u8 __iomem *cfgspace;
544
1beb6a7d 545 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
14cf11af
PM
546
547 /* Allocate fixups array */
ea96025a 548 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
14cf11af 549 BUG_ON(mpic->fixups == NULL);
14cf11af
PM
550
551 /* Init spinlock */
203041ad 552 raw_spin_lock_init(&mpic->fixup_lock);
14cf11af 553
c4b22f26
SB
554 /* Map U3 config space. We assume all IO-APICs are on the primary bus
555 * so we only need to map 64kB.
14cf11af 556 */
c4b22f26 557 cfgspace = ioremap(0xf2000000, 0x10000);
14cf11af
PM
558 BUG_ON(cfgspace == NULL);
559
1beb6a7d
BH
560 /* Now we scan all slots. We do a very quick scan, we read the header
561 * type, vendor ID and device ID only, that's plenty enough
14cf11af 562 */
c4b22f26 563 for (devfn = 0; devfn < 0x100; devfn++) {
14cf11af
PM
564 u8 __iomem *devbase = cfgspace + (devfn << 8);
565 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
566 u32 l = readl(devbase + PCI_VENDOR_ID);
1beb6a7d 567 u16 s;
14cf11af
PM
568
569 DBG("devfn %x, l: %x\n", devfn, l);
570
571 /* If no device, skip */
572 if (l == 0xffffffff || l == 0x00000000 ||
573 l == 0x0000ffff || l == 0xffff0000)
574 goto next;
1beb6a7d
BH
575 /* Check if is supports capability lists */
576 s = readw(devbase + PCI_STATUS);
577 if (!(s & PCI_STATUS_CAP_LIST))
578 goto next;
14cf11af 579
1beb6a7d 580 mpic_scan_ht_pic(mpic, devbase, devfn, l);
812fd1fd 581 mpic_scan_ht_msi(mpic, devbase, devfn);
c4b22f26 582
14cf11af
PM
583 next:
584 /* next device, if function 0 */
c4b22f26 585 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
14cf11af
PM
586 devfn += 7;
587 }
588}
589
6cfef5b2 590#else /* CONFIG_MPIC_U3_HT_IRQS */
6e99e458
BH
591
592static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
593{
594 return 0;
595}
596
597static void __init mpic_scan_ht_pics(struct mpic *mpic)
598{
599}
600
6cfef5b2 601#endif /* CONFIG_MPIC_U3_HT_IRQS */
14cf11af 602
14cf11af 603/* Find an mpic associated with a given linux interrupt */
d69a78d7 604static struct mpic *mpic_find(unsigned int irq)
14cf11af 605{
0ebfff14
BH
606 if (irq < NUM_ISA_INTERRUPTS)
607 return NULL;
7df2457d 608
ec775d0e 609 return irq_get_chip_data(irq);
d69a78d7 610}
7df2457d 611
d69a78d7 612/* Determine if the linux irq is an IPI */
3a2b4f7c 613static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
d69a78d7 614{
d69a78d7 615 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
14cf11af
PM
616}
617
ea94187f 618/* Determine if the linux irq is a timer */
3a2b4f7c 619static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
ea94187f 620{
ea94187f
SW
621 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
622}
d69a78d7 623
14cf11af
PM
624/* Convert a cpu mask from logical to physical cpu numbers. */
625static inline u32 mpic_physmask(u32 cpumask)
626{
627 int i;
628 u32 mask = 0;
629
ebc04215 630 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
14cf11af
PM
631 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
632 return mask;
633}
634
635#ifdef CONFIG_SMP
636/* Get the mpic structure from the IPI number */
835c0553 637static inline struct mpic * mpic_from_ipi(struct irq_data *d)
14cf11af 638{
835c0553 639 return irq_data_get_irq_chip_data(d);
14cf11af
PM
640}
641#endif
642
643/* Get the mpic structure from the irq number */
644static inline struct mpic * mpic_from_irq(unsigned int irq)
645{
ec775d0e 646 return irq_get_chip_data(irq);
835c0553
LB
647}
648
649/* Get the mpic structure from the irq data */
650static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
651{
652 return irq_data_get_irq_chip_data(d);
14cf11af
PM
653}
654
655/* Send an EOI */
656static inline void mpic_eoi(struct mpic *mpic)
657{
7233593b
ZR
658 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
659 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
14cf11af
PM
660}
661
14cf11af
PM
662/*
663 * Linux descriptor level callbacks
664 */
665
666
835c0553 667void mpic_unmask_irq(struct irq_data *d)
14cf11af
PM
668{
669 unsigned int loops = 100000;
835c0553 670 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 671 unsigned int src = irqd_to_hwirq(d);
14cf11af 672
835c0553 673 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
14cf11af 674
7233593b
ZR
675 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
676 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
e5356640 677 ~MPIC_VECPRI_MASK);
14cf11af
PM
678 /* make sure mask gets to controller before we return to user */
679 do {
680 if (!loops--) {
8bfc5e36
SW
681 printk(KERN_ERR "%s: timeout on hwirq %u\n",
682 __func__, src);
14cf11af
PM
683 break;
684 }
7233593b 685 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
14cf11af
PM
686}
687
835c0553 688void mpic_mask_irq(struct irq_data *d)
14cf11af
PM
689{
690 unsigned int loops = 100000;
835c0553 691 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 692 unsigned int src = irqd_to_hwirq(d);
14cf11af 693
835c0553 694 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
14cf11af 695
7233593b
ZR
696 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
697 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
e5356640 698 MPIC_VECPRI_MASK);
14cf11af
PM
699
700 /* make sure mask gets to controller before we return to user */
701 do {
702 if (!loops--) {
8bfc5e36
SW
703 printk(KERN_ERR "%s: timeout on hwirq %u\n",
704 __func__, src);
14cf11af
PM
705 break;
706 }
7233593b 707 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
14cf11af
PM
708}
709
835c0553 710void mpic_end_irq(struct irq_data *d)
1beb6a7d 711{
835c0553 712 struct mpic *mpic = mpic_from_irq_data(d);
b9e5b4e6
BH
713
714#ifdef DEBUG_IRQ
835c0553 715 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
b9e5b4e6
BH
716#endif
717 /* We always EOI on end_irq() even for edge interrupts since that
718 * should only lower the priority, the MPIC should have properly
719 * latched another edge interrupt coming in anyway
720 */
721
722 mpic_eoi(mpic);
723}
724
6cfef5b2 725#ifdef CONFIG_MPIC_U3_HT_IRQS
b9e5b4e6 726
835c0553 727static void mpic_unmask_ht_irq(struct irq_data *d)
b9e5b4e6 728{
835c0553 729 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 730 unsigned int src = irqd_to_hwirq(d);
1beb6a7d 731
835c0553 732 mpic_unmask_irq(d);
1beb6a7d 733
24a3f2e8 734 if (irqd_is_level_type(d))
b9e5b4e6
BH
735 mpic_ht_end_irq(mpic, src);
736}
737
835c0553 738static unsigned int mpic_startup_ht_irq(struct irq_data *d)
b9e5b4e6 739{
835c0553 740 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 741 unsigned int src = irqd_to_hwirq(d);
1beb6a7d 742
835c0553 743 mpic_unmask_irq(d);
24a3f2e8 744 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
b9e5b4e6
BH
745
746 return 0;
1beb6a7d
BH
747}
748
835c0553 749static void mpic_shutdown_ht_irq(struct irq_data *d)
b9e5b4e6 750{
835c0553 751 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 752 unsigned int src = irqd_to_hwirq(d);
b9e5b4e6 753
24a3f2e8 754 mpic_shutdown_ht_interrupt(mpic, src);
835c0553 755 mpic_mask_irq(d);
b9e5b4e6
BH
756}
757
835c0553 758static void mpic_end_ht_irq(struct irq_data *d)
14cf11af 759{
835c0553 760 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 761 unsigned int src = irqd_to_hwirq(d);
14cf11af 762
1beb6a7d 763#ifdef DEBUG_IRQ
835c0553 764 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
1beb6a7d 765#endif
14cf11af
PM
766 /* We always EOI on end_irq() even for edge interrupts since that
767 * should only lower the priority, the MPIC should have properly
768 * latched another edge interrupt coming in anyway
769 */
770
24a3f2e8 771 if (irqd_is_level_type(d))
b9e5b4e6 772 mpic_ht_end_irq(mpic, src);
14cf11af
PM
773 mpic_eoi(mpic);
774}
6cfef5b2 775#endif /* !CONFIG_MPIC_U3_HT_IRQS */
b9e5b4e6 776
14cf11af
PM
777#ifdef CONFIG_SMP
778
835c0553 779static void mpic_unmask_ipi(struct irq_data *d)
14cf11af 780{
835c0553 781 struct mpic *mpic = mpic_from_ipi(d);
476eb491 782 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
14cf11af 783
835c0553 784 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
14cf11af
PM
785 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
786}
787
835c0553 788static void mpic_mask_ipi(struct irq_data *d)
14cf11af
PM
789{
790 /* NEVER disable an IPI... that's just plain wrong! */
791}
792
835c0553 793static void mpic_end_ipi(struct irq_data *d)
14cf11af 794{
835c0553 795 struct mpic *mpic = mpic_from_ipi(d);
14cf11af
PM
796
797 /*
798 * IPIs are marked IRQ_PER_CPU. This has the side effect of
799 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
800 * applying to them. We EOI them late to avoid re-entering.
14cf11af
PM
801 */
802 mpic_eoi(mpic);
803}
804
805#endif /* CONFIG_SMP */
806
ea94187f
SW
807static void mpic_unmask_tm(struct irq_data *d)
808{
809 struct mpic *mpic = mpic_from_irq_data(d);
810 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
811
77ef4899 812 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
ea94187f
SW
813 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
814 mpic_tm_read(src);
815}
816
817static void mpic_mask_tm(struct irq_data *d)
818{
819 struct mpic *mpic = mpic_from_irq_data(d);
820 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
821
822 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
823 mpic_tm_read(src);
824}
825
835c0553
LB
826int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
827 bool force)
14cf11af 828{
835c0553 829 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 830 unsigned int src = irqd_to_hwirq(d);
14cf11af 831
3c10c9c4 832 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
38e1313f 833 int cpuid = irq_choose_cpu(cpumask);
14cf11af 834
3c10c9c4
KG
835 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
836 } else {
2a116f3d 837 u32 mask = cpumask_bits(cpumask)[0];
14cf11af 838
2a116f3d 839 mask &= cpumask_bits(cpu_online_mask)[0];
3c10c9c4
KG
840
841 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
2a116f3d 842 mpic_physmask(mask));
3c10c9c4 843 }
d5dedd45 844
dcb615ae 845 return IRQ_SET_MASK_OK;
14cf11af
PM
846}
847
7233593b 848static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
0ebfff14 849{
0ebfff14 850 /* Now convert sense value */
6e99e458 851 switch(type & IRQ_TYPE_SENSE_MASK) {
0ebfff14 852 case IRQ_TYPE_EDGE_RISING:
7233593b
ZR
853 return MPIC_INFO(VECPRI_SENSE_EDGE) |
854 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
0ebfff14 855 case IRQ_TYPE_EDGE_FALLING:
6e99e458 856 case IRQ_TYPE_EDGE_BOTH:
7233593b
ZR
857 return MPIC_INFO(VECPRI_SENSE_EDGE) |
858 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
0ebfff14 859 case IRQ_TYPE_LEVEL_HIGH:
7233593b
ZR
860 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
861 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
0ebfff14
BH
862 case IRQ_TYPE_LEVEL_LOW:
863 default:
7233593b
ZR
864 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
865 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
0ebfff14 866 }
6e99e458
BH
867}
868
835c0553 869int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
6e99e458 870{
835c0553 871 struct mpic *mpic = mpic_from_irq_data(d);
476eb491 872 unsigned int src = irqd_to_hwirq(d);
6e99e458
BH
873 unsigned int vecpri, vold, vnew;
874
06fe98e6 875 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
835c0553 876 mpic, d->irq, src, flow_type);
6e99e458 877
5019609f 878 if (src >= mpic->num_sources)
6e99e458
BH
879 return -EINVAL;
880
446f6d06
BH
881 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
882
883 /* We don't support "none" type */
6e99e458 884 if (flow_type == IRQ_TYPE_NONE)
446f6d06
BH
885 flow_type = IRQ_TYPE_DEFAULT;
886
887 /* Default: read HW settings */
888 if (flow_type == IRQ_TYPE_DEFAULT) {
889 switch(vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
890 MPIC_INFO(VECPRI_SENSE_MASK))) {
891 case MPIC_INFO(VECPRI_SENSE_EDGE) |
892 MPIC_INFO(VECPRI_POLARITY_POSITIVE):
893 flow_type = IRQ_TYPE_EDGE_RISING;
894 break;
895 case MPIC_INFO(VECPRI_SENSE_EDGE) |
896 MPIC_INFO(VECPRI_POLARITY_NEGATIVE):
897 flow_type = IRQ_TYPE_EDGE_FALLING;
898 break;
899 case MPIC_INFO(VECPRI_SENSE_LEVEL) |
900 MPIC_INFO(VECPRI_POLARITY_POSITIVE):
901 flow_type = IRQ_TYPE_LEVEL_HIGH;
902 break;
903 case MPIC_INFO(VECPRI_SENSE_LEVEL) |
904 MPIC_INFO(VECPRI_POLARITY_NEGATIVE):
905 flow_type = IRQ_TYPE_LEVEL_LOW;
906 break;
907 }
908 }
6e99e458 909
446f6d06 910 /* Apply to irq desc */
24a3f2e8 911 irqd_set_trigger_type(d, flow_type);
6e99e458 912
446f6d06 913 /* Apply to HW */
6e99e458
BH
914 if (mpic_is_ht_interrupt(mpic, src))
915 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
916 MPIC_VECPRI_SENSE_EDGE;
917 else
7233593b 918 vecpri = mpic_type_to_vecpri(mpic, flow_type);
6e99e458 919
7233593b
ZR
920 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
921 MPIC_INFO(VECPRI_SENSE_MASK));
6e99e458
BH
922 vnew |= vecpri;
923 if (vold != vnew)
7233593b 924 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
6e99e458 925
e075cd70 926 return IRQ_SET_MASK_OK_NOCOPY;
0ebfff14
BH
927}
928
5ff04b72
D
929static int mpic_irq_set_wake(struct irq_data *d, unsigned int on)
930{
931 struct irq_desc *desc = container_of(d, struct irq_desc, irq_data);
932 struct mpic *mpic = mpic_from_irq_data(d);
933
934 if (!(mpic->flags & MPIC_FSL))
935 return -ENXIO;
936
937 if (on)
938 desc->action->flags |= IRQF_NO_SUSPEND;
939 else
940 desc->action->flags &= ~IRQF_NO_SUSPEND;
941
942 return 0;
943}
944
38958dd9
OJ
945void mpic_set_vector(unsigned int virq, unsigned int vector)
946{
947 struct mpic *mpic = mpic_from_irq(virq);
476eb491 948 unsigned int src = virq_to_hw(virq);
38958dd9
OJ
949 unsigned int vecpri;
950
951 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
952 mpic, virq, src, vector);
953
5019609f 954 if (src >= mpic->num_sources)
38958dd9
OJ
955 return;
956
957 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
958 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
959 vecpri |= vector;
960 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
961}
962
dfec2202
MI
963void mpic_set_destination(unsigned int virq, unsigned int cpuid)
964{
965 struct mpic *mpic = mpic_from_irq(virq);
476eb491 966 unsigned int src = virq_to_hw(virq);
dfec2202
MI
967
968 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
969 mpic, virq, src, cpuid);
970
5019609f 971 if (src >= mpic->num_sources)
dfec2202
MI
972 return;
973
974 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
975}
976
b9e5b4e6 977static struct irq_chip mpic_irq_chip = {
835c0553
LB
978 .irq_mask = mpic_mask_irq,
979 .irq_unmask = mpic_unmask_irq,
980 .irq_eoi = mpic_end_irq,
981 .irq_set_type = mpic_set_irq_type,
5ff04b72 982 .irq_set_wake = mpic_irq_set_wake,
b9e5b4e6
BH
983};
984
985#ifdef CONFIG_SMP
986static struct irq_chip mpic_ipi_chip = {
835c0553
LB
987 .irq_mask = mpic_mask_ipi,
988 .irq_unmask = mpic_unmask_ipi,
989 .irq_eoi = mpic_end_ipi,
b9e5b4e6
BH
990};
991#endif /* CONFIG_SMP */
992
ea94187f
SW
993static struct irq_chip mpic_tm_chip = {
994 .irq_mask = mpic_mask_tm,
995 .irq_unmask = mpic_unmask_tm,
996 .irq_eoi = mpic_end_irq,
5ff04b72 997 .irq_set_wake = mpic_irq_set_wake,
ea94187f
SW
998};
999
6cfef5b2 1000#ifdef CONFIG_MPIC_U3_HT_IRQS
b9e5b4e6 1001static struct irq_chip mpic_irq_ht_chip = {
835c0553
LB
1002 .irq_startup = mpic_startup_ht_irq,
1003 .irq_shutdown = mpic_shutdown_ht_irq,
1004 .irq_mask = mpic_mask_irq,
1005 .irq_unmask = mpic_unmask_ht_irq,
1006 .irq_eoi = mpic_end_ht_irq,
1007 .irq_set_type = mpic_set_irq_type,
b9e5b4e6 1008};
6cfef5b2 1009#endif /* CONFIG_MPIC_U3_HT_IRQS */
b9e5b4e6 1010
14cf11af 1011
bae1d8f1 1012static int mpic_host_match(struct irq_domain *h, struct device_node *node)
0ebfff14 1013{
0ebfff14 1014 /* Exact match, unless mpic node is NULL */
52964f87 1015 return h->of_node == NULL || h->of_node == node;
0ebfff14
BH
1016}
1017
bae1d8f1 1018static int mpic_host_map(struct irq_domain *h, unsigned int virq,
6e99e458 1019 irq_hw_number_t hw)
0ebfff14 1020{
0ebfff14 1021 struct mpic *mpic = h->host_data;
6e99e458 1022 struct irq_chip *chip;
0ebfff14 1023
06fe98e6 1024 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
0ebfff14 1025
7df2457d 1026 if (hw == mpic->spurious_vec)
0ebfff14 1027 return -EINVAL;
5fe0c1f2
BH
1028 if (mpic->protected && test_bit(hw, mpic->protected)) {
1029 pr_warning("mpic: Mapping of source 0x%x failed, "
1030 "source protected by firmware !\n",\
1031 (unsigned int)hw);
1032 return -EPERM;
1033 }
06fe98e6 1034
0ebfff14 1035#ifdef CONFIG_SMP
7df2457d 1036 else if (hw >= mpic->ipi_vecs[0]) {
be8bec56 1037 WARN_ON(mpic->flags & MPIC_SECONDARY);
0ebfff14 1038
06fe98e6 1039 DBG("mpic: mapping as IPI\n");
ec775d0e
TG
1040 irq_set_chip_data(virq, mpic);
1041 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
0ebfff14
BH
1042 handle_percpu_irq);
1043 return 0;
1044 }
1045#endif /* CONFIG_SMP */
1046
ea94187f 1047 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
be8bec56 1048 WARN_ON(mpic->flags & MPIC_SECONDARY);
ea94187f
SW
1049
1050 DBG("mpic: mapping as timer\n");
1051 irq_set_chip_data(virq, mpic);
1052 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1053 handle_fasteoi_irq);
1054 return 0;
1055 }
1056
0a408164
VS
1057 if (mpic_map_error_int(mpic, virq, hw))
1058 return 0;
1059
5fe0c1f2
BH
1060 if (hw >= mpic->num_sources) {
1061 pr_warning("mpic: Mapping of source 0x%x failed, "
1062 "source out of range !\n",\
1063 (unsigned int)hw);
0ebfff14 1064 return -EINVAL;
5fe0c1f2 1065 }
0ebfff14 1066
a7de7c74
ME
1067 mpic_msi_reserve_hwirq(mpic, hw);
1068
6e99e458 1069 /* Default chip */
0ebfff14
BH
1070 chip = &mpic->hc_irq;
1071
6cfef5b2 1072#ifdef CONFIG_MPIC_U3_HT_IRQS
0ebfff14 1073 /* Check for HT interrupts, override vecpri */
6e99e458 1074 if (mpic_is_ht_interrupt(mpic, hw))
0ebfff14 1075 chip = &mpic->hc_ht_irq;
6cfef5b2 1076#endif /* CONFIG_MPIC_U3_HT_IRQS */
0ebfff14 1077
06fe98e6 1078 DBG("mpic: mapping to irq chip @%p\n", chip);
0ebfff14 1079
ec775d0e
TG
1080 irq_set_chip_data(virq, mpic);
1081 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
6e99e458
BH
1082
1083 /* Set default irq type */
446f6d06 1084 irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
6e99e458 1085
dfec2202
MI
1086 /* If the MPIC was reset, then all vectors have already been
1087 * initialized. Otherwise, a per source lazy initialization
1088 * is done here.
1089 */
1090 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
32dda05f
SW
1091 int cpu;
1092
1093 preempt_disable();
1094 cpu = mpic_processor_id(mpic);
1095 preempt_enable();
1096
dfec2202 1097 mpic_set_vector(virq, hw);
32dda05f 1098 mpic_set_destination(virq, cpu);
dfec2202
MI
1099 mpic_irq_set_priority(virq, 8);
1100 }
1101
0ebfff14
BH
1102 return 0;
1103}
1104
bae1d8f1 1105static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
40d50cf7 1106 const u32 *intspec, unsigned int intsize,
0ebfff14
BH
1107 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1108
1109{
22d168ce 1110 struct mpic *mpic = h->host_data;
0ebfff14
BH
1111 static unsigned char map_mpic_senses[4] = {
1112 IRQ_TYPE_EDGE_RISING,
1113 IRQ_TYPE_LEVEL_LOW,
1114 IRQ_TYPE_LEVEL_HIGH,
1115 IRQ_TYPE_EDGE_FALLING,
1116 };
1117
1118 *out_hwirq = intspec[0];
22d168ce
SW
1119 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1120 /*
1121 * Freescale MPIC with extended intspec:
1122 * First two cells are as usual. Third specifies
1123 * an "interrupt type". Fourth is type-specific data.
1124 *
1125 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1126 */
1127 switch (intspec[2]) {
1128 case 0:
0a408164
VS
1129 break;
1130 case 1:
1131 if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
1132 break;
1133
1134 if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
1135 return -EINVAL;
1136
1137 *out_hwirq = mpic->err_int_vecs[intspec[3]];
1138
22d168ce
SW
1139 break;
1140 case 2:
1141 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1142 return -EINVAL;
1143
1144 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1145 break;
1146 case 3:
1147 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1148 return -EINVAL;
1149
1150 *out_hwirq = mpic->timer_vecs[intspec[0]];
1151 break;
1152 default:
1153 pr_debug("%s: unknown irq type %u\n",
1154 __func__, intspec[2]);
1155 return -EINVAL;
1156 }
1157
1158 *out_flags = map_mpic_senses[intspec[1] & 3];
1159 } else if (intsize > 1) {
06fe98e6
BH
1160 u32 mask = 0x3;
1161
1162 /* Apple invented a new race of encoding on machines with
1163 * an HT APIC. They encode, among others, the index within
1164 * the HT APIC. We don't care about it here since thankfully,
1165 * it appears that they have the APIC already properly
1166 * configured, and thus our current fixup code that reads the
1167 * APIC config works fine. However, we still need to mask out
1168 * bits in the specifier to make sure we only get bit 0 which
1169 * is the level/edge bit (the only sense bit exposed by Apple),
1170 * as their bit 1 means something else.
1171 */
1172 if (machine_is(powermac))
1173 mask = 0x1;
1174 *out_flags = map_mpic_senses[intspec[1] & mask];
1175 } else
0ebfff14
BH
1176 *out_flags = IRQ_TYPE_NONE;
1177
06fe98e6
BH
1178 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1179 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1180
0ebfff14
BH
1181 return 0;
1182}
1183
09dc34a9
KM
1184/* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
1185static void mpic_cascade(unsigned int irq, struct irq_desc *desc)
1186{
1187 struct irq_chip *chip = irq_desc_get_chip(desc);
1188 struct mpic *mpic = irq_desc_get_handler_data(desc);
1189 unsigned int virq;
1190
1191 BUG_ON(!(mpic->flags & MPIC_SECONDARY));
1192
1193 virq = mpic_get_one_irq(mpic);
bae1d8f1 1194 if (virq)
09dc34a9
KM
1195 generic_handle_irq(virq);
1196
1197 chip->irq_eoi(&desc->irq_data);
1198}
1199
bae1d8f1 1200static struct irq_domain_ops mpic_host_ops = {
0ebfff14
BH
1201 .match = mpic_host_match,
1202 .map = mpic_host_map,
1203 .xlate = mpic_host_xlate,
1204};
1205
86d37969
HJ
1206static u32 fsl_mpic_get_version(struct mpic *mpic)
1207{
1208 u32 brr1;
1209
1210 if (!(mpic->flags & MPIC_FSL))
1211 return 0;
1212
1213 brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
1214 MPIC_FSL_BRR1);
1215
1216 return brr1 & MPIC_FSL_BRR1_VER;
1217}
1218
14cf11af
PM
1219/*
1220 * Exported functions
1221 */
1222
86d37969
HJ
1223u32 fsl_mpic_primary_get_version(void)
1224{
1225 struct mpic *mpic = mpic_primary;
1226
1227 if (mpic)
1228 return fsl_mpic_get_version(mpic);
1229
1230 return 0;
1231}
1232
0ebfff14 1233struct mpic * __init mpic_alloc(struct device_node *node,
a959ff56 1234 phys_addr_t phys_addr,
14cf11af
PM
1235 unsigned int flags,
1236 unsigned int isu_size,
14cf11af 1237 unsigned int irq_count,
14cf11af
PM
1238 const char *name)
1239{
5bdb6f2e
KM
1240 int i, psize, intvec_top;
1241 struct mpic *mpic;
1242 u32 greg_feature;
1243 const char *vers;
1244 const u32 *psrc;
c1b8d45d 1245 u32 last_irq;
7c509ee0 1246 u32 fsl_version = 0;
8bf41568 1247
996983b7
KM
1248 /* Default MPIC search parameters */
1249 static const struct of_device_id __initconst mpic_device_id[] = {
1250 { .type = "open-pic", },
1251 { .compatible = "open-pic", },
1252 {},
1253 };
1254
1255 /*
1256 * If we were not passed a device-tree node, then perform the default
1257 * search for standardized a standardized OpenPIC.
1258 */
1259 if (node) {
1260 node = of_node_get(node);
1261 } else {
1262 node = of_find_matching_node(NULL, mpic_device_id);
1263 if (!node)
1264 return NULL;
1265 }
8bf41568 1266
5bdb6f2e
KM
1267 /* Pick the physical address from the device tree if unspecified */
1268 if (!phys_addr) {
8bf41568
KM
1269 /* Check if it is DCR-based */
1270 if (of_get_property(node, "dcr-reg", NULL)) {
1271 flags |= MPIC_USES_DCR;
1272 } else {
1273 struct resource r;
1274 if (of_address_to_resource(node, 0, &r))
996983b7 1275 goto err_of_node_put;
8bf41568
KM
1276 phys_addr = r.start;
1277 }
1278 }
14cf11af 1279
3a7a7176
KM
1280 /* Read extra device-tree properties into the flags variable */
1281 if (of_get_property(node, "big-endian", NULL))
1282 flags |= MPIC_BIG_ENDIAN;
1283 if (of_get_property(node, "pic-no-reset", NULL))
1284 flags |= MPIC_NO_RESET;
9ca163c8
KM
1285 if (of_get_property(node, "single-cpu-affinity", NULL))
1286 flags |= MPIC_SINGLE_DEST_CPU;
3a7a7176 1287 if (of_device_is_compatible(node, "fsl,mpic"))
5a271fe7 1288 flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
3a7a7176 1289
85355bb2 1290 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
14cf11af 1291 if (mpic == NULL)
996983b7 1292 goto err_of_node_put;
85355bb2 1293
14cf11af 1294 mpic->name = name;
c51242e7 1295 mpic->node = node;
e7a98675 1296 mpic->paddr = phys_addr;
3a7a7176 1297 mpic->flags = flags;
14cf11af 1298
b9e5b4e6 1299 mpic->hc_irq = mpic_irq_chip;
b27df672 1300 mpic->hc_irq.name = name;
3a7a7176 1301 if (!(mpic->flags & MPIC_SECONDARY))
835c0553 1302 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
6cfef5b2 1303#ifdef CONFIG_MPIC_U3_HT_IRQS
b9e5b4e6 1304 mpic->hc_ht_irq = mpic_irq_ht_chip;
b27df672 1305 mpic->hc_ht_irq.name = name;
3a7a7176 1306 if (!(mpic->flags & MPIC_SECONDARY))
835c0553 1307 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
6cfef5b2 1308#endif /* CONFIG_MPIC_U3_HT_IRQS */
fbf0274e 1309
14cf11af 1310#ifdef CONFIG_SMP
b9e5b4e6 1311 mpic->hc_ipi = mpic_ipi_chip;
b27df672 1312 mpic->hc_ipi.name = name;
14cf11af
PM
1313#endif /* CONFIG_SMP */
1314
ea94187f
SW
1315 mpic->hc_tm = mpic_tm_chip;
1316 mpic->hc_tm.name = name;
1317
14cf11af 1318 mpic->num_sources = 0; /* so far */
14cf11af 1319
3a7a7176 1320 if (mpic->flags & MPIC_LARGE_VECTORS)
7df2457d
OJ
1321 intvec_top = 2047;
1322 else
1323 intvec_top = 255;
1324
ea94187f
SW
1325 mpic->timer_vecs[0] = intvec_top - 12;
1326 mpic->timer_vecs[1] = intvec_top - 11;
1327 mpic->timer_vecs[2] = intvec_top - 10;
1328 mpic->timer_vecs[3] = intvec_top - 9;
1329 mpic->timer_vecs[4] = intvec_top - 8;
1330 mpic->timer_vecs[5] = intvec_top - 7;
1331 mpic->timer_vecs[6] = intvec_top - 6;
1332 mpic->timer_vecs[7] = intvec_top - 5;
7df2457d
OJ
1333 mpic->ipi_vecs[0] = intvec_top - 4;
1334 mpic->ipi_vecs[1] = intvec_top - 3;
1335 mpic->ipi_vecs[2] = intvec_top - 2;
1336 mpic->ipi_vecs[3] = intvec_top - 1;
1337 mpic->spurious_vec = intvec_top;
1338
7fd72186 1339 /* Look for protected sources */
c51242e7 1340 psrc = of_get_property(mpic->node, "protected-sources", &psize);
5bdb6f2e
KM
1341 if (psrc) {
1342 /* Allocate a bitmap with one bit per interrupt */
1343 unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
1344 mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
1345 BUG_ON(mpic->protected == NULL);
1346 for (i = 0; i < psize/sizeof(u32); i++) {
1347 if (psrc[i] > intvec_top)
1348 continue;
1349 __set_bit(psrc[i], mpic->protected);
7fd72186
BH
1350 }
1351 }
a959ff56 1352
7233593b 1353#ifdef CONFIG_MPIC_WEIRD
3a7a7176 1354 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
7233593b
ZR
1355#endif
1356
fbf0274e 1357 /* default register type */
3a7a7176 1358 if (mpic->flags & MPIC_BIG_ENDIAN)
8bf41568
KM
1359 mpic->reg_type = mpic_access_mmio_be;
1360 else
1361 mpic->reg_type = mpic_access_mmio_le;
a959ff56 1362
8bf41568
KM
1363 /*
1364 * An MPIC with a "dcr-reg" property must be accessed that way, but
1365 * only if the kernel includes DCR support.
1366 */
fbf0274e 1367#ifdef CONFIG_PPC_DCR
3a7a7176 1368 if (mpic->flags & MPIC_USES_DCR)
fbf0274e 1369 mpic->reg_type = mpic_access_dcr;
fbf0274e 1370#else
3a7a7176 1371 BUG_ON(mpic->flags & MPIC_USES_DCR);
8bf41568 1372#endif
a959ff56 1373
14cf11af 1374 /* Map the global registers */
c51242e7
KM
1375 mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1376 mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
14cf11af 1377
03bcb7e3 1378 if (mpic->flags & MPIC_FSL) {
0a408164
VS
1379 int ret;
1380
03bcb7e3
VS
1381 /*
1382 * Yes, Freescale really did put global registers in the
1383 * magic per-cpu area -- and they don't even show up in the
1384 * non-magic per-cpu copies that this driver normally uses.
1385 */
1386 mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
1387 MPIC_CPU_THISBASE, 0x1000);
0a408164 1388
86d37969 1389 fsl_version = fsl_mpic_get_version(mpic);
0a408164
VS
1390
1391 /* Error interrupt mask register (EIMR) is required for
1392 * handling individual device error interrupts. EIMR
1393 * was added in MPIC version 4.1.
1394 *
1395 * Over here we reserve vector number space for error
1396 * interrupt vectors. This space is stolen from the
1397 * global vector number space, as in case of ipis
1398 * and timer interrupts.
1399 *
1400 * Available vector space = intvec_top - 12, where 12
1401 * is the number of vectors which have been consumed by
1402 * ipis and timer interrupts.
1403 */
7c509ee0 1404 if (fsl_version >= 0x401) {
0a408164
VS
1405 ret = mpic_setup_error_int(mpic, intvec_top - 12);
1406 if (ret)
1407 return NULL;
1408 }
7c509ee0
SW
1409
1410 }
1411
1412 /*
1413 * EPR is only available starting with v4.0. To support
1414 * platforms that don't know the MPIC version at compile-time,
1415 * such as qemu-e500, turn off coreint if this MPIC doesn't
1416 * support it. Note that we never enable it if it wasn't
1417 * requested in the first place.
1418 *
1419 * This is done outside the MPIC_FSL check, so that we
1420 * also disable coreint if the MPIC node doesn't have
1421 * an "fsl,mpic" compatible at all. This will be the case
1422 * with device trees generated by older versions of QEMU.
1423 * fsl_version will be zero if MPIC_FSL is not set.
1424 */
1425 if (fsl_version < 0x400 && (flags & MPIC_ENABLE_COREINT)) {
1426 WARN_ON(ppc_md.get_irq != mpic_get_coreint_irq);
1427 ppc_md.get_irq = mpic_get_irq;
03bcb7e3
VS
1428 }
1429
14cf11af 1430 /* Reset */
dfec2202
MI
1431
1432 /* When using a device-node, reset requests are only honored if the MPIC
1433 * is allowed to reset.
1434 */
e55d7f73 1435 if (!(mpic->flags & MPIC_NO_RESET)) {
dfec2202 1436 printk(KERN_DEBUG "mpic: Resetting\n");
7233593b
ZR
1437 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1438 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
14cf11af 1439 | MPIC_GREG_GCONF_RESET);
7233593b 1440 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
14cf11af
PM
1441 & MPIC_GREG_GCONF_RESET)
1442 mb();
1443 }
1444
d91e4ea7 1445 /* CoreInt */
3a7a7176 1446 if (mpic->flags & MPIC_ENABLE_COREINT)
d91e4ea7
KG
1447 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1448 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1449 | MPIC_GREG_GCONF_COREINT);
1450
3a7a7176 1451 if (mpic->flags & MPIC_ENABLE_MCK)
f365355e
OJ
1452 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1453 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1454 | MPIC_GREG_GCONF_MCK);
1455
14b92470
TT
1456 /*
1457 * The MPIC driver will crash if there are more cores than we
1458 * can initialize, so we may as well catch that problem here.
1459 */
1460 BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
1461
14cf11af 1462 /* Map the per-CPU registers */
14b92470
TT
1463 for_each_possible_cpu(i) {
1464 unsigned int cpu = get_hard_smp_processor_id(i);
1465
c51242e7 1466 mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
14b92470 1467 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
fbf0274e 1468 0x1000);
14cf11af
PM
1469 }
1470
c1b8d45d
KM
1471 /*
1472 * Read feature register. For non-ISU MPICs, num sources as well. On
1473 * ISU MPICs, sources are counted as ISUs are added
1474 */
1475 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1476
1477 /*
1478 * By default, the last source number comes from the MPIC, but the
1479 * device-tree and board support code can override it on buggy hw.
fe83364f
BH
1480 * If we get passed an isu_size (multi-isu MPIC) then we use that
1481 * as a default instead of the value read from the HW.
c1b8d45d
KM
1482 */
1483 last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
fe83364f
BH
1484 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
1485 if (isu_size)
1486 last_irq = isu_size * MPIC_MAX_ISU - 1;
c1b8d45d
KM
1487 of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
1488 if (irq_count)
1489 last_irq = irq_count - 1;
1490
14cf11af 1491 /* Initialize main ISU if none provided */
c1b8d45d
KM
1492 if (!isu_size) {
1493 isu_size = last_irq + 1;
1494 mpic->num_sources = isu_size;
c51242e7 1495 mpic_map(mpic, mpic->paddr, &mpic->isus[0],
c1b8d45d
KM
1496 MPIC_INFO(IRQ_BASE),
1497 MPIC_INFO(IRQ_STRIDE) * isu_size);
14cf11af 1498 }
c1b8d45d
KM
1499
1500 mpic->isu_size = isu_size;
14cf11af
PM
1501 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1502 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1503
a8db8cf0 1504 mpic->irqhost = irq_domain_add_linear(mpic->node,
574ce79c 1505 intvec_top,
a8db8cf0 1506 &mpic_host_ops, mpic);
996983b7
KM
1507
1508 /*
1509 * FIXME: The code leaks the MPIC object and mappings here; this
1510 * is very unlikely to fail but it ought to be fixed anyways.
1511 */
31207dab
KG
1512 if (mpic->irqhost == NULL)
1513 return NULL;
1514
14cf11af 1515 /* Display version */
d9d1063d 1516 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
14cf11af
PM
1517 case 1:
1518 vers = "1.0";
1519 break;
1520 case 2:
1521 vers = "1.2";
1522 break;
1523 case 3:
1524 vers = "1.3";
1525 break;
1526 default:
1527 vers = "<unknown>";
1528 break;
1529 }
a959ff56
BH
1530 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1531 " max %d CPUs\n",
e7a98675 1532 name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
a959ff56
BH
1533 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1534 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
14cf11af
PM
1535
1536 mpic->next = mpics;
1537 mpics = mpic;
1538
3a7a7176 1539 if (!(mpic->flags & MPIC_SECONDARY)) {
14cf11af 1540 mpic_primary = mpic;
0ebfff14
BH
1541 irq_set_default_host(mpic->irqhost);
1542 }
14cf11af
PM
1543
1544 return mpic;
996983b7
KM
1545
1546err_of_node_put:
1547 of_node_put(node);
1548 return NULL;
14cf11af
PM
1549}
1550
1551void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
a959ff56 1552 phys_addr_t paddr)
14cf11af
PM
1553{
1554 unsigned int isu_first = isu_num * mpic->isu_size;
1555
1556 BUG_ON(isu_num >= MPIC_MAX_ISU);
1557
c51242e7 1558 mpic_map(mpic,
5a2642f6 1559 paddr, &mpic->isus[isu_num], 0,
fbf0274e 1560 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
5a2642f6 1561
14cf11af
PM
1562 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1563 mpic->num_sources = isu_first + mpic->isu_size;
1564}
1565
14cf11af
PM
1566void __init mpic_init(struct mpic *mpic)
1567{
09dc34a9 1568 int i, cpu;
03bcb7e3 1569 int num_timers = 4;
14cf11af
PM
1570
1571 BUG_ON(mpic->num_sources == 0);
1572
1573 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1574
1575 /* Set current processor priority to max */
7233593b 1576 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
14cf11af 1577
03bcb7e3 1578 if (mpic->flags & MPIC_FSL) {
86d37969 1579 u32 version = fsl_mpic_get_version(mpic);
03bcb7e3
VS
1580
1581 /*
1582 * Timer group B is present at the latest in MPIC 3.1 (e.g.
1583 * mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
1584 * I don't know about the status of intermediate versions (or
1585 * whether they even exist).
1586 */
1587 if (version >= 0x0301)
1588 num_timers = 8;
1589 }
1590
0a408164
VS
1591 /* FSL mpic error interrupt intialization */
1592 if (mpic->flags & MPIC_FSL_HAS_EIMR)
1593 mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
1594
ea94187f 1595 /* Initialize timers to our reserved vectors and mask them for now */
03bcb7e3
VS
1596 for (i = 0; i < num_timers; i++) {
1597 unsigned int offset = mpic_tm_offset(mpic, i);
1598
14cf11af 1599 mpic_write(mpic->tmregs,
03bcb7e3 1600 offset + MPIC_INFO(TIMER_DESTINATION),
ea94187f 1601 1 << hard_smp_processor_id());
14cf11af 1602 mpic_write(mpic->tmregs,
03bcb7e3 1603 offset + MPIC_INFO(TIMER_VECTOR_PRI),
14cf11af 1604 MPIC_VECPRI_MASK |
ea94187f 1605 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
7df2457d 1606 (mpic->timer_vecs[0] + i));
14cf11af
PM
1607 }
1608
1609 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1610 mpic_test_broken_ipi(mpic);
1611 for (i = 0; i < 4; i++) {
1612 mpic_ipi_write(i,
1613 MPIC_VECPRI_MASK |
1614 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
7df2457d 1615 (mpic->ipi_vecs[0] + i));
14cf11af
PM
1616 }
1617
1beb6a7d 1618 /* Do the HT PIC fixups on U3 broken mpic */
14cf11af 1619 DBG("MPIC flags: %x\n", mpic->flags);
be8bec56 1620 if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
3669e930 1621 mpic_scan_ht_pics(mpic);
05af7bd2
ME
1622 mpic_u3msi_init(mpic);
1623 }
14cf11af 1624
38958dd9
OJ
1625 mpic_pasemi_msi_init(mpic);
1626
d6a2639b 1627 cpu = mpic_processor_id(mpic);
cc353c30 1628
dfec2202
MI
1629 if (!(mpic->flags & MPIC_NO_RESET)) {
1630 for (i = 0; i < mpic->num_sources; i++) {
1631 /* start with vector = source number, and masked */
1632 u32 vecpri = MPIC_VECPRI_MASK | i |
1633 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
14cf11af 1634
dfec2202
MI
1635 /* check if protected */
1636 if (mpic->protected && test_bit(i, mpic->protected))
1637 continue;
1638 /* init hw */
1639 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1640 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1641 }
14cf11af
PM
1642 }
1643
7df2457d
OJ
1644 /* Init spurious vector */
1645 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
14cf11af 1646
7233593b
ZR
1647 /* Disable 8259 passthrough, if supported */
1648 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1649 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1650 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1651 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
14cf11af 1652
d87bf3be
OJ
1653 if (mpic->flags & MPIC_NO_BIAS)
1654 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1655 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1656 | MPIC_GREG_GCONF_NO_BIAS);
1657
14cf11af 1658 /* Set current processor priority to 0 */
7233593b 1659 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
3669e930
JB
1660
1661#ifdef CONFIG_PM
1662 /* allocate memory to save mpic state */
ea96025a
AV
1663 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1664 GFP_KERNEL);
3669e930
JB
1665 BUG_ON(mpic->save_data == NULL);
1666#endif
09dc34a9
KM
1667
1668 /* Check if this MPIC is chained from a parent interrupt controller */
1669 if (mpic->flags & MPIC_SECONDARY) {
1670 int virq = irq_of_parse_and_map(mpic->node, 0);
1671 if (virq != NO_IRQ) {
1672 printk(KERN_INFO "%s: hooking up to IRQ %d\n",
1673 mpic->node->full_name, virq);
1674 irq_set_handler_data(virq, mpic);
1675 irq_set_chained_handler(virq, &mpic_cascade);
1676 }
1677 }
14cf11af
PM
1678}
1679
868ea0c9
MG
1680void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1681{
1682 u32 v;
1683
1684 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1685 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1686 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1687 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1688}
14cf11af 1689
868ea0c9
MG
1690void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1691{
ba1826e5 1692 unsigned long flags;
868ea0c9
MG
1693 u32 v;
1694
203041ad 1695 raw_spin_lock_irqsave(&mpic_lock, flags);
868ea0c9
MG
1696 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1697 if (enable)
1698 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1699 else
1700 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1701 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
203041ad 1702 raw_spin_unlock_irqrestore(&mpic_lock, flags);
868ea0c9 1703}
14cf11af
PM
1704
1705void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1706{
d69a78d7 1707 struct mpic *mpic = mpic_find(irq);
476eb491 1708 unsigned int src = virq_to_hw(irq);
14cf11af
PM
1709 unsigned long flags;
1710 u32 reg;
1711
06a901c5
SR
1712 if (!mpic)
1713 return;
1714
203041ad 1715 raw_spin_lock_irqsave(&mpic_lock, flags);
3a2b4f7c 1716 if (mpic_is_ipi(mpic, src)) {
7df2457d 1717 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
e5356640 1718 ~MPIC_VECPRI_PRIORITY_MASK;
7df2457d 1719 mpic_ipi_write(src - mpic->ipi_vecs[0],
14cf11af 1720 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
3a2b4f7c 1721 } else if (mpic_is_tm(mpic, src)) {
ea94187f
SW
1722 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1723 ~MPIC_VECPRI_PRIORITY_MASK;
1724 mpic_tm_write(src - mpic->timer_vecs[0],
1725 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
14cf11af 1726 } else {
7233593b 1727 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
e5356640 1728 & ~MPIC_VECPRI_PRIORITY_MASK;
7233593b 1729 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
14cf11af
PM
1730 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1731 }
203041ad 1732 raw_spin_unlock_irqrestore(&mpic_lock, flags);
14cf11af
PM
1733}
1734
14cf11af
PM
1735void mpic_setup_this_cpu(void)
1736{
1737#ifdef CONFIG_SMP
1738 struct mpic *mpic = mpic_primary;
1739 unsigned long flags;
1740 u32 msk = 1 << hard_smp_processor_id();
1741 unsigned int i;
1742
1743 BUG_ON(mpic == NULL);
1744
1745 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1746
203041ad 1747 raw_spin_lock_irqsave(&mpic_lock, flags);
14cf11af
PM
1748
1749 /* let the mpic know we want intrs. default affinity is 0xffffffff
1750 * until changed via /proc. That's how it's done on x86. If we want
1751 * it differently, then we should make sure we also change the default
a53da52f 1752 * values of irq_desc[].affinity in irq.c.
14cf11af 1753 */
e242114a 1754 if (distribute_irqs && !(mpic->flags & MPIC_SINGLE_DEST_CPU)) {
14cf11af 1755 for (i = 0; i < mpic->num_sources ; i++)
7233593b
ZR
1756 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1757 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
14cf11af
PM
1758 }
1759
1760 /* Set current processor priority to 0 */
7233593b 1761 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
14cf11af 1762
203041ad 1763 raw_spin_unlock_irqrestore(&mpic_lock, flags);
14cf11af
PM
1764#endif /* CONFIG_SMP */
1765}
1766
1767int mpic_cpu_get_priority(void)
1768{
1769 struct mpic *mpic = mpic_primary;
1770
7233593b 1771 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
14cf11af
PM
1772}
1773
1774void mpic_cpu_set_priority(int prio)
1775{
1776 struct mpic *mpic = mpic_primary;
1777
1778 prio &= MPIC_CPU_TASKPRI_MASK;
7233593b 1779 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
14cf11af
PM
1780}
1781
14cf11af
PM
1782void mpic_teardown_this_cpu(int secondary)
1783{
1784 struct mpic *mpic = mpic_primary;
1785 unsigned long flags;
1786 u32 msk = 1 << hard_smp_processor_id();
1787 unsigned int i;
1788
1789 BUG_ON(mpic == NULL);
1790
1791 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
203041ad 1792 raw_spin_lock_irqsave(&mpic_lock, flags);
14cf11af
PM
1793
1794 /* let the mpic know we don't want intrs. */
1795 for (i = 0; i < mpic->num_sources ; i++)
7233593b
ZR
1796 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1797 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
14cf11af
PM
1798
1799 /* Set current processor priority to max */
7233593b 1800 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
7132799b
VB
1801 /* We need to EOI the IPI since not all platforms reset the MPIC
1802 * on boot and new interrupts wouldn't get delivered otherwise.
1803 */
1804 mpic_eoi(mpic);
14cf11af 1805
203041ad 1806 raw_spin_unlock_irqrestore(&mpic_lock, flags);
14cf11af
PM
1807}
1808
1809
f365355e 1810static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
14cf11af 1811{
0ebfff14 1812 u32 src;
14cf11af 1813
f365355e 1814 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
1beb6a7d 1815#ifdef DEBUG_LOW
f365355e 1816 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
1beb6a7d 1817#endif
5cddd2e3
JB
1818 if (unlikely(src == mpic->spurious_vec)) {
1819 if (mpic->flags & MPIC_SPV_EOI)
1820 mpic_eoi(mpic);
0ebfff14 1821 return NO_IRQ;
5cddd2e3 1822 }
7fd72186 1823 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
76462232
CD
1824 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1825 mpic->name, (int)src);
7fd72186
BH
1826 mpic_eoi(mpic);
1827 return NO_IRQ;
1828 }
1829
0ebfff14 1830 return irq_linear_revmap(mpic->irqhost, src);
14cf11af
PM
1831}
1832
f365355e
OJ
1833unsigned int mpic_get_one_irq(struct mpic *mpic)
1834{
1835 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1836}
1837
35a84c2f 1838unsigned int mpic_get_irq(void)
14cf11af
PM
1839{
1840 struct mpic *mpic = mpic_primary;
1841
1842 BUG_ON(mpic == NULL);
1843
35a84c2f 1844 return mpic_get_one_irq(mpic);
14cf11af
PM
1845}
1846
d91e4ea7
KG
1847unsigned int mpic_get_coreint_irq(void)
1848{
1849#ifdef CONFIG_BOOKE
1850 struct mpic *mpic = mpic_primary;
1851 u32 src;
1852
1853 BUG_ON(mpic == NULL);
1854
1855 src = mfspr(SPRN_EPR);
1856
1857 if (unlikely(src == mpic->spurious_vec)) {
1858 if (mpic->flags & MPIC_SPV_EOI)
1859 mpic_eoi(mpic);
1860 return NO_IRQ;
1861 }
1862 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
76462232
CD
1863 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1864 mpic->name, (int)src);
d91e4ea7
KG
1865 return NO_IRQ;
1866 }
1867
1868 return irq_linear_revmap(mpic->irqhost, src);
1869#else
1870 return NO_IRQ;
1871#endif
1872}
1873
f365355e
OJ
1874unsigned int mpic_get_mcirq(void)
1875{
1876 struct mpic *mpic = mpic_primary;
1877
1878 BUG_ON(mpic == NULL);
1879
1880 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1881}
14cf11af
PM
1882
1883#ifdef CONFIG_SMP
1884void mpic_request_ipis(void)
1885{
1886 struct mpic *mpic = mpic_primary;
78608dd3 1887 int i;
14cf11af 1888 BUG_ON(mpic == NULL);
14cf11af 1889
8354be9c 1890 printk(KERN_INFO "mpic: requesting IPIs...\n");
0ebfff14
BH
1891
1892 for (i = 0; i < 4; i++) {
1893 unsigned int vipi = irq_create_mapping(mpic->irqhost,
7df2457d 1894 mpic->ipi_vecs[0] + i);
0ebfff14 1895 if (vipi == NO_IRQ) {
78608dd3
MM
1896 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1897 continue;
d16f1b64 1898 }
78608dd3 1899 smp_request_message_ipi(vipi, i);
0ebfff14 1900 }
14cf11af 1901}
a9c59264 1902
3caba98f 1903void smp_mpic_message_pass(int cpu, int msg)
2ef613cb
BH
1904{
1905 struct mpic *mpic = mpic_primary;
3caba98f 1906 u32 physmask;
2ef613cb
BH
1907
1908 BUG_ON(mpic == NULL);
1909
a9c59264
PM
1910 /* make sure we're sending something that translates to an IPI */
1911 if ((unsigned int)msg > 3) {
1912 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1913 smp_processor_id(), msg);
1914 return;
1915 }
3caba98f
MM
1916
1917#ifdef DEBUG_IPI
1918 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1919#endif
1920
1921 physmask = 1 << get_hard_smp_processor_id(cpu);
1922
1923 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1924 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
a9c59264 1925}
775aeff4
ME
1926
1927int __init smp_mpic_probe(void)
1928{
1929 int nr_cpus;
1930
1931 DBG("smp_mpic_probe()...\n");
1932
2ef613cb 1933 nr_cpus = cpumask_weight(cpu_possible_mask);
775aeff4
ME
1934
1935 DBG("nr_cpus: %d\n", nr_cpus);
1936
1937 if (nr_cpus > 1)
1938 mpic_request_ipis();
1939
1940 return nr_cpus;
1941}
1942
cad5cef6 1943void smp_mpic_setup_cpu(int cpu)
775aeff4
ME
1944{
1945 mpic_setup_this_cpu();
1946}
66953ebe
MM
1947
1948void mpic_reset_core(int cpu)
1949{
1950 struct mpic *mpic = mpic_primary;
1951 u32 pir;
1952 int cpuid = get_hard_smp_processor_id(cpu);
44f16fcf 1953 int i;
66953ebe
MM
1954
1955 /* Set target bit for core reset */
1956 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1957 pir |= (1 << cpuid);
1958 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1959 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1960
1961 /* Restore target bit after reset complete */
1962 pir &= ~(1 << cpuid);
1963 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1964 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
44f16fcf
MM
1965
1966 /* Perform 15 EOI on each reset core to clear pending interrupts.
1967 * This is required for FSL CoreNet based devices */
1968 if (mpic->flags & MPIC_FSL) {
1969 for (i = 0; i < 15; i++) {
1970 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
1971 MPIC_CPU_EOI, 0);
1972 }
1973 }
66953ebe 1974}
14cf11af 1975#endif /* CONFIG_SMP */
3669e930
JB
1976
1977#ifdef CONFIG_PM
f5a592f7 1978static void mpic_suspend_one(struct mpic *mpic)
3669e930 1979{
3669e930
JB
1980 int i;
1981
1982 for (i = 0; i < mpic->num_sources; i++) {
1983 mpic->save_data[i].vecprio =
1984 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1985 mpic->save_data[i].dest =
1986 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1987 }
f5a592f7
RW
1988}
1989
1990static int mpic_suspend(void)
1991{
1992 struct mpic *mpic = mpics;
1993
1994 while (mpic) {
1995 mpic_suspend_one(mpic);
1996 mpic = mpic->next;
1997 }
3669e930
JB
1998
1999 return 0;
2000}
2001
f5a592f7 2002static void mpic_resume_one(struct mpic *mpic)
3669e930 2003{
3669e930
JB
2004 int i;
2005
2006 for (i = 0; i < mpic->num_sources; i++) {
2007 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
2008 mpic->save_data[i].vecprio);
2009 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
2010 mpic->save_data[i].dest);
2011
2012#ifdef CONFIG_MPIC_U3_HT_IRQS
7c9d9360 2013 if (mpic->fixups) {
3669e930
JB
2014 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
2015
2016 if (fixup->base) {
2017 /* we use the lowest bit in an inverted meaning */
2018 if ((mpic->save_data[i].fixup_data & 1) == 0)
2019 continue;
2020
2021 /* Enable and configure */
2022 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
2023
2024 writel(mpic->save_data[i].fixup_data & ~1,
2025 fixup->base + 4);
2026 }
2027 }
2028#endif
2029 } /* end for loop */
f5a592f7 2030}
3669e930 2031
f5a592f7
RW
2032static void mpic_resume(void)
2033{
2034 struct mpic *mpic = mpics;
2035
2036 while (mpic) {
2037 mpic_resume_one(mpic);
2038 mpic = mpic->next;
2039 }
3669e930 2040}
3669e930 2041
f5a592f7 2042static struct syscore_ops mpic_syscore_ops = {
3669e930
JB
2043 .resume = mpic_resume,
2044 .suspend = mpic_suspend,
3669e930
JB
2045};
2046
2047static int mpic_init_sys(void)
2048{
f5a592f7 2049 register_syscore_ops(&mpic_syscore_ops);
9e6f31a9
D
2050 subsys_system_register(&mpic_subsys, NULL);
2051
f5a592f7 2052 return 0;
3669e930
JB
2053}
2054
2055device_initcall(mpic_init_sys);
f5a592f7 2056#endif