powerpc/eeh: Fix stale cached primary bus
[linux-2.6-block.git] / arch / powerpc / platforms / powernv / pci.c
CommitLineData
61305a96
BH
1/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
61305a96
BH
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/kernel.h>
13#include <linux/pci.h>
14#include <linux/delay.h>
15#include <linux/string.h>
16#include <linux/init.h>
61305a96
BH
17#include <linux/irq.h>
18#include <linux/io.h>
c1a2562a 19#include <linux/msi.h>
4e13c1ac 20#include <linux/iommu.h>
61305a96
BH
21
22#include <asm/sections.h>
23#include <asm/io.h>
24#include <asm/prom.h>
25#include <asm/pci-bridge.h>
26#include <asm/machdep.h>
fb1b55d6 27#include <asm/msi_bitmap.h>
61305a96
BH
28#include <asm/ppc-pci.h>
29#include <asm/opal.h>
30#include <asm/iommu.h>
31#include <asm/tce.h>
f5339277 32#include <asm/firmware.h>
be7e7446
GS
33#include <asm/eeh_event.h>
34#include <asm/eeh.h>
61305a96
BH
35
36#include "powernv.h"
37#include "pci.h"
38
82ba129b
BH
39/* Delay in usec */
40#define PCI_RESET_DELAY_US 3000000
61305a96
BH
41
42#define cfg_dbg(fmt...) do { } while(0)
43//#define cfg_dbg(fmt...) printk(fmt)
44
c1a2562a 45#ifdef CONFIG_PCI_MSI
92ae0353 46int pnv_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
c1a2562a
BH
47{
48 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
49 struct pnv_phb *phb = hose->private_data;
50 struct msi_desc *entry;
51 struct msi_msg msg;
fb1b55d6
GS
52 int hwirq;
53 unsigned int virq;
c1a2562a
BH
54 int rc;
55
6b2fd7ef
AG
56 if (WARN_ON(!phb) || !phb->msi_bmp.bitmap)
57 return -ENODEV;
58
36074381 59 if (pdev->no_64bit_msi && !phb->msi32_support)
c1a2562a
BH
60 return -ENODEV;
61
2921d179 62 for_each_pci_msi_entry(entry, pdev) {
c1a2562a
BH
63 if (!entry->msi_attrib.is_64 && !phb->msi32_support) {
64 pr_warn("%s: Supports only 64-bit MSIs\n",
65 pci_name(pdev));
66 return -ENXIO;
67 }
fb1b55d6
GS
68 hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, 1);
69 if (hwirq < 0) {
c1a2562a
BH
70 pr_warn("%s: Failed to find a free MSI\n",
71 pci_name(pdev));
72 return -ENOSPC;
73 }
fb1b55d6 74 virq = irq_create_mapping(NULL, phb->msi_base + hwirq);
c1a2562a
BH
75 if (virq == NO_IRQ) {
76 pr_warn("%s: Failed to map MSI to linux irq\n",
77 pci_name(pdev));
fb1b55d6 78 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq, 1);
c1a2562a
BH
79 return -ENOMEM;
80 }
fb1b55d6 81 rc = phb->msi_setup(phb, pdev, phb->msi_base + hwirq,
137436c9 82 virq, entry->msi_attrib.is_64, &msg);
c1a2562a
BH
83 if (rc) {
84 pr_warn("%s: Failed to setup MSI\n", pci_name(pdev));
85 irq_dispose_mapping(virq);
fb1b55d6 86 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq, 1);
c1a2562a
BH
87 return rc;
88 }
89 irq_set_msi_desc(virq, entry);
83a18912 90 pci_write_msi_msg(virq, &msg);
c1a2562a
BH
91 }
92 return 0;
93}
94
92ae0353 95void pnv_teardown_msi_irqs(struct pci_dev *pdev)
c1a2562a
BH
96{
97 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
98 struct pnv_phb *phb = hose->private_data;
99 struct msi_desc *entry;
e297c939 100 irq_hw_number_t hwirq;
c1a2562a
BH
101
102 if (WARN_ON(!phb))
103 return;
104
2921d179 105 for_each_pci_msi_entry(entry, pdev) {
c1a2562a
BH
106 if (entry->irq == NO_IRQ)
107 continue;
e297c939 108 hwirq = virq_to_hw(entry->irq);
c1a2562a 109 irq_set_msi_desc(entry->irq, NULL);
c1a2562a 110 irq_dispose_mapping(entry->irq);
e297c939 111 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq - phb->msi_base, 1);
c1a2562a
BH
112 }
113}
114#endif /* CONFIG_PCI_MSI */
61305a96 115
93aef2a7
GS
116static void pnv_pci_dump_p7ioc_diag_data(struct pci_controller *hose,
117 struct OpalIoPhbErrorCommon *common)
cee72d5b 118{
93aef2a7 119 struct OpalIoP7IOCPhbErrorData *data;
cee72d5b
BH
120 int i;
121
93aef2a7 122 data = (struct OpalIoP7IOCPhbErrorData *)common;
b34497d1 123 pr_info("P7IOC PHB#%d Diag-data (Version: %d)\n",
f18440fb 124 hose->global_number, be32_to_cpu(common->version));
93aef2a7 125
af87d2fe 126 if (data->brdgCtl)
b34497d1 127 pr_info("brdgCtl: %08x\n",
f18440fb 128 be32_to_cpu(data->brdgCtl));
af87d2fe
GS
129 if (data->portStatusReg || data->rootCmplxStatus ||
130 data->busAgentStatus)
b34497d1 131 pr_info("UtlSts: %08x %08x %08x\n",
f18440fb
GS
132 be32_to_cpu(data->portStatusReg),
133 be32_to_cpu(data->rootCmplxStatus),
134 be32_to_cpu(data->busAgentStatus));
af87d2fe
GS
135 if (data->deviceStatus || data->slotStatus ||
136 data->linkStatus || data->devCmdStatus ||
137 data->devSecStatus)
b34497d1 138 pr_info("RootSts: %08x %08x %08x %08x %08x\n",
f18440fb
GS
139 be32_to_cpu(data->deviceStatus),
140 be32_to_cpu(data->slotStatus),
141 be32_to_cpu(data->linkStatus),
142 be32_to_cpu(data->devCmdStatus),
143 be32_to_cpu(data->devSecStatus));
af87d2fe
GS
144 if (data->rootErrorStatus || data->uncorrErrorStatus ||
145 data->corrErrorStatus)
b34497d1 146 pr_info("RootErrSts: %08x %08x %08x\n",
f18440fb
GS
147 be32_to_cpu(data->rootErrorStatus),
148 be32_to_cpu(data->uncorrErrorStatus),
149 be32_to_cpu(data->corrErrorStatus));
af87d2fe
GS
150 if (data->tlpHdr1 || data->tlpHdr2 ||
151 data->tlpHdr3 || data->tlpHdr4)
b34497d1 152 pr_info("RootErrLog: %08x %08x %08x %08x\n",
f18440fb
GS
153 be32_to_cpu(data->tlpHdr1),
154 be32_to_cpu(data->tlpHdr2),
155 be32_to_cpu(data->tlpHdr3),
156 be32_to_cpu(data->tlpHdr4));
af87d2fe
GS
157 if (data->sourceId || data->errorClass ||
158 data->correlator)
b34497d1 159 pr_info("RootErrLog1: %08x %016llx %016llx\n",
f18440fb
GS
160 be32_to_cpu(data->sourceId),
161 be64_to_cpu(data->errorClass),
162 be64_to_cpu(data->correlator));
af87d2fe 163 if (data->p7iocPlssr || data->p7iocCsr)
b34497d1 164 pr_info("PhbSts: %016llx %016llx\n",
f18440fb
GS
165 be64_to_cpu(data->p7iocPlssr),
166 be64_to_cpu(data->p7iocCsr));
b34497d1
GS
167 if (data->lemFir)
168 pr_info("Lem: %016llx %016llx %016llx\n",
f18440fb
GS
169 be64_to_cpu(data->lemFir),
170 be64_to_cpu(data->lemErrorMask),
171 be64_to_cpu(data->lemWOF));
b34497d1
GS
172 if (data->phbErrorStatus)
173 pr_info("PhbErr: %016llx %016llx %016llx %016llx\n",
f18440fb
GS
174 be64_to_cpu(data->phbErrorStatus),
175 be64_to_cpu(data->phbFirstErrorStatus),
176 be64_to_cpu(data->phbErrorLog0),
177 be64_to_cpu(data->phbErrorLog1));
b34497d1
GS
178 if (data->mmioErrorStatus)
179 pr_info("OutErr: %016llx %016llx %016llx %016llx\n",
f18440fb
GS
180 be64_to_cpu(data->mmioErrorStatus),
181 be64_to_cpu(data->mmioFirstErrorStatus),
182 be64_to_cpu(data->mmioErrorLog0),
183 be64_to_cpu(data->mmioErrorLog1));
b34497d1
GS
184 if (data->dma0ErrorStatus)
185 pr_info("InAErr: %016llx %016llx %016llx %016llx\n",
f18440fb
GS
186 be64_to_cpu(data->dma0ErrorStatus),
187 be64_to_cpu(data->dma0FirstErrorStatus),
188 be64_to_cpu(data->dma0ErrorLog0),
189 be64_to_cpu(data->dma0ErrorLog1));
b34497d1
GS
190 if (data->dma1ErrorStatus)
191 pr_info("InBErr: %016llx %016llx %016llx %016llx\n",
f18440fb
GS
192 be64_to_cpu(data->dma1ErrorStatus),
193 be64_to_cpu(data->dma1FirstErrorStatus),
194 be64_to_cpu(data->dma1ErrorLog0),
195 be64_to_cpu(data->dma1ErrorLog1));
cee72d5b
BH
196
197 for (i = 0; i < OPAL_P7IOC_NUM_PEST_REGS; i++) {
198 if ((data->pestA[i] >> 63) == 0 &&
199 (data->pestB[i] >> 63) == 0)
200 continue;
93aef2a7 201
b34497d1 202 pr_info("PE[%3d] A/B: %016llx %016llx\n",
f18440fb
GS
203 i, be64_to_cpu(data->pestA[i]),
204 be64_to_cpu(data->pestB[i]));
cee72d5b
BH
205 }
206}
207
93aef2a7
GS
208static void pnv_pci_dump_phb3_diag_data(struct pci_controller *hose,
209 struct OpalIoPhbErrorCommon *common)
cee72d5b 210{
93aef2a7
GS
211 struct OpalIoPhb3ErrorData *data;
212 int i;
213
214 data = (struct OpalIoPhb3ErrorData*)common;
b34497d1 215 pr_info("PHB3 PHB#%d Diag-data (Version: %d)\n",
ddf0322a 216 hose->global_number, be32_to_cpu(common->version));
af87d2fe 217 if (data->brdgCtl)
b34497d1 218 pr_info("brdgCtl: %08x\n",
ddf0322a 219 be32_to_cpu(data->brdgCtl));
af87d2fe
GS
220 if (data->portStatusReg || data->rootCmplxStatus ||
221 data->busAgentStatus)
b34497d1 222 pr_info("UtlSts: %08x %08x %08x\n",
ddf0322a
GC
223 be32_to_cpu(data->portStatusReg),
224 be32_to_cpu(data->rootCmplxStatus),
225 be32_to_cpu(data->busAgentStatus));
af87d2fe
GS
226 if (data->deviceStatus || data->slotStatus ||
227 data->linkStatus || data->devCmdStatus ||
228 data->devSecStatus)
b34497d1 229 pr_info("RootSts: %08x %08x %08x %08x %08x\n",
ddf0322a
GC
230 be32_to_cpu(data->deviceStatus),
231 be32_to_cpu(data->slotStatus),
232 be32_to_cpu(data->linkStatus),
233 be32_to_cpu(data->devCmdStatus),
234 be32_to_cpu(data->devSecStatus));
af87d2fe
GS
235 if (data->rootErrorStatus || data->uncorrErrorStatus ||
236 data->corrErrorStatus)
b34497d1 237 pr_info("RootErrSts: %08x %08x %08x\n",
ddf0322a
GC
238 be32_to_cpu(data->rootErrorStatus),
239 be32_to_cpu(data->uncorrErrorStatus),
240 be32_to_cpu(data->corrErrorStatus));
af87d2fe
GS
241 if (data->tlpHdr1 || data->tlpHdr2 ||
242 data->tlpHdr3 || data->tlpHdr4)
b34497d1 243 pr_info("RootErrLog: %08x %08x %08x %08x\n",
ddf0322a
GC
244 be32_to_cpu(data->tlpHdr1),
245 be32_to_cpu(data->tlpHdr2),
246 be32_to_cpu(data->tlpHdr3),
247 be32_to_cpu(data->tlpHdr4));
af87d2fe
GS
248 if (data->sourceId || data->errorClass ||
249 data->correlator)
b34497d1 250 pr_info("RootErrLog1: %08x %016llx %016llx\n",
ddf0322a
GC
251 be32_to_cpu(data->sourceId),
252 be64_to_cpu(data->errorClass),
253 be64_to_cpu(data->correlator));
b34497d1
GS
254 if (data->nFir)
255 pr_info("nFir: %016llx %016llx %016llx\n",
ddf0322a
GC
256 be64_to_cpu(data->nFir),
257 be64_to_cpu(data->nFirMask),
258 be64_to_cpu(data->nFirWOF));
af87d2fe 259 if (data->phbPlssr || data->phbCsr)
b34497d1 260 pr_info("PhbSts: %016llx %016llx\n",
ddf0322a
GC
261 be64_to_cpu(data->phbPlssr),
262 be64_to_cpu(data->phbCsr));
b34497d1
GS
263 if (data->lemFir)
264 pr_info("Lem: %016llx %016llx %016llx\n",
ddf0322a
GC
265 be64_to_cpu(data->lemFir),
266 be64_to_cpu(data->lemErrorMask),
267 be64_to_cpu(data->lemWOF));
b34497d1
GS
268 if (data->phbErrorStatus)
269 pr_info("PhbErr: %016llx %016llx %016llx %016llx\n",
ddf0322a
GC
270 be64_to_cpu(data->phbErrorStatus),
271 be64_to_cpu(data->phbFirstErrorStatus),
272 be64_to_cpu(data->phbErrorLog0),
273 be64_to_cpu(data->phbErrorLog1));
b34497d1
GS
274 if (data->mmioErrorStatus)
275 pr_info("OutErr: %016llx %016llx %016llx %016llx\n",
ddf0322a
GC
276 be64_to_cpu(data->mmioErrorStatus),
277 be64_to_cpu(data->mmioFirstErrorStatus),
278 be64_to_cpu(data->mmioErrorLog0),
279 be64_to_cpu(data->mmioErrorLog1));
b34497d1
GS
280 if (data->dma0ErrorStatus)
281 pr_info("InAErr: %016llx %016llx %016llx %016llx\n",
ddf0322a
GC
282 be64_to_cpu(data->dma0ErrorStatus),
283 be64_to_cpu(data->dma0FirstErrorStatus),
284 be64_to_cpu(data->dma0ErrorLog0),
285 be64_to_cpu(data->dma0ErrorLog1));
b34497d1
GS
286 if (data->dma1ErrorStatus)
287 pr_info("InBErr: %016llx %016llx %016llx %016llx\n",
ddf0322a
GC
288 be64_to_cpu(data->dma1ErrorStatus),
289 be64_to_cpu(data->dma1FirstErrorStatus),
290 be64_to_cpu(data->dma1ErrorLog0),
291 be64_to_cpu(data->dma1ErrorLog1));
93aef2a7
GS
292
293 for (i = 0; i < OPAL_PHB3_NUM_PEST_REGS; i++) {
ddf0322a
GC
294 if ((be64_to_cpu(data->pestA[i]) >> 63) == 0 &&
295 (be64_to_cpu(data->pestB[i]) >> 63) == 0)
93aef2a7
GS
296 continue;
297
b34497d1 298 pr_info("PE[%3d] A/B: %016llx %016llx\n",
ddf0322a
GC
299 i, be64_to_cpu(data->pestA[i]),
300 be64_to_cpu(data->pestB[i]));
93aef2a7
GS
301 }
302}
303
304void pnv_pci_dump_phb_diag_data(struct pci_controller *hose,
305 unsigned char *log_buff)
306{
307 struct OpalIoPhbErrorCommon *common;
308
309 if (!hose || !log_buff)
310 return;
311
312 common = (struct OpalIoPhbErrorCommon *)log_buff;
ddf0322a 313 switch (be32_to_cpu(common->ioType)) {
93aef2a7
GS
314 case OPAL_PHB_ERROR_DATA_TYPE_P7IOC:
315 pnv_pci_dump_p7ioc_diag_data(hose, common);
316 break;
317 case OPAL_PHB_ERROR_DATA_TYPE_PHB3:
318 pnv_pci_dump_phb3_diag_data(hose, common);
cee72d5b
BH
319 break;
320 default:
93aef2a7 321 pr_warn("%s: Unrecognized ioType %d\n",
ddf0322a 322 __func__, be32_to_cpu(common->ioType));
cee72d5b
BH
323 }
324}
325
326static void pnv_pci_handle_eeh_config(struct pnv_phb *phb, u32 pe_no)
327{
328 unsigned long flags, rc;
98fd7002 329 int has_diag, ret = 0;
cee72d5b
BH
330
331 spin_lock_irqsave(&phb->lock, flags);
332
98fd7002 333 /* Fetch PHB diag-data */
23773230
GS
334 rc = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
335 PNV_PCI_DIAG_BUF_SIZE);
cee72d5b
BH
336 has_diag = (rc == OPAL_SUCCESS);
337
98fd7002
GS
338 /* If PHB supports compound PE, to handle it */
339 if (phb->unfreeze_pe) {
340 ret = phb->unfreeze_pe(phb,
341 pe_no,
cee72d5b 342 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
98fd7002
GS
343 } else {
344 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
345 pe_no,
346 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
347 if (rc) {
348 pr_warn("%s: Failure %ld clearing frozen "
349 "PHB#%x-PE#%x\n",
350 __func__, rc, phb->hose->global_number,
351 pe_no);
352 ret = -EIO;
353 }
cee72d5b
BH
354 }
355
98fd7002
GS
356 /*
357 * For now, let's only display the diag buffer when we fail to clear
358 * the EEH status. We'll do more sensible things later when we have
359 * proper EEH support. We need to make sure we don't pollute ourselves
360 * with the normal errors generated when probing empty slots
361 */
362 if (has_diag && ret)
363 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
364
cee72d5b
BH
365 spin_unlock_irqrestore(&phb->lock, flags);
366}
367
3532a741 368static void pnv_pci_config_check_eeh(struct pci_dn *pdn)
61305a96 369{
3532a741 370 struct pnv_phb *phb = pdn->phb->private_data;
61305a96 371 u8 fstate;
3a1a4661 372 __be16 pcierr;
98fd7002
GS
373 int pe_no;
374 s64 rc;
61305a96 375
9bf41be6
GS
376 /*
377 * Get the PE#. During the PCI probe stage, we might not
378 * setup that yet. So all ER errors should be mapped to
36954dc7 379 * reserved PE.
9bf41be6 380 */
3532a741 381 pe_no = pdn->pe_number;
36954dc7
GS
382 if (pe_no == IODA_INVALID_PE) {
383 if (phb->type == PNV_PHB_P5IOC2)
384 pe_no = 0;
385 else
386 pe_no = phb->ioda.reserved_pe;
387 }
61305a96 388
98fd7002
GS
389 /*
390 * Fetch frozen state. If the PHB support compound PE,
391 * we need handle that case.
392 */
393 if (phb->get_pe_state) {
394 fstate = phb->get_pe_state(phb, pe_no);
395 } else {
396 rc = opal_pci_eeh_freeze_status(phb->opal_id,
397 pe_no,
398 &fstate,
399 &pcierr,
400 NULL);
401 if (rc) {
402 pr_warn("%s: Failure %lld getting PHB#%x-PE#%x state\n",
403 __func__, rc, phb->hose->global_number, pe_no);
404 return;
405 }
61305a96 406 }
98fd7002 407
9bf41be6 408 cfg_dbg(" -> EEH check, bdfn=%04x PE#%d fstate=%x\n",
3532a741 409 (pdn->busno << 8) | (pdn->devfn), pe_no, fstate);
98fd7002
GS
410
411 /* Clear the frozen state if applicable */
412 if (fstate == OPAL_EEH_STOPPED_MMIO_FREEZE ||
413 fstate == OPAL_EEH_STOPPED_DMA_FREEZE ||
414 fstate == OPAL_EEH_STOPPED_MMIO_DMA_FREEZE) {
415 /*
416 * If PHB supports compound PE, freeze it for
417 * consistency.
418 */
419 if (phb->freeze_pe)
420 phb->freeze_pe(phb, pe_no);
421
cee72d5b 422 pnv_pci_handle_eeh_config(phb, pe_no);
98fd7002 423 }
61305a96
BH
424}
425
3532a741 426int pnv_pci_cfg_read(struct pci_dn *pdn,
9bf41be6 427 int where, int size, u32 *val)
61305a96 428{
9bf41be6
GS
429 struct pnv_phb *phb = pdn->phb->private_data;
430 u32 bdfn = (pdn->busno << 8) | pdn->devfn;
61305a96
BH
431 s64 rc;
432
61305a96
BH
433 switch (size) {
434 case 1: {
435 u8 v8;
436 rc = opal_pci_config_read_byte(phb->opal_id, bdfn, where, &v8);
437 *val = (rc == OPAL_SUCCESS) ? v8 : 0xff;
438 break;
439 }
440 case 2: {
3a1a4661 441 __be16 v16;
61305a96
BH
442 rc = opal_pci_config_read_half_word(phb->opal_id, bdfn, where,
443 &v16);
3a1a4661 444 *val = (rc == OPAL_SUCCESS) ? be16_to_cpu(v16) : 0xffff;
61305a96
BH
445 break;
446 }
447 case 4: {
3a1a4661 448 __be32 v32;
61305a96 449 rc = opal_pci_config_read_word(phb->opal_id, bdfn, where, &v32);
3a1a4661 450 *val = (rc == OPAL_SUCCESS) ? be32_to_cpu(v32) : 0xffffffff;
61305a96
BH
451 break;
452 }
453 default:
454 return PCIBIOS_FUNC_NOT_SUPPORTED;
455 }
d0914f50 456
9bf41be6
GS
457 cfg_dbg("%s: bus: %x devfn: %x +%x/%x -> %08x\n",
458 __func__, pdn->busno, pdn->devfn, where, size, *val);
61305a96
BH
459 return PCIBIOS_SUCCESSFUL;
460}
461
3532a741 462int pnv_pci_cfg_write(struct pci_dn *pdn,
9bf41be6 463 int where, int size, u32 val)
61305a96 464{
9bf41be6
GS
465 struct pnv_phb *phb = pdn->phb->private_data;
466 u32 bdfn = (pdn->busno << 8) | pdn->devfn;
61305a96 467
9bf41be6
GS
468 cfg_dbg("%s: bus: %x devfn: %x +%x/%x -> %08x\n",
469 pdn->busno, pdn->devfn, where, size, val);
61305a96
BH
470 switch (size) {
471 case 1:
472 opal_pci_config_write_byte(phb->opal_id, bdfn, where, val);
473 break;
474 case 2:
475 opal_pci_config_write_half_word(phb->opal_id, bdfn, where, val);
476 break;
477 case 4:
478 opal_pci_config_write_word(phb->opal_id, bdfn, where, val);
479 break;
480 default:
481 return PCIBIOS_FUNC_NOT_SUPPORTED;
482 }
be7e7446 483
d0914f50
GS
484 return PCIBIOS_SUCCESSFUL;
485}
486
487#if CONFIG_EEH
3532a741 488static bool pnv_pci_cfg_check(struct pci_dn *pdn)
d0914f50
GS
489{
490 struct eeh_dev *edev = NULL;
3532a741 491 struct pnv_phb *phb = pdn->phb->private_data;
d0914f50
GS
492
493 /* EEH not enabled ? */
f5bc6b70 494 if (!(phb->flags & PNV_PHB_FLAG_EEH))
d0914f50 495 return true;
61305a96 496
d2b0f6f7 497 /* PE reset or device removed ? */
3532a741 498 edev = pdn->edev;
d2b0f6f7
GS
499 if (edev) {
500 if (edev->pe &&
8a6b3710 501 (edev->pe->state & EEH_PE_CFG_BLOCKED))
d2b0f6f7
GS
502 return false;
503
504 if (edev->mode & EEH_DEV_REMOVED)
505 return false;
506 }
d0914f50
GS
507
508 return true;
509}
510#else
3532a741 511static inline pnv_pci_cfg_check(struct pci_dn *pdn)
d0914f50
GS
512{
513 return true;
61305a96 514}
d0914f50 515#endif /* CONFIG_EEH */
61305a96 516
9bf41be6
GS
517static int pnv_pci_read_config(struct pci_bus *bus,
518 unsigned int devfn,
519 int where, int size, u32 *val)
520{
9bf41be6 521 struct pci_dn *pdn;
d0914f50 522 struct pnv_phb *phb;
d0914f50 523 int ret;
9bf41be6 524
d0914f50 525 *val = 0xFFFFFFFF;
3532a741
GS
526 pdn = pci_get_pdn_by_devfn(bus, devfn);
527 if (!pdn)
528 return PCIBIOS_DEVICE_NOT_FOUND;
9bf41be6 529
3532a741 530 if (!pnv_pci_cfg_check(pdn))
d0914f50
GS
531 return PCIBIOS_DEVICE_NOT_FOUND;
532
3532a741
GS
533 ret = pnv_pci_cfg_read(pdn, where, size, val);
534 phb = pdn->phb->private_data;
535 if (phb->flags & PNV_PHB_FLAG_EEH && pdn->edev) {
d0914f50 536 if (*val == EEH_IO_ERROR_VALUE(size) &&
3532a741 537 eeh_dev_check_failure(pdn->edev))
d0914f50
GS
538 return PCIBIOS_DEVICE_NOT_FOUND;
539 } else {
3532a741 540 pnv_pci_config_check_eeh(pdn);
d0914f50 541 }
9bf41be6 542
d0914f50 543 return ret;
9bf41be6
GS
544}
545
546static int pnv_pci_write_config(struct pci_bus *bus,
547 unsigned int devfn,
548 int where, int size, u32 val)
549{
9bf41be6 550 struct pci_dn *pdn;
d0914f50 551 struct pnv_phb *phb;
d0914f50 552 int ret;
9bf41be6 553
3532a741
GS
554 pdn = pci_get_pdn_by_devfn(bus, devfn);
555 if (!pdn)
556 return PCIBIOS_DEVICE_NOT_FOUND;
9bf41be6 557
3532a741 558 if (!pnv_pci_cfg_check(pdn))
d0914f50
GS
559 return PCIBIOS_DEVICE_NOT_FOUND;
560
3532a741
GS
561 ret = pnv_pci_cfg_write(pdn, where, size, val);
562 phb = pdn->phb->private_data;
d0914f50 563 if (!(phb->flags & PNV_PHB_FLAG_EEH))
3532a741 564 pnv_pci_config_check_eeh(pdn);
d0914f50
GS
565
566 return ret;
9bf41be6
GS
567}
568
61305a96 569struct pci_ops pnv_pci_ops = {
9bf41be6 570 .read = pnv_pci_read_config,
61305a96
BH
571 .write = pnv_pci_write_config,
572};
573
c5bb44ed
AK
574static __be64 *pnv_tce(struct iommu_table *tbl, long idx)
575{
576 __be64 *tmp = ((__be64 *)tbl->it_base);
bbb845c4
AK
577 int level = tbl->it_indirect_levels;
578 const long shift = ilog2(tbl->it_level_size);
579 unsigned long mask = (tbl->it_level_size - 1) << (level * shift);
580
581 while (level) {
582 int n = (idx & mask) >> (level * shift);
583 unsigned long tce = be64_to_cpu(tmp[n]);
584
585 tmp = __va(tce & ~(TCE_PCI_READ | TCE_PCI_WRITE));
586 idx &= ~mask;
587 mask >>= shift;
588 --level;
589 }
c5bb44ed
AK
590
591 return tmp + idx;
592}
593
da004c36
AK
594int pnv_tce_build(struct iommu_table *tbl, long index, long npages,
595 unsigned long uaddr, enum dma_data_direction direction,
596 struct dma_attrs *attrs)
61305a96 597{
10b35b2b 598 u64 proto_tce = iommu_direction_to_tce_perm(direction);
c5bb44ed
AK
599 u64 rpn = __pa(uaddr) >> tbl->it_page_shift;
600 long i;
61305a96 601
c5bb44ed
AK
602 for (i = 0; i < npages; i++) {
603 unsigned long newtce = proto_tce |
604 ((rpn + i) << tbl->it_page_shift);
605 unsigned long idx = index - tbl->it_offset + i;
1f1616e8 606
c5bb44ed
AK
607 *(pnv_tce(tbl, idx)) = cpu_to_be64(newtce);
608 }
61305a96 609
61305a96
BH
610 return 0;
611}
612
05c6cfb9
AK
613#ifdef CONFIG_IOMMU_API
614int pnv_tce_xchg(struct iommu_table *tbl, long index,
615 unsigned long *hpa, enum dma_data_direction *direction)
616{
617 u64 proto_tce = iommu_direction_to_tce_perm(*direction);
618 unsigned long newtce = *hpa | proto_tce, oldtce;
619 unsigned long idx = index - tbl->it_offset;
620
621 BUG_ON(*hpa & ~IOMMU_PAGE_MASK(tbl));
622
623 oldtce = xchg(pnv_tce(tbl, idx), cpu_to_be64(newtce));
624 *hpa = be64_to_cpu(oldtce) & ~(TCE_PCI_READ | TCE_PCI_WRITE);
625 *direction = iommu_tce_direction(oldtce);
626
627 return 0;
628}
629#endif
630
da004c36 631void pnv_tce_free(struct iommu_table *tbl, long index, long npages)
61305a96 632{
c5bb44ed 633 long i;
1f1616e8 634
c5bb44ed
AK
635 for (i = 0; i < npages; i++) {
636 unsigned long idx = index - tbl->it_offset + i;
61305a96 637
c5bb44ed
AK
638 *(pnv_tce(tbl, idx)) = cpu_to_be64(0);
639 }
61305a96
BH
640}
641
da004c36 642unsigned long pnv_tce_get(struct iommu_table *tbl, long index)
11f63d3f 643{
c5bb44ed 644 return *(pnv_tce(tbl, index - tbl->it_offset));
11f63d3f
AK
645}
646
0eaf4def
AK
647struct iommu_table *pnv_pci_table_alloc(int nid)
648{
649 struct iommu_table *tbl;
650
651 tbl = kzalloc_node(sizeof(struct iommu_table), GFP_KERNEL, nid);
652 INIT_LIST_HEAD_RCU(&tbl->it_group_list);
653
654 return tbl;
655}
656
657long pnv_pci_link_table_and_group(int node, int num,
658 struct iommu_table *tbl,
659 struct iommu_table_group *table_group)
660{
661 struct iommu_table_group_link *tgl = NULL;
662
663 if (WARN_ON(!tbl || !table_group))
664 return -EINVAL;
665
666 tgl = kzalloc_node(sizeof(struct iommu_table_group_link), GFP_KERNEL,
667 node);
668 if (!tgl)
669 return -ENOMEM;
670
671 tgl->table_group = table_group;
672 list_add_rcu(&tgl->next, &tbl->it_group_list);
673
674 table_group->tables[num] = tbl;
675
676 return 0;
677}
678
679static void pnv_iommu_table_group_link_free(struct rcu_head *head)
680{
681 struct iommu_table_group_link *tgl = container_of(head,
682 struct iommu_table_group_link, rcu);
683
684 kfree(tgl);
685}
686
687void pnv_pci_unlink_table_and_group(struct iommu_table *tbl,
688 struct iommu_table_group *table_group)
689{
690 long i;
691 bool found;
692 struct iommu_table_group_link *tgl;
693
694 if (!tbl || !table_group)
695 return;
696
697 /* Remove link to a group from table's list of attached groups */
698 found = false;
699 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
700 if (tgl->table_group == table_group) {
701 list_del_rcu(&tgl->next);
702 call_rcu(&tgl->rcu, pnv_iommu_table_group_link_free);
703 found = true;
704 break;
705 }
706 }
707 if (WARN_ON(!found))
708 return;
709
710 /* Clean a pointer to iommu_table in iommu_table_group::tables[] */
711 found = false;
712 for (i = 0; i < IOMMU_TABLE_GROUP_MAX_TABLES; ++i) {
713 if (table_group->tables[i] == tbl) {
714 table_group->tables[i] = NULL;
715 found = true;
716 break;
717 }
718 }
719 WARN_ON(!found);
720}
721
61305a96
BH
722void pnv_pci_setup_iommu_table(struct iommu_table *tbl,
723 void *tce_mem, u64 tce_size,
8fa5d454 724 u64 dma_offset, unsigned page_shift)
61305a96
BH
725{
726 tbl->it_blocksize = 16;
727 tbl->it_base = (unsigned long)tce_mem;
8fa5d454 728 tbl->it_page_shift = page_shift;
3a553170 729 tbl->it_offset = dma_offset >> tbl->it_page_shift;
61305a96
BH
730 tbl->it_index = 0;
731 tbl->it_size = tce_size >> 3;
732 tbl->it_busno = 0;
733 tbl->it_type = TCE_PCI;
734}
735
92ae0353 736void pnv_pci_dma_dev_setup(struct pci_dev *pdev)
61305a96
BH
737{
738 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
739 struct pnv_phb *phb = hose->private_data;
781a868f
WY
740#ifdef CONFIG_PCI_IOV
741 struct pnv_ioda_pe *pe;
742 struct pci_dn *pdn;
743
744 /* Fix the VF pdn PE number */
745 if (pdev->is_virtfn) {
746 pdn = pci_get_pdn(pdev);
747 WARN_ON(pdn->pe_number != IODA_INVALID_PE);
748 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
749 if (pe->rid == ((pdev->bus->number << 8) |
750 (pdev->devfn & 0xff))) {
751 pdn->pe_number = pe->pe_number;
752 pe->pdev = pdev;
753 break;
754 }
755 }
756 }
757#endif /* CONFIG_PCI_IOV */
61305a96 758
61305a96
BH
759 if (phb && phb->dma_dev_setup)
760 phb->dma_dev_setup(phb, pdev);
61305a96
BH
761}
762
73ed148a
BH
763void pnv_pci_shutdown(void)
764{
765 struct pci_controller *hose;
766
7a8e6bbf
MN
767 list_for_each_entry(hose, &hose_list, list_node)
768 if (hose->controller_ops.shutdown)
769 hose->controller_ops.shutdown(hose);
73ed148a
BH
770}
771
aa0c033f 772/* Fixup wrong class code in p7ioc and p8 root complex */
cad5cef6 773static void pnv_p7ioc_rc_quirk(struct pci_dev *dev)
ca45cfe3
BH
774{
775 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
776}
777DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_IBM, 0x3b9, pnv_p7ioc_rc_quirk);
778
61305a96
BH
779void __init pnv_pci_init(void)
780{
781 struct device_node *np;
646b54f2 782 bool found_ioda = false;
61305a96 783
673c9756 784 pci_add_flags(PCI_CAN_SKIP_ISA_ALIGN);
61305a96 785
646b54f2
ME
786 /* If we don't have OPAL, eg. in sim, just skip PCI probe */
787 if (!firmware_has_feature(FW_FEATURE_OPAL))
788 return;
184cd4a3 789
646b54f2
ME
790 /* Look for IODA IO-Hubs. We don't support mixing IODA
791 * and p5ioc2 due to the need to change some global
792 * probing flags
793 */
794 for_each_compatible_node(np, NULL, "ibm,ioda-hub") {
795 pnv_pci_init_ioda_hub(np);
796 found_ioda = true;
797 }
61305a96 798
646b54f2
ME
799 /* Look for p5ioc2 IO-Hubs */
800 if (!found_ioda)
801 for_each_compatible_node(np, NULL, "ibm,p5ioc2")
802 pnv_pci_init_p5ioc2_hub(np);
aa0c033f 803
646b54f2
ME
804 /* Look for ioda2 built-in PHB3's */
805 for_each_compatible_node(np, NULL, "ibm,ioda2-phb")
806 pnv_pci_init_ioda2_phb(np);
61305a96 807
5d2aa710
AP
808 /* Look for NPU PHBs */
809 for_each_compatible_node(np, NULL, "ibm,ioda2-npu-phb")
810 pnv_pci_init_npu_phb(np);
811
61305a96
BH
812 /* Setup the linkage between OF nodes and PHBs */
813 pci_devs_phb_init();
814
815 /* Configure IOMMU DMA hooks */
61305a96 816 set_pci_dma_ops(&dma_iommu_ops);
61305a96 817}
d905c5df 818
b14726c5 819machine_subsys_initcall_sync(powernv, tce_iommu_bus_notifier_init);