powerpc/32: Always order writes to halves of 64-bit PTEs
[linux-2.6-block.git] / arch / powerpc / mm / slb.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 SLB support.
3 *
4 * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
5cdcd9d6 5 * Based on earlier code written by:
1da177e4
LT
6 * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
7 * Copyright (c) 2001 Dave Engebretsen
8 * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
1da177e4
LT
17#include <asm/pgtable.h>
18#include <asm/mmu.h>
19#include <asm/mmu_context.h>
20#include <asm/paca.h>
21#include <asm/cputable.h>
3c726f8d 22#include <asm/cacheflush.h>
2f6093c8 23#include <asm/smp.h>
56291e19 24#include <asm/firmware.h>
2f6093c8 25#include <linux/compiler.h>
aa39be09 26#include <asm/udbg.h>
3c726f8d 27
1da177e4 28
3c726f8d
BH
29extern void slb_allocate_realmode(unsigned long ea);
30extern void slb_allocate_user(unsigned long ea);
31
32static void slb_allocate(unsigned long ea)
33{
34 /* Currently, we do real mode for all SLBs including user, but
35 * that will change if we bring back dynamic VSIDs
36 */
37 slb_allocate_realmode(ea);
38}
1da177e4 39
3b575064
PM
40#define slb_esid_mask(ssize) \
41 (((ssize) == MMU_SEGSIZE_256M)? ESID_MASK: ESID_MASK_1T)
42
1189be65
PM
43static inline unsigned long mk_esid_data(unsigned long ea, int ssize,
44 unsigned long slot)
1da177e4 45{
3b575064 46 return (ea & slb_esid_mask(ssize)) | SLB_ESID_V | slot;
1da177e4
LT
47}
48
1189be65
PM
49#define slb_vsid_shift(ssize) \
50 ((ssize) == MMU_SEGSIZE_256M? SLB_VSID_SHIFT: SLB_VSID_SHIFT_1T)
51
52static inline unsigned long mk_vsid_data(unsigned long ea, int ssize,
53 unsigned long flags)
1da177e4 54{
1189be65
PM
55 return (get_kernel_vsid(ea, ssize) << slb_vsid_shift(ssize)) | flags |
56 ((unsigned long) ssize << SLB_VSID_SSIZE_SHIFT);
1da177e4
LT
57}
58
1189be65 59static inline void slb_shadow_update(unsigned long ea, int ssize,
67439b76 60 unsigned long flags,
2f6093c8 61 unsigned long entry)
1da177e4 62{
2f6093c8
MN
63 /*
64 * Clear the ESID first so the entry is not valid while we are
00efee7d
MN
65 * updating it. No write barriers are needed here, provided
66 * we only update the current CPU's SLB shadow buffer.
2f6093c8
MN
67 */
68 get_slb_shadow()->save_area[entry].esid = 0;
1189be65
PM
69 get_slb_shadow()->save_area[entry].vsid = mk_vsid_data(ea, ssize, flags);
70 get_slb_shadow()->save_area[entry].esid = mk_esid_data(ea, ssize, entry);
2f6093c8
MN
71}
72
edd0622b 73static inline void slb_shadow_clear(unsigned long entry)
2f6093c8 74{
edd0622b 75 get_slb_shadow()->save_area[entry].esid = 0;
1da177e4
LT
76}
77
1189be65
PM
78static inline void create_shadowed_slbe(unsigned long ea, int ssize,
79 unsigned long flags,
175587cc
PM
80 unsigned long entry)
81{
82 /*
83 * Updating the shadow buffer before writing the SLB ensures
84 * we don't get a stale entry here if we get preempted by PHYP
85 * between these two statements.
86 */
1189be65 87 slb_shadow_update(ea, ssize, flags, entry);
175587cc
PM
88
89 asm volatile("slbmte %0,%1" :
1189be65
PM
90 : "r" (mk_vsid_data(ea, ssize, flags)),
91 "r" (mk_esid_data(ea, ssize, entry))
175587cc
PM
92 : "memory" );
93}
94
bf72aeba 95void slb_flush_and_rebolt(void)
1da177e4
LT
96{
97 /* If you change this make sure you change SLB_NUM_BOLTED
98 * appropriately too. */
bf72aeba 99 unsigned long linear_llp, vmalloc_llp, lflags, vflags;
1189be65 100 unsigned long ksp_esid_data, ksp_vsid_data;
1da177e4
LT
101
102 WARN_ON(!irqs_disabled());
103
3c726f8d 104 linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
bf72aeba 105 vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
3c726f8d 106 lflags = SLB_VSID_KERNEL | linear_llp;
bf72aeba 107 vflags = SLB_VSID_KERNEL | vmalloc_llp;
1da177e4 108
1189be65
PM
109 ksp_esid_data = mk_esid_data(get_paca()->kstack, mmu_kernel_ssize, 2);
110 if ((ksp_esid_data & ~0xfffffffUL) <= PAGE_OFFSET) {
1da177e4 111 ksp_esid_data &= ~SLB_ESID_V;
1189be65 112 ksp_vsid_data = 0;
edd0622b
PM
113 slb_shadow_clear(2);
114 } else {
115 /* Update stack entry; others don't change */
1189be65
PM
116 slb_shadow_update(get_paca()->kstack, mmu_kernel_ssize, lflags, 2);
117 ksp_vsid_data = get_slb_shadow()->save_area[2].vsid;
edd0622b 118 }
2f6093c8 119
44387e9f
AB
120 /*
121 * We can't take a PMU exception in the following code, so hard
122 * disable interrupts.
123 */
124 hard_irq_disable();
125
1da177e4
LT
126 /* We need to do this all in asm, so we're sure we don't touch
127 * the stack between the slbia and rebolting it. */
128 asm volatile("isync\n"
129 "slbia\n"
130 /* Slot 1 - first VMALLOC segment */
131 "slbmte %0,%1\n"
132 /* Slot 2 - kernel stack */
133 "slbmte %2,%3\n"
134 "isync"
1189be65
PM
135 :: "r"(mk_vsid_data(VMALLOC_START, mmu_kernel_ssize, vflags)),
136 "r"(mk_esid_data(VMALLOC_START, mmu_kernel_ssize, 1)),
137 "r"(ksp_vsid_data),
1da177e4
LT
138 "r"(ksp_esid_data)
139 : "memory");
140}
141
67439b76
MN
142void slb_vmalloc_update(void)
143{
144 unsigned long vflags;
145
146 vflags = SLB_VSID_KERNEL | mmu_psize_defs[mmu_vmalloc_psize].sllp;
1189be65 147 slb_shadow_update(VMALLOC_START, mmu_kernel_ssize, vflags, 1);
67439b76
MN
148 slb_flush_and_rebolt();
149}
150
465ccab9 151/* Helper function to compare esids. There are four cases to handle.
152 * 1. The system is not 1T segment size capable. Use the GET_ESID compare.
153 * 2. The system is 1T capable, both addresses are < 1T, use the GET_ESID compare.
154 * 3. The system is 1T capable, only one of the two addresses is > 1T. This is not a match.
155 * 4. The system is 1T capable, both addresses are > 1T, use the GET_ESID_1T macro to compare.
156 */
157static inline int esids_match(unsigned long addr1, unsigned long addr2)
158{
159 int esid_1t_count;
160
161 /* System is not 1T segment size capable. */
162 if (!cpu_has_feature(CPU_FTR_1T_SEGMENT))
163 return (GET_ESID(addr1) == GET_ESID(addr2));
164
165 esid_1t_count = (((addr1 >> SID_SHIFT_1T) != 0) +
166 ((addr2 >> SID_SHIFT_1T) != 0));
167
168 /* both addresses are < 1T */
169 if (esid_1t_count == 0)
170 return (GET_ESID(addr1) == GET_ESID(addr2));
171
172 /* One address < 1T, the other > 1T. Not a match */
173 if (esid_1t_count == 1)
174 return 0;
175
176 /* Both addresses are > 1T. */
177 return (GET_ESID_1T(addr1) == GET_ESID_1T(addr2));
178}
179
1da177e4
LT
180/* Flush all user entries from the segment table of the current processor. */
181void switch_slb(struct task_struct *tsk, struct mm_struct *mm)
182{
183 unsigned long offset = get_paca()->slb_cache_ptr;
1189be65 184 unsigned long slbie_data = 0;
1da177e4
LT
185 unsigned long pc = KSTK_EIP(tsk);
186 unsigned long stack = KSTK_ESP(tsk);
187 unsigned long unmapped_base;
188
f66bce5e
OJ
189 if (!cpu_has_feature(CPU_FTR_NO_SLBIE_B) &&
190 offset <= SLB_CACHE_ENTRIES) {
1da177e4
LT
191 int i;
192 asm volatile("isync" : : : "memory");
193 for (i = 0; i < offset; i++) {
1189be65
PM
194 slbie_data = (unsigned long)get_paca()->slb_cache[i]
195 << SID_SHIFT; /* EA */
196 slbie_data |= user_segment_size(slbie_data)
197 << SLBIE_SSIZE_SHIFT;
198 slbie_data |= SLBIE_C; /* C set for user addresses */
199 asm volatile("slbie %0" : : "r" (slbie_data));
1da177e4
LT
200 }
201 asm volatile("isync" : : : "memory");
202 } else {
203 slb_flush_and_rebolt();
204 }
205
206 /* Workaround POWER5 < DD2.1 issue */
207 if (offset == 1 || offset > SLB_CACHE_ENTRIES)
1189be65 208 asm volatile("slbie %0" : : "r" (slbie_data));
1da177e4
LT
209
210 get_paca()->slb_cache_ptr = 0;
211 get_paca()->context = mm->context;
212
213 /*
214 * preload some userspace segments into the SLB.
215 */
216 if (test_tsk_thread_flag(tsk, TIF_32BIT))
217 unmapped_base = TASK_UNMAPPED_BASE_USER32;
218 else
219 unmapped_base = TASK_UNMAPPED_BASE_USER64;
220
51fae6de 221 if (is_kernel_addr(pc))
1da177e4
LT
222 return;
223 slb_allocate(pc);
224
465ccab9 225 if (esids_match(pc,stack))
1da177e4
LT
226 return;
227
51fae6de 228 if (is_kernel_addr(stack))
1da177e4
LT
229 return;
230 slb_allocate(stack);
231
465ccab9 232 if (esids_match(pc,unmapped_base) || esids_match(stack,unmapped_base))
1da177e4
LT
233 return;
234
51fae6de 235 if (is_kernel_addr(unmapped_base))
1da177e4
LT
236 return;
237 slb_allocate(unmapped_base);
238}
239
3c726f8d
BH
240static inline void patch_slb_encoding(unsigned int *insn_addr,
241 unsigned int immed)
242{
243 /* Assume the instruction had a "0" immediate value, just
244 * "or" in the new value
245 */
246 *insn_addr |= immed;
247 flush_icache_range((unsigned long)insn_addr, 4+
248 (unsigned long)insn_addr);
249}
250
1da177e4
LT
251void slb_initialize(void)
252{
bf72aeba 253 unsigned long linear_llp, vmalloc_llp, io_llp;
56291e19 254 unsigned long lflags, vflags;
3c726f8d
BH
255 static int slb_encoding_inited;
256 extern unsigned int *slb_miss_kernel_load_linear;
bf72aeba 257 extern unsigned int *slb_miss_kernel_load_io;
584f8b71 258 extern unsigned int *slb_compare_rr_to_size;
cec08e7a
BH
259#ifdef CONFIG_SPARSEMEM_VMEMMAP
260 extern unsigned int *slb_miss_kernel_load_vmemmap;
261 unsigned long vmemmap_llp;
262#endif
3c726f8d
BH
263
264 /* Prepare our SLB miss handler based on our page size */
265 linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
bf72aeba
PM
266 io_llp = mmu_psize_defs[mmu_io_psize].sllp;
267 vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
268 get_paca()->vmalloc_sllp = SLB_VSID_KERNEL | vmalloc_llp;
cec08e7a
BH
269#ifdef CONFIG_SPARSEMEM_VMEMMAP
270 vmemmap_llp = mmu_psize_defs[mmu_vmemmap_psize].sllp;
271#endif
3c726f8d
BH
272 if (!slb_encoding_inited) {
273 slb_encoding_inited = 1;
274 patch_slb_encoding(slb_miss_kernel_load_linear,
275 SLB_VSID_KERNEL | linear_llp);
bf72aeba
PM
276 patch_slb_encoding(slb_miss_kernel_load_io,
277 SLB_VSID_KERNEL | io_llp);
584f8b71
MN
278 patch_slb_encoding(slb_compare_rr_to_size,
279 mmu_slb_size);
3c726f8d 280
651e2dd2
ME
281 pr_devel("SLB: linear LLP = %04lx\n", linear_llp);
282 pr_devel("SLB: io LLP = %04lx\n", io_llp);
cec08e7a
BH
283
284#ifdef CONFIG_SPARSEMEM_VMEMMAP
285 patch_slb_encoding(slb_miss_kernel_load_vmemmap,
286 SLB_VSID_KERNEL | vmemmap_llp);
651e2dd2 287 pr_devel("SLB: vmemmap LLP = %04lx\n", vmemmap_llp);
cec08e7a 288#endif
3c726f8d
BH
289 }
290
56291e19
SR
291 get_paca()->stab_rr = SLB_NUM_BOLTED;
292
1da177e4
LT
293 /* On iSeries the bolted entries have already been set up by
294 * the hypervisor from the lparMap data in head.S */
56291e19
SR
295 if (firmware_has_feature(FW_FEATURE_ISERIES))
296 return;
1da177e4 297
3c726f8d 298 lflags = SLB_VSID_KERNEL | linear_llp;
bf72aeba 299 vflags = SLB_VSID_KERNEL | vmalloc_llp;
1da177e4 300
3c726f8d 301 /* Invalidate the entire SLB (even slot 0) & all the ERATS */
175587cc
PM
302 asm volatile("isync":::"memory");
303 asm volatile("slbmte %0,%0"::"r" (0) : "memory");
304 asm volatile("isync; slbia; isync":::"memory");
1189be65 305 create_shadowed_slbe(PAGE_OFFSET, mmu_kernel_ssize, lflags, 0);
175587cc 306
1189be65 307 create_shadowed_slbe(VMALLOC_START, mmu_kernel_ssize, vflags, 1);
175587cc 308
3b575064
PM
309 /* For the boot cpu, we're running on the stack in init_thread_union,
310 * which is in the first segment of the linear mapping, and also
311 * get_paca()->kstack hasn't been initialized yet.
312 * For secondary cpus, we need to bolt the kernel stack entry now.
313 */
dfbe0d3b 314 slb_shadow_clear(2);
3b575064
PM
315 if (raw_smp_processor_id() != boot_cpuid &&
316 (get_paca()->kstack & slb_esid_mask(mmu_kernel_ssize)) > PAGE_OFFSET)
317 create_shadowed_slbe(get_paca()->kstack,
318 mmu_kernel_ssize, lflags, 2);
dfbe0d3b 319
175587cc 320 asm volatile("isync":::"memory");
1da177e4 321}