Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * PowerPC64 port by Mike Corrigan and Dave Engebretsen | |
3 | * {mikejc|engebret}@us.ibm.com | |
4 | * | |
5 | * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com> | |
6 | * | |
7 | * SMP scalability work: | |
8 | * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM | |
9 | * | |
10 | * Module name: htab.c | |
11 | * | |
12 | * Description: | |
13 | * PowerPC Hashed Page Table functions | |
14 | * | |
15 | * This program is free software; you can redistribute it and/or | |
16 | * modify it under the terms of the GNU General Public License | |
17 | * as published by the Free Software Foundation; either version | |
18 | * 2 of the License, or (at your option) any later version. | |
19 | */ | |
20 | ||
21 | #undef DEBUG | |
3c726f8d | 22 | #undef DEBUG_LOW |
1da177e4 | 23 | |
1da177e4 LT |
24 | #include <linux/spinlock.h> |
25 | #include <linux/errno.h> | |
589ee628 | 26 | #include <linux/sched/mm.h> |
1da177e4 LT |
27 | #include <linux/proc_fs.h> |
28 | #include <linux/stat.h> | |
29 | #include <linux/sysctl.h> | |
66b15db6 | 30 | #include <linux/export.h> |
1da177e4 LT |
31 | #include <linux/ctype.h> |
32 | #include <linux/cache.h> | |
33 | #include <linux/init.h> | |
34 | #include <linux/signal.h> | |
95f72d1e | 35 | #include <linux/memblock.h> |
ba12eede | 36 | #include <linux/context_tracking.h> |
5556ecf5 | 37 | #include <linux/libfdt.h> |
1da177e4 | 38 | |
7644d581 | 39 | #include <asm/debugfs.h> |
1da177e4 LT |
40 | #include <asm/processor.h> |
41 | #include <asm/pgtable.h> | |
42 | #include <asm/mmu.h> | |
43 | #include <asm/mmu_context.h> | |
44 | #include <asm/page.h> | |
45 | #include <asm/types.h> | |
7c0f6ba6 | 46 | #include <linux/uaccess.h> |
1da177e4 | 47 | #include <asm/machdep.h> |
d9b2b2a2 | 48 | #include <asm/prom.h> |
1da177e4 LT |
49 | #include <asm/tlbflush.h> |
50 | #include <asm/io.h> | |
51 | #include <asm/eeh.h> | |
52 | #include <asm/tlb.h> | |
53 | #include <asm/cacheflush.h> | |
54 | #include <asm/cputable.h> | |
1da177e4 | 55 | #include <asm/sections.h> |
be3ebfe8 | 56 | #include <asm/copro.h> |
aa39be09 | 57 | #include <asm/udbg.h> |
b68a70c4 | 58 | #include <asm/code-patching.h> |
3ccc00a7 | 59 | #include <asm/fadump.h> |
f5339277 | 60 | #include <asm/firmware.h> |
bc2a9408 | 61 | #include <asm/tm.h> |
cfcb3d80 | 62 | #include <asm/trace.h> |
166dd7d3 | 63 | #include <asm/ps3.h> |
1da177e4 LT |
64 | |
65 | #ifdef DEBUG | |
66 | #define DBG(fmt...) udbg_printf(fmt) | |
67 | #else | |
68 | #define DBG(fmt...) | |
69 | #endif | |
70 | ||
3c726f8d BH |
71 | #ifdef DEBUG_LOW |
72 | #define DBG_LOW(fmt...) udbg_printf(fmt) | |
73 | #else | |
74 | #define DBG_LOW(fmt...) | |
75 | #endif | |
76 | ||
77 | #define KB (1024) | |
78 | #define MB (1024*KB) | |
658013e9 | 79 | #define GB (1024L*MB) |
3c726f8d | 80 | |
1da177e4 LT |
81 | /* |
82 | * Note: pte --> Linux PTE | |
83 | * HPTE --> PowerPC Hashed Page Table Entry | |
84 | * | |
85 | * Execution context: | |
86 | * htab_initialize is called with the MMU off (of course), but | |
87 | * the kernel has been copied down to zero so it can directly | |
88 | * reference global data. At this point it is very difficult | |
89 | * to print debug info. | |
90 | * | |
91 | */ | |
92 | ||
799d6046 PM |
93 | static unsigned long _SDR1; |
94 | struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT]; | |
e1802b06 | 95 | EXPORT_SYMBOL_GPL(mmu_psize_defs); |
799d6046 | 96 | |
0eeede0c PM |
97 | u8 hpte_page_sizes[1 << LP_BITS]; |
98 | EXPORT_SYMBOL_GPL(hpte_page_sizes); | |
99 | ||
8e561e7e | 100 | struct hash_pte *htab_address; |
337a7128 | 101 | unsigned long htab_size_bytes; |
96e28449 | 102 | unsigned long htab_hash_mask; |
4ab79aa8 | 103 | EXPORT_SYMBOL_GPL(htab_hash_mask); |
3c726f8d | 104 | int mmu_linear_psize = MMU_PAGE_4K; |
8ca7a82f | 105 | EXPORT_SYMBOL_GPL(mmu_linear_psize); |
3c726f8d | 106 | int mmu_virtual_psize = MMU_PAGE_4K; |
bf72aeba | 107 | int mmu_vmalloc_psize = MMU_PAGE_4K; |
cec08e7a BH |
108 | #ifdef CONFIG_SPARSEMEM_VMEMMAP |
109 | int mmu_vmemmap_psize = MMU_PAGE_4K; | |
110 | #endif | |
bf72aeba | 111 | int mmu_io_psize = MMU_PAGE_4K; |
1189be65 | 112 | int mmu_kernel_ssize = MMU_SEGSIZE_256M; |
8ca7a82f | 113 | EXPORT_SYMBOL_GPL(mmu_kernel_ssize); |
1189be65 | 114 | int mmu_highuser_ssize = MMU_SEGSIZE_256M; |
584f8b71 | 115 | u16 mmu_slb_size = 64; |
4ab79aa8 | 116 | EXPORT_SYMBOL_GPL(mmu_slb_size); |
bf72aeba PM |
117 | #ifdef CONFIG_PPC_64K_PAGES |
118 | int mmu_ci_restrictions; | |
119 | #endif | |
370a908d BH |
120 | #ifdef CONFIG_DEBUG_PAGEALLOC |
121 | static u8 *linear_map_hash_slots; | |
122 | static unsigned long linear_map_hash_count; | |
ed166692 | 123 | static DEFINE_SPINLOCK(linear_map_hash_lock); |
370a908d | 124 | #endif /* CONFIG_DEBUG_PAGEALLOC */ |
7025776e BH |
125 | struct mmu_hash_ops mmu_hash_ops; |
126 | EXPORT_SYMBOL(mmu_hash_ops); | |
1da177e4 | 127 | |
3c726f8d BH |
128 | /* There are definitions of page sizes arrays to be used when none |
129 | * is provided by the firmware. | |
130 | */ | |
1da177e4 | 131 | |
3c726f8d BH |
132 | /* Pre-POWER4 CPUs (4k pages only) |
133 | */ | |
09de9ff8 | 134 | static struct mmu_psize_def mmu_psize_defaults_old[] = { |
3c726f8d BH |
135 | [MMU_PAGE_4K] = { |
136 | .shift = 12, | |
137 | .sllp = 0, | |
b1022fbd | 138 | .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1}, |
3c726f8d BH |
139 | .avpnm = 0, |
140 | .tlbiel = 0, | |
141 | }, | |
142 | }; | |
143 | ||
144 | /* POWER4, GPUL, POWER5 | |
145 | * | |
146 | * Support for 16Mb large pages | |
147 | */ | |
09de9ff8 | 148 | static struct mmu_psize_def mmu_psize_defaults_gp[] = { |
3c726f8d BH |
149 | [MMU_PAGE_4K] = { |
150 | .shift = 12, | |
151 | .sllp = 0, | |
b1022fbd | 152 | .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1}, |
3c726f8d BH |
153 | .avpnm = 0, |
154 | .tlbiel = 1, | |
155 | }, | |
156 | [MMU_PAGE_16M] = { | |
157 | .shift = 24, | |
158 | .sllp = SLB_VSID_L, | |
b1022fbd AK |
159 | .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0, |
160 | [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 }, | |
3c726f8d BH |
161 | .avpnm = 0x1UL, |
162 | .tlbiel = 0, | |
163 | }, | |
164 | }; | |
165 | ||
dc47c0c1 AK |
166 | /* |
167 | * 'R' and 'C' update notes: | |
168 | * - Under pHyp or KVM, the updatepp path will not set C, thus it *will* | |
169 | * create writeable HPTEs without C set, because the hcall H_PROTECT | |
170 | * that we use in that case will not update C | |
171 | * - The above is however not a problem, because we also don't do that | |
172 | * fancy "no flush" variant of eviction and we use H_REMOVE which will | |
173 | * do the right thing and thus we don't have the race I described earlier | |
174 | * | |
175 | * - Under bare metal, we do have the race, so we need R and C set | |
176 | * - We make sure R is always set and never lost | |
177 | * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping | |
178 | */ | |
c6a3c495 | 179 | unsigned long htab_convert_pte_flags(unsigned long pteflags) |
bc033b63 | 180 | { |
c6a3c495 | 181 | unsigned long rflags = 0; |
bc033b63 BH |
182 | |
183 | /* _PAGE_EXEC -> NOEXEC */ | |
184 | if ((pteflags & _PAGE_EXEC) == 0) | |
185 | rflags |= HPTE_R_N; | |
c6a3c495 | 186 | /* |
e58e87ad | 187 | * PPP bits: |
1ec3f937 | 188 | * Linux uses slb key 0 for kernel and 1 for user. |
e58e87ad AK |
189 | * kernel RW areas are mapped with PPP=0b000 |
190 | * User area is mapped with PPP=0b010 for read/write | |
191 | * or PPP=0b011 for read-only (including writeable but clean pages). | |
bc033b63 | 192 | */ |
e58e87ad AK |
193 | if (pteflags & _PAGE_PRIVILEGED) { |
194 | /* | |
195 | * Kernel read only mapped with ppp bits 0b110 | |
196 | */ | |
984d7a1e AK |
197 | if (!(pteflags & _PAGE_WRITE)) { |
198 | if (mmu_has_feature(MMU_FTR_KERNEL_RO)) | |
199 | rflags |= (HPTE_R_PP0 | 0x2); | |
200 | else | |
201 | rflags |= 0x3; | |
202 | } | |
e58e87ad | 203 | } else { |
c7d54842 AK |
204 | if (pteflags & _PAGE_RWX) |
205 | rflags |= 0x2; | |
206 | if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY))) | |
c6a3c495 AK |
207 | rflags |= 0x1; |
208 | } | |
c8c06f5a | 209 | /* |
dc47c0c1 AK |
210 | * We can't allow hardware to update hpte bits. Hence always |
211 | * set 'R' bit and set 'C' if it is a write fault | |
c8c06f5a | 212 | */ |
e568006b | 213 | rflags |= HPTE_R_R; |
dc47c0c1 AK |
214 | |
215 | if (pteflags & _PAGE_DIRTY) | |
216 | rflags |= HPTE_R_C; | |
40e8550a AK |
217 | /* |
218 | * Add in WIG bits | |
219 | */ | |
30bda41a AK |
220 | |
221 | if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT) | |
40e8550a | 222 | rflags |= HPTE_R_I; |
e568006b | 223 | else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT) |
30bda41a | 224 | rflags |= (HPTE_R_I | HPTE_R_G); |
e568006b AK |
225 | else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO) |
226 | rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M); | |
227 | else | |
228 | /* | |
229 | * Add memory coherence if cache inhibited is not set | |
230 | */ | |
231 | rflags |= HPTE_R_M; | |
40e8550a AK |
232 | |
233 | return rflags; | |
bc033b63 | 234 | } |
3c726f8d BH |
235 | |
236 | int htab_bolt_mapping(unsigned long vstart, unsigned long vend, | |
bc033b63 | 237 | unsigned long pstart, unsigned long prot, |
1189be65 | 238 | int psize, int ssize) |
1da177e4 | 239 | { |
3c726f8d BH |
240 | unsigned long vaddr, paddr; |
241 | unsigned int step, shift; | |
3c726f8d | 242 | int ret = 0; |
1da177e4 | 243 | |
3c726f8d BH |
244 | shift = mmu_psize_defs[psize].shift; |
245 | step = 1 << shift; | |
1da177e4 | 246 | |
bc033b63 BH |
247 | prot = htab_convert_pte_flags(prot); |
248 | ||
249 | DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n", | |
250 | vstart, vend, pstart, prot, psize, ssize); | |
251 | ||
3c726f8d BH |
252 | for (vaddr = vstart, paddr = pstart; vaddr < vend; |
253 | vaddr += step, paddr += step) { | |
370a908d | 254 | unsigned long hash, hpteg; |
1189be65 | 255 | unsigned long vsid = get_kernel_vsid(vaddr, ssize); |
5524a27d | 256 | unsigned long vpn = hpt_vpn(vaddr, vsid, ssize); |
9e88ba4e PM |
257 | unsigned long tprot = prot; |
258 | ||
c60ac569 AK |
259 | /* |
260 | * If we hit a bad address return error. | |
261 | */ | |
262 | if (!vsid) | |
263 | return -1; | |
9e88ba4e | 264 | /* Make kernel text executable */ |
549e8152 | 265 | if (overlaps_kernel_text(vaddr, vaddr + step)) |
9e88ba4e | 266 | tprot &= ~HPTE_R_N; |
1da177e4 | 267 | |
b18db0b8 AG |
268 | /* Make kvm guest trampolines executable */ |
269 | if (overlaps_kvm_tmp(vaddr, vaddr + step)) | |
270 | tprot &= ~HPTE_R_N; | |
271 | ||
429d2e83 MS |
272 | /* |
273 | * If relocatable, check if it overlaps interrupt vectors that | |
274 | * are copied down to real 0. For relocatable kernel | |
275 | * (e.g. kdump case) we copy interrupt vectors down to real | |
276 | * address 0. Mark that region as executable. This is | |
277 | * because on p8 system with relocation on exception feature | |
278 | * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence | |
279 | * in order to execute the interrupt handlers in virtual | |
280 | * mode the vector region need to be marked as executable. | |
281 | */ | |
282 | if ((PHYSICAL_START > MEMORY_START) && | |
283 | overlaps_interrupt_vector_text(vaddr, vaddr + step)) | |
284 | tprot &= ~HPTE_R_N; | |
285 | ||
5524a27d | 286 | hash = hpt_hash(vpn, shift, ssize); |
1da177e4 LT |
287 | hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP); |
288 | ||
7025776e BH |
289 | BUG_ON(!mmu_hash_ops.hpte_insert); |
290 | ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot, | |
291 | HPTE_V_BOLTED, psize, psize, | |
292 | ssize); | |
c30a4df3 | 293 | |
3c726f8d BH |
294 | if (ret < 0) |
295 | break; | |
e7df0d88 | 296 | |
370a908d | 297 | #ifdef CONFIG_DEBUG_PAGEALLOC |
e7df0d88 JK |
298 | if (debug_pagealloc_enabled() && |
299 | (paddr >> PAGE_SHIFT) < linear_map_hash_count) | |
370a908d BH |
300 | linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80; |
301 | #endif /* CONFIG_DEBUG_PAGEALLOC */ | |
3c726f8d BH |
302 | } |
303 | return ret < 0 ? ret : 0; | |
304 | } | |
1da177e4 | 305 | |
ed5694a8 | 306 | int htab_remove_mapping(unsigned long vstart, unsigned long vend, |
f8c8803b BP |
307 | int psize, int ssize) |
308 | { | |
309 | unsigned long vaddr; | |
310 | unsigned int step, shift; | |
27828f98 DG |
311 | int rc; |
312 | int ret = 0; | |
f8c8803b BP |
313 | |
314 | shift = mmu_psize_defs[psize].shift; | |
315 | step = 1 << shift; | |
316 | ||
7025776e | 317 | if (!mmu_hash_ops.hpte_removebolted) |
abd0a0e7 | 318 | return -ENODEV; |
f8c8803b | 319 | |
27828f98 | 320 | for (vaddr = vstart; vaddr < vend; vaddr += step) { |
7025776e | 321 | rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize); |
27828f98 DG |
322 | if (rc == -ENOENT) { |
323 | ret = -ENOENT; | |
324 | continue; | |
325 | } | |
326 | if (rc < 0) | |
327 | return rc; | |
328 | } | |
52db9b44 | 329 | |
27828f98 | 330 | return ret; |
f8c8803b BP |
331 | } |
332 | ||
faf78829 OH |
333 | static bool disable_1tb_segments = false; |
334 | ||
335 | static int __init parse_disable_1tb_segments(char *p) | |
336 | { | |
337 | disable_1tb_segments = true; | |
338 | return 0; | |
339 | } | |
340 | early_param("disable_1tb_segments", parse_disable_1tb_segments); | |
341 | ||
1189be65 PM |
342 | static int __init htab_dt_scan_seg_sizes(unsigned long node, |
343 | const char *uname, int depth, | |
344 | void *data) | |
345 | { | |
9d0c4dfe RH |
346 | const char *type = of_get_flat_dt_prop(node, "device_type", NULL); |
347 | const __be32 *prop; | |
348 | int size = 0; | |
1189be65 PM |
349 | |
350 | /* We are scanning "cpu" nodes only */ | |
351 | if (type == NULL || strcmp(type, "cpu") != 0) | |
352 | return 0; | |
353 | ||
12f04f2b | 354 | prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size); |
1189be65 PM |
355 | if (prop == NULL) |
356 | return 0; | |
357 | for (; size >= 4; size -= 4, ++prop) { | |
12f04f2b | 358 | if (be32_to_cpu(prop[0]) == 40) { |
1189be65 | 359 | DBG("1T segment support detected\n"); |
faf78829 OH |
360 | |
361 | if (disable_1tb_segments) { | |
362 | DBG("1T segments disabled by command line\n"); | |
363 | break; | |
364 | } | |
365 | ||
44ae3ab3 | 366 | cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT; |
f5534004 | 367 | return 1; |
1189be65 | 368 | } |
1189be65 | 369 | } |
44ae3ab3 | 370 | cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B; |
1189be65 PM |
371 | return 0; |
372 | } | |
373 | ||
b1022fbd AK |
374 | static int __init get_idx_from_shift(unsigned int shift) |
375 | { | |
376 | int idx = -1; | |
377 | ||
378 | switch (shift) { | |
379 | case 0xc: | |
380 | idx = MMU_PAGE_4K; | |
381 | break; | |
382 | case 0x10: | |
383 | idx = MMU_PAGE_64K; | |
384 | break; | |
385 | case 0x14: | |
386 | idx = MMU_PAGE_1M; | |
387 | break; | |
388 | case 0x18: | |
389 | idx = MMU_PAGE_16M; | |
390 | break; | |
391 | case 0x22: | |
392 | idx = MMU_PAGE_16G; | |
393 | break; | |
394 | } | |
395 | return idx; | |
396 | } | |
397 | ||
3c726f8d BH |
398 | static int __init htab_dt_scan_page_sizes(unsigned long node, |
399 | const char *uname, int depth, | |
400 | void *data) | |
401 | { | |
9d0c4dfe RH |
402 | const char *type = of_get_flat_dt_prop(node, "device_type", NULL); |
403 | const __be32 *prop; | |
404 | int size = 0; | |
3c726f8d BH |
405 | |
406 | /* We are scanning "cpu" nodes only */ | |
407 | if (type == NULL || strcmp(type, "cpu") != 0) | |
408 | return 0; | |
409 | ||
12f04f2b | 410 | prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size); |
9e34992a ME |
411 | if (!prop) |
412 | return 0; | |
413 | ||
414 | pr_info("Page sizes from device-tree:\n"); | |
415 | size /= 4; | |
416 | cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE); | |
417 | while(size > 0) { | |
418 | unsigned int base_shift = be32_to_cpu(prop[0]); | |
419 | unsigned int slbenc = be32_to_cpu(prop[1]); | |
420 | unsigned int lpnum = be32_to_cpu(prop[2]); | |
421 | struct mmu_psize_def *def; | |
422 | int idx, base_idx; | |
423 | ||
424 | size -= 3; prop += 3; | |
425 | base_idx = get_idx_from_shift(base_shift); | |
426 | if (base_idx < 0) { | |
427 | /* skip the pte encoding also */ | |
428 | prop += lpnum * 2; size -= lpnum * 2; | |
429 | continue; | |
430 | } | |
431 | def = &mmu_psize_defs[base_idx]; | |
432 | if (base_idx == MMU_PAGE_16M) | |
433 | cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE; | |
434 | ||
435 | def->shift = base_shift; | |
436 | if (base_shift <= 23) | |
437 | def->avpnm = 0; | |
438 | else | |
439 | def->avpnm = (1 << (base_shift - 23)) - 1; | |
440 | def->sllp = slbenc; | |
441 | /* | |
442 | * We don't know for sure what's up with tlbiel, so | |
443 | * for now we only set it for 4K and 64K pages | |
444 | */ | |
445 | if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K) | |
446 | def->tlbiel = 1; | |
447 | else | |
448 | def->tlbiel = 0; | |
449 | ||
450 | while (size > 0 && lpnum) { | |
451 | unsigned int shift = be32_to_cpu(prop[0]); | |
452 | int penc = be32_to_cpu(prop[1]); | |
453 | ||
454 | prop += 2; size -= 2; | |
455 | lpnum--; | |
456 | ||
457 | idx = get_idx_from_shift(shift); | |
458 | if (idx < 0) | |
b1022fbd | 459 | continue; |
9e34992a ME |
460 | |
461 | if (penc == -1) | |
462 | pr_err("Invalid penc for base_shift=%d " | |
463 | "shift=%d\n", base_shift, shift); | |
464 | ||
465 | def->penc[idx] = penc; | |
466 | pr_info("base_shift=%d: shift=%d, sllp=0x%04lx," | |
467 | " avpnm=0x%08lx, tlbiel=%d, penc=%d\n", | |
468 | base_shift, shift, def->sllp, | |
469 | def->avpnm, def->tlbiel, def->penc[idx]); | |
1da177e4 | 470 | } |
3c726f8d | 471 | } |
9e34992a ME |
472 | |
473 | return 1; | |
3c726f8d BH |
474 | } |
475 | ||
e16a9c09 | 476 | #ifdef CONFIG_HUGETLB_PAGE |
658013e9 JT |
477 | /* Scan for 16G memory blocks that have been set aside for huge pages |
478 | * and reserve those blocks for 16G huge pages. | |
479 | */ | |
480 | static int __init htab_dt_scan_hugepage_blocks(unsigned long node, | |
481 | const char *uname, int depth, | |
482 | void *data) { | |
9d0c4dfe RH |
483 | const char *type = of_get_flat_dt_prop(node, "device_type", NULL); |
484 | const __be64 *addr_prop; | |
485 | const __be32 *page_count_prop; | |
658013e9 JT |
486 | unsigned int expected_pages; |
487 | long unsigned int phys_addr; | |
488 | long unsigned int block_size; | |
489 | ||
490 | /* We are scanning "memory" nodes only */ | |
491 | if (type == NULL || strcmp(type, "memory") != 0) | |
492 | return 0; | |
493 | ||
494 | /* This property is the log base 2 of the number of virtual pages that | |
495 | * will represent this memory block. */ | |
496 | page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL); | |
497 | if (page_count_prop == NULL) | |
498 | return 0; | |
12f04f2b | 499 | expected_pages = (1 << be32_to_cpu(page_count_prop[0])); |
658013e9 JT |
500 | addr_prop = of_get_flat_dt_prop(node, "reg", NULL); |
501 | if (addr_prop == NULL) | |
502 | return 0; | |
12f04f2b AB |
503 | phys_addr = be64_to_cpu(addr_prop[0]); |
504 | block_size = be64_to_cpu(addr_prop[1]); | |
658013e9 JT |
505 | if (block_size != (16 * GB)) |
506 | return 0; | |
507 | printk(KERN_INFO "Huge page(16GB) memory: " | |
508 | "addr = 0x%lX size = 0x%lX pages = %d\n", | |
509 | phys_addr, block_size, expected_pages); | |
95f72d1e YL |
510 | if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) { |
511 | memblock_reserve(phys_addr, block_size * expected_pages); | |
4792adba JT |
512 | add_gpage(phys_addr, block_size, expected_pages); |
513 | } | |
658013e9 JT |
514 | return 0; |
515 | } | |
e16a9c09 | 516 | #endif /* CONFIG_HUGETLB_PAGE */ |
658013e9 | 517 | |
b1022fbd AK |
518 | static void mmu_psize_set_default_penc(void) |
519 | { | |
520 | int bpsize, apsize; | |
521 | for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++) | |
522 | for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++) | |
523 | mmu_psize_defs[bpsize].penc[apsize] = -1; | |
524 | } | |
525 | ||
9048e648 AG |
526 | #ifdef CONFIG_PPC_64K_PAGES |
527 | ||
528 | static bool might_have_hea(void) | |
529 | { | |
530 | /* | |
531 | * The HEA ethernet adapter requires awareness of the | |
532 | * GX bus. Without that awareness we can easily assume | |
533 | * we will never see an HEA ethernet device. | |
534 | */ | |
535 | #ifdef CONFIG_IBMEBUS | |
2b4e3ad8 | 536 | return !cpu_has_feature(CPU_FTR_ARCH_207S) && |
08bf75ba | 537 | firmware_has_feature(FW_FEATURE_SPLPAR); |
9048e648 AG |
538 | #else |
539 | return false; | |
540 | #endif | |
541 | } | |
542 | ||
543 | #endif /* #ifdef CONFIG_PPC_64K_PAGES */ | |
544 | ||
bacf9cf8 | 545 | static void __init htab_scan_page_sizes(void) |
3c726f8d BH |
546 | { |
547 | int rc; | |
548 | ||
b1022fbd AK |
549 | /* se the invalid penc to -1 */ |
550 | mmu_psize_set_default_penc(); | |
551 | ||
3c726f8d BH |
552 | /* Default to 4K pages only */ |
553 | memcpy(mmu_psize_defs, mmu_psize_defaults_old, | |
554 | sizeof(mmu_psize_defaults_old)); | |
555 | ||
556 | /* | |
557 | * Try to find the available page sizes in the device-tree | |
558 | */ | |
559 | rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL); | |
b8f1b4f8 | 560 | if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) { |
bacf9cf8 ME |
561 | /* |
562 | * Nothing in the device-tree, but the CPU supports 16M pages, | |
563 | * so let's fallback on a known size list for 16M capable CPUs. | |
564 | */ | |
3c726f8d BH |
565 | memcpy(mmu_psize_defs, mmu_psize_defaults_gp, |
566 | sizeof(mmu_psize_defaults_gp)); | |
bacf9cf8 ME |
567 | } |
568 | ||
569 | #ifdef CONFIG_HUGETLB_PAGE | |
570 | /* Reserve 16G huge page memory sections for huge pages */ | |
571 | of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL); | |
572 | #endif /* CONFIG_HUGETLB_PAGE */ | |
573 | } | |
574 | ||
0eeede0c PM |
575 | /* |
576 | * Fill in the hpte_page_sizes[] array. | |
577 | * We go through the mmu_psize_defs[] array looking for all the | |
578 | * supported base/actual page size combinations. Each combination | |
579 | * has a unique pagesize encoding (penc) value in the low bits of | |
580 | * the LP field of the HPTE. For actual page sizes less than 1MB, | |
581 | * some of the upper LP bits are used for RPN bits, meaning that | |
582 | * we need to fill in several entries in hpte_page_sizes[]. | |
583 | * | |
584 | * In diagrammatic form, with r = RPN bits and z = page size bits: | |
585 | * PTE LP actual page size | |
586 | * rrrr rrrz >=8KB | |
587 | * rrrr rrzz >=16KB | |
588 | * rrrr rzzz >=32KB | |
589 | * rrrr zzzz >=64KB | |
590 | * ... | |
591 | * | |
592 | * The zzzz bits are implementation-specific but are chosen so that | |
593 | * no encoding for a larger page size uses the same value in its | |
594 | * low-order N bits as the encoding for the 2^(12+N) byte page size | |
595 | * (if it exists). | |
596 | */ | |
597 | static void init_hpte_page_sizes(void) | |
598 | { | |
599 | long int ap, bp; | |
600 | long int shift, penc; | |
601 | ||
602 | for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) { | |
603 | if (!mmu_psize_defs[bp].shift) | |
604 | continue; /* not a supported page size */ | |
605 | for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) { | |
606 | penc = mmu_psize_defs[bp].penc[ap]; | |
607 | if (penc == -1) | |
608 | continue; | |
609 | shift = mmu_psize_defs[ap].shift - LP_SHIFT; | |
610 | if (shift <= 0) | |
611 | continue; /* should never happen */ | |
612 | /* | |
613 | * For page sizes less than 1MB, this loop | |
614 | * replicates the entry for all possible values | |
615 | * of the rrrr bits. | |
616 | */ | |
617 | while (penc < (1 << LP_BITS)) { | |
618 | hpte_page_sizes[penc] = (ap << 4) | bp; | |
619 | penc += 1 << shift; | |
620 | } | |
621 | } | |
622 | } | |
623 | } | |
624 | ||
bacf9cf8 ME |
625 | static void __init htab_init_page_sizes(void) |
626 | { | |
0eeede0c PM |
627 | init_hpte_page_sizes(); |
628 | ||
e7df0d88 JK |
629 | if (!debug_pagealloc_enabled()) { |
630 | /* | |
631 | * Pick a size for the linear mapping. Currently, we only | |
632 | * support 16M, 1M and 4K which is the default | |
633 | */ | |
634 | if (mmu_psize_defs[MMU_PAGE_16M].shift) | |
635 | mmu_linear_psize = MMU_PAGE_16M; | |
636 | else if (mmu_psize_defs[MMU_PAGE_1M].shift) | |
637 | mmu_linear_psize = MMU_PAGE_1M; | |
638 | } | |
3c726f8d | 639 | |
bf72aeba | 640 | #ifdef CONFIG_PPC_64K_PAGES |
3c726f8d BH |
641 | /* |
642 | * Pick a size for the ordinary pages. Default is 4K, we support | |
bf72aeba PM |
643 | * 64K for user mappings and vmalloc if supported by the processor. |
644 | * We only use 64k for ioremap if the processor | |
645 | * (and firmware) support cache-inhibited large pages. | |
646 | * If not, we use 4k and set mmu_ci_restrictions so that | |
647 | * hash_page knows to switch processes that use cache-inhibited | |
648 | * mappings to 4k pages. | |
3c726f8d | 649 | */ |
bf72aeba | 650 | if (mmu_psize_defs[MMU_PAGE_64K].shift) { |
3c726f8d | 651 | mmu_virtual_psize = MMU_PAGE_64K; |
bf72aeba | 652 | mmu_vmalloc_psize = MMU_PAGE_64K; |
370a908d BH |
653 | if (mmu_linear_psize == MMU_PAGE_4K) |
654 | mmu_linear_psize = MMU_PAGE_64K; | |
44ae3ab3 | 655 | if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) { |
cfe666b1 | 656 | /* |
9048e648 AG |
657 | * When running on pSeries using 64k pages for ioremap |
658 | * would stop us accessing the HEA ethernet. So if we | |
659 | * have the chance of ever seeing one, stay at 4k. | |
cfe666b1 | 660 | */ |
2b4e3ad8 | 661 | if (!might_have_hea()) |
cfe666b1 PM |
662 | mmu_io_psize = MMU_PAGE_64K; |
663 | } else | |
bf72aeba PM |
664 | mmu_ci_restrictions = 1; |
665 | } | |
370a908d | 666 | #endif /* CONFIG_PPC_64K_PAGES */ |
3c726f8d | 667 | |
cec08e7a BH |
668 | #ifdef CONFIG_SPARSEMEM_VMEMMAP |
669 | /* We try to use 16M pages for vmemmap if that is supported | |
670 | * and we have at least 1G of RAM at boot | |
671 | */ | |
672 | if (mmu_psize_defs[MMU_PAGE_16M].shift && | |
95f72d1e | 673 | memblock_phys_mem_size() >= 0x40000000) |
cec08e7a BH |
674 | mmu_vmemmap_psize = MMU_PAGE_16M; |
675 | else if (mmu_psize_defs[MMU_PAGE_64K].shift) | |
676 | mmu_vmemmap_psize = MMU_PAGE_64K; | |
677 | else | |
678 | mmu_vmemmap_psize = MMU_PAGE_4K; | |
679 | #endif /* CONFIG_SPARSEMEM_VMEMMAP */ | |
680 | ||
bf72aeba | 681 | printk(KERN_DEBUG "Page orders: linear mapping = %d, " |
cec08e7a BH |
682 | "virtual = %d, io = %d" |
683 | #ifdef CONFIG_SPARSEMEM_VMEMMAP | |
684 | ", vmemmap = %d" | |
685 | #endif | |
686 | "\n", | |
3c726f8d | 687 | mmu_psize_defs[mmu_linear_psize].shift, |
bf72aeba | 688 | mmu_psize_defs[mmu_virtual_psize].shift, |
cec08e7a BH |
689 | mmu_psize_defs[mmu_io_psize].shift |
690 | #ifdef CONFIG_SPARSEMEM_VMEMMAP | |
691 | ,mmu_psize_defs[mmu_vmemmap_psize].shift | |
692 | #endif | |
693 | ); | |
3c726f8d BH |
694 | } |
695 | ||
696 | static int __init htab_dt_scan_pftsize(unsigned long node, | |
697 | const char *uname, int depth, | |
698 | void *data) | |
699 | { | |
9d0c4dfe RH |
700 | const char *type = of_get_flat_dt_prop(node, "device_type", NULL); |
701 | const __be32 *prop; | |
3c726f8d BH |
702 | |
703 | /* We are scanning "cpu" nodes only */ | |
704 | if (type == NULL || strcmp(type, "cpu") != 0) | |
705 | return 0; | |
706 | ||
12f04f2b | 707 | prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL); |
3c726f8d BH |
708 | if (prop != NULL) { |
709 | /* pft_size[0] is the NUMA CEC cookie */ | |
12f04f2b | 710 | ppc64_pft_size = be32_to_cpu(prop[1]); |
3c726f8d | 711 | return 1; |
1da177e4 | 712 | } |
3c726f8d | 713 | return 0; |
1da177e4 LT |
714 | } |
715 | ||
5c3c7ede | 716 | unsigned htab_shift_for_mem_size(unsigned long mem_size) |
3eac8c69 | 717 | { |
5c3c7ede DG |
718 | unsigned memshift = __ilog2(mem_size); |
719 | unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift; | |
720 | unsigned pteg_shift; | |
721 | ||
722 | /* round mem_size up to next power of 2 */ | |
723 | if ((1UL << memshift) < mem_size) | |
724 | memshift += 1; | |
3eac8c69 | 725 | |
5c3c7ede DG |
726 | /* aim for 2 pages / pteg */ |
727 | pteg_shift = memshift - (pshift + 1); | |
3eac8c69 | 728 | |
5c3c7ede DG |
729 | /* |
730 | * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab | |
731 | * size permitted by the architecture. | |
732 | */ | |
733 | return max(pteg_shift + 7, 18U); | |
734 | } | |
735 | ||
736 | static unsigned long __init htab_get_table_size(void) | |
737 | { | |
3c726f8d | 738 | /* If hash size isn't already provided by the platform, we try to |
943ffb58 | 739 | * retrieve it from the device-tree. If it's not there neither, we |
3c726f8d | 740 | * calculate it now based on the total RAM size |
3eac8c69 | 741 | */ |
3c726f8d BH |
742 | if (ppc64_pft_size == 0) |
743 | of_scan_flat_dt(htab_dt_scan_pftsize, NULL); | |
3eac8c69 PM |
744 | if (ppc64_pft_size) |
745 | return 1UL << ppc64_pft_size; | |
746 | ||
5c3c7ede | 747 | return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size()); |
3eac8c69 PM |
748 | } |
749 | ||
54b79248 | 750 | #ifdef CONFIG_MEMORY_HOTPLUG |
438cc81a DG |
751 | void resize_hpt_for_hotplug(unsigned long new_mem_size) |
752 | { | |
753 | unsigned target_hpt_shift; | |
754 | ||
755 | if (!mmu_hash_ops.resize_hpt) | |
756 | return; | |
757 | ||
758 | target_hpt_shift = htab_shift_for_mem_size(new_mem_size); | |
759 | ||
760 | /* | |
761 | * To avoid lots of HPT resizes if memory size is fluctuating | |
762 | * across a boundary, we deliberately have some hysterisis | |
763 | * here: we immediately increase the HPT size if the target | |
764 | * shift exceeds the current shift, but we won't attempt to | |
765 | * reduce unless the target shift is at least 2 below the | |
766 | * current shift | |
767 | */ | |
768 | if ((target_hpt_shift > ppc64_pft_size) | |
769 | || (target_hpt_shift < (ppc64_pft_size - 1))) { | |
770 | int rc; | |
771 | ||
772 | rc = mmu_hash_ops.resize_hpt(target_hpt_shift); | |
773 | if (rc) | |
774 | printk(KERN_WARNING | |
775 | "Unable to resize hash page table to target order %d: %d\n", | |
776 | target_hpt_shift, rc); | |
777 | } | |
778 | } | |
779 | ||
32b53c01 | 780 | int hash__create_section_mapping(unsigned long start, unsigned long end) |
54b79248 | 781 | { |
1dace6c6 DG |
782 | int rc = htab_bolt_mapping(start, end, __pa(start), |
783 | pgprot_val(PAGE_KERNEL), mmu_linear_psize, | |
784 | mmu_kernel_ssize); | |
785 | ||
786 | if (rc < 0) { | |
787 | int rc2 = htab_remove_mapping(start, end, mmu_linear_psize, | |
788 | mmu_kernel_ssize); | |
789 | BUG_ON(rc2 && (rc2 != -ENOENT)); | |
790 | } | |
791 | return rc; | |
54b79248 | 792 | } |
f8c8803b | 793 | |
32b53c01 | 794 | int hash__remove_section_mapping(unsigned long start, unsigned long end) |
f8c8803b | 795 | { |
abd0a0e7 DG |
796 | int rc = htab_remove_mapping(start, end, mmu_linear_psize, |
797 | mmu_kernel_ssize); | |
798 | WARN_ON(rc < 0); | |
799 | return rc; | |
f8c8803b | 800 | } |
54b79248 MK |
801 | #endif /* CONFIG_MEMORY_HOTPLUG */ |
802 | ||
ad410674 AK |
803 | static void update_hid_for_hash(void) |
804 | { | |
805 | unsigned long hid0; | |
806 | unsigned long rb = 3UL << PPC_BITLSHIFT(53); /* IS = 3 */ | |
807 | ||
808 | asm volatile("ptesync": : :"memory"); | |
809 | /* prs = 0, ric = 2, rs = 0, r = 1 is = 3 */ | |
810 | asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1) | |
811 | : : "r"(rb), "i"(0), "i"(0), "i"(2), "r"(0) : "memory"); | |
812 | asm volatile("eieio; tlbsync; ptesync; isync; slbia": : :"memory"); | |
0428491c BS |
813 | trace_tlbie(0, 0, rb, 0, 2, 0, 0); |
814 | ||
ad410674 AK |
815 | /* |
816 | * now switch the HID | |
817 | */ | |
818 | hid0 = mfspr(SPRN_HID0); | |
819 | hid0 &= ~HID0_POWER9_RADIX; | |
820 | mtspr(SPRN_HID0, hid0); | |
821 | asm volatile("isync": : :"memory"); | |
822 | ||
823 | /* Wait for it to happen */ | |
824 | while ((mfspr(SPRN_HID0) & HID0_POWER9_RADIX)) | |
825 | cpu_relax(); | |
826 | } | |
827 | ||
50de596d | 828 | static void __init hash_init_partition_table(phys_addr_t hash_table, |
4b7a3504 | 829 | unsigned long htab_size) |
50de596d | 830 | { |
9d661958 | 831 | mmu_partition_table_init(); |
50de596d AK |
832 | |
833 | /* | |
9d661958 PM |
834 | * PS field (VRMA page size) is not used for LPID 0, hence set to 0. |
835 | * For now, UPRT is 0 and we have no segment table. | |
50de596d | 836 | */ |
4b7a3504 | 837 | htab_size = __ilog2(htab_size) - 18; |
9d661958 | 838 | mmu_partition_table_set_entry(0, hash_table | htab_size, 0); |
56547411 | 839 | pr_info("Partition table %p\n", partition_tb); |
ad410674 AK |
840 | if (cpu_has_feature(CPU_FTR_POWER9_DD1)) |
841 | update_hid_for_hash(); | |
50de596d AK |
842 | } |
843 | ||
757c74d2 | 844 | static void __init htab_initialize(void) |
1da177e4 | 845 | { |
337a7128 | 846 | unsigned long table; |
1da177e4 | 847 | unsigned long pteg_count; |
9e88ba4e | 848 | unsigned long prot; |
5556ecf5 | 849 | unsigned long base = 0, size = 0; |
28be7072 | 850 | struct memblock_region *reg; |
3c726f8d | 851 | |
1da177e4 LT |
852 | DBG(" -> htab_initialize()\n"); |
853 | ||
44ae3ab3 | 854 | if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) { |
1189be65 PM |
855 | mmu_kernel_ssize = MMU_SEGSIZE_1T; |
856 | mmu_highuser_ssize = MMU_SEGSIZE_1T; | |
857 | printk(KERN_INFO "Using 1TB segments\n"); | |
858 | } | |
859 | ||
1da177e4 LT |
860 | /* |
861 | * Calculate the required size of the htab. We want the number of | |
862 | * PTEGs to equal one half the number of real pages. | |
863 | */ | |
3c726f8d | 864 | htab_size_bytes = htab_get_table_size(); |
1da177e4 LT |
865 | pteg_count = htab_size_bytes >> 7; |
866 | ||
1da177e4 LT |
867 | htab_hash_mask = pteg_count - 1; |
868 | ||
5556ecf5 BH |
869 | if (firmware_has_feature(FW_FEATURE_LPAR) || |
870 | firmware_has_feature(FW_FEATURE_PS3_LV1)) { | |
1da177e4 LT |
871 | /* Using a hypervisor which owns the htab */ |
872 | htab_address = NULL; | |
873 | _SDR1 = 0; | |
3ccc00a7 MS |
874 | #ifdef CONFIG_FA_DUMP |
875 | /* | |
876 | * If firmware assisted dump is active firmware preserves | |
877 | * the contents of htab along with entire partition memory. | |
878 | * Clear the htab if firmware assisted dump is active so | |
879 | * that we dont end up using old mappings. | |
880 | */ | |
7025776e BH |
881 | if (is_fadump_active() && mmu_hash_ops.hpte_clear_all) |
882 | mmu_hash_ops.hpte_clear_all(); | |
3ccc00a7 | 883 | #endif |
1da177e4 | 884 | } else { |
5556ecf5 BH |
885 | unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE; |
886 | ||
887 | #ifdef CONFIG_PPC_CELL | |
888 | /* | |
889 | * Cell may require the hash table down low when using the | |
890 | * Axon IOMMU in order to fit the dynamic region over it, see | |
891 | * comments in cell/iommu.c | |
1da177e4 | 892 | */ |
5556ecf5 | 893 | if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) { |
31bf1119 | 894 | limit = 0x80000000; |
5556ecf5 BH |
895 | pr_info("Hash table forced below 2G for Axon IOMMU\n"); |
896 | } | |
897 | #endif /* CONFIG_PPC_CELL */ | |
41d824bf | 898 | |
5556ecf5 BH |
899 | table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, |
900 | limit); | |
1da177e4 LT |
901 | |
902 | DBG("Hash table allocated at %lx, size: %lx\n", table, | |
903 | htab_size_bytes); | |
904 | ||
70267a7f | 905 | htab_address = __va(table); |
1da177e4 LT |
906 | |
907 | /* htab absolute addr + encoded htabsize */ | |
4b7a3504 | 908 | _SDR1 = table + __ilog2(htab_size_bytes) - 18; |
1da177e4 LT |
909 | |
910 | /* Initialize the HPT with no entries */ | |
911 | memset((void *)table, 0, htab_size_bytes); | |
799d6046 | 912 | |
50de596d AK |
913 | if (!cpu_has_feature(CPU_FTR_ARCH_300)) |
914 | /* Set SDR1 */ | |
915 | mtspr(SPRN_SDR1, _SDR1); | |
916 | else | |
4b7a3504 | 917 | hash_init_partition_table(table, htab_size_bytes); |
1da177e4 LT |
918 | } |
919 | ||
f5ea64dc | 920 | prot = pgprot_val(PAGE_KERNEL); |
1da177e4 | 921 | |
370a908d | 922 | #ifdef CONFIG_DEBUG_PAGEALLOC |
e7df0d88 JK |
923 | if (debug_pagealloc_enabled()) { |
924 | linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT; | |
925 | linear_map_hash_slots = __va(memblock_alloc_base( | |
926 | linear_map_hash_count, 1, ppc64_rma_size)); | |
927 | memset(linear_map_hash_slots, 0, linear_map_hash_count); | |
928 | } | |
370a908d BH |
929 | #endif /* CONFIG_DEBUG_PAGEALLOC */ |
930 | ||
1da177e4 | 931 | /* create bolted the linear mapping in the hash table */ |
28be7072 BH |
932 | for_each_memblock(memory, reg) { |
933 | base = (unsigned long)__va(reg->base); | |
934 | size = reg->size; | |
1da177e4 | 935 | |
5c339919 | 936 | DBG("creating mapping for region: %lx..%lx (prot: %lx)\n", |
9e88ba4e | 937 | base, size, prot); |
1da177e4 | 938 | |
caf80e57 | 939 | BUG_ON(htab_bolt_mapping(base, base + size, __pa(base), |
9e88ba4e | 940 | prot, mmu_linear_psize, mmu_kernel_ssize)); |
e63075a3 BH |
941 | } |
942 | memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE); | |
1da177e4 LT |
943 | |
944 | /* | |
945 | * If we have a memory_limit and we've allocated TCEs then we need to | |
946 | * explicitly map the TCE area at the top of RAM. We also cope with the | |
947 | * case that the TCEs start below memory_limit. | |
948 | * tce_alloc_start/end are 16MB aligned so the mapping should work | |
949 | * for either 4K or 16MB pages. | |
950 | */ | |
951 | if (tce_alloc_start) { | |
b5666f70 ME |
952 | tce_alloc_start = (unsigned long)__va(tce_alloc_start); |
953 | tce_alloc_end = (unsigned long)__va(tce_alloc_end); | |
1da177e4 LT |
954 | |
955 | if (base + size >= tce_alloc_start) | |
956 | tce_alloc_start = base + size + 1; | |
957 | ||
caf80e57 | 958 | BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end, |
bc033b63 | 959 | __pa(tce_alloc_start), prot, |
1189be65 | 960 | mmu_linear_psize, mmu_kernel_ssize)); |
1da177e4 LT |
961 | } |
962 | ||
7d0daae4 | 963 | |
1da177e4 LT |
964 | DBG(" <- htab_initialize()\n"); |
965 | } | |
966 | #undef KB | |
967 | #undef MB | |
1da177e4 | 968 | |
bacf9cf8 ME |
969 | void __init hash__early_init_devtree(void) |
970 | { | |
971 | /* Initialize segment sizes */ | |
972 | of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL); | |
973 | ||
974 | /* Initialize page sizes */ | |
975 | htab_scan_page_sizes(); | |
976 | } | |
977 | ||
756d08d1 | 978 | void __init hash__early_init_mmu(void) |
799d6046 | 979 | { |
6aa59f51 AK |
980 | /* |
981 | * We have code in __hash_page_64K() and elsewhere, which assumes it can | |
982 | * do the following: | |
983 | * new_pte |= (slot << H_PAGE_F_GIX_SHIFT) & (H_PAGE_F_SECOND | H_PAGE_F_GIX); | |
984 | * | |
985 | * Where the slot number is between 0-15, and values of 8-15 indicate | |
986 | * the secondary bucket. For that code to work H_PAGE_F_SECOND and | |
987 | * H_PAGE_F_GIX must occupy four contiguous bits in the PTE, and | |
988 | * H_PAGE_F_SECOND must be placed above H_PAGE_F_GIX. Assert that here | |
989 | * with a BUILD_BUG_ON(). | |
990 | */ | |
991 | BUILD_BUG_ON(H_PAGE_F_SECOND != (1ul << (H_PAGE_F_GIX_SHIFT + 3))); | |
992 | ||
bacf9cf8 ME |
993 | htab_init_page_sizes(); |
994 | ||
dd1842a2 AK |
995 | /* |
996 | * initialize page table size | |
997 | */ | |
5ed7ecd0 AK |
998 | __pte_frag_nr = H_PTE_FRAG_NR; |
999 | __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT; | |
1000 | ||
dd1842a2 AK |
1001 | __pte_index_size = H_PTE_INDEX_SIZE; |
1002 | __pmd_index_size = H_PMD_INDEX_SIZE; | |
1003 | __pud_index_size = H_PUD_INDEX_SIZE; | |
1004 | __pgd_index_size = H_PGD_INDEX_SIZE; | |
1005 | __pmd_cache_index = H_PMD_CACHE_INDEX; | |
1006 | __pte_table_size = H_PTE_TABLE_SIZE; | |
1007 | __pmd_table_size = H_PMD_TABLE_SIZE; | |
1008 | __pud_table_size = H_PUD_TABLE_SIZE; | |
1009 | __pgd_table_size = H_PGD_TABLE_SIZE; | |
a2f41eb9 AK |
1010 | /* |
1011 | * 4k use hugepd format, so for hash set then to | |
1012 | * zero | |
1013 | */ | |
1014 | __pmd_val_bits = 0; | |
1015 | __pud_val_bits = 0; | |
1016 | __pgd_val_bits = 0; | |
d6a9996e AK |
1017 | |
1018 | __kernel_virt_start = H_KERN_VIRT_START; | |
1019 | __kernel_virt_size = H_KERN_VIRT_SIZE; | |
1020 | __vmalloc_start = H_VMALLOC_START; | |
1021 | __vmalloc_end = H_VMALLOC_END; | |
1022 | vmemmap = (struct page *)H_VMEMMAP_BASE; | |
1023 | ioremap_bot = IOREMAP_BASE; | |
1024 | ||
bfa37087 DS |
1025 | #ifdef CONFIG_PCI |
1026 | pci_io_base = ISA_IO_BASE; | |
1027 | #endif | |
1028 | ||
166dd7d3 BH |
1029 | /* Select appropriate backend */ |
1030 | if (firmware_has_feature(FW_FEATURE_PS3_LV1)) | |
1031 | ps3_early_mm_init(); | |
1032 | else if (firmware_has_feature(FW_FEATURE_LPAR)) | |
6364e84e | 1033 | hpte_init_pseries(); |
fbef66f0 | 1034 | else if (IS_ENABLED(CONFIG_PPC_NATIVE)) |
166dd7d3 BH |
1035 | hpte_init_native(); |
1036 | ||
7353644f ME |
1037 | if (!mmu_hash_ops.hpte_insert) |
1038 | panic("hash__early_init_mmu: No MMU hash ops defined!\n"); | |
1039 | ||
757c74d2 | 1040 | /* Initialize the MMU Hash table and create the linear mapping |
376af594 ME |
1041 | * of memory. Has to be done before SLB initialization as this is |
1042 | * currently where the page size encoding is obtained. | |
757c74d2 BH |
1043 | */ |
1044 | htab_initialize(); | |
1045 | ||
56547411 | 1046 | pr_info("Initializing hash mmu with SLB\n"); |
376af594 | 1047 | /* Initialize SLB management */ |
13b3d13b | 1048 | slb_initialize(); |
757c74d2 BH |
1049 | } |
1050 | ||
1051 | #ifdef CONFIG_SMP | |
756d08d1 | 1052 | void hash__early_init_mmu_secondary(void) |
757c74d2 BH |
1053 | { |
1054 | /* Initialize hash table for that CPU */ | |
b5dcc609 | 1055 | if (!firmware_has_feature(FW_FEATURE_LPAR)) { |
cac4a185 AK |
1056 | |
1057 | if (cpu_has_feature(CPU_FTR_POWER9_DD1)) | |
1058 | update_hid_for_hash(); | |
1059 | ||
b5dcc609 AK |
1060 | if (!cpu_has_feature(CPU_FTR_ARCH_300)) |
1061 | mtspr(SPRN_SDR1, _SDR1); | |
1062 | else | |
1063 | mtspr(SPRN_PTCR, | |
1064 | __pa(partition_tb) | (PATB_SIZE_SHIFT - 12)); | |
1065 | } | |
376af594 | 1066 | /* Initialize SLB */ |
13b3d13b | 1067 | slb_initialize(); |
799d6046 | 1068 | } |
757c74d2 | 1069 | #endif /* CONFIG_SMP */ |
799d6046 | 1070 | |
1da177e4 LT |
1071 | /* |
1072 | * Called by asm hashtable.S for doing lazy icache flush | |
1073 | */ | |
1074 | unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap) | |
1075 | { | |
1076 | struct page *page; | |
1077 | ||
76c8e25b BH |
1078 | if (!pfn_valid(pte_pfn(pte))) |
1079 | return pp; | |
1080 | ||
1da177e4 LT |
1081 | page = pte_page(pte); |
1082 | ||
1083 | /* page is dirty */ | |
1084 | if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) { | |
1085 | if (trap == 0x400) { | |
0895ecda | 1086 | flush_dcache_icache_page(page); |
1da177e4 LT |
1087 | set_bit(PG_arch_1, &page->flags); |
1088 | } else | |
3c726f8d | 1089 | pp |= HPTE_R_N; |
1da177e4 LT |
1090 | } |
1091 | return pp; | |
1092 | } | |
1093 | ||
3a8247cc | 1094 | #ifdef CONFIG_PPC_MM_SLICES |
e51df2c1 | 1095 | static unsigned int get_paca_psize(unsigned long addr) |
3a8247cc | 1096 | { |
7aa0727f AK |
1097 | u64 lpsizes; |
1098 | unsigned char *hpsizes; | |
1099 | unsigned long index, mask_index; | |
3a8247cc PM |
1100 | |
1101 | if (addr < SLICE_LOW_TOP) { | |
2fc251a8 | 1102 | lpsizes = get_paca()->mm_ctx_low_slices_psize; |
3a8247cc | 1103 | index = GET_LOW_SLICE_INDEX(addr); |
7aa0727f | 1104 | return (lpsizes >> (index * 4)) & 0xF; |
3a8247cc | 1105 | } |
2fc251a8 | 1106 | hpsizes = get_paca()->mm_ctx_high_slices_psize; |
7aa0727f AK |
1107 | index = GET_HIGH_SLICE_INDEX(addr); |
1108 | mask_index = index & 0x1; | |
1109 | return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF; | |
3a8247cc PM |
1110 | } |
1111 | ||
1112 | #else | |
1113 | unsigned int get_paca_psize(unsigned long addr) | |
1114 | { | |
c33e54fa | 1115 | return get_paca()->mm_ctx_user_psize; |
3a8247cc PM |
1116 | } |
1117 | #endif | |
1118 | ||
721151d0 PM |
1119 | /* |
1120 | * Demote a segment to using 4k pages. | |
1121 | * For now this makes the whole process use 4k pages. | |
1122 | */ | |
721151d0 | 1123 | #ifdef CONFIG_PPC_64K_PAGES |
fa28237c | 1124 | void demote_segment_4k(struct mm_struct *mm, unsigned long addr) |
16f1c746 | 1125 | { |
3a8247cc | 1126 | if (get_slice_psize(mm, addr) == MMU_PAGE_4K) |
721151d0 | 1127 | return; |
3a8247cc | 1128 | slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K); |
be3ebfe8 | 1129 | copro_flush_all_slbs(mm); |
a1dca346 | 1130 | if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) { |
c395465d | 1131 | |
52b1e665 | 1132 | copy_mm_to_paca(mm); |
fa28237c PM |
1133 | slb_flush_and_rebolt(); |
1134 | } | |
721151d0 | 1135 | } |
16f1c746 | 1136 | #endif /* CONFIG_PPC_64K_PAGES */ |
721151d0 | 1137 | |
fa28237c PM |
1138 | #ifdef CONFIG_PPC_SUBPAGE_PROT |
1139 | /* | |
1140 | * This looks up a 2-bit protection code for a 4k subpage of a 64k page. | |
1141 | * Userspace sets the subpage permissions using the subpage_prot system call. | |
1142 | * | |
1143 | * Result is 0: full permissions, _PAGE_RW: read-only, | |
73a1441a | 1144 | * _PAGE_RWX: no access. |
fa28237c | 1145 | */ |
d28513bc | 1146 | static int subpage_protection(struct mm_struct *mm, unsigned long ea) |
fa28237c | 1147 | { |
d28513bc | 1148 | struct subpage_prot_table *spt = &mm->context.spt; |
fa28237c PM |
1149 | u32 spp = 0; |
1150 | u32 **sbpm, *sbpp; | |
1151 | ||
1152 | if (ea >= spt->maxaddr) | |
1153 | return 0; | |
b0d436c7 | 1154 | if (ea < 0x100000000UL) { |
fa28237c PM |
1155 | /* addresses below 4GB use spt->low_prot */ |
1156 | sbpm = spt->low_prot; | |
1157 | } else { | |
1158 | sbpm = spt->protptrs[ea >> SBP_L3_SHIFT]; | |
1159 | if (!sbpm) | |
1160 | return 0; | |
1161 | } | |
1162 | sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)]; | |
1163 | if (!sbpp) | |
1164 | return 0; | |
1165 | spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)]; | |
1166 | ||
1167 | /* extract 2-bit bitfield for this 4k subpage */ | |
1168 | spp >>= 30 - 2 * ((ea >> 12) & 0xf); | |
1169 | ||
73a1441a AK |
1170 | /* |
1171 | * 0 -> full premission | |
1172 | * 1 -> Read only | |
1173 | * 2 -> no access. | |
1174 | * We return the flag that need to be cleared. | |
1175 | */ | |
1176 | spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0); | |
fa28237c PM |
1177 | return spp; |
1178 | } | |
1179 | ||
1180 | #else /* CONFIG_PPC_SUBPAGE_PROT */ | |
d28513bc | 1181 | static inline int subpage_protection(struct mm_struct *mm, unsigned long ea) |
fa28237c PM |
1182 | { |
1183 | return 0; | |
1184 | } | |
1185 | #endif | |
1186 | ||
4b8692c0 BH |
1187 | void hash_failure_debug(unsigned long ea, unsigned long access, |
1188 | unsigned long vsid, unsigned long trap, | |
d8139ebf | 1189 | int ssize, int psize, int lpsize, unsigned long pte) |
4b8692c0 BH |
1190 | { |
1191 | if (!printk_ratelimit()) | |
1192 | return; | |
1193 | pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n", | |
1194 | ea, access, current->comm); | |
d8139ebf AK |
1195 | pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n", |
1196 | trap, vsid, ssize, psize, lpsize, pte); | |
4b8692c0 BH |
1197 | } |
1198 | ||
09567e7f ME |
1199 | static void check_paca_psize(unsigned long ea, struct mm_struct *mm, |
1200 | int psize, bool user_region) | |
1201 | { | |
1202 | if (user_region) { | |
1203 | if (psize != get_paca_psize(ea)) { | |
52b1e665 | 1204 | copy_mm_to_paca(mm); |
09567e7f ME |
1205 | slb_flush_and_rebolt(); |
1206 | } | |
1207 | } else if (get_paca()->vmalloc_sllp != | |
1208 | mmu_psize_defs[mmu_vmalloc_psize].sllp) { | |
1209 | get_paca()->vmalloc_sllp = | |
1210 | mmu_psize_defs[mmu_vmalloc_psize].sllp; | |
1211 | slb_vmalloc_update(); | |
1212 | } | |
1213 | } | |
1214 | ||
1da177e4 LT |
1215 | /* Result code is: |
1216 | * 0 - handled | |
1217 | * 1 - normal page fault | |
1218 | * -1 - critical hash insertion error | |
fa28237c | 1219 | * -2 - access not permitted by subpage protection mechanism |
1da177e4 | 1220 | */ |
aefa5688 AK |
1221 | int hash_page_mm(struct mm_struct *mm, unsigned long ea, |
1222 | unsigned long access, unsigned long trap, | |
1223 | unsigned long flags) | |
1da177e4 | 1224 | { |
891121e6 | 1225 | bool is_thp; |
ba12eede | 1226 | enum ctx_state prev_state = exception_enter(); |
a1128f8f | 1227 | pgd_t *pgdir; |
1da177e4 | 1228 | unsigned long vsid; |
1da177e4 | 1229 | pte_t *ptep; |
a4fe3ce7 | 1230 | unsigned hugeshift; |
56aa4129 | 1231 | const struct cpumask *tmp; |
aefa5688 | 1232 | int rc, user_region = 0; |
1189be65 | 1233 | int psize, ssize; |
1da177e4 | 1234 | |
3c726f8d BH |
1235 | DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n", |
1236 | ea, access, trap); | |
cfcb3d80 | 1237 | trace_hash_fault(ea, access, trap); |
1f8d419e | 1238 | |
3c726f8d | 1239 | /* Get region & vsid */ |
1da177e4 LT |
1240 | switch (REGION_ID(ea)) { |
1241 | case USER_REGION_ID: | |
1242 | user_region = 1; | |
3c726f8d BH |
1243 | if (! mm) { |
1244 | DBG_LOW(" user region with no mm !\n"); | |
ba12eede LZ |
1245 | rc = 1; |
1246 | goto bail; | |
3c726f8d | 1247 | } |
16c2d476 | 1248 | psize = get_slice_psize(mm, ea); |
1189be65 PM |
1249 | ssize = user_segment_size(ea); |
1250 | vsid = get_vsid(mm->context.id, ea, ssize); | |
1da177e4 | 1251 | break; |
1da177e4 | 1252 | case VMALLOC_REGION_ID: |
1189be65 | 1253 | vsid = get_kernel_vsid(ea, mmu_kernel_ssize); |
bf72aeba PM |
1254 | if (ea < VMALLOC_END) |
1255 | psize = mmu_vmalloc_psize; | |
1256 | else | |
1257 | psize = mmu_io_psize; | |
1189be65 | 1258 | ssize = mmu_kernel_ssize; |
1da177e4 | 1259 | break; |
1da177e4 LT |
1260 | default: |
1261 | /* Not a valid range | |
1262 | * Send the problem up to do_page_fault | |
1263 | */ | |
ba12eede LZ |
1264 | rc = 1; |
1265 | goto bail; | |
1da177e4 | 1266 | } |
3c726f8d | 1267 | DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid); |
1da177e4 | 1268 | |
c60ac569 AK |
1269 | /* Bad address. */ |
1270 | if (!vsid) { | |
1271 | DBG_LOW("Bad address!\n"); | |
ba12eede LZ |
1272 | rc = 1; |
1273 | goto bail; | |
c60ac569 | 1274 | } |
3c726f8d | 1275 | /* Get pgdir */ |
1da177e4 | 1276 | pgdir = mm->pgd; |
ba12eede LZ |
1277 | if (pgdir == NULL) { |
1278 | rc = 1; | |
1279 | goto bail; | |
1280 | } | |
1da177e4 | 1281 | |
3c726f8d | 1282 | /* Check CPU locality */ |
56aa4129 RR |
1283 | tmp = cpumask_of(smp_processor_id()); |
1284 | if (user_region && cpumask_equal(mm_cpumask(mm), tmp)) | |
aefa5688 | 1285 | flags |= HPTE_LOCAL_UPDATE; |
1da177e4 | 1286 | |
16c2d476 | 1287 | #ifndef CONFIG_PPC_64K_PAGES |
a4fe3ce7 DG |
1288 | /* If we use 4K pages and our psize is not 4K, then we might |
1289 | * be hitting a special driver mapping, and need to align the | |
1290 | * address before we fetch the PTE. | |
1291 | * | |
1292 | * It could also be a hugepage mapping, in which case this is | |
1293 | * not necessary, but it's not harmful, either. | |
16c2d476 BH |
1294 | */ |
1295 | if (psize != MMU_PAGE_4K) | |
1296 | ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1); | |
1297 | #endif /* CONFIG_PPC_64K_PAGES */ | |
1298 | ||
3c726f8d | 1299 | /* Get PTE and page size from page tables */ |
891121e6 | 1300 | ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift); |
3c726f8d BH |
1301 | if (ptep == NULL || !pte_present(*ptep)) { |
1302 | DBG_LOW(" no PTE !\n"); | |
ba12eede LZ |
1303 | rc = 1; |
1304 | goto bail; | |
3c726f8d BH |
1305 | } |
1306 | ||
ca91e6c0 BH |
1307 | /* Add _PAGE_PRESENT to the required access perm */ |
1308 | access |= _PAGE_PRESENT; | |
1309 | ||
1310 | /* Pre-check access permissions (will be re-checked atomically | |
1311 | * in __hash_page_XX but this pre-check is a fast path | |
1312 | */ | |
ac29c640 | 1313 | if (!check_pte_access(access, pte_val(*ptep))) { |
ca91e6c0 | 1314 | DBG_LOW(" no access !\n"); |
ba12eede LZ |
1315 | rc = 1; |
1316 | goto bail; | |
ca91e6c0 BH |
1317 | } |
1318 | ||
ba12eede | 1319 | if (hugeshift) { |
891121e6 | 1320 | if (is_thp) |
6d492ecc | 1321 | rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep, |
aefa5688 | 1322 | trap, flags, ssize, psize); |
6d492ecc AK |
1323 | #ifdef CONFIG_HUGETLB_PAGE |
1324 | else | |
1325 | rc = __hash_page_huge(ea, access, vsid, ptep, trap, | |
aefa5688 | 1326 | flags, ssize, hugeshift, psize); |
6d492ecc AK |
1327 | #else |
1328 | else { | |
1329 | /* | |
1330 | * if we have hugeshift, and is not transhuge with | |
1331 | * hugetlb disabled, something is really wrong. | |
1332 | */ | |
1333 | rc = 1; | |
1334 | WARN_ON(1); | |
1335 | } | |
1336 | #endif | |
a1dca346 IM |
1337 | if (current->mm == mm) |
1338 | check_paca_psize(ea, mm, psize, user_region); | |
09567e7f | 1339 | |
ba12eede LZ |
1340 | goto bail; |
1341 | } | |
a4fe3ce7 | 1342 | |
3c726f8d BH |
1343 | #ifndef CONFIG_PPC_64K_PAGES |
1344 | DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep)); | |
1345 | #else | |
1346 | DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep), | |
1347 | pte_val(*(ptep + PTRS_PER_PTE))); | |
1348 | #endif | |
3c726f8d | 1349 | /* Do actual hashing */ |
16c2d476 | 1350 | #ifdef CONFIG_PPC_64K_PAGES |
945537df AK |
1351 | /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */ |
1352 | if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) { | |
721151d0 PM |
1353 | demote_segment_4k(mm, ea); |
1354 | psize = MMU_PAGE_4K; | |
1355 | } | |
1356 | ||
16f1c746 BH |
1357 | /* If this PTE is non-cacheable and we have restrictions on |
1358 | * using non cacheable large pages, then we switch to 4k | |
1359 | */ | |
30bda41a | 1360 | if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) { |
16f1c746 BH |
1361 | if (user_region) { |
1362 | demote_segment_4k(mm, ea); | |
1363 | psize = MMU_PAGE_4K; | |
1364 | } else if (ea < VMALLOC_END) { | |
1365 | /* | |
1366 | * some driver did a non-cacheable mapping | |
1367 | * in vmalloc space, so switch vmalloc | |
1368 | * to 4k pages | |
1369 | */ | |
1370 | printk(KERN_ALERT "Reducing vmalloc segment " | |
1371 | "to 4kB pages because of " | |
1372 | "non-cacheable mapping\n"); | |
1373 | psize = mmu_vmalloc_psize = MMU_PAGE_4K; | |
be3ebfe8 | 1374 | copro_flush_all_slbs(mm); |
bf72aeba | 1375 | } |
16f1c746 | 1376 | } |
09567e7f | 1377 | |
0863d7f2 AK |
1378 | #endif /* CONFIG_PPC_64K_PAGES */ |
1379 | ||
a1dca346 IM |
1380 | if (current->mm == mm) |
1381 | check_paca_psize(ea, mm, psize, user_region); | |
16f1c746 | 1382 | |
73b341ef | 1383 | #ifdef CONFIG_PPC_64K_PAGES |
bf72aeba | 1384 | if (psize == MMU_PAGE_64K) |
aefa5688 AK |
1385 | rc = __hash_page_64K(ea, access, vsid, ptep, trap, |
1386 | flags, ssize); | |
3c726f8d | 1387 | else |
73b341ef | 1388 | #endif /* CONFIG_PPC_64K_PAGES */ |
fa28237c | 1389 | { |
a1128f8f | 1390 | int spp = subpage_protection(mm, ea); |
fa28237c PM |
1391 | if (access & spp) |
1392 | rc = -2; | |
1393 | else | |
1394 | rc = __hash_page_4K(ea, access, vsid, ptep, trap, | |
aefa5688 | 1395 | flags, ssize, spp); |
fa28237c | 1396 | } |
3c726f8d | 1397 | |
4b8692c0 BH |
1398 | /* Dump some info in case of hash insertion failure, they should |
1399 | * never happen so it is really useful to know if/when they do | |
1400 | */ | |
1401 | if (rc == -1) | |
1402 | hash_failure_debug(ea, access, vsid, trap, ssize, psize, | |
d8139ebf | 1403 | psize, pte_val(*ptep)); |
3c726f8d BH |
1404 | #ifndef CONFIG_PPC_64K_PAGES |
1405 | DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep)); | |
1406 | #else | |
1407 | DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep), | |
1408 | pte_val(*(ptep + PTRS_PER_PTE))); | |
1409 | #endif | |
1410 | DBG_LOW(" -> rc=%d\n", rc); | |
ba12eede LZ |
1411 | |
1412 | bail: | |
1413 | exception_exit(prev_state); | |
3c726f8d | 1414 | return rc; |
1da177e4 | 1415 | } |
a1dca346 IM |
1416 | EXPORT_SYMBOL_GPL(hash_page_mm); |
1417 | ||
aefa5688 AK |
1418 | int hash_page(unsigned long ea, unsigned long access, unsigned long trap, |
1419 | unsigned long dsisr) | |
a1dca346 | 1420 | { |
aefa5688 | 1421 | unsigned long flags = 0; |
a1dca346 IM |
1422 | struct mm_struct *mm = current->mm; |
1423 | ||
1424 | if (REGION_ID(ea) == VMALLOC_REGION_ID) | |
1425 | mm = &init_mm; | |
1426 | ||
aefa5688 AK |
1427 | if (dsisr & DSISR_NOHPTE) |
1428 | flags |= HPTE_NOHPTE_UPDATE; | |
1429 | ||
1430 | return hash_page_mm(mm, ea, access, trap, flags); | |
a1dca346 | 1431 | } |
67207b96 | 1432 | EXPORT_SYMBOL_GPL(hash_page); |
1da177e4 | 1433 | |
106713a1 AK |
1434 | int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap, |
1435 | unsigned long dsisr) | |
1436 | { | |
c7d54842 | 1437 | unsigned long access = _PAGE_PRESENT | _PAGE_READ; |
106713a1 AK |
1438 | unsigned long flags = 0; |
1439 | struct mm_struct *mm = current->mm; | |
1440 | ||
1441 | if (REGION_ID(ea) == VMALLOC_REGION_ID) | |
1442 | mm = &init_mm; | |
1443 | ||
1444 | if (dsisr & DSISR_NOHPTE) | |
1445 | flags |= HPTE_NOHPTE_UPDATE; | |
1446 | ||
1447 | if (dsisr & DSISR_ISSTORE) | |
c7d54842 | 1448 | access |= _PAGE_WRITE; |
106713a1 | 1449 | /* |
ac29c640 AK |
1450 | * We set _PAGE_PRIVILEGED only when |
1451 | * kernel mode access kernel space. | |
1452 | * | |
1453 | * _PAGE_PRIVILEGED is NOT set | |
1454 | * 1) when kernel mode access user space | |
1455 | * 2) user space access kernel space. | |
106713a1 | 1456 | */ |
ac29c640 | 1457 | access |= _PAGE_PRIVILEGED; |
106713a1 | 1458 | if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID)) |
ac29c640 | 1459 | access &= ~_PAGE_PRIVILEGED; |
106713a1 AK |
1460 | |
1461 | if (trap == 0x400) | |
1462 | access |= _PAGE_EXEC; | |
1463 | ||
1464 | return hash_page_mm(mm, ea, access, trap, flags); | |
1465 | } | |
1466 | ||
8bbc9b7b ME |
1467 | #ifdef CONFIG_PPC_MM_SLICES |
1468 | static bool should_hash_preload(struct mm_struct *mm, unsigned long ea) | |
1469 | { | |
aac55d75 ME |
1470 | int psize = get_slice_psize(mm, ea); |
1471 | ||
8bbc9b7b | 1472 | /* We only prefault standard pages for now */ |
aac55d75 ME |
1473 | if (unlikely(psize != mm->context.user_psize)) |
1474 | return false; | |
1475 | ||
1476 | /* | |
1477 | * Don't prefault if subpage protection is enabled for the EA. | |
1478 | */ | |
1479 | if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea))) | |
8bbc9b7b ME |
1480 | return false; |
1481 | ||
1482 | return true; | |
1483 | } | |
1484 | #else | |
1485 | static bool should_hash_preload(struct mm_struct *mm, unsigned long ea) | |
1486 | { | |
1487 | return true; | |
1488 | } | |
1489 | #endif | |
1490 | ||
3c726f8d BH |
1491 | void hash_preload(struct mm_struct *mm, unsigned long ea, |
1492 | unsigned long access, unsigned long trap) | |
1da177e4 | 1493 | { |
12bc9f6f | 1494 | int hugepage_shift; |
3c726f8d | 1495 | unsigned long vsid; |
0b97fee0 | 1496 | pgd_t *pgdir; |
3c726f8d | 1497 | pte_t *ptep; |
3c726f8d | 1498 | unsigned long flags; |
aefa5688 | 1499 | int rc, ssize, update_flags = 0; |
3c726f8d | 1500 | |
d0f13e3c BH |
1501 | BUG_ON(REGION_ID(ea) != USER_REGION_ID); |
1502 | ||
8bbc9b7b | 1503 | if (!should_hash_preload(mm, ea)) |
3c726f8d BH |
1504 | return; |
1505 | ||
1506 | DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx," | |
1507 | " trap=%lx\n", mm, mm->pgd, ea, access, trap); | |
1da177e4 | 1508 | |
16f1c746 | 1509 | /* Get Linux PTE if available */ |
3c726f8d BH |
1510 | pgdir = mm->pgd; |
1511 | if (pgdir == NULL) | |
1512 | return; | |
0ac52dd7 AK |
1513 | |
1514 | /* Get VSID */ | |
1515 | ssize = user_segment_size(ea); | |
1516 | vsid = get_vsid(mm->context.id, ea, ssize); | |
1517 | if (!vsid) | |
1518 | return; | |
1519 | /* | |
1520 | * Hash doesn't like irqs. Walking linux page table with irq disabled | |
1521 | * saves us from holding multiple locks. | |
1522 | */ | |
1523 | local_irq_save(flags); | |
1524 | ||
12bc9f6f AK |
1525 | /* |
1526 | * THP pages use update_mmu_cache_pmd. We don't do | |
1527 | * hash preload there. Hence can ignore THP here | |
1528 | */ | |
891121e6 | 1529 | ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift); |
3c726f8d | 1530 | if (!ptep) |
0ac52dd7 | 1531 | goto out_exit; |
16f1c746 | 1532 | |
12bc9f6f | 1533 | WARN_ON(hugepage_shift); |
16f1c746 | 1534 | #ifdef CONFIG_PPC_64K_PAGES |
945537df | 1535 | /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on |
16f1c746 BH |
1536 | * a 64K kernel), then we don't preload, hash_page() will take |
1537 | * care of it once we actually try to access the page. | |
1538 | * That way we don't have to duplicate all of the logic for segment | |
1539 | * page size demotion here | |
1540 | */ | |
945537df | 1541 | if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep)) |
0ac52dd7 | 1542 | goto out_exit; |
16f1c746 BH |
1543 | #endif /* CONFIG_PPC_64K_PAGES */ |
1544 | ||
16c2d476 | 1545 | /* Is that local to this CPU ? */ |
56aa4129 | 1546 | if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id()))) |
aefa5688 | 1547 | update_flags |= HPTE_LOCAL_UPDATE; |
16c2d476 BH |
1548 | |
1549 | /* Hash it in */ | |
73b341ef | 1550 | #ifdef CONFIG_PPC_64K_PAGES |
bf72aeba | 1551 | if (mm->context.user_psize == MMU_PAGE_64K) |
aefa5688 AK |
1552 | rc = __hash_page_64K(ea, access, vsid, ptep, trap, |
1553 | update_flags, ssize); | |
1da177e4 | 1554 | else |
73b341ef | 1555 | #endif /* CONFIG_PPC_64K_PAGES */ |
aefa5688 AK |
1556 | rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags, |
1557 | ssize, subpage_protection(mm, ea)); | |
4b8692c0 BH |
1558 | |
1559 | /* Dump some info in case of hash insertion failure, they should | |
1560 | * never happen so it is really useful to know if/when they do | |
1561 | */ | |
1562 | if (rc == -1) | |
1563 | hash_failure_debug(ea, access, vsid, trap, ssize, | |
d8139ebf AK |
1564 | mm->context.user_psize, |
1565 | mm->context.user_psize, | |
1566 | pte_val(*ptep)); | |
0ac52dd7 | 1567 | out_exit: |
3c726f8d BH |
1568 | local_irq_restore(flags); |
1569 | } | |
1570 | ||
f1a55ce0 RT |
1571 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
1572 | static inline void tm_flush_hash_page(int local) | |
1573 | { | |
1574 | /* | |
1575 | * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a | |
1576 | * page back to a block device w/PIO could pick up transactional data | |
1577 | * (bad!) so we force an abort here. Before the sync the page will be | |
1578 | * made read-only, which will flush_hash_page. BIG ISSUE here: if the | |
1579 | * kernel uses a page from userspace without unmapping it first, it may | |
1580 | * see the speculated version. | |
1581 | */ | |
1582 | if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs && | |
1583 | MSR_TM_ACTIVE(current->thread.regs->msr)) { | |
1584 | tm_enable(); | |
1585 | tm_abort(TM_CAUSE_TLBI); | |
1586 | } | |
1587 | } | |
1588 | #else | |
1589 | static inline void tm_flush_hash_page(int local) | |
1590 | { | |
1591 | } | |
1592 | #endif | |
1593 | ||
f6ab0b92 BH |
1594 | /* WARNING: This is called from hash_low_64.S, if you change this prototype, |
1595 | * do not forget to update the assembly call site ! | |
1596 | */ | |
5524a27d | 1597 | void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize, |
aefa5688 | 1598 | unsigned long flags) |
3c726f8d BH |
1599 | { |
1600 | unsigned long hash, index, shift, hidx, slot; | |
aefa5688 | 1601 | int local = flags & HPTE_LOCAL_UPDATE; |
3c726f8d | 1602 | |
5524a27d AK |
1603 | DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn); |
1604 | pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) { | |
1605 | hash = hpt_hash(vpn, shift, ssize); | |
3c726f8d BH |
1606 | hidx = __rpte_to_hidx(pte, index); |
1607 | if (hidx & _PTEIDX_SECONDARY) | |
1608 | hash = ~hash; | |
1609 | slot = (hash & htab_hash_mask) * HPTES_PER_GROUP; | |
1610 | slot += hidx & _PTEIDX_GROUP_IX; | |
5c339919 | 1611 | DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx); |
db3d8534 AK |
1612 | /* |
1613 | * We use same base page size and actual psize, because we don't | |
1614 | * use these functions for hugepage | |
1615 | */ | |
7025776e BH |
1616 | mmu_hash_ops.hpte_invalidate(slot, vpn, psize, psize, |
1617 | ssize, local); | |
3c726f8d | 1618 | } pte_iterate_hashed_end(); |
bc2a9408 | 1619 | |
f1a55ce0 | 1620 | tm_flush_hash_page(local); |
1da177e4 LT |
1621 | } |
1622 | ||
f1581bf1 AK |
1623 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE |
1624 | void flush_hash_hugepage(unsigned long vsid, unsigned long addr, | |
aefa5688 AK |
1625 | pmd_t *pmdp, unsigned int psize, int ssize, |
1626 | unsigned long flags) | |
f1581bf1 AK |
1627 | { |
1628 | int i, max_hpte_count, valid; | |
1629 | unsigned long s_addr; | |
1630 | unsigned char *hpte_slot_array; | |
1631 | unsigned long hidx, shift, vpn, hash, slot; | |
aefa5688 | 1632 | int local = flags & HPTE_LOCAL_UPDATE; |
f1581bf1 AK |
1633 | |
1634 | s_addr = addr & HPAGE_PMD_MASK; | |
1635 | hpte_slot_array = get_hpte_slot_array(pmdp); | |
1636 | /* | |
1637 | * IF we try to do a HUGE PTE update after a withdraw is done. | |
1638 | * we will find the below NULL. This happens when we do | |
1639 | * split_huge_page_pmd | |
1640 | */ | |
1641 | if (!hpte_slot_array) | |
1642 | return; | |
1643 | ||
7025776e BH |
1644 | if (mmu_hash_ops.hugepage_invalidate) { |
1645 | mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array, | |
1646 | psize, ssize, local); | |
d557b098 AK |
1647 | goto tm_abort; |
1648 | } | |
f1581bf1 AK |
1649 | /* |
1650 | * No bluk hpte removal support, invalidate each entry | |
1651 | */ | |
1652 | shift = mmu_psize_defs[psize].shift; | |
1653 | max_hpte_count = HPAGE_PMD_SIZE >> shift; | |
1654 | for (i = 0; i < max_hpte_count; i++) { | |
1655 | /* | |
1656 | * 8 bits per each hpte entries | |
1657 | * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit] | |
1658 | */ | |
1659 | valid = hpte_valid(hpte_slot_array, i); | |
1660 | if (!valid) | |
1661 | continue; | |
1662 | hidx = hpte_hash_index(hpte_slot_array, i); | |
1663 | ||
1664 | /* get the vpn */ | |
1665 | addr = s_addr + (i * (1ul << shift)); | |
1666 | vpn = hpt_vpn(addr, vsid, ssize); | |
1667 | hash = hpt_hash(vpn, shift, ssize); | |
1668 | if (hidx & _PTEIDX_SECONDARY) | |
1669 | hash = ~hash; | |
1670 | ||
1671 | slot = (hash & htab_hash_mask) * HPTES_PER_GROUP; | |
1672 | slot += hidx & _PTEIDX_GROUP_IX; | |
7025776e BH |
1673 | mmu_hash_ops.hpte_invalidate(slot, vpn, psize, |
1674 | MMU_PAGE_16M, ssize, local); | |
d557b098 AK |
1675 | } |
1676 | tm_abort: | |
f1a55ce0 | 1677 | tm_flush_hash_page(local); |
f1581bf1 AK |
1678 | } |
1679 | #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ | |
1680 | ||
61b1a942 | 1681 | void flush_hash_range(unsigned long number, int local) |
1da177e4 | 1682 | { |
7025776e BH |
1683 | if (mmu_hash_ops.flush_hash_range) |
1684 | mmu_hash_ops.flush_hash_range(number, local); | |
3c726f8d | 1685 | else { |
1da177e4 | 1686 | int i; |
61b1a942 | 1687 | struct ppc64_tlb_batch *batch = |
69111bac | 1688 | this_cpu_ptr(&ppc64_tlb_batch); |
1da177e4 LT |
1689 | |
1690 | for (i = 0; i < number; i++) | |
5524a27d | 1691 | flush_hash_page(batch->vpn[i], batch->pte[i], |
1189be65 | 1692 | batch->psize, batch->ssize, local); |
1da177e4 LT |
1693 | } |
1694 | } | |
1695 | ||
1da177e4 LT |
1696 | /* |
1697 | * low_hash_fault is called when we the low level hash code failed | |
1698 | * to instert a PTE due to an hypervisor error | |
1699 | */ | |
fa28237c | 1700 | void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc) |
1da177e4 | 1701 | { |
ba12eede LZ |
1702 | enum ctx_state prev_state = exception_enter(); |
1703 | ||
1da177e4 | 1704 | if (user_mode(regs)) { |
fa28237c PM |
1705 | #ifdef CONFIG_PPC_SUBPAGE_PROT |
1706 | if (rc == -2) | |
1707 | _exception(SIGSEGV, regs, SEGV_ACCERR, address); | |
1708 | else | |
1709 | #endif | |
1710 | _exception(SIGBUS, regs, BUS_ADRERR, address); | |
1711 | } else | |
1712 | bad_page_fault(regs, address, SIGBUS); | |
ba12eede LZ |
1713 | |
1714 | exception_exit(prev_state); | |
1da177e4 | 1715 | } |
370a908d | 1716 | |
b170bd3d LZ |
1717 | long hpte_insert_repeating(unsigned long hash, unsigned long vpn, |
1718 | unsigned long pa, unsigned long rflags, | |
1719 | unsigned long vflags, int psize, int ssize) | |
1720 | { | |
1721 | unsigned long hpte_group; | |
1722 | long slot; | |
1723 | ||
1724 | repeat: | |
1725 | hpte_group = ((hash & htab_hash_mask) * | |
1726 | HPTES_PER_GROUP) & ~0x7UL; | |
1727 | ||
1728 | /* Insert into the hash table, primary slot */ | |
7025776e BH |
1729 | slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags, |
1730 | psize, psize, ssize); | |
b170bd3d LZ |
1731 | |
1732 | /* Primary is full, try the secondary */ | |
1733 | if (unlikely(slot == -1)) { | |
1734 | hpte_group = ((~hash & htab_hash_mask) * | |
1735 | HPTES_PER_GROUP) & ~0x7UL; | |
7025776e BH |
1736 | slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, |
1737 | vflags | HPTE_V_SECONDARY, | |
1738 | psize, psize, ssize); | |
b170bd3d LZ |
1739 | if (slot == -1) { |
1740 | if (mftb() & 0x1) | |
1741 | hpte_group = ((hash & htab_hash_mask) * | |
1742 | HPTES_PER_GROUP)&~0x7UL; | |
1743 | ||
7025776e | 1744 | mmu_hash_ops.hpte_remove(hpte_group); |
b170bd3d LZ |
1745 | goto repeat; |
1746 | } | |
1747 | } | |
1748 | ||
1749 | return slot; | |
1750 | } | |
1751 | ||
370a908d BH |
1752 | #ifdef CONFIG_DEBUG_PAGEALLOC |
1753 | static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi) | |
1754 | { | |
016af59f | 1755 | unsigned long hash; |
1189be65 | 1756 | unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize); |
5524a27d | 1757 | unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize); |
09f3f326 | 1758 | unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL)); |
016af59f | 1759 | long ret; |
370a908d | 1760 | |
5524a27d | 1761 | hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize); |
370a908d | 1762 | |
c60ac569 AK |
1763 | /* Don't create HPTE entries for bad address */ |
1764 | if (!vsid) | |
1765 | return; | |
016af59f LZ |
1766 | |
1767 | ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode, | |
1768 | HPTE_V_BOLTED, | |
1769 | mmu_linear_psize, mmu_kernel_ssize); | |
1770 | ||
370a908d BH |
1771 | BUG_ON (ret < 0); |
1772 | spin_lock(&linear_map_hash_lock); | |
1773 | BUG_ON(linear_map_hash_slots[lmi] & 0x80); | |
1774 | linear_map_hash_slots[lmi] = ret | 0x80; | |
1775 | spin_unlock(&linear_map_hash_lock); | |
1776 | } | |
1777 | ||
1778 | static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi) | |
1779 | { | |
1189be65 PM |
1780 | unsigned long hash, hidx, slot; |
1781 | unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize); | |
5524a27d | 1782 | unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize); |
370a908d | 1783 | |
5524a27d | 1784 | hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize); |
370a908d BH |
1785 | spin_lock(&linear_map_hash_lock); |
1786 | BUG_ON(!(linear_map_hash_slots[lmi] & 0x80)); | |
1787 | hidx = linear_map_hash_slots[lmi] & 0x7f; | |
1788 | linear_map_hash_slots[lmi] = 0; | |
1789 | spin_unlock(&linear_map_hash_lock); | |
1790 | if (hidx & _PTEIDX_SECONDARY) | |
1791 | hash = ~hash; | |
1792 | slot = (hash & htab_hash_mask) * HPTES_PER_GROUP; | |
1793 | slot += hidx & _PTEIDX_GROUP_IX; | |
7025776e BH |
1794 | mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize, |
1795 | mmu_linear_psize, | |
1796 | mmu_kernel_ssize, 0); | |
370a908d BH |
1797 | } |
1798 | ||
031bc574 | 1799 | void __kernel_map_pages(struct page *page, int numpages, int enable) |
370a908d BH |
1800 | { |
1801 | unsigned long flags, vaddr, lmi; | |
1802 | int i; | |
1803 | ||
1804 | local_irq_save(flags); | |
1805 | for (i = 0; i < numpages; i++, page++) { | |
1806 | vaddr = (unsigned long)page_address(page); | |
1807 | lmi = __pa(vaddr) >> PAGE_SHIFT; | |
1808 | if (lmi >= linear_map_hash_count) | |
1809 | continue; | |
1810 | if (enable) | |
1811 | kernel_map_linear_page(vaddr, lmi); | |
1812 | else | |
1813 | kernel_unmap_linear_page(vaddr, lmi); | |
1814 | } | |
1815 | local_irq_restore(flags); | |
1816 | } | |
1817 | #endif /* CONFIG_DEBUG_PAGEALLOC */ | |
cd3db0c4 | 1818 | |
756d08d1 | 1819 | void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base, |
cd3db0c4 BH |
1820 | phys_addr_t first_memblock_size) |
1821 | { | |
1822 | /* We don't currently support the first MEMBLOCK not mapping 0 | |
1823 | * physical on those processors | |
1824 | */ | |
1825 | BUG_ON(first_memblock_base != 0); | |
1826 | ||
1827 | /* On LPAR systems, the first entry is our RMA region, | |
1828 | * non-LPAR 64-bit hash MMU systems don't have a limitation | |
1829 | * on real mode access, but using the first entry works well | |
1830 | * enough. We also clamp it to 1G to avoid some funky things | |
1831 | * such as RTAS bugs etc... | |
1832 | */ | |
1833 | ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000); | |
1834 | ||
1835 | /* Finally limit subsequent allocations */ | |
1836 | memblock_set_current_limit(ppc64_rma_size); | |
1837 | } | |
dbcf929c DG |
1838 | |
1839 | #ifdef CONFIG_DEBUG_FS | |
1840 | ||
1841 | static int hpt_order_get(void *data, u64 *val) | |
1842 | { | |
1843 | *val = ppc64_pft_size; | |
1844 | return 0; | |
1845 | } | |
1846 | ||
1847 | static int hpt_order_set(void *data, u64 val) | |
1848 | { | |
1849 | if (!mmu_hash_ops.resize_hpt) | |
1850 | return -ENODEV; | |
1851 | ||
1852 | return mmu_hash_ops.resize_hpt(val); | |
1853 | } | |
1854 | ||
1855 | DEFINE_SIMPLE_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n"); | |
1856 | ||
1857 | static int __init hash64_debugfs(void) | |
1858 | { | |
1859 | if (!debugfs_create_file("hpt_order", 0600, powerpc_debugfs_root, | |
1860 | NULL, &fops_hpt_order)) { | |
1861 | pr_err("lpar: unable to create hpt_order debugsfs file\n"); | |
1862 | } | |
1863 | ||
1864 | return 0; | |
1865 | } | |
1866 | machine_device_initcall(pseries, hash64_debugfs); | |
dbcf929c | 1867 | #endif /* CONFIG_DEBUG_FS */ |