powerpc/powerpc: Add new PCIe functions for allocating cxl interrupts
[linux-2.6-block.git] / arch / powerpc / mm / hash_utils_64.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
3c726f8d 22#undef DEBUG_LOW
1da177e4 23
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
66b15db6 30#include <linux/export.h>
1da177e4
LT
31#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
95f72d1e 35#include <linux/memblock.h>
ba12eede 36#include <linux/context_tracking.h>
1da177e4 37
1da177e4
LT
38#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
1da177e4
LT
44#include <asm/uaccess.h>
45#include <asm/machdep.h>
d9b2b2a2 46#include <asm/prom.h>
1da177e4
LT
47#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
1da177e4 53#include <asm/sections.h>
be3ebfe8 54#include <asm/copro.h>
aa39be09 55#include <asm/udbg.h>
b68a70c4 56#include <asm/code-patching.h>
3ccc00a7 57#include <asm/fadump.h>
f5339277 58#include <asm/firmware.h>
bc2a9408 59#include <asm/tm.h>
1da177e4
LT
60
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
3c726f8d
BH
67#ifdef DEBUG_LOW
68#define DBG_LOW(fmt...) udbg_printf(fmt)
69#else
70#define DBG_LOW(fmt...)
71#endif
72
73#define KB (1024)
74#define MB (1024*KB)
658013e9 75#define GB (1024L*MB)
3c726f8d 76
1da177e4
LT
77/*
78 * Note: pte --> Linux PTE
79 * HPTE --> PowerPC Hashed Page Table Entry
80 *
81 * Execution context:
82 * htab_initialize is called with the MMU off (of course), but
83 * the kernel has been copied down to zero so it can directly
84 * reference global data. At this point it is very difficult
85 * to print debug info.
86 *
87 */
88
89#ifdef CONFIG_U3_DART
90extern unsigned long dart_tablebase;
91#endif /* CONFIG_U3_DART */
92
799d6046
PM
93static unsigned long _SDR1;
94struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
e1802b06 95EXPORT_SYMBOL_GPL(mmu_psize_defs);
799d6046 96
8e561e7e 97struct hash_pte *htab_address;
337a7128 98unsigned long htab_size_bytes;
96e28449 99unsigned long htab_hash_mask;
4ab79aa8 100EXPORT_SYMBOL_GPL(htab_hash_mask);
3c726f8d 101int mmu_linear_psize = MMU_PAGE_4K;
8ca7a82f 102EXPORT_SYMBOL_GPL(mmu_linear_psize);
3c726f8d 103int mmu_virtual_psize = MMU_PAGE_4K;
bf72aeba 104int mmu_vmalloc_psize = MMU_PAGE_4K;
cec08e7a
BH
105#ifdef CONFIG_SPARSEMEM_VMEMMAP
106int mmu_vmemmap_psize = MMU_PAGE_4K;
107#endif
bf72aeba 108int mmu_io_psize = MMU_PAGE_4K;
1189be65 109int mmu_kernel_ssize = MMU_SEGSIZE_256M;
8ca7a82f 110EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
1189be65 111int mmu_highuser_ssize = MMU_SEGSIZE_256M;
584f8b71 112u16 mmu_slb_size = 64;
4ab79aa8 113EXPORT_SYMBOL_GPL(mmu_slb_size);
bf72aeba
PM
114#ifdef CONFIG_PPC_64K_PAGES
115int mmu_ci_restrictions;
116#endif
370a908d
BH
117#ifdef CONFIG_DEBUG_PAGEALLOC
118static u8 *linear_map_hash_slots;
119static unsigned long linear_map_hash_count;
ed166692 120static DEFINE_SPINLOCK(linear_map_hash_lock);
370a908d 121#endif /* CONFIG_DEBUG_PAGEALLOC */
1da177e4 122
3c726f8d
BH
123/* There are definitions of page sizes arrays to be used when none
124 * is provided by the firmware.
125 */
1da177e4 126
3c726f8d
BH
127/* Pre-POWER4 CPUs (4k pages only)
128 */
09de9ff8 129static struct mmu_psize_def mmu_psize_defaults_old[] = {
3c726f8d
BH
130 [MMU_PAGE_4K] = {
131 .shift = 12,
132 .sllp = 0,
b1022fbd 133 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
134 .avpnm = 0,
135 .tlbiel = 0,
136 },
137};
138
139/* POWER4, GPUL, POWER5
140 *
141 * Support for 16Mb large pages
142 */
09de9ff8 143static struct mmu_psize_def mmu_psize_defaults_gp[] = {
3c726f8d
BH
144 [MMU_PAGE_4K] = {
145 .shift = 12,
146 .sllp = 0,
b1022fbd 147 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
148 .avpnm = 0,
149 .tlbiel = 1,
150 },
151 [MMU_PAGE_16M] = {
152 .shift = 24,
153 .sllp = SLB_VSID_L,
b1022fbd
AK
154 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
155 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
3c726f8d
BH
156 .avpnm = 0x1UL,
157 .tlbiel = 0,
158 },
159};
160
bc033b63
BH
161static unsigned long htab_convert_pte_flags(unsigned long pteflags)
162{
163 unsigned long rflags = pteflags & 0x1fa;
164
165 /* _PAGE_EXEC -> NOEXEC */
166 if ((pteflags & _PAGE_EXEC) == 0)
167 rflags |= HPTE_R_N;
168
169 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
170 * need to add in 0x1 if it's a read-only user page
171 */
172 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
173 (pteflags & _PAGE_DIRTY)))
174 rflags |= 1;
c8c06f5a
AK
175 /*
176 * Always add "C" bit for perf. Memory coherence is always enabled
177 */
178 return rflags | HPTE_R_C | HPTE_R_M;
bc033b63 179}
3c726f8d
BH
180
181int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
bc033b63 182 unsigned long pstart, unsigned long prot,
1189be65 183 int psize, int ssize)
1da177e4 184{
3c726f8d
BH
185 unsigned long vaddr, paddr;
186 unsigned int step, shift;
3c726f8d 187 int ret = 0;
1da177e4 188
3c726f8d
BH
189 shift = mmu_psize_defs[psize].shift;
190 step = 1 << shift;
1da177e4 191
bc033b63
BH
192 prot = htab_convert_pte_flags(prot);
193
194 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
195 vstart, vend, pstart, prot, psize, ssize);
196
3c726f8d
BH
197 for (vaddr = vstart, paddr = pstart; vaddr < vend;
198 vaddr += step, paddr += step) {
370a908d 199 unsigned long hash, hpteg;
1189be65 200 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
5524a27d 201 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
9e88ba4e
PM
202 unsigned long tprot = prot;
203
c60ac569
AK
204 /*
205 * If we hit a bad address return error.
206 */
207 if (!vsid)
208 return -1;
9e88ba4e 209 /* Make kernel text executable */
549e8152 210 if (overlaps_kernel_text(vaddr, vaddr + step))
9e88ba4e 211 tprot &= ~HPTE_R_N;
1da177e4 212
b18db0b8
AG
213 /* Make kvm guest trampolines executable */
214 if (overlaps_kvm_tmp(vaddr, vaddr + step))
215 tprot &= ~HPTE_R_N;
216
429d2e83
MS
217 /*
218 * If relocatable, check if it overlaps interrupt vectors that
219 * are copied down to real 0. For relocatable kernel
220 * (e.g. kdump case) we copy interrupt vectors down to real
221 * address 0. Mark that region as executable. This is
222 * because on p8 system with relocation on exception feature
223 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
224 * in order to execute the interrupt handlers in virtual
225 * mode the vector region need to be marked as executable.
226 */
227 if ((PHYSICAL_START > MEMORY_START) &&
228 overlaps_interrupt_vector_text(vaddr, vaddr + step))
229 tprot &= ~HPTE_R_N;
230
5524a27d 231 hash = hpt_hash(vpn, shift, ssize);
1da177e4
LT
232 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
233
c30a4df3 234 BUG_ON(!ppc_md.hpte_insert);
5524a27d 235 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
b1022fbd 236 HPTE_V_BOLTED, psize, psize, ssize);
c30a4df3 237
3c726f8d
BH
238 if (ret < 0)
239 break;
370a908d
BH
240#ifdef CONFIG_DEBUG_PAGEALLOC
241 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
242 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
243#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d
BH
244 }
245 return ret < 0 ? ret : 0;
246}
1da177e4 247
ae86f008 248#ifdef CONFIG_MEMORY_HOTPLUG
ed5694a8 249int htab_remove_mapping(unsigned long vstart, unsigned long vend,
f8c8803b
BP
250 int psize, int ssize)
251{
252 unsigned long vaddr;
253 unsigned int step, shift;
254
255 shift = mmu_psize_defs[psize].shift;
256 step = 1 << shift;
257
258 if (!ppc_md.hpte_removebolted) {
52db9b44
BP
259 printk(KERN_WARNING "Platform doesn't implement "
260 "hpte_removebolted\n");
261 return -EINVAL;
f8c8803b
BP
262 }
263
264 for (vaddr = vstart; vaddr < vend; vaddr += step)
265 ppc_md.hpte_removebolted(vaddr, psize, ssize);
52db9b44
BP
266
267 return 0;
f8c8803b 268}
ae86f008 269#endif /* CONFIG_MEMORY_HOTPLUG */
f8c8803b 270
1189be65
PM
271static int __init htab_dt_scan_seg_sizes(unsigned long node,
272 const char *uname, int depth,
273 void *data)
274{
9d0c4dfe
RH
275 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
276 const __be32 *prop;
277 int size = 0;
1189be65
PM
278
279 /* We are scanning "cpu" nodes only */
280 if (type == NULL || strcmp(type, "cpu") != 0)
281 return 0;
282
12f04f2b 283 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
1189be65
PM
284 if (prop == NULL)
285 return 0;
286 for (; size >= 4; size -= 4, ++prop) {
12f04f2b 287 if (be32_to_cpu(prop[0]) == 40) {
1189be65 288 DBG("1T segment support detected\n");
44ae3ab3 289 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
f5534004 290 return 1;
1189be65 291 }
1189be65 292 }
44ae3ab3 293 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
1189be65
PM
294 return 0;
295}
296
297static void __init htab_init_seg_sizes(void)
298{
299 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
300}
301
b1022fbd
AK
302static int __init get_idx_from_shift(unsigned int shift)
303{
304 int idx = -1;
305
306 switch (shift) {
307 case 0xc:
308 idx = MMU_PAGE_4K;
309 break;
310 case 0x10:
311 idx = MMU_PAGE_64K;
312 break;
313 case 0x14:
314 idx = MMU_PAGE_1M;
315 break;
316 case 0x18:
317 idx = MMU_PAGE_16M;
318 break;
319 case 0x22:
320 idx = MMU_PAGE_16G;
321 break;
322 }
323 return idx;
324}
325
3c726f8d
BH
326static int __init htab_dt_scan_page_sizes(unsigned long node,
327 const char *uname, int depth,
328 void *data)
329{
9d0c4dfe
RH
330 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
331 const __be32 *prop;
332 int size = 0;
3c726f8d
BH
333
334 /* We are scanning "cpu" nodes only */
335 if (type == NULL || strcmp(type, "cpu") != 0)
336 return 0;
337
12f04f2b 338 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
9e34992a
ME
339 if (!prop)
340 return 0;
341
342 pr_info("Page sizes from device-tree:\n");
343 size /= 4;
344 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
345 while(size > 0) {
346 unsigned int base_shift = be32_to_cpu(prop[0]);
347 unsigned int slbenc = be32_to_cpu(prop[1]);
348 unsigned int lpnum = be32_to_cpu(prop[2]);
349 struct mmu_psize_def *def;
350 int idx, base_idx;
351
352 size -= 3; prop += 3;
353 base_idx = get_idx_from_shift(base_shift);
354 if (base_idx < 0) {
355 /* skip the pte encoding also */
356 prop += lpnum * 2; size -= lpnum * 2;
357 continue;
358 }
359 def = &mmu_psize_defs[base_idx];
360 if (base_idx == MMU_PAGE_16M)
361 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
362
363 def->shift = base_shift;
364 if (base_shift <= 23)
365 def->avpnm = 0;
366 else
367 def->avpnm = (1 << (base_shift - 23)) - 1;
368 def->sllp = slbenc;
369 /*
370 * We don't know for sure what's up with tlbiel, so
371 * for now we only set it for 4K and 64K pages
372 */
373 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
374 def->tlbiel = 1;
375 else
376 def->tlbiel = 0;
377
378 while (size > 0 && lpnum) {
379 unsigned int shift = be32_to_cpu(prop[0]);
380 int penc = be32_to_cpu(prop[1]);
381
382 prop += 2; size -= 2;
383 lpnum--;
384
385 idx = get_idx_from_shift(shift);
386 if (idx < 0)
b1022fbd 387 continue;
9e34992a
ME
388
389 if (penc == -1)
390 pr_err("Invalid penc for base_shift=%d "
391 "shift=%d\n", base_shift, shift);
392
393 def->penc[idx] = penc;
394 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
395 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
396 base_shift, shift, def->sllp,
397 def->avpnm, def->tlbiel, def->penc[idx]);
1da177e4 398 }
3c726f8d 399 }
9e34992a
ME
400
401 return 1;
3c726f8d
BH
402}
403
e16a9c09 404#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
405/* Scan for 16G memory blocks that have been set aside for huge pages
406 * and reserve those blocks for 16G huge pages.
407 */
408static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
409 const char *uname, int depth,
410 void *data) {
9d0c4dfe
RH
411 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
412 const __be64 *addr_prop;
413 const __be32 *page_count_prop;
658013e9
JT
414 unsigned int expected_pages;
415 long unsigned int phys_addr;
416 long unsigned int block_size;
417
418 /* We are scanning "memory" nodes only */
419 if (type == NULL || strcmp(type, "memory") != 0)
420 return 0;
421
422 /* This property is the log base 2 of the number of virtual pages that
423 * will represent this memory block. */
424 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
425 if (page_count_prop == NULL)
426 return 0;
12f04f2b 427 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
658013e9
JT
428 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
429 if (addr_prop == NULL)
430 return 0;
12f04f2b
AB
431 phys_addr = be64_to_cpu(addr_prop[0]);
432 block_size = be64_to_cpu(addr_prop[1]);
658013e9
JT
433 if (block_size != (16 * GB))
434 return 0;
435 printk(KERN_INFO "Huge page(16GB) memory: "
436 "addr = 0x%lX size = 0x%lX pages = %d\n",
437 phys_addr, block_size, expected_pages);
95f72d1e
YL
438 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
439 memblock_reserve(phys_addr, block_size * expected_pages);
4792adba
JT
440 add_gpage(phys_addr, block_size, expected_pages);
441 }
658013e9
JT
442 return 0;
443}
e16a9c09 444#endif /* CONFIG_HUGETLB_PAGE */
658013e9 445
b1022fbd
AK
446static void mmu_psize_set_default_penc(void)
447{
448 int bpsize, apsize;
449 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
450 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
451 mmu_psize_defs[bpsize].penc[apsize] = -1;
452}
453
9048e648
AG
454#ifdef CONFIG_PPC_64K_PAGES
455
456static bool might_have_hea(void)
457{
458 /*
459 * The HEA ethernet adapter requires awareness of the
460 * GX bus. Without that awareness we can easily assume
461 * we will never see an HEA ethernet device.
462 */
463#ifdef CONFIG_IBMEBUS
464 return !cpu_has_feature(CPU_FTR_ARCH_207S);
465#else
466 return false;
467#endif
468}
469
470#endif /* #ifdef CONFIG_PPC_64K_PAGES */
471
3c726f8d
BH
472static void __init htab_init_page_sizes(void)
473{
474 int rc;
475
b1022fbd
AK
476 /* se the invalid penc to -1 */
477 mmu_psize_set_default_penc();
478
3c726f8d
BH
479 /* Default to 4K pages only */
480 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
481 sizeof(mmu_psize_defaults_old));
482
483 /*
484 * Try to find the available page sizes in the device-tree
485 */
486 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
487 if (rc != 0) /* Found */
488 goto found;
489
490 /*
491 * Not in the device-tree, let's fallback on known size
492 * list for 16M capable GP & GR
493 */
44ae3ab3 494 if (mmu_has_feature(MMU_FTR_16M_PAGE))
3c726f8d
BH
495 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
496 sizeof(mmu_psize_defaults_gp));
497 found:
370a908d 498#ifndef CONFIG_DEBUG_PAGEALLOC
3c726f8d
BH
499 /*
500 * Pick a size for the linear mapping. Currently, we only support
501 * 16M, 1M and 4K which is the default
502 */
503 if (mmu_psize_defs[MMU_PAGE_16M].shift)
504 mmu_linear_psize = MMU_PAGE_16M;
505 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
506 mmu_linear_psize = MMU_PAGE_1M;
370a908d 507#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d 508
bf72aeba 509#ifdef CONFIG_PPC_64K_PAGES
3c726f8d
BH
510 /*
511 * Pick a size for the ordinary pages. Default is 4K, we support
bf72aeba
PM
512 * 64K for user mappings and vmalloc if supported by the processor.
513 * We only use 64k for ioremap if the processor
514 * (and firmware) support cache-inhibited large pages.
515 * If not, we use 4k and set mmu_ci_restrictions so that
516 * hash_page knows to switch processes that use cache-inhibited
517 * mappings to 4k pages.
3c726f8d 518 */
bf72aeba 519 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
3c726f8d 520 mmu_virtual_psize = MMU_PAGE_64K;
bf72aeba 521 mmu_vmalloc_psize = MMU_PAGE_64K;
370a908d
BH
522 if (mmu_linear_psize == MMU_PAGE_4K)
523 mmu_linear_psize = MMU_PAGE_64K;
44ae3ab3 524 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
cfe666b1 525 /*
9048e648
AG
526 * When running on pSeries using 64k pages for ioremap
527 * would stop us accessing the HEA ethernet. So if we
528 * have the chance of ever seeing one, stay at 4k.
cfe666b1 529 */
9048e648 530 if (!might_have_hea() || !machine_is(pseries))
cfe666b1
PM
531 mmu_io_psize = MMU_PAGE_64K;
532 } else
bf72aeba
PM
533 mmu_ci_restrictions = 1;
534 }
370a908d 535#endif /* CONFIG_PPC_64K_PAGES */
3c726f8d 536
cec08e7a
BH
537#ifdef CONFIG_SPARSEMEM_VMEMMAP
538 /* We try to use 16M pages for vmemmap if that is supported
539 * and we have at least 1G of RAM at boot
540 */
541 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
95f72d1e 542 memblock_phys_mem_size() >= 0x40000000)
cec08e7a
BH
543 mmu_vmemmap_psize = MMU_PAGE_16M;
544 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
545 mmu_vmemmap_psize = MMU_PAGE_64K;
546 else
547 mmu_vmemmap_psize = MMU_PAGE_4K;
548#endif /* CONFIG_SPARSEMEM_VMEMMAP */
549
bf72aeba 550 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
cec08e7a
BH
551 "virtual = %d, io = %d"
552#ifdef CONFIG_SPARSEMEM_VMEMMAP
553 ", vmemmap = %d"
554#endif
555 "\n",
3c726f8d 556 mmu_psize_defs[mmu_linear_psize].shift,
bf72aeba 557 mmu_psize_defs[mmu_virtual_psize].shift,
cec08e7a
BH
558 mmu_psize_defs[mmu_io_psize].shift
559#ifdef CONFIG_SPARSEMEM_VMEMMAP
560 ,mmu_psize_defs[mmu_vmemmap_psize].shift
561#endif
562 );
3c726f8d
BH
563
564#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
565 /* Reserve 16G huge page memory sections for huge pages */
566 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
3c726f8d
BH
567#endif /* CONFIG_HUGETLB_PAGE */
568}
569
570static int __init htab_dt_scan_pftsize(unsigned long node,
571 const char *uname, int depth,
572 void *data)
573{
9d0c4dfe
RH
574 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
575 const __be32 *prop;
3c726f8d
BH
576
577 /* We are scanning "cpu" nodes only */
578 if (type == NULL || strcmp(type, "cpu") != 0)
579 return 0;
580
12f04f2b 581 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
3c726f8d
BH
582 if (prop != NULL) {
583 /* pft_size[0] is the NUMA CEC cookie */
12f04f2b 584 ppc64_pft_size = be32_to_cpu(prop[1]);
3c726f8d 585 return 1;
1da177e4 586 }
3c726f8d 587 return 0;
1da177e4
LT
588}
589
3c726f8d 590static unsigned long __init htab_get_table_size(void)
3eac8c69 591{
13870b65 592 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
3eac8c69 593
3c726f8d 594 /* If hash size isn't already provided by the platform, we try to
943ffb58 595 * retrieve it from the device-tree. If it's not there neither, we
3c726f8d 596 * calculate it now based on the total RAM size
3eac8c69 597 */
3c726f8d
BH
598 if (ppc64_pft_size == 0)
599 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
3eac8c69
PM
600 if (ppc64_pft_size)
601 return 1UL << ppc64_pft_size;
602
603 /* round mem_size up to next power of 2 */
95f72d1e 604 mem_size = memblock_phys_mem_size();
799d6046
PM
605 rnd_mem_size = 1UL << __ilog2(mem_size);
606 if (rnd_mem_size < mem_size)
3eac8c69
PM
607 rnd_mem_size <<= 1;
608
609 /* # pages / 2 */
13870b65
AB
610 psize = mmu_psize_defs[mmu_virtual_psize].shift;
611 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
3eac8c69
PM
612
613 return pteg_count << 7;
614}
615
54b79248 616#ifdef CONFIG_MEMORY_HOTPLUG
a1194097 617int create_section_mapping(unsigned long start, unsigned long end)
54b79248 618{
a1194097 619 return htab_bolt_mapping(start, end, __pa(start),
f5ea64dc 620 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
a1194097 621 mmu_kernel_ssize);
54b79248 622}
f8c8803b 623
52db9b44 624int remove_section_mapping(unsigned long start, unsigned long end)
f8c8803b 625{
52db9b44
BP
626 return htab_remove_mapping(start, end, mmu_linear_psize,
627 mmu_kernel_ssize);
f8c8803b 628}
54b79248
MK
629#endif /* CONFIG_MEMORY_HOTPLUG */
630
b86206e4
AB
631extern u32 htab_call_hpte_insert1[];
632extern u32 htab_call_hpte_insert2[];
633extern u32 htab_call_hpte_remove[];
634extern u32 htab_call_hpte_updatepp[];
635extern u32 ht64_call_hpte_insert1[];
636extern u32 ht64_call_hpte_insert2[];
637extern u32 ht64_call_hpte_remove[];
638extern u32 ht64_call_hpte_updatepp[];
7d0daae4
ME
639
640static void __init htab_finish_init(void)
641{
16c2d476 642#ifdef CONFIG_PPC_HAS_HASH_64K
b68a70c4 643 patch_branch(ht64_call_hpte_insert1,
26f92060 644 ppc_function_entry(ppc_md.hpte_insert),
b68a70c4
AB
645 BRANCH_SET_LINK);
646 patch_branch(ht64_call_hpte_insert2,
26f92060 647 ppc_function_entry(ppc_md.hpte_insert),
b68a70c4
AB
648 BRANCH_SET_LINK);
649 patch_branch(ht64_call_hpte_remove,
26f92060 650 ppc_function_entry(ppc_md.hpte_remove),
b68a70c4
AB
651 BRANCH_SET_LINK);
652 patch_branch(ht64_call_hpte_updatepp,
26f92060 653 ppc_function_entry(ppc_md.hpte_updatepp),
b68a70c4 654 BRANCH_SET_LINK);
5b825831 655#endif /* CONFIG_PPC_HAS_HASH_64K */
7d0daae4 656
b68a70c4 657 patch_branch(htab_call_hpte_insert1,
26f92060 658 ppc_function_entry(ppc_md.hpte_insert),
b68a70c4
AB
659 BRANCH_SET_LINK);
660 patch_branch(htab_call_hpte_insert2,
26f92060 661 ppc_function_entry(ppc_md.hpte_insert),
b68a70c4
AB
662 BRANCH_SET_LINK);
663 patch_branch(htab_call_hpte_remove,
26f92060 664 ppc_function_entry(ppc_md.hpte_remove),
b68a70c4
AB
665 BRANCH_SET_LINK);
666 patch_branch(htab_call_hpte_updatepp,
26f92060 667 ppc_function_entry(ppc_md.hpte_updatepp),
b68a70c4 668 BRANCH_SET_LINK);
7d0daae4
ME
669}
670
757c74d2 671static void __init htab_initialize(void)
1da177e4 672{
337a7128 673 unsigned long table;
1da177e4 674 unsigned long pteg_count;
9e88ba4e 675 unsigned long prot;
41d824bf 676 unsigned long base = 0, size = 0, limit;
28be7072 677 struct memblock_region *reg;
3c726f8d 678
1da177e4
LT
679 DBG(" -> htab_initialize()\n");
680
1189be65
PM
681 /* Initialize segment sizes */
682 htab_init_seg_sizes();
683
3c726f8d
BH
684 /* Initialize page sizes */
685 htab_init_page_sizes();
686
44ae3ab3 687 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
1189be65
PM
688 mmu_kernel_ssize = MMU_SEGSIZE_1T;
689 mmu_highuser_ssize = MMU_SEGSIZE_1T;
690 printk(KERN_INFO "Using 1TB segments\n");
691 }
692
1da177e4
LT
693 /*
694 * Calculate the required size of the htab. We want the number of
695 * PTEGs to equal one half the number of real pages.
696 */
3c726f8d 697 htab_size_bytes = htab_get_table_size();
1da177e4
LT
698 pteg_count = htab_size_bytes >> 7;
699
1da177e4
LT
700 htab_hash_mask = pteg_count - 1;
701
57cfb814 702 if (firmware_has_feature(FW_FEATURE_LPAR)) {
1da177e4
LT
703 /* Using a hypervisor which owns the htab */
704 htab_address = NULL;
705 _SDR1 = 0;
3ccc00a7
MS
706#ifdef CONFIG_FA_DUMP
707 /*
708 * If firmware assisted dump is active firmware preserves
709 * the contents of htab along with entire partition memory.
710 * Clear the htab if firmware assisted dump is active so
711 * that we dont end up using old mappings.
712 */
713 if (is_fadump_active() && ppc_md.hpte_clear_all)
714 ppc_md.hpte_clear_all();
715#endif
1da177e4
LT
716 } else {
717 /* Find storage for the HPT. Must be contiguous in
41d824bf 718 * the absolute address space. On cell we want it to be
31bf1119 719 * in the first 2 Gig so we can use it for IOMMU hacks.
1da177e4 720 */
41d824bf 721 if (machine_is(cell))
31bf1119 722 limit = 0x80000000;
41d824bf 723 else
27f574c2 724 limit = MEMBLOCK_ALLOC_ANYWHERE;
41d824bf 725
95f72d1e 726 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
1da177e4
LT
727
728 DBG("Hash table allocated at %lx, size: %lx\n", table,
729 htab_size_bytes);
730
70267a7f 731 htab_address = __va(table);
1da177e4
LT
732
733 /* htab absolute addr + encoded htabsize */
734 _SDR1 = table + __ilog2(pteg_count) - 11;
735
736 /* Initialize the HPT with no entries */
737 memset((void *)table, 0, htab_size_bytes);
799d6046
PM
738
739 /* Set SDR1 */
740 mtspr(SPRN_SDR1, _SDR1);
1da177e4
LT
741 }
742
f5ea64dc 743 prot = pgprot_val(PAGE_KERNEL);
1da177e4 744
370a908d 745#ifdef CONFIG_DEBUG_PAGEALLOC
95f72d1e
YL
746 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
747 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
cd3db0c4 748 1, ppc64_rma_size));
370a908d
BH
749 memset(linear_map_hash_slots, 0, linear_map_hash_count);
750#endif /* CONFIG_DEBUG_PAGEALLOC */
751
1da177e4
LT
752 /* On U3 based machines, we need to reserve the DART area and
753 * _NOT_ map it to avoid cache paradoxes as it's remapped non
754 * cacheable later on
755 */
1da177e4
LT
756
757 /* create bolted the linear mapping in the hash table */
28be7072
BH
758 for_each_memblock(memory, reg) {
759 base = (unsigned long)__va(reg->base);
760 size = reg->size;
1da177e4 761
5c339919 762 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
9e88ba4e 763 base, size, prot);
1da177e4
LT
764
765#ifdef CONFIG_U3_DART
766 /* Do not map the DART space. Fortunately, it will be aligned
95f72d1e 767 * in such a way that it will not cross two memblock regions and
3c726f8d
BH
768 * will fit within a single 16Mb page.
769 * The DART space is assumed to be a full 16Mb region even if
770 * we only use 2Mb of that space. We will use more of it later
771 * for AGP GART. We have to use a full 16Mb large page.
1da177e4
LT
772 */
773 DBG("DART base: %lx\n", dart_tablebase);
774
775 if (dart_tablebase != 0 && dart_tablebase >= base
776 && dart_tablebase < (base + size)) {
caf80e57 777 unsigned long dart_table_end = dart_tablebase + 16 * MB;
1da177e4 778 if (base != dart_tablebase)
3c726f8d 779 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
9e88ba4e 780 __pa(base), prot,
1189be65
PM
781 mmu_linear_psize,
782 mmu_kernel_ssize));
caf80e57 783 if ((base + size) > dart_table_end)
3c726f8d 784 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
caf80e57
ME
785 base + size,
786 __pa(dart_table_end),
9e88ba4e 787 prot,
1189be65
PM
788 mmu_linear_psize,
789 mmu_kernel_ssize));
1da177e4
LT
790 continue;
791 }
792#endif /* CONFIG_U3_DART */
caf80e57 793 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
9e88ba4e 794 prot, mmu_linear_psize, mmu_kernel_ssize));
e63075a3
BH
795 }
796 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
1da177e4
LT
797
798 /*
799 * If we have a memory_limit and we've allocated TCEs then we need to
800 * explicitly map the TCE area at the top of RAM. We also cope with the
801 * case that the TCEs start below memory_limit.
802 * tce_alloc_start/end are 16MB aligned so the mapping should work
803 * for either 4K or 16MB pages.
804 */
805 if (tce_alloc_start) {
b5666f70
ME
806 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
807 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
1da177e4
LT
808
809 if (base + size >= tce_alloc_start)
810 tce_alloc_start = base + size + 1;
811
caf80e57 812 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
bc033b63 813 __pa(tce_alloc_start), prot,
1189be65 814 mmu_linear_psize, mmu_kernel_ssize));
1da177e4
LT
815 }
816
7d0daae4
ME
817 htab_finish_init();
818
1da177e4
LT
819 DBG(" <- htab_initialize()\n");
820}
821#undef KB
822#undef MB
1da177e4 823
757c74d2 824void __init early_init_mmu(void)
799d6046 825{
757c74d2 826 /* Initialize the MMU Hash table and create the linear mapping
376af594
ME
827 * of memory. Has to be done before SLB initialization as this is
828 * currently where the page size encoding is obtained.
757c74d2
BH
829 */
830 htab_initialize();
831
376af594 832 /* Initialize SLB management */
13b3d13b 833 slb_initialize();
757c74d2
BH
834}
835
836#ifdef CONFIG_SMP
061d19f2 837void early_init_mmu_secondary(void)
757c74d2
BH
838{
839 /* Initialize hash table for that CPU */
57cfb814 840 if (!firmware_has_feature(FW_FEATURE_LPAR))
799d6046 841 mtspr(SPRN_SDR1, _SDR1);
757c74d2 842
376af594 843 /* Initialize SLB */
13b3d13b 844 slb_initialize();
799d6046 845}
757c74d2 846#endif /* CONFIG_SMP */
799d6046 847
1da177e4
LT
848/*
849 * Called by asm hashtable.S for doing lazy icache flush
850 */
851unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
852{
853 struct page *page;
854
76c8e25b
BH
855 if (!pfn_valid(pte_pfn(pte)))
856 return pp;
857
1da177e4
LT
858 page = pte_page(pte);
859
860 /* page is dirty */
861 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
862 if (trap == 0x400) {
0895ecda 863 flush_dcache_icache_page(page);
1da177e4
LT
864 set_bit(PG_arch_1, &page->flags);
865 } else
3c726f8d 866 pp |= HPTE_R_N;
1da177e4
LT
867 }
868 return pp;
869}
870
3a8247cc 871#ifdef CONFIG_PPC_MM_SLICES
e51df2c1 872static unsigned int get_paca_psize(unsigned long addr)
3a8247cc 873{
7aa0727f
AK
874 u64 lpsizes;
875 unsigned char *hpsizes;
876 unsigned long index, mask_index;
3a8247cc
PM
877
878 if (addr < SLICE_LOW_TOP) {
7aa0727f 879 lpsizes = get_paca()->context.low_slices_psize;
3a8247cc 880 index = GET_LOW_SLICE_INDEX(addr);
7aa0727f 881 return (lpsizes >> (index * 4)) & 0xF;
3a8247cc 882 }
7aa0727f
AK
883 hpsizes = get_paca()->context.high_slices_psize;
884 index = GET_HIGH_SLICE_INDEX(addr);
885 mask_index = index & 0x1;
886 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
3a8247cc
PM
887}
888
889#else
890unsigned int get_paca_psize(unsigned long addr)
891{
892 return get_paca()->context.user_psize;
893}
894#endif
895
721151d0
PM
896/*
897 * Demote a segment to using 4k pages.
898 * For now this makes the whole process use 4k pages.
899 */
721151d0 900#ifdef CONFIG_PPC_64K_PAGES
fa28237c 901void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
16f1c746 902{
3a8247cc 903 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
721151d0 904 return;
3a8247cc 905 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
be3ebfe8 906 copro_flush_all_slbs(mm);
3a8247cc 907 if (get_paca_psize(addr) != MMU_PAGE_4K) {
fa28237c
PM
908 get_paca()->context = mm->context;
909 slb_flush_and_rebolt();
910 }
721151d0 911}
16f1c746 912#endif /* CONFIG_PPC_64K_PAGES */
721151d0 913
fa28237c
PM
914#ifdef CONFIG_PPC_SUBPAGE_PROT
915/*
916 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
917 * Userspace sets the subpage permissions using the subpage_prot system call.
918 *
919 * Result is 0: full permissions, _PAGE_RW: read-only,
920 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
921 */
d28513bc 922static int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c 923{
d28513bc 924 struct subpage_prot_table *spt = &mm->context.spt;
fa28237c
PM
925 u32 spp = 0;
926 u32 **sbpm, *sbpp;
927
928 if (ea >= spt->maxaddr)
929 return 0;
b0d436c7 930 if (ea < 0x100000000UL) {
fa28237c
PM
931 /* addresses below 4GB use spt->low_prot */
932 sbpm = spt->low_prot;
933 } else {
934 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
935 if (!sbpm)
936 return 0;
937 }
938 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
939 if (!sbpp)
940 return 0;
941 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
942
943 /* extract 2-bit bitfield for this 4k subpage */
944 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
945
946 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
947 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
948 return spp;
949}
950
951#else /* CONFIG_PPC_SUBPAGE_PROT */
d28513bc 952static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c
PM
953{
954 return 0;
955}
956#endif
957
4b8692c0
BH
958void hash_failure_debug(unsigned long ea, unsigned long access,
959 unsigned long vsid, unsigned long trap,
d8139ebf 960 int ssize, int psize, int lpsize, unsigned long pte)
4b8692c0
BH
961{
962 if (!printk_ratelimit())
963 return;
964 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
965 ea, access, current->comm);
d8139ebf
AK
966 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
967 trap, vsid, ssize, psize, lpsize, pte);
4b8692c0
BH
968}
969
09567e7f
ME
970static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
971 int psize, bool user_region)
972{
973 if (user_region) {
974 if (psize != get_paca_psize(ea)) {
975 get_paca()->context = mm->context;
976 slb_flush_and_rebolt();
977 }
978 } else if (get_paca()->vmalloc_sllp !=
979 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
980 get_paca()->vmalloc_sllp =
981 mmu_psize_defs[mmu_vmalloc_psize].sllp;
982 slb_vmalloc_update();
983 }
984}
985
1da177e4
LT
986/* Result code is:
987 * 0 - handled
988 * 1 - normal page fault
989 * -1 - critical hash insertion error
fa28237c 990 * -2 - access not permitted by subpage protection mechanism
1da177e4
LT
991 */
992int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
993{
ba12eede 994 enum ctx_state prev_state = exception_enter();
a1128f8f 995 pgd_t *pgdir;
1da177e4
LT
996 unsigned long vsid;
997 struct mm_struct *mm;
998 pte_t *ptep;
a4fe3ce7 999 unsigned hugeshift;
56aa4129 1000 const struct cpumask *tmp;
3c726f8d 1001 int rc, user_region = 0, local = 0;
1189be65 1002 int psize, ssize;
1da177e4 1003
3c726f8d
BH
1004 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1005 ea, access, trap);
1f8d419e 1006
3c726f8d 1007 /* Get region & vsid */
1da177e4
LT
1008 switch (REGION_ID(ea)) {
1009 case USER_REGION_ID:
1010 user_region = 1;
1011 mm = current->mm;
3c726f8d
BH
1012 if (! mm) {
1013 DBG_LOW(" user region with no mm !\n");
ba12eede
LZ
1014 rc = 1;
1015 goto bail;
3c726f8d 1016 }
16c2d476 1017 psize = get_slice_psize(mm, ea);
1189be65
PM
1018 ssize = user_segment_size(ea);
1019 vsid = get_vsid(mm->context.id, ea, ssize);
1da177e4 1020 break;
1da177e4 1021 case VMALLOC_REGION_ID:
1da177e4 1022 mm = &init_mm;
1189be65 1023 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
bf72aeba
PM
1024 if (ea < VMALLOC_END)
1025 psize = mmu_vmalloc_psize;
1026 else
1027 psize = mmu_io_psize;
1189be65 1028 ssize = mmu_kernel_ssize;
1da177e4 1029 break;
1da177e4
LT
1030 default:
1031 /* Not a valid range
1032 * Send the problem up to do_page_fault
1033 */
ba12eede
LZ
1034 rc = 1;
1035 goto bail;
1da177e4 1036 }
3c726f8d 1037 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
1da177e4 1038
c60ac569
AK
1039 /* Bad address. */
1040 if (!vsid) {
1041 DBG_LOW("Bad address!\n");
ba12eede
LZ
1042 rc = 1;
1043 goto bail;
c60ac569 1044 }
3c726f8d 1045 /* Get pgdir */
1da177e4 1046 pgdir = mm->pgd;
ba12eede
LZ
1047 if (pgdir == NULL) {
1048 rc = 1;
1049 goto bail;
1050 }
1da177e4 1051
3c726f8d 1052 /* Check CPU locality */
56aa4129
RR
1053 tmp = cpumask_of(smp_processor_id());
1054 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
1da177e4
LT
1055 local = 1;
1056
16c2d476 1057#ifndef CONFIG_PPC_64K_PAGES
a4fe3ce7
DG
1058 /* If we use 4K pages and our psize is not 4K, then we might
1059 * be hitting a special driver mapping, and need to align the
1060 * address before we fetch the PTE.
1061 *
1062 * It could also be a hugepage mapping, in which case this is
1063 * not necessary, but it's not harmful, either.
16c2d476
BH
1064 */
1065 if (psize != MMU_PAGE_4K)
1066 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1067#endif /* CONFIG_PPC_64K_PAGES */
1068
3c726f8d 1069 /* Get PTE and page size from page tables */
a4fe3ce7 1070 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
3c726f8d
BH
1071 if (ptep == NULL || !pte_present(*ptep)) {
1072 DBG_LOW(" no PTE !\n");
ba12eede
LZ
1073 rc = 1;
1074 goto bail;
3c726f8d
BH
1075 }
1076
ca91e6c0
BH
1077 /* Add _PAGE_PRESENT to the required access perm */
1078 access |= _PAGE_PRESENT;
1079
1080 /* Pre-check access permissions (will be re-checked atomically
1081 * in __hash_page_XX but this pre-check is a fast path
1082 */
1083 if (access & ~pte_val(*ptep)) {
1084 DBG_LOW(" no access !\n");
ba12eede
LZ
1085 rc = 1;
1086 goto bail;
ca91e6c0
BH
1087 }
1088
ba12eede 1089 if (hugeshift) {
6d492ecc
AK
1090 if (pmd_trans_huge(*(pmd_t *)ptep))
1091 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1092 trap, local, ssize, psize);
1093#ifdef CONFIG_HUGETLB_PAGE
1094 else
1095 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1096 local, ssize, hugeshift, psize);
1097#else
1098 else {
1099 /*
1100 * if we have hugeshift, and is not transhuge with
1101 * hugetlb disabled, something is really wrong.
1102 */
1103 rc = 1;
1104 WARN_ON(1);
1105 }
1106#endif
09567e7f
ME
1107 check_paca_psize(ea, mm, psize, user_region);
1108
ba12eede
LZ
1109 goto bail;
1110 }
a4fe3ce7 1111
3c726f8d
BH
1112#ifndef CONFIG_PPC_64K_PAGES
1113 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1114#else
1115 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1116 pte_val(*(ptep + PTRS_PER_PTE)));
1117#endif
3c726f8d 1118 /* Do actual hashing */
16c2d476 1119#ifdef CONFIG_PPC_64K_PAGES
721151d0 1120 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
3a8247cc 1121 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
721151d0
PM
1122 demote_segment_4k(mm, ea);
1123 psize = MMU_PAGE_4K;
1124 }
1125
16f1c746
BH
1126 /* If this PTE is non-cacheable and we have restrictions on
1127 * using non cacheable large pages, then we switch to 4k
1128 */
1129 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1130 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1131 if (user_region) {
1132 demote_segment_4k(mm, ea);
1133 psize = MMU_PAGE_4K;
1134 } else if (ea < VMALLOC_END) {
1135 /*
1136 * some driver did a non-cacheable mapping
1137 * in vmalloc space, so switch vmalloc
1138 * to 4k pages
1139 */
1140 printk(KERN_ALERT "Reducing vmalloc segment "
1141 "to 4kB pages because of "
1142 "non-cacheable mapping\n");
1143 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
be3ebfe8 1144 copro_flush_all_slbs(mm);
bf72aeba 1145 }
16f1c746 1146 }
09567e7f
ME
1147
1148 check_paca_psize(ea, mm, psize, user_region);
16c2d476 1149#endif /* CONFIG_PPC_64K_PAGES */
16f1c746 1150
16c2d476 1151#ifdef CONFIG_PPC_HAS_HASH_64K
bf72aeba 1152 if (psize == MMU_PAGE_64K)
1189be65 1153 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
3c726f8d 1154 else
16c2d476 1155#endif /* CONFIG_PPC_HAS_HASH_64K */
fa28237c 1156 {
a1128f8f 1157 int spp = subpage_protection(mm, ea);
fa28237c
PM
1158 if (access & spp)
1159 rc = -2;
1160 else
1161 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1162 local, ssize, spp);
1163 }
3c726f8d 1164
4b8692c0
BH
1165 /* Dump some info in case of hash insertion failure, they should
1166 * never happen so it is really useful to know if/when they do
1167 */
1168 if (rc == -1)
1169 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
d8139ebf 1170 psize, pte_val(*ptep));
3c726f8d
BH
1171#ifndef CONFIG_PPC_64K_PAGES
1172 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1173#else
1174 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1175 pte_val(*(ptep + PTRS_PER_PTE)));
1176#endif
1177 DBG_LOW(" -> rc=%d\n", rc);
ba12eede
LZ
1178
1179bail:
1180 exception_exit(prev_state);
3c726f8d 1181 return rc;
1da177e4 1182}
67207b96 1183EXPORT_SYMBOL_GPL(hash_page);
1da177e4 1184
3c726f8d
BH
1185void hash_preload(struct mm_struct *mm, unsigned long ea,
1186 unsigned long access, unsigned long trap)
1da177e4 1187{
12bc9f6f 1188 int hugepage_shift;
3c726f8d 1189 unsigned long vsid;
0b97fee0 1190 pgd_t *pgdir;
3c726f8d 1191 pte_t *ptep;
3c726f8d 1192 unsigned long flags;
4b8692c0 1193 int rc, ssize, local = 0;
3c726f8d 1194
d0f13e3c
BH
1195 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1196
1197#ifdef CONFIG_PPC_MM_SLICES
1198 /* We only prefault standard pages for now */
2b02d139 1199 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
3c726f8d 1200 return;
d0f13e3c 1201#endif
3c726f8d
BH
1202
1203 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1204 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1da177e4 1205
16f1c746 1206 /* Get Linux PTE if available */
3c726f8d
BH
1207 pgdir = mm->pgd;
1208 if (pgdir == NULL)
1209 return;
0ac52dd7
AK
1210
1211 /* Get VSID */
1212 ssize = user_segment_size(ea);
1213 vsid = get_vsid(mm->context.id, ea, ssize);
1214 if (!vsid)
1215 return;
1216 /*
1217 * Hash doesn't like irqs. Walking linux page table with irq disabled
1218 * saves us from holding multiple locks.
1219 */
1220 local_irq_save(flags);
1221
12bc9f6f
AK
1222 /*
1223 * THP pages use update_mmu_cache_pmd. We don't do
1224 * hash preload there. Hence can ignore THP here
1225 */
1226 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugepage_shift);
3c726f8d 1227 if (!ptep)
0ac52dd7 1228 goto out_exit;
16f1c746 1229
12bc9f6f 1230 WARN_ON(hugepage_shift);
16f1c746
BH
1231#ifdef CONFIG_PPC_64K_PAGES
1232 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1233 * a 64K kernel), then we don't preload, hash_page() will take
1234 * care of it once we actually try to access the page.
1235 * That way we don't have to duplicate all of the logic for segment
1236 * page size demotion here
1237 */
1238 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
0ac52dd7 1239 goto out_exit;
16f1c746
BH
1240#endif /* CONFIG_PPC_64K_PAGES */
1241
16c2d476 1242 /* Is that local to this CPU ? */
56aa4129 1243 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
3c726f8d 1244 local = 1;
16c2d476
BH
1245
1246 /* Hash it in */
1247#ifdef CONFIG_PPC_HAS_HASH_64K
bf72aeba 1248 if (mm->context.user_psize == MMU_PAGE_64K)
4b8692c0 1249 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
1da177e4 1250 else
5b825831 1251#endif /* CONFIG_PPC_HAS_HASH_64K */
4b8692c0 1252 rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
1c2c25c7 1253 subpage_protection(mm, ea));
4b8692c0
BH
1254
1255 /* Dump some info in case of hash insertion failure, they should
1256 * never happen so it is really useful to know if/when they do
1257 */
1258 if (rc == -1)
1259 hash_failure_debug(ea, access, vsid, trap, ssize,
d8139ebf
AK
1260 mm->context.user_psize,
1261 mm->context.user_psize,
1262 pte_val(*ptep));
0ac52dd7 1263out_exit:
3c726f8d
BH
1264 local_irq_restore(flags);
1265}
1266
f6ab0b92
BH
1267/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1268 * do not forget to update the assembly call site !
1269 */
5524a27d 1270void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1189be65 1271 int local)
3c726f8d
BH
1272{
1273 unsigned long hash, index, shift, hidx, slot;
1274
5524a27d
AK
1275 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1276 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1277 hash = hpt_hash(vpn, shift, ssize);
3c726f8d
BH
1278 hidx = __rpte_to_hidx(pte, index);
1279 if (hidx & _PTEIDX_SECONDARY)
1280 hash = ~hash;
1281 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1282 slot += hidx & _PTEIDX_GROUP_IX;
5c339919 1283 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
db3d8534
AK
1284 /*
1285 * We use same base page size and actual psize, because we don't
1286 * use these functions for hugepage
1287 */
1288 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
3c726f8d 1289 } pte_iterate_hashed_end();
bc2a9408
MN
1290
1291#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1292 /* Transactions are not aborted by tlbiel, only tlbie.
1293 * Without, syncing a page back to a block device w/ PIO could pick up
1294 * transactional data (bad!) so we force an abort here. Before the
1295 * sync the page will be made read-only, which will flush_hash_page.
1296 * BIG ISSUE here: if the kernel uses a page from userspace without
1297 * unmapping it first, it may see the speculated version.
1298 */
1299 if (local && cpu_has_feature(CPU_FTR_TM) &&
c2fd22df 1300 current->thread.regs &&
bc2a9408
MN
1301 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1302 tm_enable();
1303 tm_abort(TM_CAUSE_TLBI);
1304 }
1305#endif
1da177e4
LT
1306}
1307
61b1a942 1308void flush_hash_range(unsigned long number, int local)
1da177e4 1309{
3c726f8d 1310 if (ppc_md.flush_hash_range)
61b1a942 1311 ppc_md.flush_hash_range(number, local);
3c726f8d 1312 else {
1da177e4 1313 int i;
61b1a942
BH
1314 struct ppc64_tlb_batch *batch =
1315 &__get_cpu_var(ppc64_tlb_batch);
1da177e4
LT
1316
1317 for (i = 0; i < number; i++)
5524a27d 1318 flush_hash_page(batch->vpn[i], batch->pte[i],
1189be65 1319 batch->psize, batch->ssize, local);
1da177e4
LT
1320 }
1321}
1322
1da177e4
LT
1323/*
1324 * low_hash_fault is called when we the low level hash code failed
1325 * to instert a PTE due to an hypervisor error
1326 */
fa28237c 1327void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
1da177e4 1328{
ba12eede
LZ
1329 enum ctx_state prev_state = exception_enter();
1330
1da177e4 1331 if (user_mode(regs)) {
fa28237c
PM
1332#ifdef CONFIG_PPC_SUBPAGE_PROT
1333 if (rc == -2)
1334 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1335 else
1336#endif
1337 _exception(SIGBUS, regs, BUS_ADRERR, address);
1338 } else
1339 bad_page_fault(regs, address, SIGBUS);
ba12eede
LZ
1340
1341 exception_exit(prev_state);
1da177e4 1342}
370a908d 1343
b170bd3d
LZ
1344long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1345 unsigned long pa, unsigned long rflags,
1346 unsigned long vflags, int psize, int ssize)
1347{
1348 unsigned long hpte_group;
1349 long slot;
1350
1351repeat:
1352 hpte_group = ((hash & htab_hash_mask) *
1353 HPTES_PER_GROUP) & ~0x7UL;
1354
1355 /* Insert into the hash table, primary slot */
1356 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
b1022fbd 1357 psize, psize, ssize);
b170bd3d
LZ
1358
1359 /* Primary is full, try the secondary */
1360 if (unlikely(slot == -1)) {
1361 hpte_group = ((~hash & htab_hash_mask) *
1362 HPTES_PER_GROUP) & ~0x7UL;
1363 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1364 vflags | HPTE_V_SECONDARY,
b1022fbd 1365 psize, psize, ssize);
b170bd3d
LZ
1366 if (slot == -1) {
1367 if (mftb() & 0x1)
1368 hpte_group = ((hash & htab_hash_mask) *
1369 HPTES_PER_GROUP)&~0x7UL;
1370
1371 ppc_md.hpte_remove(hpte_group);
1372 goto repeat;
1373 }
1374 }
1375
1376 return slot;
1377}
1378
370a908d
BH
1379#ifdef CONFIG_DEBUG_PAGEALLOC
1380static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1381{
016af59f 1382 unsigned long hash;
1189be65 1383 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1384 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
bc033b63 1385 unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
016af59f 1386 long ret;
370a908d 1387
5524a27d 1388 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d 1389
c60ac569
AK
1390 /* Don't create HPTE entries for bad address */
1391 if (!vsid)
1392 return;
016af59f
LZ
1393
1394 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1395 HPTE_V_BOLTED,
1396 mmu_linear_psize, mmu_kernel_ssize);
1397
370a908d
BH
1398 BUG_ON (ret < 0);
1399 spin_lock(&linear_map_hash_lock);
1400 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1401 linear_map_hash_slots[lmi] = ret | 0x80;
1402 spin_unlock(&linear_map_hash_lock);
1403}
1404
1405static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1406{
1189be65
PM
1407 unsigned long hash, hidx, slot;
1408 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1409 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
370a908d 1410
5524a27d 1411 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d
BH
1412 spin_lock(&linear_map_hash_lock);
1413 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1414 hidx = linear_map_hash_slots[lmi] & 0x7f;
1415 linear_map_hash_slots[lmi] = 0;
1416 spin_unlock(&linear_map_hash_lock);
1417 if (hidx & _PTEIDX_SECONDARY)
1418 hash = ~hash;
1419 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1420 slot += hidx & _PTEIDX_GROUP_IX;
db3d8534
AK
1421 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1422 mmu_kernel_ssize, 0);
370a908d
BH
1423}
1424
1425void kernel_map_pages(struct page *page, int numpages, int enable)
1426{
1427 unsigned long flags, vaddr, lmi;
1428 int i;
1429
1430 local_irq_save(flags);
1431 for (i = 0; i < numpages; i++, page++) {
1432 vaddr = (unsigned long)page_address(page);
1433 lmi = __pa(vaddr) >> PAGE_SHIFT;
1434 if (lmi >= linear_map_hash_count)
1435 continue;
1436 if (enable)
1437 kernel_map_linear_page(vaddr, lmi);
1438 else
1439 kernel_unmap_linear_page(vaddr, lmi);
1440 }
1441 local_irq_restore(flags);
1442}
1443#endif /* CONFIG_DEBUG_PAGEALLOC */
cd3db0c4
BH
1444
1445void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1446 phys_addr_t first_memblock_size)
1447{
1448 /* We don't currently support the first MEMBLOCK not mapping 0
1449 * physical on those processors
1450 */
1451 BUG_ON(first_memblock_base != 0);
1452
1453 /* On LPAR systems, the first entry is our RMA region,
1454 * non-LPAR 64-bit hash MMU systems don't have a limitation
1455 * on real mode access, but using the first entry works well
1456 * enough. We also clamp it to 1G to avoid some funky things
1457 * such as RTAS bugs etc...
1458 */
1459 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1460
1461 /* Finally limit subsequent allocations */
1462 memblock_set_current_limit(ppc64_rma_size);
1463}