Replace <asm/uaccess.h> with <linux/uaccess.h> globally
[linux-block.git] / arch / powerpc / mm / hash_utils_64.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
3c726f8d 22#undef DEBUG_LOW
1da177e4 23
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
66b15db6 30#include <linux/export.h>
1da177e4
LT
31#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
95f72d1e 35#include <linux/memblock.h>
ba12eede 36#include <linux/context_tracking.h>
5556ecf5 37#include <linux/libfdt.h>
1da177e4 38
1da177e4
LT
39#include <asm/processor.h>
40#include <asm/pgtable.h>
41#include <asm/mmu.h>
42#include <asm/mmu_context.h>
43#include <asm/page.h>
44#include <asm/types.h>
7c0f6ba6 45#include <linux/uaccess.h>
1da177e4 46#include <asm/machdep.h>
d9b2b2a2 47#include <asm/prom.h>
1da177e4
LT
48#include <asm/tlbflush.h>
49#include <asm/io.h>
50#include <asm/eeh.h>
51#include <asm/tlb.h>
52#include <asm/cacheflush.h>
53#include <asm/cputable.h>
1da177e4 54#include <asm/sections.h>
be3ebfe8 55#include <asm/copro.h>
aa39be09 56#include <asm/udbg.h>
b68a70c4 57#include <asm/code-patching.h>
3ccc00a7 58#include <asm/fadump.h>
f5339277 59#include <asm/firmware.h>
bc2a9408 60#include <asm/tm.h>
cfcb3d80 61#include <asm/trace.h>
166dd7d3 62#include <asm/ps3.h>
1da177e4
LT
63
64#ifdef DEBUG
65#define DBG(fmt...) udbg_printf(fmt)
66#else
67#define DBG(fmt...)
68#endif
69
3c726f8d
BH
70#ifdef DEBUG_LOW
71#define DBG_LOW(fmt...) udbg_printf(fmt)
72#else
73#define DBG_LOW(fmt...)
74#endif
75
76#define KB (1024)
77#define MB (1024*KB)
658013e9 78#define GB (1024L*MB)
3c726f8d 79
1da177e4
LT
80/*
81 * Note: pte --> Linux PTE
82 * HPTE --> PowerPC Hashed Page Table Entry
83 *
84 * Execution context:
85 * htab_initialize is called with the MMU off (of course), but
86 * the kernel has been copied down to zero so it can directly
87 * reference global data. At this point it is very difficult
88 * to print debug info.
89 *
90 */
91
799d6046
PM
92static unsigned long _SDR1;
93struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
e1802b06 94EXPORT_SYMBOL_GPL(mmu_psize_defs);
799d6046 95
0eeede0c
PM
96u8 hpte_page_sizes[1 << LP_BITS];
97EXPORT_SYMBOL_GPL(hpte_page_sizes);
98
8e561e7e 99struct hash_pte *htab_address;
337a7128 100unsigned long htab_size_bytes;
96e28449 101unsigned long htab_hash_mask;
4ab79aa8 102EXPORT_SYMBOL_GPL(htab_hash_mask);
3c726f8d 103int mmu_linear_psize = MMU_PAGE_4K;
8ca7a82f 104EXPORT_SYMBOL_GPL(mmu_linear_psize);
3c726f8d 105int mmu_virtual_psize = MMU_PAGE_4K;
bf72aeba 106int mmu_vmalloc_psize = MMU_PAGE_4K;
cec08e7a
BH
107#ifdef CONFIG_SPARSEMEM_VMEMMAP
108int mmu_vmemmap_psize = MMU_PAGE_4K;
109#endif
bf72aeba 110int mmu_io_psize = MMU_PAGE_4K;
1189be65 111int mmu_kernel_ssize = MMU_SEGSIZE_256M;
8ca7a82f 112EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
1189be65 113int mmu_highuser_ssize = MMU_SEGSIZE_256M;
584f8b71 114u16 mmu_slb_size = 64;
4ab79aa8 115EXPORT_SYMBOL_GPL(mmu_slb_size);
bf72aeba
PM
116#ifdef CONFIG_PPC_64K_PAGES
117int mmu_ci_restrictions;
118#endif
370a908d
BH
119#ifdef CONFIG_DEBUG_PAGEALLOC
120static u8 *linear_map_hash_slots;
121static unsigned long linear_map_hash_count;
ed166692 122static DEFINE_SPINLOCK(linear_map_hash_lock);
370a908d 123#endif /* CONFIG_DEBUG_PAGEALLOC */
7025776e
BH
124struct mmu_hash_ops mmu_hash_ops;
125EXPORT_SYMBOL(mmu_hash_ops);
1da177e4 126
3c726f8d
BH
127/* There are definitions of page sizes arrays to be used when none
128 * is provided by the firmware.
129 */
1da177e4 130
3c726f8d
BH
131/* Pre-POWER4 CPUs (4k pages only)
132 */
09de9ff8 133static struct mmu_psize_def mmu_psize_defaults_old[] = {
3c726f8d
BH
134 [MMU_PAGE_4K] = {
135 .shift = 12,
136 .sllp = 0,
b1022fbd 137 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
138 .avpnm = 0,
139 .tlbiel = 0,
140 },
141};
142
143/* POWER4, GPUL, POWER5
144 *
145 * Support for 16Mb large pages
146 */
09de9ff8 147static struct mmu_psize_def mmu_psize_defaults_gp[] = {
3c726f8d
BH
148 [MMU_PAGE_4K] = {
149 .shift = 12,
150 .sllp = 0,
b1022fbd 151 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
152 .avpnm = 0,
153 .tlbiel = 1,
154 },
155 [MMU_PAGE_16M] = {
156 .shift = 24,
157 .sllp = SLB_VSID_L,
b1022fbd
AK
158 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
159 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
3c726f8d
BH
160 .avpnm = 0x1UL,
161 .tlbiel = 0,
162 },
163};
164
dc47c0c1
AK
165/*
166 * 'R' and 'C' update notes:
167 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
168 * create writeable HPTEs without C set, because the hcall H_PROTECT
169 * that we use in that case will not update C
170 * - The above is however not a problem, because we also don't do that
171 * fancy "no flush" variant of eviction and we use H_REMOVE which will
172 * do the right thing and thus we don't have the race I described earlier
173 *
174 * - Under bare metal, we do have the race, so we need R and C set
175 * - We make sure R is always set and never lost
176 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
177 */
c6a3c495 178unsigned long htab_convert_pte_flags(unsigned long pteflags)
bc033b63 179{
c6a3c495 180 unsigned long rflags = 0;
bc033b63
BH
181
182 /* _PAGE_EXEC -> NOEXEC */
183 if ((pteflags & _PAGE_EXEC) == 0)
184 rflags |= HPTE_R_N;
c6a3c495 185 /*
e58e87ad 186 * PPP bits:
1ec3f937 187 * Linux uses slb key 0 for kernel and 1 for user.
e58e87ad
AK
188 * kernel RW areas are mapped with PPP=0b000
189 * User area is mapped with PPP=0b010 for read/write
190 * or PPP=0b011 for read-only (including writeable but clean pages).
bc033b63 191 */
e58e87ad
AK
192 if (pteflags & _PAGE_PRIVILEGED) {
193 /*
194 * Kernel read only mapped with ppp bits 0b110
195 */
984d7a1e
AK
196 if (!(pteflags & _PAGE_WRITE)) {
197 if (mmu_has_feature(MMU_FTR_KERNEL_RO))
198 rflags |= (HPTE_R_PP0 | 0x2);
199 else
200 rflags |= 0x3;
201 }
e58e87ad 202 } else {
c7d54842
AK
203 if (pteflags & _PAGE_RWX)
204 rflags |= 0x2;
205 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
c6a3c495
AK
206 rflags |= 0x1;
207 }
c8c06f5a 208 /*
dc47c0c1
AK
209 * We can't allow hardware to update hpte bits. Hence always
210 * set 'R' bit and set 'C' if it is a write fault
c8c06f5a 211 */
e568006b 212 rflags |= HPTE_R_R;
dc47c0c1
AK
213
214 if (pteflags & _PAGE_DIRTY)
215 rflags |= HPTE_R_C;
40e8550a
AK
216 /*
217 * Add in WIG bits
218 */
30bda41a
AK
219
220 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
40e8550a 221 rflags |= HPTE_R_I;
e568006b 222 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
30bda41a 223 rflags |= (HPTE_R_I | HPTE_R_G);
e568006b
AK
224 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
225 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
226 else
227 /*
228 * Add memory coherence if cache inhibited is not set
229 */
230 rflags |= HPTE_R_M;
40e8550a
AK
231
232 return rflags;
bc033b63 233}
3c726f8d
BH
234
235int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
bc033b63 236 unsigned long pstart, unsigned long prot,
1189be65 237 int psize, int ssize)
1da177e4 238{
3c726f8d
BH
239 unsigned long vaddr, paddr;
240 unsigned int step, shift;
3c726f8d 241 int ret = 0;
1da177e4 242
3c726f8d
BH
243 shift = mmu_psize_defs[psize].shift;
244 step = 1 << shift;
1da177e4 245
bc033b63
BH
246 prot = htab_convert_pte_flags(prot);
247
248 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
249 vstart, vend, pstart, prot, psize, ssize);
250
3c726f8d
BH
251 for (vaddr = vstart, paddr = pstart; vaddr < vend;
252 vaddr += step, paddr += step) {
370a908d 253 unsigned long hash, hpteg;
1189be65 254 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
5524a27d 255 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
9e88ba4e
PM
256 unsigned long tprot = prot;
257
c60ac569
AK
258 /*
259 * If we hit a bad address return error.
260 */
261 if (!vsid)
262 return -1;
9e88ba4e 263 /* Make kernel text executable */
549e8152 264 if (overlaps_kernel_text(vaddr, vaddr + step))
9e88ba4e 265 tprot &= ~HPTE_R_N;
1da177e4 266
b18db0b8
AG
267 /* Make kvm guest trampolines executable */
268 if (overlaps_kvm_tmp(vaddr, vaddr + step))
269 tprot &= ~HPTE_R_N;
270
429d2e83
MS
271 /*
272 * If relocatable, check if it overlaps interrupt vectors that
273 * are copied down to real 0. For relocatable kernel
274 * (e.g. kdump case) we copy interrupt vectors down to real
275 * address 0. Mark that region as executable. This is
276 * because on p8 system with relocation on exception feature
277 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
278 * in order to execute the interrupt handlers in virtual
279 * mode the vector region need to be marked as executable.
280 */
281 if ((PHYSICAL_START > MEMORY_START) &&
282 overlaps_interrupt_vector_text(vaddr, vaddr + step))
283 tprot &= ~HPTE_R_N;
284
5524a27d 285 hash = hpt_hash(vpn, shift, ssize);
1da177e4
LT
286 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
287
7025776e
BH
288 BUG_ON(!mmu_hash_ops.hpte_insert);
289 ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
290 HPTE_V_BOLTED, psize, psize,
291 ssize);
c30a4df3 292
3c726f8d
BH
293 if (ret < 0)
294 break;
e7df0d88 295
370a908d 296#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
297 if (debug_pagealloc_enabled() &&
298 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
370a908d
BH
299 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
300#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d
BH
301 }
302 return ret < 0 ? ret : 0;
303}
1da177e4 304
ed5694a8 305int htab_remove_mapping(unsigned long vstart, unsigned long vend,
f8c8803b
BP
306 int psize, int ssize)
307{
308 unsigned long vaddr;
309 unsigned int step, shift;
27828f98
DG
310 int rc;
311 int ret = 0;
f8c8803b
BP
312
313 shift = mmu_psize_defs[psize].shift;
314 step = 1 << shift;
315
7025776e 316 if (!mmu_hash_ops.hpte_removebolted)
abd0a0e7 317 return -ENODEV;
f8c8803b 318
27828f98 319 for (vaddr = vstart; vaddr < vend; vaddr += step) {
7025776e 320 rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
27828f98
DG
321 if (rc == -ENOENT) {
322 ret = -ENOENT;
323 continue;
324 }
325 if (rc < 0)
326 return rc;
327 }
52db9b44 328
27828f98 329 return ret;
f8c8803b
BP
330}
331
faf78829
OH
332static bool disable_1tb_segments = false;
333
334static int __init parse_disable_1tb_segments(char *p)
335{
336 disable_1tb_segments = true;
337 return 0;
338}
339early_param("disable_1tb_segments", parse_disable_1tb_segments);
340
1189be65
PM
341static int __init htab_dt_scan_seg_sizes(unsigned long node,
342 const char *uname, int depth,
343 void *data)
344{
9d0c4dfe
RH
345 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
346 const __be32 *prop;
347 int size = 0;
1189be65
PM
348
349 /* We are scanning "cpu" nodes only */
350 if (type == NULL || strcmp(type, "cpu") != 0)
351 return 0;
352
12f04f2b 353 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
1189be65
PM
354 if (prop == NULL)
355 return 0;
356 for (; size >= 4; size -= 4, ++prop) {
12f04f2b 357 if (be32_to_cpu(prop[0]) == 40) {
1189be65 358 DBG("1T segment support detected\n");
faf78829
OH
359
360 if (disable_1tb_segments) {
361 DBG("1T segments disabled by command line\n");
362 break;
363 }
364
44ae3ab3 365 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
f5534004 366 return 1;
1189be65 367 }
1189be65 368 }
44ae3ab3 369 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
1189be65
PM
370 return 0;
371}
372
b1022fbd
AK
373static int __init get_idx_from_shift(unsigned int shift)
374{
375 int idx = -1;
376
377 switch (shift) {
378 case 0xc:
379 idx = MMU_PAGE_4K;
380 break;
381 case 0x10:
382 idx = MMU_PAGE_64K;
383 break;
384 case 0x14:
385 idx = MMU_PAGE_1M;
386 break;
387 case 0x18:
388 idx = MMU_PAGE_16M;
389 break;
390 case 0x22:
391 idx = MMU_PAGE_16G;
392 break;
393 }
394 return idx;
395}
396
3c726f8d
BH
397static int __init htab_dt_scan_page_sizes(unsigned long node,
398 const char *uname, int depth,
399 void *data)
400{
9d0c4dfe
RH
401 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
402 const __be32 *prop;
403 int size = 0;
3c726f8d
BH
404
405 /* We are scanning "cpu" nodes only */
406 if (type == NULL || strcmp(type, "cpu") != 0)
407 return 0;
408
12f04f2b 409 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
9e34992a
ME
410 if (!prop)
411 return 0;
412
413 pr_info("Page sizes from device-tree:\n");
414 size /= 4;
415 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
416 while(size > 0) {
417 unsigned int base_shift = be32_to_cpu(prop[0]);
418 unsigned int slbenc = be32_to_cpu(prop[1]);
419 unsigned int lpnum = be32_to_cpu(prop[2]);
420 struct mmu_psize_def *def;
421 int idx, base_idx;
422
423 size -= 3; prop += 3;
424 base_idx = get_idx_from_shift(base_shift);
425 if (base_idx < 0) {
426 /* skip the pte encoding also */
427 prop += lpnum * 2; size -= lpnum * 2;
428 continue;
429 }
430 def = &mmu_psize_defs[base_idx];
431 if (base_idx == MMU_PAGE_16M)
432 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
433
434 def->shift = base_shift;
435 if (base_shift <= 23)
436 def->avpnm = 0;
437 else
438 def->avpnm = (1 << (base_shift - 23)) - 1;
439 def->sllp = slbenc;
440 /*
441 * We don't know for sure what's up with tlbiel, so
442 * for now we only set it for 4K and 64K pages
443 */
444 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
445 def->tlbiel = 1;
446 else
447 def->tlbiel = 0;
448
449 while (size > 0 && lpnum) {
450 unsigned int shift = be32_to_cpu(prop[0]);
451 int penc = be32_to_cpu(prop[1]);
452
453 prop += 2; size -= 2;
454 lpnum--;
455
456 idx = get_idx_from_shift(shift);
457 if (idx < 0)
b1022fbd 458 continue;
9e34992a
ME
459
460 if (penc == -1)
461 pr_err("Invalid penc for base_shift=%d "
462 "shift=%d\n", base_shift, shift);
463
464 def->penc[idx] = penc;
465 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
466 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
467 base_shift, shift, def->sllp,
468 def->avpnm, def->tlbiel, def->penc[idx]);
1da177e4 469 }
3c726f8d 470 }
9e34992a
ME
471
472 return 1;
3c726f8d
BH
473}
474
e16a9c09 475#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
476/* Scan for 16G memory blocks that have been set aside for huge pages
477 * and reserve those blocks for 16G huge pages.
478 */
479static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
480 const char *uname, int depth,
481 void *data) {
9d0c4dfe
RH
482 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
483 const __be64 *addr_prop;
484 const __be32 *page_count_prop;
658013e9
JT
485 unsigned int expected_pages;
486 long unsigned int phys_addr;
487 long unsigned int block_size;
488
489 /* We are scanning "memory" nodes only */
490 if (type == NULL || strcmp(type, "memory") != 0)
491 return 0;
492
493 /* This property is the log base 2 of the number of virtual pages that
494 * will represent this memory block. */
495 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
496 if (page_count_prop == NULL)
497 return 0;
12f04f2b 498 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
658013e9
JT
499 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
500 if (addr_prop == NULL)
501 return 0;
12f04f2b
AB
502 phys_addr = be64_to_cpu(addr_prop[0]);
503 block_size = be64_to_cpu(addr_prop[1]);
658013e9
JT
504 if (block_size != (16 * GB))
505 return 0;
506 printk(KERN_INFO "Huge page(16GB) memory: "
507 "addr = 0x%lX size = 0x%lX pages = %d\n",
508 phys_addr, block_size, expected_pages);
95f72d1e
YL
509 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
510 memblock_reserve(phys_addr, block_size * expected_pages);
4792adba
JT
511 add_gpage(phys_addr, block_size, expected_pages);
512 }
658013e9
JT
513 return 0;
514}
e16a9c09 515#endif /* CONFIG_HUGETLB_PAGE */
658013e9 516
b1022fbd
AK
517static void mmu_psize_set_default_penc(void)
518{
519 int bpsize, apsize;
520 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
521 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
522 mmu_psize_defs[bpsize].penc[apsize] = -1;
523}
524
9048e648
AG
525#ifdef CONFIG_PPC_64K_PAGES
526
527static bool might_have_hea(void)
528{
529 /*
530 * The HEA ethernet adapter requires awareness of the
531 * GX bus. Without that awareness we can easily assume
532 * we will never see an HEA ethernet device.
533 */
534#ifdef CONFIG_IBMEBUS
2b4e3ad8 535 return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
08bf75ba 536 firmware_has_feature(FW_FEATURE_SPLPAR);
9048e648
AG
537#else
538 return false;
539#endif
540}
541
542#endif /* #ifdef CONFIG_PPC_64K_PAGES */
543
bacf9cf8 544static void __init htab_scan_page_sizes(void)
3c726f8d
BH
545{
546 int rc;
547
b1022fbd
AK
548 /* se the invalid penc to -1 */
549 mmu_psize_set_default_penc();
550
3c726f8d
BH
551 /* Default to 4K pages only */
552 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
553 sizeof(mmu_psize_defaults_old));
554
555 /*
556 * Try to find the available page sizes in the device-tree
557 */
558 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
b8f1b4f8 559 if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
bacf9cf8
ME
560 /*
561 * Nothing in the device-tree, but the CPU supports 16M pages,
562 * so let's fallback on a known size list for 16M capable CPUs.
563 */
3c726f8d
BH
564 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
565 sizeof(mmu_psize_defaults_gp));
bacf9cf8
ME
566 }
567
568#ifdef CONFIG_HUGETLB_PAGE
569 /* Reserve 16G huge page memory sections for huge pages */
570 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
571#endif /* CONFIG_HUGETLB_PAGE */
572}
573
0eeede0c
PM
574/*
575 * Fill in the hpte_page_sizes[] array.
576 * We go through the mmu_psize_defs[] array looking for all the
577 * supported base/actual page size combinations. Each combination
578 * has a unique pagesize encoding (penc) value in the low bits of
579 * the LP field of the HPTE. For actual page sizes less than 1MB,
580 * some of the upper LP bits are used for RPN bits, meaning that
581 * we need to fill in several entries in hpte_page_sizes[].
582 *
583 * In diagrammatic form, with r = RPN bits and z = page size bits:
584 * PTE LP actual page size
585 * rrrr rrrz >=8KB
586 * rrrr rrzz >=16KB
587 * rrrr rzzz >=32KB
588 * rrrr zzzz >=64KB
589 * ...
590 *
591 * The zzzz bits are implementation-specific but are chosen so that
592 * no encoding for a larger page size uses the same value in its
593 * low-order N bits as the encoding for the 2^(12+N) byte page size
594 * (if it exists).
595 */
596static void init_hpte_page_sizes(void)
597{
598 long int ap, bp;
599 long int shift, penc;
600
601 for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
602 if (!mmu_psize_defs[bp].shift)
603 continue; /* not a supported page size */
604 for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
605 penc = mmu_psize_defs[bp].penc[ap];
606 if (penc == -1)
607 continue;
608 shift = mmu_psize_defs[ap].shift - LP_SHIFT;
609 if (shift <= 0)
610 continue; /* should never happen */
611 /*
612 * For page sizes less than 1MB, this loop
613 * replicates the entry for all possible values
614 * of the rrrr bits.
615 */
616 while (penc < (1 << LP_BITS)) {
617 hpte_page_sizes[penc] = (ap << 4) | bp;
618 penc += 1 << shift;
619 }
620 }
621 }
622}
623
bacf9cf8
ME
624static void __init htab_init_page_sizes(void)
625{
0eeede0c
PM
626 init_hpte_page_sizes();
627
e7df0d88
JK
628 if (!debug_pagealloc_enabled()) {
629 /*
630 * Pick a size for the linear mapping. Currently, we only
631 * support 16M, 1M and 4K which is the default
632 */
633 if (mmu_psize_defs[MMU_PAGE_16M].shift)
634 mmu_linear_psize = MMU_PAGE_16M;
635 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
636 mmu_linear_psize = MMU_PAGE_1M;
637 }
3c726f8d 638
bf72aeba 639#ifdef CONFIG_PPC_64K_PAGES
3c726f8d
BH
640 /*
641 * Pick a size for the ordinary pages. Default is 4K, we support
bf72aeba
PM
642 * 64K for user mappings and vmalloc if supported by the processor.
643 * We only use 64k for ioremap if the processor
644 * (and firmware) support cache-inhibited large pages.
645 * If not, we use 4k and set mmu_ci_restrictions so that
646 * hash_page knows to switch processes that use cache-inhibited
647 * mappings to 4k pages.
3c726f8d 648 */
bf72aeba 649 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
3c726f8d 650 mmu_virtual_psize = MMU_PAGE_64K;
bf72aeba 651 mmu_vmalloc_psize = MMU_PAGE_64K;
370a908d
BH
652 if (mmu_linear_psize == MMU_PAGE_4K)
653 mmu_linear_psize = MMU_PAGE_64K;
44ae3ab3 654 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
cfe666b1 655 /*
9048e648
AG
656 * When running on pSeries using 64k pages for ioremap
657 * would stop us accessing the HEA ethernet. So if we
658 * have the chance of ever seeing one, stay at 4k.
cfe666b1 659 */
2b4e3ad8 660 if (!might_have_hea())
cfe666b1
PM
661 mmu_io_psize = MMU_PAGE_64K;
662 } else
bf72aeba
PM
663 mmu_ci_restrictions = 1;
664 }
370a908d 665#endif /* CONFIG_PPC_64K_PAGES */
3c726f8d 666
cec08e7a
BH
667#ifdef CONFIG_SPARSEMEM_VMEMMAP
668 /* We try to use 16M pages for vmemmap if that is supported
669 * and we have at least 1G of RAM at boot
670 */
671 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
95f72d1e 672 memblock_phys_mem_size() >= 0x40000000)
cec08e7a
BH
673 mmu_vmemmap_psize = MMU_PAGE_16M;
674 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
675 mmu_vmemmap_psize = MMU_PAGE_64K;
676 else
677 mmu_vmemmap_psize = MMU_PAGE_4K;
678#endif /* CONFIG_SPARSEMEM_VMEMMAP */
679
bf72aeba 680 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
cec08e7a
BH
681 "virtual = %d, io = %d"
682#ifdef CONFIG_SPARSEMEM_VMEMMAP
683 ", vmemmap = %d"
684#endif
685 "\n",
3c726f8d 686 mmu_psize_defs[mmu_linear_psize].shift,
bf72aeba 687 mmu_psize_defs[mmu_virtual_psize].shift,
cec08e7a
BH
688 mmu_psize_defs[mmu_io_psize].shift
689#ifdef CONFIG_SPARSEMEM_VMEMMAP
690 ,mmu_psize_defs[mmu_vmemmap_psize].shift
691#endif
692 );
3c726f8d
BH
693}
694
695static int __init htab_dt_scan_pftsize(unsigned long node,
696 const char *uname, int depth,
697 void *data)
698{
9d0c4dfe
RH
699 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
700 const __be32 *prop;
3c726f8d
BH
701
702 /* We are scanning "cpu" nodes only */
703 if (type == NULL || strcmp(type, "cpu") != 0)
704 return 0;
705
12f04f2b 706 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
3c726f8d
BH
707 if (prop != NULL) {
708 /* pft_size[0] is the NUMA CEC cookie */
12f04f2b 709 ppc64_pft_size = be32_to_cpu(prop[1]);
3c726f8d 710 return 1;
1da177e4 711 }
3c726f8d 712 return 0;
1da177e4
LT
713}
714
5c3c7ede 715unsigned htab_shift_for_mem_size(unsigned long mem_size)
3eac8c69 716{
5c3c7ede
DG
717 unsigned memshift = __ilog2(mem_size);
718 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
719 unsigned pteg_shift;
720
721 /* round mem_size up to next power of 2 */
722 if ((1UL << memshift) < mem_size)
723 memshift += 1;
3eac8c69 724
5c3c7ede
DG
725 /* aim for 2 pages / pteg */
726 pteg_shift = memshift - (pshift + 1);
3eac8c69 727
5c3c7ede
DG
728 /*
729 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
730 * size permitted by the architecture.
731 */
732 return max(pteg_shift + 7, 18U);
733}
734
735static unsigned long __init htab_get_table_size(void)
736{
3c726f8d 737 /* If hash size isn't already provided by the platform, we try to
943ffb58 738 * retrieve it from the device-tree. If it's not there neither, we
3c726f8d 739 * calculate it now based on the total RAM size
3eac8c69 740 */
3c726f8d
BH
741 if (ppc64_pft_size == 0)
742 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
3eac8c69
PM
743 if (ppc64_pft_size)
744 return 1UL << ppc64_pft_size;
745
5c3c7ede 746 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
3eac8c69
PM
747}
748
54b79248 749#ifdef CONFIG_MEMORY_HOTPLUG
a1194097 750int create_section_mapping(unsigned long start, unsigned long end)
54b79248 751{
1dace6c6
DG
752 int rc = htab_bolt_mapping(start, end, __pa(start),
753 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
754 mmu_kernel_ssize);
755
756 if (rc < 0) {
757 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
758 mmu_kernel_ssize);
759 BUG_ON(rc2 && (rc2 != -ENOENT));
760 }
761 return rc;
54b79248 762}
f8c8803b 763
52db9b44 764int remove_section_mapping(unsigned long start, unsigned long end)
f8c8803b 765{
abd0a0e7
DG
766 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
767 mmu_kernel_ssize);
768 WARN_ON(rc < 0);
769 return rc;
f8c8803b 770}
54b79248
MK
771#endif /* CONFIG_MEMORY_HOTPLUG */
772
ad410674
AK
773static void update_hid_for_hash(void)
774{
775 unsigned long hid0;
776 unsigned long rb = 3UL << PPC_BITLSHIFT(53); /* IS = 3 */
777
778 asm volatile("ptesync": : :"memory");
779 /* prs = 0, ric = 2, rs = 0, r = 1 is = 3 */
780 asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1)
781 : : "r"(rb), "i"(0), "i"(0), "i"(2), "r"(0) : "memory");
782 asm volatile("eieio; tlbsync; ptesync; isync; slbia": : :"memory");
783 /*
784 * now switch the HID
785 */
786 hid0 = mfspr(SPRN_HID0);
787 hid0 &= ~HID0_POWER9_RADIX;
788 mtspr(SPRN_HID0, hid0);
789 asm volatile("isync": : :"memory");
790
791 /* Wait for it to happen */
792 while ((mfspr(SPRN_HID0) & HID0_POWER9_RADIX))
793 cpu_relax();
794}
795
50de596d 796static void __init hash_init_partition_table(phys_addr_t hash_table,
4b7a3504 797 unsigned long htab_size)
50de596d 798{
9d661958 799 mmu_partition_table_init();
50de596d
AK
800
801 /*
9d661958
PM
802 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
803 * For now, UPRT is 0 and we have no segment table.
50de596d 804 */
4b7a3504 805 htab_size = __ilog2(htab_size) - 18;
9d661958 806 mmu_partition_table_set_entry(0, hash_table | htab_size, 0);
56547411 807 pr_info("Partition table %p\n", partition_tb);
ad410674
AK
808 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
809 update_hid_for_hash();
50de596d
AK
810}
811
757c74d2 812static void __init htab_initialize(void)
1da177e4 813{
337a7128 814 unsigned long table;
1da177e4 815 unsigned long pteg_count;
9e88ba4e 816 unsigned long prot;
5556ecf5 817 unsigned long base = 0, size = 0;
28be7072 818 struct memblock_region *reg;
3c726f8d 819
1da177e4
LT
820 DBG(" -> htab_initialize()\n");
821
44ae3ab3 822 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
1189be65
PM
823 mmu_kernel_ssize = MMU_SEGSIZE_1T;
824 mmu_highuser_ssize = MMU_SEGSIZE_1T;
825 printk(KERN_INFO "Using 1TB segments\n");
826 }
827
1da177e4
LT
828 /*
829 * Calculate the required size of the htab. We want the number of
830 * PTEGs to equal one half the number of real pages.
831 */
3c726f8d 832 htab_size_bytes = htab_get_table_size();
1da177e4
LT
833 pteg_count = htab_size_bytes >> 7;
834
1da177e4
LT
835 htab_hash_mask = pteg_count - 1;
836
5556ecf5
BH
837 if (firmware_has_feature(FW_FEATURE_LPAR) ||
838 firmware_has_feature(FW_FEATURE_PS3_LV1)) {
1da177e4
LT
839 /* Using a hypervisor which owns the htab */
840 htab_address = NULL;
841 _SDR1 = 0;
3ccc00a7
MS
842#ifdef CONFIG_FA_DUMP
843 /*
844 * If firmware assisted dump is active firmware preserves
845 * the contents of htab along with entire partition memory.
846 * Clear the htab if firmware assisted dump is active so
847 * that we dont end up using old mappings.
848 */
7025776e
BH
849 if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
850 mmu_hash_ops.hpte_clear_all();
3ccc00a7 851#endif
1da177e4 852 } else {
5556ecf5
BH
853 unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;
854
855#ifdef CONFIG_PPC_CELL
856 /*
857 * Cell may require the hash table down low when using the
858 * Axon IOMMU in order to fit the dynamic region over it, see
859 * comments in cell/iommu.c
1da177e4 860 */
5556ecf5 861 if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
31bf1119 862 limit = 0x80000000;
5556ecf5
BH
863 pr_info("Hash table forced below 2G for Axon IOMMU\n");
864 }
865#endif /* CONFIG_PPC_CELL */
41d824bf 866
5556ecf5
BH
867 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
868 limit);
1da177e4
LT
869
870 DBG("Hash table allocated at %lx, size: %lx\n", table,
871 htab_size_bytes);
872
70267a7f 873 htab_address = __va(table);
1da177e4
LT
874
875 /* htab absolute addr + encoded htabsize */
4b7a3504 876 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
1da177e4
LT
877
878 /* Initialize the HPT with no entries */
879 memset((void *)table, 0, htab_size_bytes);
799d6046 880
50de596d
AK
881 if (!cpu_has_feature(CPU_FTR_ARCH_300))
882 /* Set SDR1 */
883 mtspr(SPRN_SDR1, _SDR1);
884 else
4b7a3504 885 hash_init_partition_table(table, htab_size_bytes);
1da177e4
LT
886 }
887
f5ea64dc 888 prot = pgprot_val(PAGE_KERNEL);
1da177e4 889
370a908d 890#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
891 if (debug_pagealloc_enabled()) {
892 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
893 linear_map_hash_slots = __va(memblock_alloc_base(
894 linear_map_hash_count, 1, ppc64_rma_size));
895 memset(linear_map_hash_slots, 0, linear_map_hash_count);
896 }
370a908d
BH
897#endif /* CONFIG_DEBUG_PAGEALLOC */
898
1da177e4
LT
899 /* On U3 based machines, we need to reserve the DART area and
900 * _NOT_ map it to avoid cache paradoxes as it's remapped non
901 * cacheable later on
902 */
1da177e4
LT
903
904 /* create bolted the linear mapping in the hash table */
28be7072
BH
905 for_each_memblock(memory, reg) {
906 base = (unsigned long)__va(reg->base);
907 size = reg->size;
1da177e4 908
5c339919 909 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
9e88ba4e 910 base, size, prot);
1da177e4 911
caf80e57 912 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
9e88ba4e 913 prot, mmu_linear_psize, mmu_kernel_ssize));
e63075a3
BH
914 }
915 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
1da177e4
LT
916
917 /*
918 * If we have a memory_limit and we've allocated TCEs then we need to
919 * explicitly map the TCE area at the top of RAM. We also cope with the
920 * case that the TCEs start below memory_limit.
921 * tce_alloc_start/end are 16MB aligned so the mapping should work
922 * for either 4K or 16MB pages.
923 */
924 if (tce_alloc_start) {
b5666f70
ME
925 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
926 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
1da177e4
LT
927
928 if (base + size >= tce_alloc_start)
929 tce_alloc_start = base + size + 1;
930
caf80e57 931 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
bc033b63 932 __pa(tce_alloc_start), prot,
1189be65 933 mmu_linear_psize, mmu_kernel_ssize));
1da177e4
LT
934 }
935
7d0daae4 936
1da177e4
LT
937 DBG(" <- htab_initialize()\n");
938}
939#undef KB
940#undef MB
1da177e4 941
bacf9cf8
ME
942void __init hash__early_init_devtree(void)
943{
944 /* Initialize segment sizes */
945 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
946
947 /* Initialize page sizes */
948 htab_scan_page_sizes();
949}
950
756d08d1 951void __init hash__early_init_mmu(void)
799d6046 952{
bacf9cf8
ME
953 htab_init_page_sizes();
954
dd1842a2
AK
955 /*
956 * initialize page table size
957 */
5ed7ecd0
AK
958 __pte_frag_nr = H_PTE_FRAG_NR;
959 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
960
dd1842a2
AK
961 __pte_index_size = H_PTE_INDEX_SIZE;
962 __pmd_index_size = H_PMD_INDEX_SIZE;
963 __pud_index_size = H_PUD_INDEX_SIZE;
964 __pgd_index_size = H_PGD_INDEX_SIZE;
965 __pmd_cache_index = H_PMD_CACHE_INDEX;
966 __pte_table_size = H_PTE_TABLE_SIZE;
967 __pmd_table_size = H_PMD_TABLE_SIZE;
968 __pud_table_size = H_PUD_TABLE_SIZE;
969 __pgd_table_size = H_PGD_TABLE_SIZE;
a2f41eb9
AK
970 /*
971 * 4k use hugepd format, so for hash set then to
972 * zero
973 */
974 __pmd_val_bits = 0;
975 __pud_val_bits = 0;
976 __pgd_val_bits = 0;
d6a9996e
AK
977
978 __kernel_virt_start = H_KERN_VIRT_START;
979 __kernel_virt_size = H_KERN_VIRT_SIZE;
980 __vmalloc_start = H_VMALLOC_START;
981 __vmalloc_end = H_VMALLOC_END;
982 vmemmap = (struct page *)H_VMEMMAP_BASE;
983 ioremap_bot = IOREMAP_BASE;
984
bfa37087
DS
985#ifdef CONFIG_PCI
986 pci_io_base = ISA_IO_BASE;
987#endif
988
166dd7d3
BH
989 /* Select appropriate backend */
990 if (firmware_has_feature(FW_FEATURE_PS3_LV1))
991 ps3_early_mm_init();
992 else if (firmware_has_feature(FW_FEATURE_LPAR))
6364e84e 993 hpte_init_pseries();
fbef66f0 994 else if (IS_ENABLED(CONFIG_PPC_NATIVE))
166dd7d3
BH
995 hpte_init_native();
996
7353644f
ME
997 if (!mmu_hash_ops.hpte_insert)
998 panic("hash__early_init_mmu: No MMU hash ops defined!\n");
999
757c74d2 1000 /* Initialize the MMU Hash table and create the linear mapping
376af594
ME
1001 * of memory. Has to be done before SLB initialization as this is
1002 * currently where the page size encoding is obtained.
757c74d2
BH
1003 */
1004 htab_initialize();
1005
56547411 1006 pr_info("Initializing hash mmu with SLB\n");
376af594 1007 /* Initialize SLB management */
13b3d13b 1008 slb_initialize();
757c74d2
BH
1009}
1010
1011#ifdef CONFIG_SMP
756d08d1 1012void hash__early_init_mmu_secondary(void)
757c74d2
BH
1013{
1014 /* Initialize hash table for that CPU */
b5dcc609 1015 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
cac4a185
AK
1016
1017 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
1018 update_hid_for_hash();
1019
b5dcc609
AK
1020 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1021 mtspr(SPRN_SDR1, _SDR1);
1022 else
1023 mtspr(SPRN_PTCR,
1024 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
1025 }
376af594 1026 /* Initialize SLB */
13b3d13b 1027 slb_initialize();
799d6046 1028}
757c74d2 1029#endif /* CONFIG_SMP */
799d6046 1030
1da177e4
LT
1031/*
1032 * Called by asm hashtable.S for doing lazy icache flush
1033 */
1034unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
1035{
1036 struct page *page;
1037
76c8e25b
BH
1038 if (!pfn_valid(pte_pfn(pte)))
1039 return pp;
1040
1da177e4
LT
1041 page = pte_page(pte);
1042
1043 /* page is dirty */
1044 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
1045 if (trap == 0x400) {
0895ecda 1046 flush_dcache_icache_page(page);
1da177e4
LT
1047 set_bit(PG_arch_1, &page->flags);
1048 } else
3c726f8d 1049 pp |= HPTE_R_N;
1da177e4
LT
1050 }
1051 return pp;
1052}
1053
3a8247cc 1054#ifdef CONFIG_PPC_MM_SLICES
e51df2c1 1055static unsigned int get_paca_psize(unsigned long addr)
3a8247cc 1056{
7aa0727f
AK
1057 u64 lpsizes;
1058 unsigned char *hpsizes;
1059 unsigned long index, mask_index;
3a8247cc
PM
1060
1061 if (addr < SLICE_LOW_TOP) {
2fc251a8 1062 lpsizes = get_paca()->mm_ctx_low_slices_psize;
3a8247cc 1063 index = GET_LOW_SLICE_INDEX(addr);
7aa0727f 1064 return (lpsizes >> (index * 4)) & 0xF;
3a8247cc 1065 }
2fc251a8 1066 hpsizes = get_paca()->mm_ctx_high_slices_psize;
7aa0727f
AK
1067 index = GET_HIGH_SLICE_INDEX(addr);
1068 mask_index = index & 0x1;
1069 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
3a8247cc
PM
1070}
1071
1072#else
1073unsigned int get_paca_psize(unsigned long addr)
1074{
c33e54fa 1075 return get_paca()->mm_ctx_user_psize;
3a8247cc
PM
1076}
1077#endif
1078
721151d0
PM
1079/*
1080 * Demote a segment to using 4k pages.
1081 * For now this makes the whole process use 4k pages.
1082 */
721151d0 1083#ifdef CONFIG_PPC_64K_PAGES
fa28237c 1084void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
16f1c746 1085{
3a8247cc 1086 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
721151d0 1087 return;
3a8247cc 1088 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
be3ebfe8 1089 copro_flush_all_slbs(mm);
a1dca346 1090 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
c395465d
MN
1091
1092 copy_mm_to_paca(&mm->context);
fa28237c
PM
1093 slb_flush_and_rebolt();
1094 }
721151d0 1095}
16f1c746 1096#endif /* CONFIG_PPC_64K_PAGES */
721151d0 1097
fa28237c
PM
1098#ifdef CONFIG_PPC_SUBPAGE_PROT
1099/*
1100 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1101 * Userspace sets the subpage permissions using the subpage_prot system call.
1102 *
1103 * Result is 0: full permissions, _PAGE_RW: read-only,
73a1441a 1104 * _PAGE_RWX: no access.
fa28237c 1105 */
d28513bc 1106static int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c 1107{
d28513bc 1108 struct subpage_prot_table *spt = &mm->context.spt;
fa28237c
PM
1109 u32 spp = 0;
1110 u32 **sbpm, *sbpp;
1111
1112 if (ea >= spt->maxaddr)
1113 return 0;
b0d436c7 1114 if (ea < 0x100000000UL) {
fa28237c
PM
1115 /* addresses below 4GB use spt->low_prot */
1116 sbpm = spt->low_prot;
1117 } else {
1118 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1119 if (!sbpm)
1120 return 0;
1121 }
1122 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1123 if (!sbpp)
1124 return 0;
1125 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1126
1127 /* extract 2-bit bitfield for this 4k subpage */
1128 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1129
73a1441a
AK
1130 /*
1131 * 0 -> full premission
1132 * 1 -> Read only
1133 * 2 -> no access.
1134 * We return the flag that need to be cleared.
1135 */
1136 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
fa28237c
PM
1137 return spp;
1138}
1139
1140#else /* CONFIG_PPC_SUBPAGE_PROT */
d28513bc 1141static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c
PM
1142{
1143 return 0;
1144}
1145#endif
1146
4b8692c0
BH
1147void hash_failure_debug(unsigned long ea, unsigned long access,
1148 unsigned long vsid, unsigned long trap,
d8139ebf 1149 int ssize, int psize, int lpsize, unsigned long pte)
4b8692c0
BH
1150{
1151 if (!printk_ratelimit())
1152 return;
1153 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1154 ea, access, current->comm);
d8139ebf
AK
1155 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1156 trap, vsid, ssize, psize, lpsize, pte);
4b8692c0
BH
1157}
1158
09567e7f
ME
1159static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1160 int psize, bool user_region)
1161{
1162 if (user_region) {
1163 if (psize != get_paca_psize(ea)) {
c395465d 1164 copy_mm_to_paca(&mm->context);
09567e7f
ME
1165 slb_flush_and_rebolt();
1166 }
1167 } else if (get_paca()->vmalloc_sllp !=
1168 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1169 get_paca()->vmalloc_sllp =
1170 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1171 slb_vmalloc_update();
1172 }
1173}
1174
1da177e4
LT
1175/* Result code is:
1176 * 0 - handled
1177 * 1 - normal page fault
1178 * -1 - critical hash insertion error
fa28237c 1179 * -2 - access not permitted by subpage protection mechanism
1da177e4 1180 */
aefa5688
AK
1181int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1182 unsigned long access, unsigned long trap,
1183 unsigned long flags)
1da177e4 1184{
891121e6 1185 bool is_thp;
ba12eede 1186 enum ctx_state prev_state = exception_enter();
a1128f8f 1187 pgd_t *pgdir;
1da177e4 1188 unsigned long vsid;
1da177e4 1189 pte_t *ptep;
a4fe3ce7 1190 unsigned hugeshift;
56aa4129 1191 const struct cpumask *tmp;
aefa5688 1192 int rc, user_region = 0;
1189be65 1193 int psize, ssize;
1da177e4 1194
3c726f8d
BH
1195 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1196 ea, access, trap);
cfcb3d80 1197 trace_hash_fault(ea, access, trap);
1f8d419e 1198
3c726f8d 1199 /* Get region & vsid */
1da177e4
LT
1200 switch (REGION_ID(ea)) {
1201 case USER_REGION_ID:
1202 user_region = 1;
3c726f8d
BH
1203 if (! mm) {
1204 DBG_LOW(" user region with no mm !\n");
ba12eede
LZ
1205 rc = 1;
1206 goto bail;
3c726f8d 1207 }
16c2d476 1208 psize = get_slice_psize(mm, ea);
1189be65
PM
1209 ssize = user_segment_size(ea);
1210 vsid = get_vsid(mm->context.id, ea, ssize);
1da177e4 1211 break;
1da177e4 1212 case VMALLOC_REGION_ID:
1189be65 1213 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
bf72aeba
PM
1214 if (ea < VMALLOC_END)
1215 psize = mmu_vmalloc_psize;
1216 else
1217 psize = mmu_io_psize;
1189be65 1218 ssize = mmu_kernel_ssize;
1da177e4 1219 break;
1da177e4
LT
1220 default:
1221 /* Not a valid range
1222 * Send the problem up to do_page_fault
1223 */
ba12eede
LZ
1224 rc = 1;
1225 goto bail;
1da177e4 1226 }
3c726f8d 1227 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
1da177e4 1228
c60ac569
AK
1229 /* Bad address. */
1230 if (!vsid) {
1231 DBG_LOW("Bad address!\n");
ba12eede
LZ
1232 rc = 1;
1233 goto bail;
c60ac569 1234 }
3c726f8d 1235 /* Get pgdir */
1da177e4 1236 pgdir = mm->pgd;
ba12eede
LZ
1237 if (pgdir == NULL) {
1238 rc = 1;
1239 goto bail;
1240 }
1da177e4 1241
3c726f8d 1242 /* Check CPU locality */
56aa4129
RR
1243 tmp = cpumask_of(smp_processor_id());
1244 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
aefa5688 1245 flags |= HPTE_LOCAL_UPDATE;
1da177e4 1246
16c2d476 1247#ifndef CONFIG_PPC_64K_PAGES
a4fe3ce7
DG
1248 /* If we use 4K pages and our psize is not 4K, then we might
1249 * be hitting a special driver mapping, and need to align the
1250 * address before we fetch the PTE.
1251 *
1252 * It could also be a hugepage mapping, in which case this is
1253 * not necessary, but it's not harmful, either.
16c2d476
BH
1254 */
1255 if (psize != MMU_PAGE_4K)
1256 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1257#endif /* CONFIG_PPC_64K_PAGES */
1258
3c726f8d 1259 /* Get PTE and page size from page tables */
891121e6 1260 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
3c726f8d
BH
1261 if (ptep == NULL || !pte_present(*ptep)) {
1262 DBG_LOW(" no PTE !\n");
ba12eede
LZ
1263 rc = 1;
1264 goto bail;
3c726f8d
BH
1265 }
1266
ca91e6c0
BH
1267 /* Add _PAGE_PRESENT to the required access perm */
1268 access |= _PAGE_PRESENT;
1269
1270 /* Pre-check access permissions (will be re-checked atomically
1271 * in __hash_page_XX but this pre-check is a fast path
1272 */
ac29c640 1273 if (!check_pte_access(access, pte_val(*ptep))) {
ca91e6c0 1274 DBG_LOW(" no access !\n");
ba12eede
LZ
1275 rc = 1;
1276 goto bail;
ca91e6c0
BH
1277 }
1278
ba12eede 1279 if (hugeshift) {
891121e6 1280 if (is_thp)
6d492ecc 1281 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
aefa5688 1282 trap, flags, ssize, psize);
6d492ecc
AK
1283#ifdef CONFIG_HUGETLB_PAGE
1284 else
1285 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
aefa5688 1286 flags, ssize, hugeshift, psize);
6d492ecc
AK
1287#else
1288 else {
1289 /*
1290 * if we have hugeshift, and is not transhuge with
1291 * hugetlb disabled, something is really wrong.
1292 */
1293 rc = 1;
1294 WARN_ON(1);
1295 }
1296#endif
a1dca346
IM
1297 if (current->mm == mm)
1298 check_paca_psize(ea, mm, psize, user_region);
09567e7f 1299
ba12eede
LZ
1300 goto bail;
1301 }
a4fe3ce7 1302
3c726f8d
BH
1303#ifndef CONFIG_PPC_64K_PAGES
1304 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1305#else
1306 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1307 pte_val(*(ptep + PTRS_PER_PTE)));
1308#endif
3c726f8d 1309 /* Do actual hashing */
16c2d476 1310#ifdef CONFIG_PPC_64K_PAGES
945537df
AK
1311 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1312 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
721151d0
PM
1313 demote_segment_4k(mm, ea);
1314 psize = MMU_PAGE_4K;
1315 }
1316
16f1c746
BH
1317 /* If this PTE is non-cacheable and we have restrictions on
1318 * using non cacheable large pages, then we switch to 4k
1319 */
30bda41a 1320 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
16f1c746
BH
1321 if (user_region) {
1322 demote_segment_4k(mm, ea);
1323 psize = MMU_PAGE_4K;
1324 } else if (ea < VMALLOC_END) {
1325 /*
1326 * some driver did a non-cacheable mapping
1327 * in vmalloc space, so switch vmalloc
1328 * to 4k pages
1329 */
1330 printk(KERN_ALERT "Reducing vmalloc segment "
1331 "to 4kB pages because of "
1332 "non-cacheable mapping\n");
1333 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
be3ebfe8 1334 copro_flush_all_slbs(mm);
bf72aeba 1335 }
16f1c746 1336 }
09567e7f 1337
0863d7f2
AK
1338#endif /* CONFIG_PPC_64K_PAGES */
1339
a1dca346
IM
1340 if (current->mm == mm)
1341 check_paca_psize(ea, mm, psize, user_region);
16f1c746 1342
73b341ef 1343#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1344 if (psize == MMU_PAGE_64K)
aefa5688
AK
1345 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1346 flags, ssize);
3c726f8d 1347 else
73b341ef 1348#endif /* CONFIG_PPC_64K_PAGES */
fa28237c 1349 {
a1128f8f 1350 int spp = subpage_protection(mm, ea);
fa28237c
PM
1351 if (access & spp)
1352 rc = -2;
1353 else
1354 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
aefa5688 1355 flags, ssize, spp);
fa28237c 1356 }
3c726f8d 1357
4b8692c0
BH
1358 /* Dump some info in case of hash insertion failure, they should
1359 * never happen so it is really useful to know if/when they do
1360 */
1361 if (rc == -1)
1362 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
d8139ebf 1363 psize, pte_val(*ptep));
3c726f8d
BH
1364#ifndef CONFIG_PPC_64K_PAGES
1365 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1366#else
1367 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1368 pte_val(*(ptep + PTRS_PER_PTE)));
1369#endif
1370 DBG_LOW(" -> rc=%d\n", rc);
ba12eede
LZ
1371
1372bail:
1373 exception_exit(prev_state);
3c726f8d 1374 return rc;
1da177e4 1375}
a1dca346
IM
1376EXPORT_SYMBOL_GPL(hash_page_mm);
1377
aefa5688
AK
1378int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1379 unsigned long dsisr)
a1dca346 1380{
aefa5688 1381 unsigned long flags = 0;
a1dca346
IM
1382 struct mm_struct *mm = current->mm;
1383
1384 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1385 mm = &init_mm;
1386
aefa5688
AK
1387 if (dsisr & DSISR_NOHPTE)
1388 flags |= HPTE_NOHPTE_UPDATE;
1389
1390 return hash_page_mm(mm, ea, access, trap, flags);
a1dca346 1391}
67207b96 1392EXPORT_SYMBOL_GPL(hash_page);
1da177e4 1393
106713a1
AK
1394int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1395 unsigned long dsisr)
1396{
c7d54842 1397 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
106713a1
AK
1398 unsigned long flags = 0;
1399 struct mm_struct *mm = current->mm;
1400
1401 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1402 mm = &init_mm;
1403
1404 if (dsisr & DSISR_NOHPTE)
1405 flags |= HPTE_NOHPTE_UPDATE;
1406
1407 if (dsisr & DSISR_ISSTORE)
c7d54842 1408 access |= _PAGE_WRITE;
106713a1 1409 /*
ac29c640
AK
1410 * We set _PAGE_PRIVILEGED only when
1411 * kernel mode access kernel space.
1412 *
1413 * _PAGE_PRIVILEGED is NOT set
1414 * 1) when kernel mode access user space
1415 * 2) user space access kernel space.
106713a1 1416 */
ac29c640 1417 access |= _PAGE_PRIVILEGED;
106713a1 1418 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
ac29c640 1419 access &= ~_PAGE_PRIVILEGED;
106713a1
AK
1420
1421 if (trap == 0x400)
1422 access |= _PAGE_EXEC;
1423
1424 return hash_page_mm(mm, ea, access, trap, flags);
1425}
1426
8bbc9b7b
ME
1427#ifdef CONFIG_PPC_MM_SLICES
1428static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1429{
aac55d75
ME
1430 int psize = get_slice_psize(mm, ea);
1431
8bbc9b7b 1432 /* We only prefault standard pages for now */
aac55d75
ME
1433 if (unlikely(psize != mm->context.user_psize))
1434 return false;
1435
1436 /*
1437 * Don't prefault if subpage protection is enabled for the EA.
1438 */
1439 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
8bbc9b7b
ME
1440 return false;
1441
1442 return true;
1443}
1444#else
1445static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1446{
1447 return true;
1448}
1449#endif
1450
3c726f8d
BH
1451void hash_preload(struct mm_struct *mm, unsigned long ea,
1452 unsigned long access, unsigned long trap)
1da177e4 1453{
12bc9f6f 1454 int hugepage_shift;
3c726f8d 1455 unsigned long vsid;
0b97fee0 1456 pgd_t *pgdir;
3c726f8d 1457 pte_t *ptep;
3c726f8d 1458 unsigned long flags;
aefa5688 1459 int rc, ssize, update_flags = 0;
3c726f8d 1460
d0f13e3c
BH
1461 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1462
8bbc9b7b 1463 if (!should_hash_preload(mm, ea))
3c726f8d
BH
1464 return;
1465
1466 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1467 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1da177e4 1468
16f1c746 1469 /* Get Linux PTE if available */
3c726f8d
BH
1470 pgdir = mm->pgd;
1471 if (pgdir == NULL)
1472 return;
0ac52dd7
AK
1473
1474 /* Get VSID */
1475 ssize = user_segment_size(ea);
1476 vsid = get_vsid(mm->context.id, ea, ssize);
1477 if (!vsid)
1478 return;
1479 /*
1480 * Hash doesn't like irqs. Walking linux page table with irq disabled
1481 * saves us from holding multiple locks.
1482 */
1483 local_irq_save(flags);
1484
12bc9f6f
AK
1485 /*
1486 * THP pages use update_mmu_cache_pmd. We don't do
1487 * hash preload there. Hence can ignore THP here
1488 */
891121e6 1489 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
3c726f8d 1490 if (!ptep)
0ac52dd7 1491 goto out_exit;
16f1c746 1492
12bc9f6f 1493 WARN_ON(hugepage_shift);
16f1c746 1494#ifdef CONFIG_PPC_64K_PAGES
945537df 1495 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
16f1c746
BH
1496 * a 64K kernel), then we don't preload, hash_page() will take
1497 * care of it once we actually try to access the page.
1498 * That way we don't have to duplicate all of the logic for segment
1499 * page size demotion here
1500 */
945537df 1501 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
0ac52dd7 1502 goto out_exit;
16f1c746
BH
1503#endif /* CONFIG_PPC_64K_PAGES */
1504
16c2d476 1505 /* Is that local to this CPU ? */
56aa4129 1506 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
aefa5688 1507 update_flags |= HPTE_LOCAL_UPDATE;
16c2d476
BH
1508
1509 /* Hash it in */
73b341ef 1510#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1511 if (mm->context.user_psize == MMU_PAGE_64K)
aefa5688
AK
1512 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1513 update_flags, ssize);
1da177e4 1514 else
73b341ef 1515#endif /* CONFIG_PPC_64K_PAGES */
aefa5688
AK
1516 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1517 ssize, subpage_protection(mm, ea));
4b8692c0
BH
1518
1519 /* Dump some info in case of hash insertion failure, they should
1520 * never happen so it is really useful to know if/when they do
1521 */
1522 if (rc == -1)
1523 hash_failure_debug(ea, access, vsid, trap, ssize,
d8139ebf
AK
1524 mm->context.user_psize,
1525 mm->context.user_psize,
1526 pte_val(*ptep));
0ac52dd7 1527out_exit:
3c726f8d
BH
1528 local_irq_restore(flags);
1529}
1530
f1a55ce0
RT
1531#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1532static inline void tm_flush_hash_page(int local)
1533{
1534 /*
1535 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
1536 * page back to a block device w/PIO could pick up transactional data
1537 * (bad!) so we force an abort here. Before the sync the page will be
1538 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
1539 * kernel uses a page from userspace without unmapping it first, it may
1540 * see the speculated version.
1541 */
1542 if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
1543 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1544 tm_enable();
1545 tm_abort(TM_CAUSE_TLBI);
1546 }
1547}
1548#else
1549static inline void tm_flush_hash_page(int local)
1550{
1551}
1552#endif
1553
f6ab0b92
BH
1554/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1555 * do not forget to update the assembly call site !
1556 */
5524a27d 1557void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
aefa5688 1558 unsigned long flags)
3c726f8d
BH
1559{
1560 unsigned long hash, index, shift, hidx, slot;
aefa5688 1561 int local = flags & HPTE_LOCAL_UPDATE;
3c726f8d 1562
5524a27d
AK
1563 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1564 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1565 hash = hpt_hash(vpn, shift, ssize);
3c726f8d
BH
1566 hidx = __rpte_to_hidx(pte, index);
1567 if (hidx & _PTEIDX_SECONDARY)
1568 hash = ~hash;
1569 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1570 slot += hidx & _PTEIDX_GROUP_IX;
5c339919 1571 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
db3d8534
AK
1572 /*
1573 * We use same base page size and actual psize, because we don't
1574 * use these functions for hugepage
1575 */
7025776e
BH
1576 mmu_hash_ops.hpte_invalidate(slot, vpn, psize, psize,
1577 ssize, local);
3c726f8d 1578 } pte_iterate_hashed_end();
bc2a9408 1579
f1a55ce0 1580 tm_flush_hash_page(local);
1da177e4
LT
1581}
1582
f1581bf1
AK
1583#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1584void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
aefa5688
AK
1585 pmd_t *pmdp, unsigned int psize, int ssize,
1586 unsigned long flags)
f1581bf1
AK
1587{
1588 int i, max_hpte_count, valid;
1589 unsigned long s_addr;
1590 unsigned char *hpte_slot_array;
1591 unsigned long hidx, shift, vpn, hash, slot;
aefa5688 1592 int local = flags & HPTE_LOCAL_UPDATE;
f1581bf1
AK
1593
1594 s_addr = addr & HPAGE_PMD_MASK;
1595 hpte_slot_array = get_hpte_slot_array(pmdp);
1596 /*
1597 * IF we try to do a HUGE PTE update after a withdraw is done.
1598 * we will find the below NULL. This happens when we do
1599 * split_huge_page_pmd
1600 */
1601 if (!hpte_slot_array)
1602 return;
1603
7025776e
BH
1604 if (mmu_hash_ops.hugepage_invalidate) {
1605 mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1606 psize, ssize, local);
d557b098
AK
1607 goto tm_abort;
1608 }
f1581bf1
AK
1609 /*
1610 * No bluk hpte removal support, invalidate each entry
1611 */
1612 shift = mmu_psize_defs[psize].shift;
1613 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1614 for (i = 0; i < max_hpte_count; i++) {
1615 /*
1616 * 8 bits per each hpte entries
1617 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1618 */
1619 valid = hpte_valid(hpte_slot_array, i);
1620 if (!valid)
1621 continue;
1622 hidx = hpte_hash_index(hpte_slot_array, i);
1623
1624 /* get the vpn */
1625 addr = s_addr + (i * (1ul << shift));
1626 vpn = hpt_vpn(addr, vsid, ssize);
1627 hash = hpt_hash(vpn, shift, ssize);
1628 if (hidx & _PTEIDX_SECONDARY)
1629 hash = ~hash;
1630
1631 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1632 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1633 mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
1634 MMU_PAGE_16M, ssize, local);
d557b098
AK
1635 }
1636tm_abort:
f1a55ce0 1637 tm_flush_hash_page(local);
f1581bf1
AK
1638}
1639#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1640
61b1a942 1641void flush_hash_range(unsigned long number, int local)
1da177e4 1642{
7025776e
BH
1643 if (mmu_hash_ops.flush_hash_range)
1644 mmu_hash_ops.flush_hash_range(number, local);
3c726f8d 1645 else {
1da177e4 1646 int i;
61b1a942 1647 struct ppc64_tlb_batch *batch =
69111bac 1648 this_cpu_ptr(&ppc64_tlb_batch);
1da177e4
LT
1649
1650 for (i = 0; i < number; i++)
5524a27d 1651 flush_hash_page(batch->vpn[i], batch->pte[i],
1189be65 1652 batch->psize, batch->ssize, local);
1da177e4
LT
1653 }
1654}
1655
1da177e4
LT
1656/*
1657 * low_hash_fault is called when we the low level hash code failed
1658 * to instert a PTE due to an hypervisor error
1659 */
fa28237c 1660void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
1da177e4 1661{
ba12eede
LZ
1662 enum ctx_state prev_state = exception_enter();
1663
1da177e4 1664 if (user_mode(regs)) {
fa28237c
PM
1665#ifdef CONFIG_PPC_SUBPAGE_PROT
1666 if (rc == -2)
1667 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1668 else
1669#endif
1670 _exception(SIGBUS, regs, BUS_ADRERR, address);
1671 } else
1672 bad_page_fault(regs, address, SIGBUS);
ba12eede
LZ
1673
1674 exception_exit(prev_state);
1da177e4 1675}
370a908d 1676
b170bd3d
LZ
1677long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1678 unsigned long pa, unsigned long rflags,
1679 unsigned long vflags, int psize, int ssize)
1680{
1681 unsigned long hpte_group;
1682 long slot;
1683
1684repeat:
1685 hpte_group = ((hash & htab_hash_mask) *
1686 HPTES_PER_GROUP) & ~0x7UL;
1687
1688 /* Insert into the hash table, primary slot */
7025776e
BH
1689 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1690 psize, psize, ssize);
b170bd3d
LZ
1691
1692 /* Primary is full, try the secondary */
1693 if (unlikely(slot == -1)) {
1694 hpte_group = ((~hash & htab_hash_mask) *
1695 HPTES_PER_GROUP) & ~0x7UL;
7025776e
BH
1696 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
1697 vflags | HPTE_V_SECONDARY,
1698 psize, psize, ssize);
b170bd3d
LZ
1699 if (slot == -1) {
1700 if (mftb() & 0x1)
1701 hpte_group = ((hash & htab_hash_mask) *
1702 HPTES_PER_GROUP)&~0x7UL;
1703
7025776e 1704 mmu_hash_ops.hpte_remove(hpte_group);
b170bd3d
LZ
1705 goto repeat;
1706 }
1707 }
1708
1709 return slot;
1710}
1711
370a908d
BH
1712#ifdef CONFIG_DEBUG_PAGEALLOC
1713static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1714{
016af59f 1715 unsigned long hash;
1189be65 1716 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1717 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
09f3f326 1718 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
016af59f 1719 long ret;
370a908d 1720
5524a27d 1721 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d 1722
c60ac569
AK
1723 /* Don't create HPTE entries for bad address */
1724 if (!vsid)
1725 return;
016af59f
LZ
1726
1727 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1728 HPTE_V_BOLTED,
1729 mmu_linear_psize, mmu_kernel_ssize);
1730
370a908d
BH
1731 BUG_ON (ret < 0);
1732 spin_lock(&linear_map_hash_lock);
1733 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1734 linear_map_hash_slots[lmi] = ret | 0x80;
1735 spin_unlock(&linear_map_hash_lock);
1736}
1737
1738static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1739{
1189be65
PM
1740 unsigned long hash, hidx, slot;
1741 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1742 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
370a908d 1743
5524a27d 1744 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d
BH
1745 spin_lock(&linear_map_hash_lock);
1746 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1747 hidx = linear_map_hash_slots[lmi] & 0x7f;
1748 linear_map_hash_slots[lmi] = 0;
1749 spin_unlock(&linear_map_hash_lock);
1750 if (hidx & _PTEIDX_SECONDARY)
1751 hash = ~hash;
1752 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1753 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1754 mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
1755 mmu_linear_psize,
1756 mmu_kernel_ssize, 0);
370a908d
BH
1757}
1758
031bc574 1759void __kernel_map_pages(struct page *page, int numpages, int enable)
370a908d
BH
1760{
1761 unsigned long flags, vaddr, lmi;
1762 int i;
1763
1764 local_irq_save(flags);
1765 for (i = 0; i < numpages; i++, page++) {
1766 vaddr = (unsigned long)page_address(page);
1767 lmi = __pa(vaddr) >> PAGE_SHIFT;
1768 if (lmi >= linear_map_hash_count)
1769 continue;
1770 if (enable)
1771 kernel_map_linear_page(vaddr, lmi);
1772 else
1773 kernel_unmap_linear_page(vaddr, lmi);
1774 }
1775 local_irq_restore(flags);
1776}
1777#endif /* CONFIG_DEBUG_PAGEALLOC */
cd3db0c4 1778
756d08d1 1779void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
cd3db0c4
BH
1780 phys_addr_t first_memblock_size)
1781{
1782 /* We don't currently support the first MEMBLOCK not mapping 0
1783 * physical on those processors
1784 */
1785 BUG_ON(first_memblock_base != 0);
1786
1787 /* On LPAR systems, the first entry is our RMA region,
1788 * non-LPAR 64-bit hash MMU systems don't have a limitation
1789 * on real mode access, but using the first entry works well
1790 * enough. We also clamp it to 1G to avoid some funky things
1791 * such as RTAS bugs etc...
1792 */
1793 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1794
1795 /* Finally limit subsequent allocations */
1796 memblock_set_current_limit(ppc64_rma_size);
1797}