sched/headers: Prepare to remove the <linux/mm_types.h> dependency from <linux/sched.h>
[linux-2.6-block.git] / arch / powerpc / mm / hash_utils_64.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
3c726f8d 22#undef DEBUG_LOW
1da177e4 23
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/errno.h>
589ee628 26#include <linux/sched/mm.h>
1da177e4
LT
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
66b15db6 30#include <linux/export.h>
1da177e4
LT
31#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
95f72d1e 35#include <linux/memblock.h>
ba12eede 36#include <linux/context_tracking.h>
5556ecf5 37#include <linux/libfdt.h>
dbcf929c 38#include <linux/debugfs.h>
1da177e4 39
dbcf929c 40#include <asm/debug.h>
1da177e4
LT
41#include <asm/processor.h>
42#include <asm/pgtable.h>
43#include <asm/mmu.h>
44#include <asm/mmu_context.h>
45#include <asm/page.h>
46#include <asm/types.h>
7c0f6ba6 47#include <linux/uaccess.h>
1da177e4 48#include <asm/machdep.h>
d9b2b2a2 49#include <asm/prom.h>
1da177e4
LT
50#include <asm/tlbflush.h>
51#include <asm/io.h>
52#include <asm/eeh.h>
53#include <asm/tlb.h>
54#include <asm/cacheflush.h>
55#include <asm/cputable.h>
1da177e4 56#include <asm/sections.h>
be3ebfe8 57#include <asm/copro.h>
aa39be09 58#include <asm/udbg.h>
b68a70c4 59#include <asm/code-patching.h>
3ccc00a7 60#include <asm/fadump.h>
f5339277 61#include <asm/firmware.h>
bc2a9408 62#include <asm/tm.h>
cfcb3d80 63#include <asm/trace.h>
166dd7d3 64#include <asm/ps3.h>
1da177e4
LT
65
66#ifdef DEBUG
67#define DBG(fmt...) udbg_printf(fmt)
68#else
69#define DBG(fmt...)
70#endif
71
3c726f8d
BH
72#ifdef DEBUG_LOW
73#define DBG_LOW(fmt...) udbg_printf(fmt)
74#else
75#define DBG_LOW(fmt...)
76#endif
77
78#define KB (1024)
79#define MB (1024*KB)
658013e9 80#define GB (1024L*MB)
3c726f8d 81
1da177e4
LT
82/*
83 * Note: pte --> Linux PTE
84 * HPTE --> PowerPC Hashed Page Table Entry
85 *
86 * Execution context:
87 * htab_initialize is called with the MMU off (of course), but
88 * the kernel has been copied down to zero so it can directly
89 * reference global data. At this point it is very difficult
90 * to print debug info.
91 *
92 */
93
799d6046
PM
94static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
e1802b06 96EXPORT_SYMBOL_GPL(mmu_psize_defs);
799d6046 97
0eeede0c
PM
98u8 hpte_page_sizes[1 << LP_BITS];
99EXPORT_SYMBOL_GPL(hpte_page_sizes);
100
8e561e7e 101struct hash_pte *htab_address;
337a7128 102unsigned long htab_size_bytes;
96e28449 103unsigned long htab_hash_mask;
4ab79aa8 104EXPORT_SYMBOL_GPL(htab_hash_mask);
3c726f8d 105int mmu_linear_psize = MMU_PAGE_4K;
8ca7a82f 106EXPORT_SYMBOL_GPL(mmu_linear_psize);
3c726f8d 107int mmu_virtual_psize = MMU_PAGE_4K;
bf72aeba 108int mmu_vmalloc_psize = MMU_PAGE_4K;
cec08e7a
BH
109#ifdef CONFIG_SPARSEMEM_VMEMMAP
110int mmu_vmemmap_psize = MMU_PAGE_4K;
111#endif
bf72aeba 112int mmu_io_psize = MMU_PAGE_4K;
1189be65 113int mmu_kernel_ssize = MMU_SEGSIZE_256M;
8ca7a82f 114EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
1189be65 115int mmu_highuser_ssize = MMU_SEGSIZE_256M;
584f8b71 116u16 mmu_slb_size = 64;
4ab79aa8 117EXPORT_SYMBOL_GPL(mmu_slb_size);
bf72aeba
PM
118#ifdef CONFIG_PPC_64K_PAGES
119int mmu_ci_restrictions;
120#endif
370a908d
BH
121#ifdef CONFIG_DEBUG_PAGEALLOC
122static u8 *linear_map_hash_slots;
123static unsigned long linear_map_hash_count;
ed166692 124static DEFINE_SPINLOCK(linear_map_hash_lock);
370a908d 125#endif /* CONFIG_DEBUG_PAGEALLOC */
7025776e
BH
126struct mmu_hash_ops mmu_hash_ops;
127EXPORT_SYMBOL(mmu_hash_ops);
1da177e4 128
3c726f8d
BH
129/* There are definitions of page sizes arrays to be used when none
130 * is provided by the firmware.
131 */
1da177e4 132
3c726f8d
BH
133/* Pre-POWER4 CPUs (4k pages only)
134 */
09de9ff8 135static struct mmu_psize_def mmu_psize_defaults_old[] = {
3c726f8d
BH
136 [MMU_PAGE_4K] = {
137 .shift = 12,
138 .sllp = 0,
b1022fbd 139 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
140 .avpnm = 0,
141 .tlbiel = 0,
142 },
143};
144
145/* POWER4, GPUL, POWER5
146 *
147 * Support for 16Mb large pages
148 */
09de9ff8 149static struct mmu_psize_def mmu_psize_defaults_gp[] = {
3c726f8d
BH
150 [MMU_PAGE_4K] = {
151 .shift = 12,
152 .sllp = 0,
b1022fbd 153 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
154 .avpnm = 0,
155 .tlbiel = 1,
156 },
157 [MMU_PAGE_16M] = {
158 .shift = 24,
159 .sllp = SLB_VSID_L,
b1022fbd
AK
160 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
161 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
3c726f8d
BH
162 .avpnm = 0x1UL,
163 .tlbiel = 0,
164 },
165};
166
dc47c0c1
AK
167/*
168 * 'R' and 'C' update notes:
169 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
170 * create writeable HPTEs without C set, because the hcall H_PROTECT
171 * that we use in that case will not update C
172 * - The above is however not a problem, because we also don't do that
173 * fancy "no flush" variant of eviction and we use H_REMOVE which will
174 * do the right thing and thus we don't have the race I described earlier
175 *
176 * - Under bare metal, we do have the race, so we need R and C set
177 * - We make sure R is always set and never lost
178 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
179 */
c6a3c495 180unsigned long htab_convert_pte_flags(unsigned long pteflags)
bc033b63 181{
c6a3c495 182 unsigned long rflags = 0;
bc033b63
BH
183
184 /* _PAGE_EXEC -> NOEXEC */
185 if ((pteflags & _PAGE_EXEC) == 0)
186 rflags |= HPTE_R_N;
c6a3c495 187 /*
e58e87ad 188 * PPP bits:
1ec3f937 189 * Linux uses slb key 0 for kernel and 1 for user.
e58e87ad
AK
190 * kernel RW areas are mapped with PPP=0b000
191 * User area is mapped with PPP=0b010 for read/write
192 * or PPP=0b011 for read-only (including writeable but clean pages).
bc033b63 193 */
e58e87ad
AK
194 if (pteflags & _PAGE_PRIVILEGED) {
195 /*
196 * Kernel read only mapped with ppp bits 0b110
197 */
984d7a1e
AK
198 if (!(pteflags & _PAGE_WRITE)) {
199 if (mmu_has_feature(MMU_FTR_KERNEL_RO))
200 rflags |= (HPTE_R_PP0 | 0x2);
201 else
202 rflags |= 0x3;
203 }
e58e87ad 204 } else {
c7d54842
AK
205 if (pteflags & _PAGE_RWX)
206 rflags |= 0x2;
207 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
c6a3c495
AK
208 rflags |= 0x1;
209 }
c8c06f5a 210 /*
dc47c0c1
AK
211 * We can't allow hardware to update hpte bits. Hence always
212 * set 'R' bit and set 'C' if it is a write fault
c8c06f5a 213 */
e568006b 214 rflags |= HPTE_R_R;
dc47c0c1
AK
215
216 if (pteflags & _PAGE_DIRTY)
217 rflags |= HPTE_R_C;
40e8550a
AK
218 /*
219 * Add in WIG bits
220 */
30bda41a
AK
221
222 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
40e8550a 223 rflags |= HPTE_R_I;
e568006b 224 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
30bda41a 225 rflags |= (HPTE_R_I | HPTE_R_G);
e568006b
AK
226 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
227 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
228 else
229 /*
230 * Add memory coherence if cache inhibited is not set
231 */
232 rflags |= HPTE_R_M;
40e8550a
AK
233
234 return rflags;
bc033b63 235}
3c726f8d
BH
236
237int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
bc033b63 238 unsigned long pstart, unsigned long prot,
1189be65 239 int psize, int ssize)
1da177e4 240{
3c726f8d
BH
241 unsigned long vaddr, paddr;
242 unsigned int step, shift;
3c726f8d 243 int ret = 0;
1da177e4 244
3c726f8d
BH
245 shift = mmu_psize_defs[psize].shift;
246 step = 1 << shift;
1da177e4 247
bc033b63
BH
248 prot = htab_convert_pte_flags(prot);
249
250 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
251 vstart, vend, pstart, prot, psize, ssize);
252
3c726f8d
BH
253 for (vaddr = vstart, paddr = pstart; vaddr < vend;
254 vaddr += step, paddr += step) {
370a908d 255 unsigned long hash, hpteg;
1189be65 256 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
5524a27d 257 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
9e88ba4e
PM
258 unsigned long tprot = prot;
259
c60ac569
AK
260 /*
261 * If we hit a bad address return error.
262 */
263 if (!vsid)
264 return -1;
9e88ba4e 265 /* Make kernel text executable */
549e8152 266 if (overlaps_kernel_text(vaddr, vaddr + step))
9e88ba4e 267 tprot &= ~HPTE_R_N;
1da177e4 268
b18db0b8
AG
269 /* Make kvm guest trampolines executable */
270 if (overlaps_kvm_tmp(vaddr, vaddr + step))
271 tprot &= ~HPTE_R_N;
272
429d2e83
MS
273 /*
274 * If relocatable, check if it overlaps interrupt vectors that
275 * are copied down to real 0. For relocatable kernel
276 * (e.g. kdump case) we copy interrupt vectors down to real
277 * address 0. Mark that region as executable. This is
278 * because on p8 system with relocation on exception feature
279 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
280 * in order to execute the interrupt handlers in virtual
281 * mode the vector region need to be marked as executable.
282 */
283 if ((PHYSICAL_START > MEMORY_START) &&
284 overlaps_interrupt_vector_text(vaddr, vaddr + step))
285 tprot &= ~HPTE_R_N;
286
5524a27d 287 hash = hpt_hash(vpn, shift, ssize);
1da177e4
LT
288 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
289
7025776e
BH
290 BUG_ON(!mmu_hash_ops.hpte_insert);
291 ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
292 HPTE_V_BOLTED, psize, psize,
293 ssize);
c30a4df3 294
3c726f8d
BH
295 if (ret < 0)
296 break;
e7df0d88 297
370a908d 298#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
299 if (debug_pagealloc_enabled() &&
300 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
370a908d
BH
301 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
302#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d
BH
303 }
304 return ret < 0 ? ret : 0;
305}
1da177e4 306
ed5694a8 307int htab_remove_mapping(unsigned long vstart, unsigned long vend,
f8c8803b
BP
308 int psize, int ssize)
309{
310 unsigned long vaddr;
311 unsigned int step, shift;
27828f98
DG
312 int rc;
313 int ret = 0;
f8c8803b
BP
314
315 shift = mmu_psize_defs[psize].shift;
316 step = 1 << shift;
317
7025776e 318 if (!mmu_hash_ops.hpte_removebolted)
abd0a0e7 319 return -ENODEV;
f8c8803b 320
27828f98 321 for (vaddr = vstart; vaddr < vend; vaddr += step) {
7025776e 322 rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
27828f98
DG
323 if (rc == -ENOENT) {
324 ret = -ENOENT;
325 continue;
326 }
327 if (rc < 0)
328 return rc;
329 }
52db9b44 330
27828f98 331 return ret;
f8c8803b
BP
332}
333
faf78829
OH
334static bool disable_1tb_segments = false;
335
336static int __init parse_disable_1tb_segments(char *p)
337{
338 disable_1tb_segments = true;
339 return 0;
340}
341early_param("disable_1tb_segments", parse_disable_1tb_segments);
342
1189be65
PM
343static int __init htab_dt_scan_seg_sizes(unsigned long node,
344 const char *uname, int depth,
345 void *data)
346{
9d0c4dfe
RH
347 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
348 const __be32 *prop;
349 int size = 0;
1189be65
PM
350
351 /* We are scanning "cpu" nodes only */
352 if (type == NULL || strcmp(type, "cpu") != 0)
353 return 0;
354
12f04f2b 355 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
1189be65
PM
356 if (prop == NULL)
357 return 0;
358 for (; size >= 4; size -= 4, ++prop) {
12f04f2b 359 if (be32_to_cpu(prop[0]) == 40) {
1189be65 360 DBG("1T segment support detected\n");
faf78829
OH
361
362 if (disable_1tb_segments) {
363 DBG("1T segments disabled by command line\n");
364 break;
365 }
366
44ae3ab3 367 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
f5534004 368 return 1;
1189be65 369 }
1189be65 370 }
44ae3ab3 371 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
1189be65
PM
372 return 0;
373}
374
b1022fbd
AK
375static int __init get_idx_from_shift(unsigned int shift)
376{
377 int idx = -1;
378
379 switch (shift) {
380 case 0xc:
381 idx = MMU_PAGE_4K;
382 break;
383 case 0x10:
384 idx = MMU_PAGE_64K;
385 break;
386 case 0x14:
387 idx = MMU_PAGE_1M;
388 break;
389 case 0x18:
390 idx = MMU_PAGE_16M;
391 break;
392 case 0x22:
393 idx = MMU_PAGE_16G;
394 break;
395 }
396 return idx;
397}
398
3c726f8d
BH
399static int __init htab_dt_scan_page_sizes(unsigned long node,
400 const char *uname, int depth,
401 void *data)
402{
9d0c4dfe
RH
403 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
404 const __be32 *prop;
405 int size = 0;
3c726f8d
BH
406
407 /* We are scanning "cpu" nodes only */
408 if (type == NULL || strcmp(type, "cpu") != 0)
409 return 0;
410
12f04f2b 411 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
9e34992a
ME
412 if (!prop)
413 return 0;
414
415 pr_info("Page sizes from device-tree:\n");
416 size /= 4;
417 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
418 while(size > 0) {
419 unsigned int base_shift = be32_to_cpu(prop[0]);
420 unsigned int slbenc = be32_to_cpu(prop[1]);
421 unsigned int lpnum = be32_to_cpu(prop[2]);
422 struct mmu_psize_def *def;
423 int idx, base_idx;
424
425 size -= 3; prop += 3;
426 base_idx = get_idx_from_shift(base_shift);
427 if (base_idx < 0) {
428 /* skip the pte encoding also */
429 prop += lpnum * 2; size -= lpnum * 2;
430 continue;
431 }
432 def = &mmu_psize_defs[base_idx];
433 if (base_idx == MMU_PAGE_16M)
434 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
435
436 def->shift = base_shift;
437 if (base_shift <= 23)
438 def->avpnm = 0;
439 else
440 def->avpnm = (1 << (base_shift - 23)) - 1;
441 def->sllp = slbenc;
442 /*
443 * We don't know for sure what's up with tlbiel, so
444 * for now we only set it for 4K and 64K pages
445 */
446 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
447 def->tlbiel = 1;
448 else
449 def->tlbiel = 0;
450
451 while (size > 0 && lpnum) {
452 unsigned int shift = be32_to_cpu(prop[0]);
453 int penc = be32_to_cpu(prop[1]);
454
455 prop += 2; size -= 2;
456 lpnum--;
457
458 idx = get_idx_from_shift(shift);
459 if (idx < 0)
b1022fbd 460 continue;
9e34992a
ME
461
462 if (penc == -1)
463 pr_err("Invalid penc for base_shift=%d "
464 "shift=%d\n", base_shift, shift);
465
466 def->penc[idx] = penc;
467 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
468 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
469 base_shift, shift, def->sllp,
470 def->avpnm, def->tlbiel, def->penc[idx]);
1da177e4 471 }
3c726f8d 472 }
9e34992a
ME
473
474 return 1;
3c726f8d
BH
475}
476
e16a9c09 477#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
478/* Scan for 16G memory blocks that have been set aside for huge pages
479 * and reserve those blocks for 16G huge pages.
480 */
481static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
482 const char *uname, int depth,
483 void *data) {
9d0c4dfe
RH
484 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
485 const __be64 *addr_prop;
486 const __be32 *page_count_prop;
658013e9
JT
487 unsigned int expected_pages;
488 long unsigned int phys_addr;
489 long unsigned int block_size;
490
491 /* We are scanning "memory" nodes only */
492 if (type == NULL || strcmp(type, "memory") != 0)
493 return 0;
494
495 /* This property is the log base 2 of the number of virtual pages that
496 * will represent this memory block. */
497 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
498 if (page_count_prop == NULL)
499 return 0;
12f04f2b 500 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
658013e9
JT
501 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
502 if (addr_prop == NULL)
503 return 0;
12f04f2b
AB
504 phys_addr = be64_to_cpu(addr_prop[0]);
505 block_size = be64_to_cpu(addr_prop[1]);
658013e9
JT
506 if (block_size != (16 * GB))
507 return 0;
508 printk(KERN_INFO "Huge page(16GB) memory: "
509 "addr = 0x%lX size = 0x%lX pages = %d\n",
510 phys_addr, block_size, expected_pages);
95f72d1e
YL
511 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
512 memblock_reserve(phys_addr, block_size * expected_pages);
4792adba
JT
513 add_gpage(phys_addr, block_size, expected_pages);
514 }
658013e9
JT
515 return 0;
516}
e16a9c09 517#endif /* CONFIG_HUGETLB_PAGE */
658013e9 518
b1022fbd
AK
519static void mmu_psize_set_default_penc(void)
520{
521 int bpsize, apsize;
522 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
523 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
524 mmu_psize_defs[bpsize].penc[apsize] = -1;
525}
526
9048e648
AG
527#ifdef CONFIG_PPC_64K_PAGES
528
529static bool might_have_hea(void)
530{
531 /*
532 * The HEA ethernet adapter requires awareness of the
533 * GX bus. Without that awareness we can easily assume
534 * we will never see an HEA ethernet device.
535 */
536#ifdef CONFIG_IBMEBUS
2b4e3ad8 537 return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
08bf75ba 538 firmware_has_feature(FW_FEATURE_SPLPAR);
9048e648
AG
539#else
540 return false;
541#endif
542}
543
544#endif /* #ifdef CONFIG_PPC_64K_PAGES */
545
bacf9cf8 546static void __init htab_scan_page_sizes(void)
3c726f8d
BH
547{
548 int rc;
549
b1022fbd
AK
550 /* se the invalid penc to -1 */
551 mmu_psize_set_default_penc();
552
3c726f8d
BH
553 /* Default to 4K pages only */
554 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
555 sizeof(mmu_psize_defaults_old));
556
557 /*
558 * Try to find the available page sizes in the device-tree
559 */
560 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
b8f1b4f8 561 if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
bacf9cf8
ME
562 /*
563 * Nothing in the device-tree, but the CPU supports 16M pages,
564 * so let's fallback on a known size list for 16M capable CPUs.
565 */
3c726f8d
BH
566 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
567 sizeof(mmu_psize_defaults_gp));
bacf9cf8
ME
568 }
569
570#ifdef CONFIG_HUGETLB_PAGE
571 /* Reserve 16G huge page memory sections for huge pages */
572 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
573#endif /* CONFIG_HUGETLB_PAGE */
574}
575
0eeede0c
PM
576/*
577 * Fill in the hpte_page_sizes[] array.
578 * We go through the mmu_psize_defs[] array looking for all the
579 * supported base/actual page size combinations. Each combination
580 * has a unique pagesize encoding (penc) value in the low bits of
581 * the LP field of the HPTE. For actual page sizes less than 1MB,
582 * some of the upper LP bits are used for RPN bits, meaning that
583 * we need to fill in several entries in hpte_page_sizes[].
584 *
585 * In diagrammatic form, with r = RPN bits and z = page size bits:
586 * PTE LP actual page size
587 * rrrr rrrz >=8KB
588 * rrrr rrzz >=16KB
589 * rrrr rzzz >=32KB
590 * rrrr zzzz >=64KB
591 * ...
592 *
593 * The zzzz bits are implementation-specific but are chosen so that
594 * no encoding for a larger page size uses the same value in its
595 * low-order N bits as the encoding for the 2^(12+N) byte page size
596 * (if it exists).
597 */
598static void init_hpte_page_sizes(void)
599{
600 long int ap, bp;
601 long int shift, penc;
602
603 for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
604 if (!mmu_psize_defs[bp].shift)
605 continue; /* not a supported page size */
606 for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
607 penc = mmu_psize_defs[bp].penc[ap];
608 if (penc == -1)
609 continue;
610 shift = mmu_psize_defs[ap].shift - LP_SHIFT;
611 if (shift <= 0)
612 continue; /* should never happen */
613 /*
614 * For page sizes less than 1MB, this loop
615 * replicates the entry for all possible values
616 * of the rrrr bits.
617 */
618 while (penc < (1 << LP_BITS)) {
619 hpte_page_sizes[penc] = (ap << 4) | bp;
620 penc += 1 << shift;
621 }
622 }
623 }
624}
625
bacf9cf8
ME
626static void __init htab_init_page_sizes(void)
627{
0eeede0c
PM
628 init_hpte_page_sizes();
629
e7df0d88
JK
630 if (!debug_pagealloc_enabled()) {
631 /*
632 * Pick a size for the linear mapping. Currently, we only
633 * support 16M, 1M and 4K which is the default
634 */
635 if (mmu_psize_defs[MMU_PAGE_16M].shift)
636 mmu_linear_psize = MMU_PAGE_16M;
637 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
638 mmu_linear_psize = MMU_PAGE_1M;
639 }
3c726f8d 640
bf72aeba 641#ifdef CONFIG_PPC_64K_PAGES
3c726f8d
BH
642 /*
643 * Pick a size for the ordinary pages. Default is 4K, we support
bf72aeba
PM
644 * 64K for user mappings and vmalloc if supported by the processor.
645 * We only use 64k for ioremap if the processor
646 * (and firmware) support cache-inhibited large pages.
647 * If not, we use 4k and set mmu_ci_restrictions so that
648 * hash_page knows to switch processes that use cache-inhibited
649 * mappings to 4k pages.
3c726f8d 650 */
bf72aeba 651 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
3c726f8d 652 mmu_virtual_psize = MMU_PAGE_64K;
bf72aeba 653 mmu_vmalloc_psize = MMU_PAGE_64K;
370a908d
BH
654 if (mmu_linear_psize == MMU_PAGE_4K)
655 mmu_linear_psize = MMU_PAGE_64K;
44ae3ab3 656 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
cfe666b1 657 /*
9048e648
AG
658 * When running on pSeries using 64k pages for ioremap
659 * would stop us accessing the HEA ethernet. So if we
660 * have the chance of ever seeing one, stay at 4k.
cfe666b1 661 */
2b4e3ad8 662 if (!might_have_hea())
cfe666b1
PM
663 mmu_io_psize = MMU_PAGE_64K;
664 } else
bf72aeba
PM
665 mmu_ci_restrictions = 1;
666 }
370a908d 667#endif /* CONFIG_PPC_64K_PAGES */
3c726f8d 668
cec08e7a
BH
669#ifdef CONFIG_SPARSEMEM_VMEMMAP
670 /* We try to use 16M pages for vmemmap if that is supported
671 * and we have at least 1G of RAM at boot
672 */
673 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
95f72d1e 674 memblock_phys_mem_size() >= 0x40000000)
cec08e7a
BH
675 mmu_vmemmap_psize = MMU_PAGE_16M;
676 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
677 mmu_vmemmap_psize = MMU_PAGE_64K;
678 else
679 mmu_vmemmap_psize = MMU_PAGE_4K;
680#endif /* CONFIG_SPARSEMEM_VMEMMAP */
681
bf72aeba 682 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
cec08e7a
BH
683 "virtual = %d, io = %d"
684#ifdef CONFIG_SPARSEMEM_VMEMMAP
685 ", vmemmap = %d"
686#endif
687 "\n",
3c726f8d 688 mmu_psize_defs[mmu_linear_psize].shift,
bf72aeba 689 mmu_psize_defs[mmu_virtual_psize].shift,
cec08e7a
BH
690 mmu_psize_defs[mmu_io_psize].shift
691#ifdef CONFIG_SPARSEMEM_VMEMMAP
692 ,mmu_psize_defs[mmu_vmemmap_psize].shift
693#endif
694 );
3c726f8d
BH
695}
696
697static int __init htab_dt_scan_pftsize(unsigned long node,
698 const char *uname, int depth,
699 void *data)
700{
9d0c4dfe
RH
701 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
702 const __be32 *prop;
3c726f8d
BH
703
704 /* We are scanning "cpu" nodes only */
705 if (type == NULL || strcmp(type, "cpu") != 0)
706 return 0;
707
12f04f2b 708 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
3c726f8d
BH
709 if (prop != NULL) {
710 /* pft_size[0] is the NUMA CEC cookie */
12f04f2b 711 ppc64_pft_size = be32_to_cpu(prop[1]);
3c726f8d 712 return 1;
1da177e4 713 }
3c726f8d 714 return 0;
1da177e4
LT
715}
716
5c3c7ede 717unsigned htab_shift_for_mem_size(unsigned long mem_size)
3eac8c69 718{
5c3c7ede
DG
719 unsigned memshift = __ilog2(mem_size);
720 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
721 unsigned pteg_shift;
722
723 /* round mem_size up to next power of 2 */
724 if ((1UL << memshift) < mem_size)
725 memshift += 1;
3eac8c69 726
5c3c7ede
DG
727 /* aim for 2 pages / pteg */
728 pteg_shift = memshift - (pshift + 1);
3eac8c69 729
5c3c7ede
DG
730 /*
731 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
732 * size permitted by the architecture.
733 */
734 return max(pteg_shift + 7, 18U);
735}
736
737static unsigned long __init htab_get_table_size(void)
738{
3c726f8d 739 /* If hash size isn't already provided by the platform, we try to
943ffb58 740 * retrieve it from the device-tree. If it's not there neither, we
3c726f8d 741 * calculate it now based on the total RAM size
3eac8c69 742 */
3c726f8d
BH
743 if (ppc64_pft_size == 0)
744 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
3eac8c69
PM
745 if (ppc64_pft_size)
746 return 1UL << ppc64_pft_size;
747
5c3c7ede 748 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
3eac8c69
PM
749}
750
54b79248 751#ifdef CONFIG_MEMORY_HOTPLUG
438cc81a
DG
752void resize_hpt_for_hotplug(unsigned long new_mem_size)
753{
754 unsigned target_hpt_shift;
755
756 if (!mmu_hash_ops.resize_hpt)
757 return;
758
759 target_hpt_shift = htab_shift_for_mem_size(new_mem_size);
760
761 /*
762 * To avoid lots of HPT resizes if memory size is fluctuating
763 * across a boundary, we deliberately have some hysterisis
764 * here: we immediately increase the HPT size if the target
765 * shift exceeds the current shift, but we won't attempt to
766 * reduce unless the target shift is at least 2 below the
767 * current shift
768 */
769 if ((target_hpt_shift > ppc64_pft_size)
770 || (target_hpt_shift < (ppc64_pft_size - 1))) {
771 int rc;
772
773 rc = mmu_hash_ops.resize_hpt(target_hpt_shift);
774 if (rc)
775 printk(KERN_WARNING
776 "Unable to resize hash page table to target order %d: %d\n",
777 target_hpt_shift, rc);
778 }
779}
780
32b53c01 781int hash__create_section_mapping(unsigned long start, unsigned long end)
54b79248 782{
1dace6c6
DG
783 int rc = htab_bolt_mapping(start, end, __pa(start),
784 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
785 mmu_kernel_ssize);
786
787 if (rc < 0) {
788 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
789 mmu_kernel_ssize);
790 BUG_ON(rc2 && (rc2 != -ENOENT));
791 }
792 return rc;
54b79248 793}
f8c8803b 794
32b53c01 795int hash__remove_section_mapping(unsigned long start, unsigned long end)
f8c8803b 796{
abd0a0e7
DG
797 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
798 mmu_kernel_ssize);
799 WARN_ON(rc < 0);
800 return rc;
f8c8803b 801}
54b79248
MK
802#endif /* CONFIG_MEMORY_HOTPLUG */
803
ad410674
AK
804static void update_hid_for_hash(void)
805{
806 unsigned long hid0;
807 unsigned long rb = 3UL << PPC_BITLSHIFT(53); /* IS = 3 */
808
809 asm volatile("ptesync": : :"memory");
810 /* prs = 0, ric = 2, rs = 0, r = 1 is = 3 */
811 asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1)
812 : : "r"(rb), "i"(0), "i"(0), "i"(2), "r"(0) : "memory");
813 asm volatile("eieio; tlbsync; ptesync; isync; slbia": : :"memory");
814 /*
815 * now switch the HID
816 */
817 hid0 = mfspr(SPRN_HID0);
818 hid0 &= ~HID0_POWER9_RADIX;
819 mtspr(SPRN_HID0, hid0);
820 asm volatile("isync": : :"memory");
821
822 /* Wait for it to happen */
823 while ((mfspr(SPRN_HID0) & HID0_POWER9_RADIX))
824 cpu_relax();
825}
826
50de596d 827static void __init hash_init_partition_table(phys_addr_t hash_table,
4b7a3504 828 unsigned long htab_size)
50de596d 829{
9d661958 830 mmu_partition_table_init();
50de596d
AK
831
832 /*
9d661958
PM
833 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
834 * For now, UPRT is 0 and we have no segment table.
50de596d 835 */
4b7a3504 836 htab_size = __ilog2(htab_size) - 18;
9d661958 837 mmu_partition_table_set_entry(0, hash_table | htab_size, 0);
56547411 838 pr_info("Partition table %p\n", partition_tb);
ad410674
AK
839 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
840 update_hid_for_hash();
50de596d
AK
841}
842
757c74d2 843static void __init htab_initialize(void)
1da177e4 844{
337a7128 845 unsigned long table;
1da177e4 846 unsigned long pteg_count;
9e88ba4e 847 unsigned long prot;
5556ecf5 848 unsigned long base = 0, size = 0;
28be7072 849 struct memblock_region *reg;
3c726f8d 850
1da177e4
LT
851 DBG(" -> htab_initialize()\n");
852
44ae3ab3 853 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
1189be65
PM
854 mmu_kernel_ssize = MMU_SEGSIZE_1T;
855 mmu_highuser_ssize = MMU_SEGSIZE_1T;
856 printk(KERN_INFO "Using 1TB segments\n");
857 }
858
1da177e4
LT
859 /*
860 * Calculate the required size of the htab. We want the number of
861 * PTEGs to equal one half the number of real pages.
862 */
3c726f8d 863 htab_size_bytes = htab_get_table_size();
1da177e4
LT
864 pteg_count = htab_size_bytes >> 7;
865
1da177e4
LT
866 htab_hash_mask = pteg_count - 1;
867
5556ecf5
BH
868 if (firmware_has_feature(FW_FEATURE_LPAR) ||
869 firmware_has_feature(FW_FEATURE_PS3_LV1)) {
1da177e4
LT
870 /* Using a hypervisor which owns the htab */
871 htab_address = NULL;
872 _SDR1 = 0;
3ccc00a7
MS
873#ifdef CONFIG_FA_DUMP
874 /*
875 * If firmware assisted dump is active firmware preserves
876 * the contents of htab along with entire partition memory.
877 * Clear the htab if firmware assisted dump is active so
878 * that we dont end up using old mappings.
879 */
7025776e
BH
880 if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
881 mmu_hash_ops.hpte_clear_all();
3ccc00a7 882#endif
1da177e4 883 } else {
5556ecf5
BH
884 unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;
885
886#ifdef CONFIG_PPC_CELL
887 /*
888 * Cell may require the hash table down low when using the
889 * Axon IOMMU in order to fit the dynamic region over it, see
890 * comments in cell/iommu.c
1da177e4 891 */
5556ecf5 892 if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
31bf1119 893 limit = 0x80000000;
5556ecf5
BH
894 pr_info("Hash table forced below 2G for Axon IOMMU\n");
895 }
896#endif /* CONFIG_PPC_CELL */
41d824bf 897
5556ecf5
BH
898 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
899 limit);
1da177e4
LT
900
901 DBG("Hash table allocated at %lx, size: %lx\n", table,
902 htab_size_bytes);
903
70267a7f 904 htab_address = __va(table);
1da177e4
LT
905
906 /* htab absolute addr + encoded htabsize */
4b7a3504 907 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
1da177e4
LT
908
909 /* Initialize the HPT with no entries */
910 memset((void *)table, 0, htab_size_bytes);
799d6046 911
50de596d
AK
912 if (!cpu_has_feature(CPU_FTR_ARCH_300))
913 /* Set SDR1 */
914 mtspr(SPRN_SDR1, _SDR1);
915 else
4b7a3504 916 hash_init_partition_table(table, htab_size_bytes);
1da177e4
LT
917 }
918
f5ea64dc 919 prot = pgprot_val(PAGE_KERNEL);
1da177e4 920
370a908d 921#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
922 if (debug_pagealloc_enabled()) {
923 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
924 linear_map_hash_slots = __va(memblock_alloc_base(
925 linear_map_hash_count, 1, ppc64_rma_size));
926 memset(linear_map_hash_slots, 0, linear_map_hash_count);
927 }
370a908d
BH
928#endif /* CONFIG_DEBUG_PAGEALLOC */
929
1da177e4
LT
930 /* On U3 based machines, we need to reserve the DART area and
931 * _NOT_ map it to avoid cache paradoxes as it's remapped non
932 * cacheable later on
933 */
1da177e4
LT
934
935 /* create bolted the linear mapping in the hash table */
28be7072
BH
936 for_each_memblock(memory, reg) {
937 base = (unsigned long)__va(reg->base);
938 size = reg->size;
1da177e4 939
5c339919 940 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
9e88ba4e 941 base, size, prot);
1da177e4 942
caf80e57 943 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
9e88ba4e 944 prot, mmu_linear_psize, mmu_kernel_ssize));
e63075a3
BH
945 }
946 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
1da177e4
LT
947
948 /*
949 * If we have a memory_limit and we've allocated TCEs then we need to
950 * explicitly map the TCE area at the top of RAM. We also cope with the
951 * case that the TCEs start below memory_limit.
952 * tce_alloc_start/end are 16MB aligned so the mapping should work
953 * for either 4K or 16MB pages.
954 */
955 if (tce_alloc_start) {
b5666f70
ME
956 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
957 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
1da177e4
LT
958
959 if (base + size >= tce_alloc_start)
960 tce_alloc_start = base + size + 1;
961
caf80e57 962 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
bc033b63 963 __pa(tce_alloc_start), prot,
1189be65 964 mmu_linear_psize, mmu_kernel_ssize));
1da177e4
LT
965 }
966
7d0daae4 967
1da177e4
LT
968 DBG(" <- htab_initialize()\n");
969}
970#undef KB
971#undef MB
1da177e4 972
bacf9cf8
ME
973void __init hash__early_init_devtree(void)
974{
975 /* Initialize segment sizes */
976 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
977
978 /* Initialize page sizes */
979 htab_scan_page_sizes();
980}
981
756d08d1 982void __init hash__early_init_mmu(void)
799d6046 983{
bacf9cf8
ME
984 htab_init_page_sizes();
985
dd1842a2
AK
986 /*
987 * initialize page table size
988 */
5ed7ecd0
AK
989 __pte_frag_nr = H_PTE_FRAG_NR;
990 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
991
dd1842a2
AK
992 __pte_index_size = H_PTE_INDEX_SIZE;
993 __pmd_index_size = H_PMD_INDEX_SIZE;
994 __pud_index_size = H_PUD_INDEX_SIZE;
995 __pgd_index_size = H_PGD_INDEX_SIZE;
996 __pmd_cache_index = H_PMD_CACHE_INDEX;
997 __pte_table_size = H_PTE_TABLE_SIZE;
998 __pmd_table_size = H_PMD_TABLE_SIZE;
999 __pud_table_size = H_PUD_TABLE_SIZE;
1000 __pgd_table_size = H_PGD_TABLE_SIZE;
a2f41eb9
AK
1001 /*
1002 * 4k use hugepd format, so for hash set then to
1003 * zero
1004 */
1005 __pmd_val_bits = 0;
1006 __pud_val_bits = 0;
1007 __pgd_val_bits = 0;
d6a9996e
AK
1008
1009 __kernel_virt_start = H_KERN_VIRT_START;
1010 __kernel_virt_size = H_KERN_VIRT_SIZE;
1011 __vmalloc_start = H_VMALLOC_START;
1012 __vmalloc_end = H_VMALLOC_END;
1013 vmemmap = (struct page *)H_VMEMMAP_BASE;
1014 ioremap_bot = IOREMAP_BASE;
1015
bfa37087
DS
1016#ifdef CONFIG_PCI
1017 pci_io_base = ISA_IO_BASE;
1018#endif
1019
166dd7d3
BH
1020 /* Select appropriate backend */
1021 if (firmware_has_feature(FW_FEATURE_PS3_LV1))
1022 ps3_early_mm_init();
1023 else if (firmware_has_feature(FW_FEATURE_LPAR))
6364e84e 1024 hpte_init_pseries();
fbef66f0 1025 else if (IS_ENABLED(CONFIG_PPC_NATIVE))
166dd7d3
BH
1026 hpte_init_native();
1027
7353644f
ME
1028 if (!mmu_hash_ops.hpte_insert)
1029 panic("hash__early_init_mmu: No MMU hash ops defined!\n");
1030
757c74d2 1031 /* Initialize the MMU Hash table and create the linear mapping
376af594
ME
1032 * of memory. Has to be done before SLB initialization as this is
1033 * currently where the page size encoding is obtained.
757c74d2
BH
1034 */
1035 htab_initialize();
1036
56547411 1037 pr_info("Initializing hash mmu with SLB\n");
376af594 1038 /* Initialize SLB management */
13b3d13b 1039 slb_initialize();
757c74d2
BH
1040}
1041
1042#ifdef CONFIG_SMP
756d08d1 1043void hash__early_init_mmu_secondary(void)
757c74d2
BH
1044{
1045 /* Initialize hash table for that CPU */
b5dcc609 1046 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
cac4a185
AK
1047
1048 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
1049 update_hid_for_hash();
1050
b5dcc609
AK
1051 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1052 mtspr(SPRN_SDR1, _SDR1);
1053 else
1054 mtspr(SPRN_PTCR,
1055 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
1056 }
376af594 1057 /* Initialize SLB */
13b3d13b 1058 slb_initialize();
799d6046 1059}
757c74d2 1060#endif /* CONFIG_SMP */
799d6046 1061
1da177e4
LT
1062/*
1063 * Called by asm hashtable.S for doing lazy icache flush
1064 */
1065unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
1066{
1067 struct page *page;
1068
76c8e25b
BH
1069 if (!pfn_valid(pte_pfn(pte)))
1070 return pp;
1071
1da177e4
LT
1072 page = pte_page(pte);
1073
1074 /* page is dirty */
1075 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
1076 if (trap == 0x400) {
0895ecda 1077 flush_dcache_icache_page(page);
1da177e4
LT
1078 set_bit(PG_arch_1, &page->flags);
1079 } else
3c726f8d 1080 pp |= HPTE_R_N;
1da177e4
LT
1081 }
1082 return pp;
1083}
1084
3a8247cc 1085#ifdef CONFIG_PPC_MM_SLICES
e51df2c1 1086static unsigned int get_paca_psize(unsigned long addr)
3a8247cc 1087{
7aa0727f
AK
1088 u64 lpsizes;
1089 unsigned char *hpsizes;
1090 unsigned long index, mask_index;
3a8247cc
PM
1091
1092 if (addr < SLICE_LOW_TOP) {
2fc251a8 1093 lpsizes = get_paca()->mm_ctx_low_slices_psize;
3a8247cc 1094 index = GET_LOW_SLICE_INDEX(addr);
7aa0727f 1095 return (lpsizes >> (index * 4)) & 0xF;
3a8247cc 1096 }
2fc251a8 1097 hpsizes = get_paca()->mm_ctx_high_slices_psize;
7aa0727f
AK
1098 index = GET_HIGH_SLICE_INDEX(addr);
1099 mask_index = index & 0x1;
1100 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
3a8247cc
PM
1101}
1102
1103#else
1104unsigned int get_paca_psize(unsigned long addr)
1105{
c33e54fa 1106 return get_paca()->mm_ctx_user_psize;
3a8247cc
PM
1107}
1108#endif
1109
721151d0
PM
1110/*
1111 * Demote a segment to using 4k pages.
1112 * For now this makes the whole process use 4k pages.
1113 */
721151d0 1114#ifdef CONFIG_PPC_64K_PAGES
fa28237c 1115void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
16f1c746 1116{
3a8247cc 1117 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
721151d0 1118 return;
3a8247cc 1119 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
be3ebfe8 1120 copro_flush_all_slbs(mm);
a1dca346 1121 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
c395465d
MN
1122
1123 copy_mm_to_paca(&mm->context);
fa28237c
PM
1124 slb_flush_and_rebolt();
1125 }
721151d0 1126}
16f1c746 1127#endif /* CONFIG_PPC_64K_PAGES */
721151d0 1128
fa28237c
PM
1129#ifdef CONFIG_PPC_SUBPAGE_PROT
1130/*
1131 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1132 * Userspace sets the subpage permissions using the subpage_prot system call.
1133 *
1134 * Result is 0: full permissions, _PAGE_RW: read-only,
73a1441a 1135 * _PAGE_RWX: no access.
fa28237c 1136 */
d28513bc 1137static int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c 1138{
d28513bc 1139 struct subpage_prot_table *spt = &mm->context.spt;
fa28237c
PM
1140 u32 spp = 0;
1141 u32 **sbpm, *sbpp;
1142
1143 if (ea >= spt->maxaddr)
1144 return 0;
b0d436c7 1145 if (ea < 0x100000000UL) {
fa28237c
PM
1146 /* addresses below 4GB use spt->low_prot */
1147 sbpm = spt->low_prot;
1148 } else {
1149 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1150 if (!sbpm)
1151 return 0;
1152 }
1153 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1154 if (!sbpp)
1155 return 0;
1156 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1157
1158 /* extract 2-bit bitfield for this 4k subpage */
1159 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1160
73a1441a
AK
1161 /*
1162 * 0 -> full premission
1163 * 1 -> Read only
1164 * 2 -> no access.
1165 * We return the flag that need to be cleared.
1166 */
1167 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
fa28237c
PM
1168 return spp;
1169}
1170
1171#else /* CONFIG_PPC_SUBPAGE_PROT */
d28513bc 1172static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c
PM
1173{
1174 return 0;
1175}
1176#endif
1177
4b8692c0
BH
1178void hash_failure_debug(unsigned long ea, unsigned long access,
1179 unsigned long vsid, unsigned long trap,
d8139ebf 1180 int ssize, int psize, int lpsize, unsigned long pte)
4b8692c0
BH
1181{
1182 if (!printk_ratelimit())
1183 return;
1184 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1185 ea, access, current->comm);
d8139ebf
AK
1186 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1187 trap, vsid, ssize, psize, lpsize, pte);
4b8692c0
BH
1188}
1189
09567e7f
ME
1190static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1191 int psize, bool user_region)
1192{
1193 if (user_region) {
1194 if (psize != get_paca_psize(ea)) {
c395465d 1195 copy_mm_to_paca(&mm->context);
09567e7f
ME
1196 slb_flush_and_rebolt();
1197 }
1198 } else if (get_paca()->vmalloc_sllp !=
1199 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1200 get_paca()->vmalloc_sllp =
1201 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1202 slb_vmalloc_update();
1203 }
1204}
1205
1da177e4
LT
1206/* Result code is:
1207 * 0 - handled
1208 * 1 - normal page fault
1209 * -1 - critical hash insertion error
fa28237c 1210 * -2 - access not permitted by subpage protection mechanism
1da177e4 1211 */
aefa5688
AK
1212int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1213 unsigned long access, unsigned long trap,
1214 unsigned long flags)
1da177e4 1215{
891121e6 1216 bool is_thp;
ba12eede 1217 enum ctx_state prev_state = exception_enter();
a1128f8f 1218 pgd_t *pgdir;
1da177e4 1219 unsigned long vsid;
1da177e4 1220 pte_t *ptep;
a4fe3ce7 1221 unsigned hugeshift;
56aa4129 1222 const struct cpumask *tmp;
aefa5688 1223 int rc, user_region = 0;
1189be65 1224 int psize, ssize;
1da177e4 1225
3c726f8d
BH
1226 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1227 ea, access, trap);
cfcb3d80 1228 trace_hash_fault(ea, access, trap);
1f8d419e 1229
3c726f8d 1230 /* Get region & vsid */
1da177e4
LT
1231 switch (REGION_ID(ea)) {
1232 case USER_REGION_ID:
1233 user_region = 1;
3c726f8d
BH
1234 if (! mm) {
1235 DBG_LOW(" user region with no mm !\n");
ba12eede
LZ
1236 rc = 1;
1237 goto bail;
3c726f8d 1238 }
16c2d476 1239 psize = get_slice_psize(mm, ea);
1189be65
PM
1240 ssize = user_segment_size(ea);
1241 vsid = get_vsid(mm->context.id, ea, ssize);
1da177e4 1242 break;
1da177e4 1243 case VMALLOC_REGION_ID:
1189be65 1244 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
bf72aeba
PM
1245 if (ea < VMALLOC_END)
1246 psize = mmu_vmalloc_psize;
1247 else
1248 psize = mmu_io_psize;
1189be65 1249 ssize = mmu_kernel_ssize;
1da177e4 1250 break;
1da177e4
LT
1251 default:
1252 /* Not a valid range
1253 * Send the problem up to do_page_fault
1254 */
ba12eede
LZ
1255 rc = 1;
1256 goto bail;
1da177e4 1257 }
3c726f8d 1258 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
1da177e4 1259
c60ac569
AK
1260 /* Bad address. */
1261 if (!vsid) {
1262 DBG_LOW("Bad address!\n");
ba12eede
LZ
1263 rc = 1;
1264 goto bail;
c60ac569 1265 }
3c726f8d 1266 /* Get pgdir */
1da177e4 1267 pgdir = mm->pgd;
ba12eede
LZ
1268 if (pgdir == NULL) {
1269 rc = 1;
1270 goto bail;
1271 }
1da177e4 1272
3c726f8d 1273 /* Check CPU locality */
56aa4129
RR
1274 tmp = cpumask_of(smp_processor_id());
1275 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
aefa5688 1276 flags |= HPTE_LOCAL_UPDATE;
1da177e4 1277
16c2d476 1278#ifndef CONFIG_PPC_64K_PAGES
a4fe3ce7
DG
1279 /* If we use 4K pages and our psize is not 4K, then we might
1280 * be hitting a special driver mapping, and need to align the
1281 * address before we fetch the PTE.
1282 *
1283 * It could also be a hugepage mapping, in which case this is
1284 * not necessary, but it's not harmful, either.
16c2d476
BH
1285 */
1286 if (psize != MMU_PAGE_4K)
1287 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1288#endif /* CONFIG_PPC_64K_PAGES */
1289
3c726f8d 1290 /* Get PTE and page size from page tables */
891121e6 1291 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
3c726f8d
BH
1292 if (ptep == NULL || !pte_present(*ptep)) {
1293 DBG_LOW(" no PTE !\n");
ba12eede
LZ
1294 rc = 1;
1295 goto bail;
3c726f8d
BH
1296 }
1297
ca91e6c0
BH
1298 /* Add _PAGE_PRESENT to the required access perm */
1299 access |= _PAGE_PRESENT;
1300
1301 /* Pre-check access permissions (will be re-checked atomically
1302 * in __hash_page_XX but this pre-check is a fast path
1303 */
ac29c640 1304 if (!check_pte_access(access, pte_val(*ptep))) {
ca91e6c0 1305 DBG_LOW(" no access !\n");
ba12eede
LZ
1306 rc = 1;
1307 goto bail;
ca91e6c0
BH
1308 }
1309
ba12eede 1310 if (hugeshift) {
891121e6 1311 if (is_thp)
6d492ecc 1312 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
aefa5688 1313 trap, flags, ssize, psize);
6d492ecc
AK
1314#ifdef CONFIG_HUGETLB_PAGE
1315 else
1316 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
aefa5688 1317 flags, ssize, hugeshift, psize);
6d492ecc
AK
1318#else
1319 else {
1320 /*
1321 * if we have hugeshift, and is not transhuge with
1322 * hugetlb disabled, something is really wrong.
1323 */
1324 rc = 1;
1325 WARN_ON(1);
1326 }
1327#endif
a1dca346
IM
1328 if (current->mm == mm)
1329 check_paca_psize(ea, mm, psize, user_region);
09567e7f 1330
ba12eede
LZ
1331 goto bail;
1332 }
a4fe3ce7 1333
3c726f8d
BH
1334#ifndef CONFIG_PPC_64K_PAGES
1335 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1336#else
1337 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1338 pte_val(*(ptep + PTRS_PER_PTE)));
1339#endif
3c726f8d 1340 /* Do actual hashing */
16c2d476 1341#ifdef CONFIG_PPC_64K_PAGES
945537df
AK
1342 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1343 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
721151d0
PM
1344 demote_segment_4k(mm, ea);
1345 psize = MMU_PAGE_4K;
1346 }
1347
16f1c746
BH
1348 /* If this PTE is non-cacheable and we have restrictions on
1349 * using non cacheable large pages, then we switch to 4k
1350 */
30bda41a 1351 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
16f1c746
BH
1352 if (user_region) {
1353 demote_segment_4k(mm, ea);
1354 psize = MMU_PAGE_4K;
1355 } else if (ea < VMALLOC_END) {
1356 /*
1357 * some driver did a non-cacheable mapping
1358 * in vmalloc space, so switch vmalloc
1359 * to 4k pages
1360 */
1361 printk(KERN_ALERT "Reducing vmalloc segment "
1362 "to 4kB pages because of "
1363 "non-cacheable mapping\n");
1364 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
be3ebfe8 1365 copro_flush_all_slbs(mm);
bf72aeba 1366 }
16f1c746 1367 }
09567e7f 1368
0863d7f2
AK
1369#endif /* CONFIG_PPC_64K_PAGES */
1370
a1dca346
IM
1371 if (current->mm == mm)
1372 check_paca_psize(ea, mm, psize, user_region);
16f1c746 1373
73b341ef 1374#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1375 if (psize == MMU_PAGE_64K)
aefa5688
AK
1376 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1377 flags, ssize);
3c726f8d 1378 else
73b341ef 1379#endif /* CONFIG_PPC_64K_PAGES */
fa28237c 1380 {
a1128f8f 1381 int spp = subpage_protection(mm, ea);
fa28237c
PM
1382 if (access & spp)
1383 rc = -2;
1384 else
1385 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
aefa5688 1386 flags, ssize, spp);
fa28237c 1387 }
3c726f8d 1388
4b8692c0
BH
1389 /* Dump some info in case of hash insertion failure, they should
1390 * never happen so it is really useful to know if/when they do
1391 */
1392 if (rc == -1)
1393 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
d8139ebf 1394 psize, pte_val(*ptep));
3c726f8d
BH
1395#ifndef CONFIG_PPC_64K_PAGES
1396 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1397#else
1398 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1399 pte_val(*(ptep + PTRS_PER_PTE)));
1400#endif
1401 DBG_LOW(" -> rc=%d\n", rc);
ba12eede
LZ
1402
1403bail:
1404 exception_exit(prev_state);
3c726f8d 1405 return rc;
1da177e4 1406}
a1dca346
IM
1407EXPORT_SYMBOL_GPL(hash_page_mm);
1408
aefa5688
AK
1409int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1410 unsigned long dsisr)
a1dca346 1411{
aefa5688 1412 unsigned long flags = 0;
a1dca346
IM
1413 struct mm_struct *mm = current->mm;
1414
1415 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1416 mm = &init_mm;
1417
aefa5688
AK
1418 if (dsisr & DSISR_NOHPTE)
1419 flags |= HPTE_NOHPTE_UPDATE;
1420
1421 return hash_page_mm(mm, ea, access, trap, flags);
a1dca346 1422}
67207b96 1423EXPORT_SYMBOL_GPL(hash_page);
1da177e4 1424
106713a1
AK
1425int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1426 unsigned long dsisr)
1427{
c7d54842 1428 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
106713a1
AK
1429 unsigned long flags = 0;
1430 struct mm_struct *mm = current->mm;
1431
1432 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1433 mm = &init_mm;
1434
1435 if (dsisr & DSISR_NOHPTE)
1436 flags |= HPTE_NOHPTE_UPDATE;
1437
1438 if (dsisr & DSISR_ISSTORE)
c7d54842 1439 access |= _PAGE_WRITE;
106713a1 1440 /*
ac29c640
AK
1441 * We set _PAGE_PRIVILEGED only when
1442 * kernel mode access kernel space.
1443 *
1444 * _PAGE_PRIVILEGED is NOT set
1445 * 1) when kernel mode access user space
1446 * 2) user space access kernel space.
106713a1 1447 */
ac29c640 1448 access |= _PAGE_PRIVILEGED;
106713a1 1449 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
ac29c640 1450 access &= ~_PAGE_PRIVILEGED;
106713a1
AK
1451
1452 if (trap == 0x400)
1453 access |= _PAGE_EXEC;
1454
1455 return hash_page_mm(mm, ea, access, trap, flags);
1456}
1457
8bbc9b7b
ME
1458#ifdef CONFIG_PPC_MM_SLICES
1459static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1460{
aac55d75
ME
1461 int psize = get_slice_psize(mm, ea);
1462
8bbc9b7b 1463 /* We only prefault standard pages for now */
aac55d75
ME
1464 if (unlikely(psize != mm->context.user_psize))
1465 return false;
1466
1467 /*
1468 * Don't prefault if subpage protection is enabled for the EA.
1469 */
1470 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
8bbc9b7b
ME
1471 return false;
1472
1473 return true;
1474}
1475#else
1476static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1477{
1478 return true;
1479}
1480#endif
1481
3c726f8d
BH
1482void hash_preload(struct mm_struct *mm, unsigned long ea,
1483 unsigned long access, unsigned long trap)
1da177e4 1484{
12bc9f6f 1485 int hugepage_shift;
3c726f8d 1486 unsigned long vsid;
0b97fee0 1487 pgd_t *pgdir;
3c726f8d 1488 pte_t *ptep;
3c726f8d 1489 unsigned long flags;
aefa5688 1490 int rc, ssize, update_flags = 0;
3c726f8d 1491
d0f13e3c
BH
1492 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1493
8bbc9b7b 1494 if (!should_hash_preload(mm, ea))
3c726f8d
BH
1495 return;
1496
1497 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1498 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1da177e4 1499
16f1c746 1500 /* Get Linux PTE if available */
3c726f8d
BH
1501 pgdir = mm->pgd;
1502 if (pgdir == NULL)
1503 return;
0ac52dd7
AK
1504
1505 /* Get VSID */
1506 ssize = user_segment_size(ea);
1507 vsid = get_vsid(mm->context.id, ea, ssize);
1508 if (!vsid)
1509 return;
1510 /*
1511 * Hash doesn't like irqs. Walking linux page table with irq disabled
1512 * saves us from holding multiple locks.
1513 */
1514 local_irq_save(flags);
1515
12bc9f6f
AK
1516 /*
1517 * THP pages use update_mmu_cache_pmd. We don't do
1518 * hash preload there. Hence can ignore THP here
1519 */
891121e6 1520 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
3c726f8d 1521 if (!ptep)
0ac52dd7 1522 goto out_exit;
16f1c746 1523
12bc9f6f 1524 WARN_ON(hugepage_shift);
16f1c746 1525#ifdef CONFIG_PPC_64K_PAGES
945537df 1526 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
16f1c746
BH
1527 * a 64K kernel), then we don't preload, hash_page() will take
1528 * care of it once we actually try to access the page.
1529 * That way we don't have to duplicate all of the logic for segment
1530 * page size demotion here
1531 */
945537df 1532 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
0ac52dd7 1533 goto out_exit;
16f1c746
BH
1534#endif /* CONFIG_PPC_64K_PAGES */
1535
16c2d476 1536 /* Is that local to this CPU ? */
56aa4129 1537 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
aefa5688 1538 update_flags |= HPTE_LOCAL_UPDATE;
16c2d476
BH
1539
1540 /* Hash it in */
73b341ef 1541#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1542 if (mm->context.user_psize == MMU_PAGE_64K)
aefa5688
AK
1543 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1544 update_flags, ssize);
1da177e4 1545 else
73b341ef 1546#endif /* CONFIG_PPC_64K_PAGES */
aefa5688
AK
1547 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1548 ssize, subpage_protection(mm, ea));
4b8692c0
BH
1549
1550 /* Dump some info in case of hash insertion failure, they should
1551 * never happen so it is really useful to know if/when they do
1552 */
1553 if (rc == -1)
1554 hash_failure_debug(ea, access, vsid, trap, ssize,
d8139ebf
AK
1555 mm->context.user_psize,
1556 mm->context.user_psize,
1557 pte_val(*ptep));
0ac52dd7 1558out_exit:
3c726f8d
BH
1559 local_irq_restore(flags);
1560}
1561
f1a55ce0
RT
1562#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1563static inline void tm_flush_hash_page(int local)
1564{
1565 /*
1566 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
1567 * page back to a block device w/PIO could pick up transactional data
1568 * (bad!) so we force an abort here. Before the sync the page will be
1569 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
1570 * kernel uses a page from userspace without unmapping it first, it may
1571 * see the speculated version.
1572 */
1573 if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
1574 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1575 tm_enable();
1576 tm_abort(TM_CAUSE_TLBI);
1577 }
1578}
1579#else
1580static inline void tm_flush_hash_page(int local)
1581{
1582}
1583#endif
1584
f6ab0b92
BH
1585/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1586 * do not forget to update the assembly call site !
1587 */
5524a27d 1588void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
aefa5688 1589 unsigned long flags)
3c726f8d
BH
1590{
1591 unsigned long hash, index, shift, hidx, slot;
aefa5688 1592 int local = flags & HPTE_LOCAL_UPDATE;
3c726f8d 1593
5524a27d
AK
1594 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1595 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1596 hash = hpt_hash(vpn, shift, ssize);
3c726f8d
BH
1597 hidx = __rpte_to_hidx(pte, index);
1598 if (hidx & _PTEIDX_SECONDARY)
1599 hash = ~hash;
1600 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1601 slot += hidx & _PTEIDX_GROUP_IX;
5c339919 1602 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
db3d8534
AK
1603 /*
1604 * We use same base page size and actual psize, because we don't
1605 * use these functions for hugepage
1606 */
7025776e
BH
1607 mmu_hash_ops.hpte_invalidate(slot, vpn, psize, psize,
1608 ssize, local);
3c726f8d 1609 } pte_iterate_hashed_end();
bc2a9408 1610
f1a55ce0 1611 tm_flush_hash_page(local);
1da177e4
LT
1612}
1613
f1581bf1
AK
1614#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1615void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
aefa5688
AK
1616 pmd_t *pmdp, unsigned int psize, int ssize,
1617 unsigned long flags)
f1581bf1
AK
1618{
1619 int i, max_hpte_count, valid;
1620 unsigned long s_addr;
1621 unsigned char *hpte_slot_array;
1622 unsigned long hidx, shift, vpn, hash, slot;
aefa5688 1623 int local = flags & HPTE_LOCAL_UPDATE;
f1581bf1
AK
1624
1625 s_addr = addr & HPAGE_PMD_MASK;
1626 hpte_slot_array = get_hpte_slot_array(pmdp);
1627 /*
1628 * IF we try to do a HUGE PTE update after a withdraw is done.
1629 * we will find the below NULL. This happens when we do
1630 * split_huge_page_pmd
1631 */
1632 if (!hpte_slot_array)
1633 return;
1634
7025776e
BH
1635 if (mmu_hash_ops.hugepage_invalidate) {
1636 mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1637 psize, ssize, local);
d557b098
AK
1638 goto tm_abort;
1639 }
f1581bf1
AK
1640 /*
1641 * No bluk hpte removal support, invalidate each entry
1642 */
1643 shift = mmu_psize_defs[psize].shift;
1644 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1645 for (i = 0; i < max_hpte_count; i++) {
1646 /*
1647 * 8 bits per each hpte entries
1648 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1649 */
1650 valid = hpte_valid(hpte_slot_array, i);
1651 if (!valid)
1652 continue;
1653 hidx = hpte_hash_index(hpte_slot_array, i);
1654
1655 /* get the vpn */
1656 addr = s_addr + (i * (1ul << shift));
1657 vpn = hpt_vpn(addr, vsid, ssize);
1658 hash = hpt_hash(vpn, shift, ssize);
1659 if (hidx & _PTEIDX_SECONDARY)
1660 hash = ~hash;
1661
1662 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1663 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1664 mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
1665 MMU_PAGE_16M, ssize, local);
d557b098
AK
1666 }
1667tm_abort:
f1a55ce0 1668 tm_flush_hash_page(local);
f1581bf1
AK
1669}
1670#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1671
61b1a942 1672void flush_hash_range(unsigned long number, int local)
1da177e4 1673{
7025776e
BH
1674 if (mmu_hash_ops.flush_hash_range)
1675 mmu_hash_ops.flush_hash_range(number, local);
3c726f8d 1676 else {
1da177e4 1677 int i;
61b1a942 1678 struct ppc64_tlb_batch *batch =
69111bac 1679 this_cpu_ptr(&ppc64_tlb_batch);
1da177e4
LT
1680
1681 for (i = 0; i < number; i++)
5524a27d 1682 flush_hash_page(batch->vpn[i], batch->pte[i],
1189be65 1683 batch->psize, batch->ssize, local);
1da177e4
LT
1684 }
1685}
1686
1da177e4
LT
1687/*
1688 * low_hash_fault is called when we the low level hash code failed
1689 * to instert a PTE due to an hypervisor error
1690 */
fa28237c 1691void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
1da177e4 1692{
ba12eede
LZ
1693 enum ctx_state prev_state = exception_enter();
1694
1da177e4 1695 if (user_mode(regs)) {
fa28237c
PM
1696#ifdef CONFIG_PPC_SUBPAGE_PROT
1697 if (rc == -2)
1698 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1699 else
1700#endif
1701 _exception(SIGBUS, regs, BUS_ADRERR, address);
1702 } else
1703 bad_page_fault(regs, address, SIGBUS);
ba12eede
LZ
1704
1705 exception_exit(prev_state);
1da177e4 1706}
370a908d 1707
b170bd3d
LZ
1708long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1709 unsigned long pa, unsigned long rflags,
1710 unsigned long vflags, int psize, int ssize)
1711{
1712 unsigned long hpte_group;
1713 long slot;
1714
1715repeat:
1716 hpte_group = ((hash & htab_hash_mask) *
1717 HPTES_PER_GROUP) & ~0x7UL;
1718
1719 /* Insert into the hash table, primary slot */
7025776e
BH
1720 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1721 psize, psize, ssize);
b170bd3d
LZ
1722
1723 /* Primary is full, try the secondary */
1724 if (unlikely(slot == -1)) {
1725 hpte_group = ((~hash & htab_hash_mask) *
1726 HPTES_PER_GROUP) & ~0x7UL;
7025776e
BH
1727 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
1728 vflags | HPTE_V_SECONDARY,
1729 psize, psize, ssize);
b170bd3d
LZ
1730 if (slot == -1) {
1731 if (mftb() & 0x1)
1732 hpte_group = ((hash & htab_hash_mask) *
1733 HPTES_PER_GROUP)&~0x7UL;
1734
7025776e 1735 mmu_hash_ops.hpte_remove(hpte_group);
b170bd3d
LZ
1736 goto repeat;
1737 }
1738 }
1739
1740 return slot;
1741}
1742
370a908d
BH
1743#ifdef CONFIG_DEBUG_PAGEALLOC
1744static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1745{
016af59f 1746 unsigned long hash;
1189be65 1747 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1748 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
09f3f326 1749 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
016af59f 1750 long ret;
370a908d 1751
5524a27d 1752 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d 1753
c60ac569
AK
1754 /* Don't create HPTE entries for bad address */
1755 if (!vsid)
1756 return;
016af59f
LZ
1757
1758 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1759 HPTE_V_BOLTED,
1760 mmu_linear_psize, mmu_kernel_ssize);
1761
370a908d
BH
1762 BUG_ON (ret < 0);
1763 spin_lock(&linear_map_hash_lock);
1764 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1765 linear_map_hash_slots[lmi] = ret | 0x80;
1766 spin_unlock(&linear_map_hash_lock);
1767}
1768
1769static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1770{
1189be65
PM
1771 unsigned long hash, hidx, slot;
1772 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1773 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
370a908d 1774
5524a27d 1775 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d
BH
1776 spin_lock(&linear_map_hash_lock);
1777 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1778 hidx = linear_map_hash_slots[lmi] & 0x7f;
1779 linear_map_hash_slots[lmi] = 0;
1780 spin_unlock(&linear_map_hash_lock);
1781 if (hidx & _PTEIDX_SECONDARY)
1782 hash = ~hash;
1783 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1784 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1785 mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
1786 mmu_linear_psize,
1787 mmu_kernel_ssize, 0);
370a908d
BH
1788}
1789
031bc574 1790void __kernel_map_pages(struct page *page, int numpages, int enable)
370a908d
BH
1791{
1792 unsigned long flags, vaddr, lmi;
1793 int i;
1794
1795 local_irq_save(flags);
1796 for (i = 0; i < numpages; i++, page++) {
1797 vaddr = (unsigned long)page_address(page);
1798 lmi = __pa(vaddr) >> PAGE_SHIFT;
1799 if (lmi >= linear_map_hash_count)
1800 continue;
1801 if (enable)
1802 kernel_map_linear_page(vaddr, lmi);
1803 else
1804 kernel_unmap_linear_page(vaddr, lmi);
1805 }
1806 local_irq_restore(flags);
1807}
1808#endif /* CONFIG_DEBUG_PAGEALLOC */
cd3db0c4 1809
756d08d1 1810void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
cd3db0c4
BH
1811 phys_addr_t first_memblock_size)
1812{
1813 /* We don't currently support the first MEMBLOCK not mapping 0
1814 * physical on those processors
1815 */
1816 BUG_ON(first_memblock_base != 0);
1817
1818 /* On LPAR systems, the first entry is our RMA region,
1819 * non-LPAR 64-bit hash MMU systems don't have a limitation
1820 * on real mode access, but using the first entry works well
1821 * enough. We also clamp it to 1G to avoid some funky things
1822 * such as RTAS bugs etc...
1823 */
1824 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1825
1826 /* Finally limit subsequent allocations */
1827 memblock_set_current_limit(ppc64_rma_size);
1828}
dbcf929c
DG
1829
1830#ifdef CONFIG_DEBUG_FS
1831
1832static int hpt_order_get(void *data, u64 *val)
1833{
1834 *val = ppc64_pft_size;
1835 return 0;
1836}
1837
1838static int hpt_order_set(void *data, u64 val)
1839{
1840 if (!mmu_hash_ops.resize_hpt)
1841 return -ENODEV;
1842
1843 return mmu_hash_ops.resize_hpt(val);
1844}
1845
1846DEFINE_SIMPLE_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n");
1847
1848static int __init hash64_debugfs(void)
1849{
1850 if (!debugfs_create_file("hpt_order", 0600, powerpc_debugfs_root,
1851 NULL, &fops_hpt_order)) {
1852 pr_err("lpar: unable to create hpt_order debugsfs file\n");
1853 }
1854
1855 return 0;
1856}
1857machine_device_initcall(pseries, hash64_debugfs);
1858
1859#endif /* CONFIG_DEBUG_FS */